137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT) 237f25828STinghan Shen/* 337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc. 437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com> 537f25828STinghan Shen */ 637f25828STinghan Shen 737f25828STinghan Shen/dts-v1/; 837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h> 937f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h> 1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h> 11*3b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h> 1237f25828STinghan Shen#include <dt-bindings/phy/phy.h> 1337f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h> 142b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h> 1537f25828STinghan Shen 1637f25828STinghan Shen/ { 1737f25828STinghan Shen compatible = "mediatek,mt8195"; 1837f25828STinghan Shen interrupt-parent = <&gic>; 1937f25828STinghan Shen #address-cells = <2>; 2037f25828STinghan Shen #size-cells = <2>; 2137f25828STinghan Shen 2237f25828STinghan Shen cpus { 2337f25828STinghan Shen #address-cells = <1>; 2437f25828STinghan Shen #size-cells = <0>; 2537f25828STinghan Shen 2637f25828STinghan Shen cpu0: cpu@0 { 2737f25828STinghan Shen device_type = "cpu"; 2837f25828STinghan Shen compatible = "arm,cortex-a55"; 2937f25828STinghan Shen reg = <0x000>; 3037f25828STinghan Shen enable-method = "psci"; 31e39e72cfSYT Lee performance-domains = <&performance 0>; 3237f25828STinghan Shen clock-frequency = <1701000000>; 3337f25828STinghan Shen capacity-dmips-mhz = <578>; 3437f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 3537f25828STinghan Shen next-level-cache = <&l2_0>; 3637f25828STinghan Shen #cooling-cells = <2>; 3737f25828STinghan Shen }; 3837f25828STinghan Shen 3937f25828STinghan Shen cpu1: cpu@100 { 4037f25828STinghan Shen device_type = "cpu"; 4137f25828STinghan Shen compatible = "arm,cortex-a55"; 4237f25828STinghan Shen reg = <0x100>; 4337f25828STinghan Shen enable-method = "psci"; 44e39e72cfSYT Lee performance-domains = <&performance 0>; 4537f25828STinghan Shen clock-frequency = <1701000000>; 4637f25828STinghan Shen capacity-dmips-mhz = <578>; 4737f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 4837f25828STinghan Shen next-level-cache = <&l2_0>; 4937f25828STinghan Shen #cooling-cells = <2>; 5037f25828STinghan Shen }; 5137f25828STinghan Shen 5237f25828STinghan Shen cpu2: cpu@200 { 5337f25828STinghan Shen device_type = "cpu"; 5437f25828STinghan Shen compatible = "arm,cortex-a55"; 5537f25828STinghan Shen reg = <0x200>; 5637f25828STinghan Shen enable-method = "psci"; 57e39e72cfSYT Lee performance-domains = <&performance 0>; 5837f25828STinghan Shen clock-frequency = <1701000000>; 5937f25828STinghan Shen capacity-dmips-mhz = <578>; 6037f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 6137f25828STinghan Shen next-level-cache = <&l2_0>; 6237f25828STinghan Shen #cooling-cells = <2>; 6337f25828STinghan Shen }; 6437f25828STinghan Shen 6537f25828STinghan Shen cpu3: cpu@300 { 6637f25828STinghan Shen device_type = "cpu"; 6737f25828STinghan Shen compatible = "arm,cortex-a55"; 6837f25828STinghan Shen reg = <0x300>; 6937f25828STinghan Shen enable-method = "psci"; 70e39e72cfSYT Lee performance-domains = <&performance 0>; 7137f25828STinghan Shen clock-frequency = <1701000000>; 7237f25828STinghan Shen capacity-dmips-mhz = <578>; 7337f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 7437f25828STinghan Shen next-level-cache = <&l2_0>; 7537f25828STinghan Shen #cooling-cells = <2>; 7637f25828STinghan Shen }; 7737f25828STinghan Shen 7837f25828STinghan Shen cpu4: cpu@400 { 7937f25828STinghan Shen device_type = "cpu"; 8037f25828STinghan Shen compatible = "arm,cortex-a78"; 8137f25828STinghan Shen reg = <0x400>; 8237f25828STinghan Shen enable-method = "psci"; 83e39e72cfSYT Lee performance-domains = <&performance 1>; 8437f25828STinghan Shen clock-frequency = <2171000000>; 8537f25828STinghan Shen capacity-dmips-mhz = <1024>; 8637f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 8737f25828STinghan Shen next-level-cache = <&l2_1>; 8837f25828STinghan Shen #cooling-cells = <2>; 8937f25828STinghan Shen }; 9037f25828STinghan Shen 9137f25828STinghan Shen cpu5: cpu@500 { 9237f25828STinghan Shen device_type = "cpu"; 9337f25828STinghan Shen compatible = "arm,cortex-a78"; 9437f25828STinghan Shen reg = <0x500>; 9537f25828STinghan Shen enable-method = "psci"; 96e39e72cfSYT Lee performance-domains = <&performance 1>; 9737f25828STinghan Shen clock-frequency = <2171000000>; 9837f25828STinghan Shen capacity-dmips-mhz = <1024>; 9937f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 10037f25828STinghan Shen next-level-cache = <&l2_1>; 10137f25828STinghan Shen #cooling-cells = <2>; 10237f25828STinghan Shen }; 10337f25828STinghan Shen 10437f25828STinghan Shen cpu6: cpu@600 { 10537f25828STinghan Shen device_type = "cpu"; 10637f25828STinghan Shen compatible = "arm,cortex-a78"; 10737f25828STinghan Shen reg = <0x600>; 10837f25828STinghan Shen enable-method = "psci"; 109e39e72cfSYT Lee performance-domains = <&performance 1>; 11037f25828STinghan Shen clock-frequency = <2171000000>; 11137f25828STinghan Shen capacity-dmips-mhz = <1024>; 11237f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 11337f25828STinghan Shen next-level-cache = <&l2_1>; 11437f25828STinghan Shen #cooling-cells = <2>; 11537f25828STinghan Shen }; 11637f25828STinghan Shen 11737f25828STinghan Shen cpu7: cpu@700 { 11837f25828STinghan Shen device_type = "cpu"; 11937f25828STinghan Shen compatible = "arm,cortex-a78"; 12037f25828STinghan Shen reg = <0x700>; 12137f25828STinghan Shen enable-method = "psci"; 122e39e72cfSYT Lee performance-domains = <&performance 1>; 12337f25828STinghan Shen clock-frequency = <2171000000>; 12437f25828STinghan Shen capacity-dmips-mhz = <1024>; 12537f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 12637f25828STinghan Shen next-level-cache = <&l2_1>; 12737f25828STinghan Shen #cooling-cells = <2>; 12837f25828STinghan Shen }; 12937f25828STinghan Shen 13037f25828STinghan Shen cpu-map { 13137f25828STinghan Shen cluster0 { 13237f25828STinghan Shen core0 { 13337f25828STinghan Shen cpu = <&cpu0>; 13437f25828STinghan Shen }; 13537f25828STinghan Shen 13637f25828STinghan Shen core1 { 13737f25828STinghan Shen cpu = <&cpu1>; 13837f25828STinghan Shen }; 13937f25828STinghan Shen 14037f25828STinghan Shen core2 { 14137f25828STinghan Shen cpu = <&cpu2>; 14237f25828STinghan Shen }; 14337f25828STinghan Shen 14437f25828STinghan Shen core3 { 14537f25828STinghan Shen cpu = <&cpu3>; 14637f25828STinghan Shen }; 14737f25828STinghan Shen }; 14837f25828STinghan Shen 14937f25828STinghan Shen cluster1 { 15037f25828STinghan Shen core0 { 15137f25828STinghan Shen cpu = <&cpu4>; 15237f25828STinghan Shen }; 15337f25828STinghan Shen 15437f25828STinghan Shen core1 { 15537f25828STinghan Shen cpu = <&cpu5>; 15637f25828STinghan Shen }; 15737f25828STinghan Shen 15837f25828STinghan Shen core2 { 15937f25828STinghan Shen cpu = <&cpu6>; 16037f25828STinghan Shen }; 16137f25828STinghan Shen 16237f25828STinghan Shen core3 { 16337f25828STinghan Shen cpu = <&cpu7>; 16437f25828STinghan Shen }; 16537f25828STinghan Shen }; 16637f25828STinghan Shen }; 16737f25828STinghan Shen 16837f25828STinghan Shen idle-states { 16937f25828STinghan Shen entry-method = "psci"; 17037f25828STinghan Shen 17137f25828STinghan Shen cpu_off_l: cpu-off-l { 17237f25828STinghan Shen compatible = "arm,idle-state"; 17337f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 17437f25828STinghan Shen local-timer-stop; 17537f25828STinghan Shen entry-latency-us = <50>; 17637f25828STinghan Shen exit-latency-us = <95>; 17737f25828STinghan Shen min-residency-us = <580>; 17837f25828STinghan Shen }; 17937f25828STinghan Shen 18037f25828STinghan Shen cpu_off_b: cpu-off-b { 18137f25828STinghan Shen compatible = "arm,idle-state"; 18237f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 18337f25828STinghan Shen local-timer-stop; 18437f25828STinghan Shen entry-latency-us = <45>; 18537f25828STinghan Shen exit-latency-us = <140>; 18637f25828STinghan Shen min-residency-us = <740>; 18737f25828STinghan Shen }; 18837f25828STinghan Shen 18937f25828STinghan Shen cluster_off_l: cluster-off-l { 19037f25828STinghan Shen compatible = "arm,idle-state"; 19137f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 19237f25828STinghan Shen local-timer-stop; 19337f25828STinghan Shen entry-latency-us = <55>; 19437f25828STinghan Shen exit-latency-us = <155>; 19537f25828STinghan Shen min-residency-us = <840>; 19637f25828STinghan Shen }; 19737f25828STinghan Shen 19837f25828STinghan Shen cluster_off_b: cluster-off-b { 19937f25828STinghan Shen compatible = "arm,idle-state"; 20037f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 20137f25828STinghan Shen local-timer-stop; 20237f25828STinghan Shen entry-latency-us = <50>; 20337f25828STinghan Shen exit-latency-us = <200>; 20437f25828STinghan Shen min-residency-us = <1000>; 20537f25828STinghan Shen }; 20637f25828STinghan Shen }; 20737f25828STinghan Shen 20837f25828STinghan Shen l2_0: l2-cache0 { 20937f25828STinghan Shen compatible = "cache"; 21037f25828STinghan Shen next-level-cache = <&l3_0>; 21137f25828STinghan Shen }; 21237f25828STinghan Shen 21337f25828STinghan Shen l2_1: l2-cache1 { 21437f25828STinghan Shen compatible = "cache"; 21537f25828STinghan Shen next-level-cache = <&l3_0>; 21637f25828STinghan Shen }; 21737f25828STinghan Shen 21837f25828STinghan Shen l3_0: l3-cache { 21937f25828STinghan Shen compatible = "cache"; 22037f25828STinghan Shen }; 22137f25828STinghan Shen }; 22237f25828STinghan Shen 22337f25828STinghan Shen dsu-pmu { 22437f25828STinghan Shen compatible = "arm,dsu-pmu"; 22537f25828STinghan Shen interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>; 22637f25828STinghan Shen cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>, 22737f25828STinghan Shen <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>; 22837f25828STinghan Shen }; 22937f25828STinghan Shen 2308903821cSTinghan Shen dmic_codec: dmic-codec { 2318903821cSTinghan Shen compatible = "dmic-codec"; 2328903821cSTinghan Shen num-channels = <2>; 2338903821cSTinghan Shen wakeup-delay-ms = <50>; 2348903821cSTinghan Shen }; 2358903821cSTinghan Shen 2368903821cSTinghan Shen sound: mt8195-sound { 2378903821cSTinghan Shen mediatek,platform = <&afe>; 2388903821cSTinghan Shen status = "disabled"; 2398903821cSTinghan Shen }; 2408903821cSTinghan Shen 24137f25828STinghan Shen clk26m: oscillator-26m { 24237f25828STinghan Shen compatible = "fixed-clock"; 24337f25828STinghan Shen #clock-cells = <0>; 24437f25828STinghan Shen clock-frequency = <26000000>; 24537f25828STinghan Shen clock-output-names = "clk26m"; 24637f25828STinghan Shen }; 24737f25828STinghan Shen 24837f25828STinghan Shen clk32k: oscillator-32k { 24937f25828STinghan Shen compatible = "fixed-clock"; 25037f25828STinghan Shen #clock-cells = <0>; 25137f25828STinghan Shen clock-frequency = <32768>; 25237f25828STinghan Shen clock-output-names = "clk32k"; 25337f25828STinghan Shen }; 25437f25828STinghan Shen 255e39e72cfSYT Lee performance: performance-controller@11bc10 { 256e39e72cfSYT Lee compatible = "mediatek,cpufreq-hw"; 257e39e72cfSYT Lee reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>; 258e39e72cfSYT Lee #performance-domain-cells = <1>; 259e39e72cfSYT Lee }; 260e39e72cfSYT Lee 26137f25828STinghan Shen pmu-a55 { 26237f25828STinghan Shen compatible = "arm,cortex-a55-pmu"; 26337f25828STinghan Shen interrupt-parent = <&gic>; 26437f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>; 26537f25828STinghan Shen }; 26637f25828STinghan Shen 26737f25828STinghan Shen pmu-a78 { 26837f25828STinghan Shen compatible = "arm,cortex-a78-pmu"; 26937f25828STinghan Shen interrupt-parent = <&gic>; 27037f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>; 27137f25828STinghan Shen }; 27237f25828STinghan Shen 27337f25828STinghan Shen psci { 27437f25828STinghan Shen compatible = "arm,psci-1.0"; 27537f25828STinghan Shen method = "smc"; 27637f25828STinghan Shen }; 27737f25828STinghan Shen 27837f25828STinghan Shen timer: timer { 27937f25828STinghan Shen compatible = "arm,armv8-timer"; 28037f25828STinghan Shen interrupt-parent = <&gic>; 28137f25828STinghan Shen interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>, 28237f25828STinghan Shen <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>, 28337f25828STinghan Shen <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>, 28437f25828STinghan Shen <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>; 28537f25828STinghan Shen }; 28637f25828STinghan Shen 28737f25828STinghan Shen soc { 28837f25828STinghan Shen #address-cells = <2>; 28937f25828STinghan Shen #size-cells = <2>; 29037f25828STinghan Shen compatible = "simple-bus"; 29137f25828STinghan Shen ranges; 29237f25828STinghan Shen 29337f25828STinghan Shen gic: interrupt-controller@c000000 { 29437f25828STinghan Shen compatible = "arm,gic-v3"; 29537f25828STinghan Shen #interrupt-cells = <4>; 29637f25828STinghan Shen #redistributor-regions = <1>; 29737f25828STinghan Shen interrupt-parent = <&gic>; 29837f25828STinghan Shen interrupt-controller; 29937f25828STinghan Shen reg = <0 0x0c000000 0 0x40000>, 30037f25828STinghan Shen <0 0x0c040000 0 0x200000>; 30137f25828STinghan Shen interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 30237f25828STinghan Shen 30337f25828STinghan Shen ppi-partitions { 30437f25828STinghan Shen ppi_cluster0: interrupt-partition-0 { 30537f25828STinghan Shen affinity = <&cpu0 &cpu1 &cpu2 &cpu3>; 30637f25828STinghan Shen }; 30737f25828STinghan Shen 30837f25828STinghan Shen ppi_cluster1: interrupt-partition-1 { 30937f25828STinghan Shen affinity = <&cpu4 &cpu5 &cpu6 &cpu7>; 31037f25828STinghan Shen }; 31137f25828STinghan Shen }; 31237f25828STinghan Shen }; 31337f25828STinghan Shen 31437f25828STinghan Shen topckgen: syscon@10000000 { 31537f25828STinghan Shen compatible = "mediatek,mt8195-topckgen", "syscon"; 31637f25828STinghan Shen reg = <0 0x10000000 0 0x1000>; 31737f25828STinghan Shen #clock-cells = <1>; 31837f25828STinghan Shen }; 31937f25828STinghan Shen 32037f25828STinghan Shen infracfg_ao: syscon@10001000 { 32137f25828STinghan Shen compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd"; 32237f25828STinghan Shen reg = <0 0x10001000 0 0x1000>; 32337f25828STinghan Shen #clock-cells = <1>; 32437f25828STinghan Shen #reset-cells = <1>; 32537f25828STinghan Shen }; 32637f25828STinghan Shen 32737f25828STinghan Shen pericfg: syscon@10003000 { 32837f25828STinghan Shen compatible = "mediatek,mt8195-pericfg", "syscon"; 32937f25828STinghan Shen reg = <0 0x10003000 0 0x1000>; 33037f25828STinghan Shen #clock-cells = <1>; 33137f25828STinghan Shen }; 33237f25828STinghan Shen 33337f25828STinghan Shen pio: pinctrl@10005000 { 33437f25828STinghan Shen compatible = "mediatek,mt8195-pinctrl"; 33537f25828STinghan Shen reg = <0 0x10005000 0 0x1000>, 33637f25828STinghan Shen <0 0x11d10000 0 0x1000>, 33737f25828STinghan Shen <0 0x11d30000 0 0x1000>, 33837f25828STinghan Shen <0 0x11d40000 0 0x1000>, 33937f25828STinghan Shen <0 0x11e20000 0 0x1000>, 34037f25828STinghan Shen <0 0x11eb0000 0 0x1000>, 34137f25828STinghan Shen <0 0x11f40000 0 0x1000>, 34237f25828STinghan Shen <0 0x1000b000 0 0x1000>; 34337f25828STinghan Shen reg-names = "iocfg0", "iocfg_bm", "iocfg_bl", 34437f25828STinghan Shen "iocfg_br", "iocfg_lm", "iocfg_rb", 34537f25828STinghan Shen "iocfg_tl", "eint"; 34637f25828STinghan Shen gpio-controller; 34737f25828STinghan Shen #gpio-cells = <2>; 34837f25828STinghan Shen gpio-ranges = <&pio 0 0 144>; 34937f25828STinghan Shen interrupt-controller; 35037f25828STinghan Shen interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>; 35137f25828STinghan Shen #interrupt-cells = <2>; 35237f25828STinghan Shen }; 35337f25828STinghan Shen 3542b515194STinghan Shen scpsys: syscon@10006000 { 3552b515194STinghan Shen compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd"; 3562b515194STinghan Shen reg = <0 0x10006000 0 0x1000>; 3572b515194STinghan Shen 3582b515194STinghan Shen /* System Power Manager */ 3592b515194STinghan Shen spm: power-controller { 3602b515194STinghan Shen compatible = "mediatek,mt8195-power-controller"; 3612b515194STinghan Shen #address-cells = <1>; 3622b515194STinghan Shen #size-cells = <0>; 3632b515194STinghan Shen #power-domain-cells = <1>; 3642b515194STinghan Shen 3652b515194STinghan Shen /* power domain of the SoC */ 3662b515194STinghan Shen mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 { 3672b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG0>; 3682b515194STinghan Shen #address-cells = <1>; 3692b515194STinghan Shen #size-cells = <0>; 3702b515194STinghan Shen #power-domain-cells = <1>; 3712b515194STinghan Shen 3722b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG1 { 3732b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG1>; 3742b515194STinghan Shen clocks = <&apmixedsys CLK_APMIXED_MFGPLL>; 3752b515194STinghan Shen clock-names = "mfg"; 3762b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 3772b515194STinghan Shen #address-cells = <1>; 3782b515194STinghan Shen #size-cells = <0>; 3792b515194STinghan Shen #power-domain-cells = <1>; 3802b515194STinghan Shen 3812b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG2 { 3822b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG2>; 3832b515194STinghan Shen #power-domain-cells = <0>; 3842b515194STinghan Shen }; 3852b515194STinghan Shen 3862b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG3 { 3872b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG3>; 3882b515194STinghan Shen #power-domain-cells = <0>; 3892b515194STinghan Shen }; 3902b515194STinghan Shen 3912b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG4 { 3922b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG4>; 3932b515194STinghan Shen #power-domain-cells = <0>; 3942b515194STinghan Shen }; 3952b515194STinghan Shen 3962b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG5 { 3972b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG5>; 3982b515194STinghan Shen #power-domain-cells = <0>; 3992b515194STinghan Shen }; 4002b515194STinghan Shen 4012b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG6 { 4022b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG6>; 4032b515194STinghan Shen #power-domain-cells = <0>; 4042b515194STinghan Shen }; 4052b515194STinghan Shen }; 4062b515194STinghan Shen }; 4072b515194STinghan Shen 4082b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS0 { 4092b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS0>; 4102b515194STinghan Shen clocks = <&topckgen CLK_TOP_VPP>, 4112b515194STinghan Shen <&topckgen CLK_TOP_CAM>, 4122b515194STinghan Shen <&topckgen CLK_TOP_CCU>, 4132b515194STinghan Shen <&topckgen CLK_TOP_IMG>, 4142b515194STinghan Shen <&topckgen CLK_TOP_VENC>, 4152b515194STinghan Shen <&topckgen CLK_TOP_VDEC>, 4162b515194STinghan Shen <&topckgen CLK_TOP_WPE_VPP>, 4172b515194STinghan Shen <&topckgen CLK_TOP_CFG_VPP0>, 4182b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON>, 4192b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>, 4202b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>, 4212b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS>, 4222b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>, 4232b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_INFRA>, 4242b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_CAMSYS>, 4252b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>, 4262b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>, 4272b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_REORDER>, 4282b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_IOMMU>, 4292b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>, 4302b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>, 4312b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>, 4322b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 4332b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 4342b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 4352b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 4362b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 4372b515194STinghan Shen clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3", 4382b515194STinghan Shen "vppsys4", "vppsys5", "vppsys6", "vppsys7", 4392b515194STinghan Shen "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3", 4402b515194STinghan Shen "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7", 4412b515194STinghan Shen "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11", 4422b515194STinghan Shen "vppsys0-12", "vppsys0-13", "vppsys0-14", 4432b515194STinghan Shen "vppsys0-15", "vppsys0-16", "vppsys0-17", 4442b515194STinghan Shen "vppsys0-18"; 4452b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4462b515194STinghan Shen #address-cells = <1>; 4472b515194STinghan Shen #size-cells = <0>; 4482b515194STinghan Shen #power-domain-cells = <1>; 4492b515194STinghan Shen 4502b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC1 { 4512b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC1>; 4522b515194STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>; 4532b515194STinghan Shen clock-names = "vdec1-0"; 4542b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4552b515194STinghan Shen #power-domain-cells = <0>; 4562b515194STinghan Shen }; 4572b515194STinghan Shen 4582b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 { 4592b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC_CORE1>; 4602b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4612b515194STinghan Shen #power-domain-cells = <0>; 4622b515194STinghan Shen }; 4632b515194STinghan Shen 4642b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS0 { 4652b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS0>; 4662b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO0>, 4672b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>, 4682b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_COMMON>, 4692b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 4702b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_IOMMU>, 4712b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 4722b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>; 4732b515194STinghan Shen clock-names = "vdosys0", "vdosys0-0", "vdosys0-1", 4742b515194STinghan Shen "vdosys0-2", "vdosys0-3", 4752b515194STinghan Shen "vdosys0-4", "vdosys0-5"; 4762b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4772b515194STinghan Shen #address-cells = <1>; 4782b515194STinghan Shen #size-cells = <0>; 4792b515194STinghan Shen #power-domain-cells = <1>; 4802b515194STinghan Shen 4812b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS1 { 4822b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS1>; 4832b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VPP1>, 4842b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 4852b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_LARB>; 4862b515194STinghan Shen clock-names = "vppsys1", "vppsys1-0", 4872b515194STinghan Shen "vppsys1-1"; 4882b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4892b515194STinghan Shen #power-domain-cells = <0>; 4902b515194STinghan Shen }; 4912b515194STinghan Shen 4922b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_WPESYS { 4932b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_WPESYS>; 4942b515194STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 4952b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 4962b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB7_P>, 4972b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8_P>; 4982b515194STinghan Shen clock-names = "wepsys-0", "wepsys-1", "wepsys-2", 4992b515194STinghan Shen "wepsys-3"; 5002b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5012b515194STinghan Shen #power-domain-cells = <0>; 5022b515194STinghan Shen }; 5032b515194STinghan Shen 5042b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC0 { 5052b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC0>; 5062b515194STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 5072b515194STinghan Shen clock-names = "vdec0-0"; 5082b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5092b515194STinghan Shen #power-domain-cells = <0>; 5102b515194STinghan Shen }; 5112b515194STinghan Shen 5122b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC2 { 5132b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC2>; 5142b515194STinghan Shen clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 5152b515194STinghan Shen clock-names = "vdec2-0"; 5162b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5172b515194STinghan Shen #power-domain-cells = <0>; 5182b515194STinghan Shen }; 5192b515194STinghan Shen 5202b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC { 5212b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC>; 5222b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5232b515194STinghan Shen #power-domain-cells = <0>; 5242b515194STinghan Shen }; 5252b515194STinghan Shen 5262b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS1 { 5272b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS1>; 5282b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO1>, 5292b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 5302b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB3>, 5312b515194STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 5322b515194STinghan Shen clock-names = "vdosys1", "vdosys1-0", 5332b515194STinghan Shen "vdosys1-1", "vdosys1-2"; 5342b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5352b515194STinghan Shen #address-cells = <1>; 5362b515194STinghan Shen #size-cells = <0>; 5372b515194STinghan Shen #power-domain-cells = <1>; 5382b515194STinghan Shen 5392b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DP_TX { 5402b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DP_TX>; 5412b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5422b515194STinghan Shen #power-domain-cells = <0>; 5432b515194STinghan Shen }; 5442b515194STinghan Shen 5452b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_EPD_TX { 5462b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_EPD_TX>; 5472b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5482b515194STinghan Shen #power-domain-cells = <0>; 5492b515194STinghan Shen }; 5502b515194STinghan Shen 5512b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_HDMI_TX { 5522b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_HDMI_TX>; 5532b515194STinghan Shen clocks = <&topckgen CLK_TOP_HDMI_APB>; 5542b515194STinghan Shen clock-names = "hdmi_tx"; 5552b515194STinghan Shen #power-domain-cells = <0>; 5562b515194STinghan Shen }; 5572b515194STinghan Shen }; 5582b515194STinghan Shen 5592b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IMG { 5602b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IMG>; 5612b515194STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 5622b515194STinghan Shen <&imgsys CLK_IMG_GALS>; 5632b515194STinghan Shen clock-names = "img-0", "img-1"; 5642b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5652b515194STinghan Shen #address-cells = <1>; 5662b515194STinghan Shen #size-cells = <0>; 5672b515194STinghan Shen #power-domain-cells = <1>; 5682b515194STinghan Shen 5692b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DIP { 5702b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DIP>; 5712b515194STinghan Shen #power-domain-cells = <0>; 5722b515194STinghan Shen }; 5732b515194STinghan Shen 5742b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IPE { 5752b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IPE>; 5762b515194STinghan Shen clocks = <&topckgen CLK_TOP_IPE>, 5772b515194STinghan Shen <&imgsys CLK_IMG_IPE>, 5782b515194STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 5792b515194STinghan Shen clock-names = "ipe", "ipe-0", "ipe-1"; 5802b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5812b515194STinghan Shen #power-domain-cells = <0>; 5822b515194STinghan Shen }; 5832b515194STinghan Shen }; 5842b515194STinghan Shen 5852b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM { 5862b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM>; 5872b515194STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 5882b515194STinghan Shen <&camsys CLK_CAM_LARB14>, 5892b515194STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>, 5902b515194STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 5912b515194STinghan Shen <&camsys CLK_CAM_CAM2SYS_GALS>; 5922b515194STinghan Shen clock-names = "cam-0", "cam-1", "cam-2", "cam-3", 5932b515194STinghan Shen "cam-4"; 5942b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5952b515194STinghan Shen #address-cells = <1>; 5962b515194STinghan Shen #size-cells = <0>; 5972b515194STinghan Shen #power-domain-cells = <1>; 5982b515194STinghan Shen 5992b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWA { 6002b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWA>; 6012b515194STinghan Shen #power-domain-cells = <0>; 6022b515194STinghan Shen }; 6032b515194STinghan Shen 6042b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWB { 6052b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWB>; 6062b515194STinghan Shen #power-domain-cells = <0>; 6072b515194STinghan Shen }; 6082b515194STinghan Shen 6092b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_MRAW { 6102b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_MRAW>; 6112b515194STinghan Shen #power-domain-cells = <0>; 6122b515194STinghan Shen }; 6132b515194STinghan Shen }; 6142b515194STinghan Shen }; 6152b515194STinghan Shen }; 6162b515194STinghan Shen 6172b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 { 6182b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 6192b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6202b515194STinghan Shen #power-domain-cells = <0>; 6212b515194STinghan Shen }; 6222b515194STinghan Shen 6232b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 { 6242b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 6252b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6262b515194STinghan Shen #power-domain-cells = <0>; 6272b515194STinghan Shen }; 6282b515194STinghan Shen 6292b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_PHY { 6302b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_PHY>; 6312b515194STinghan Shen #power-domain-cells = <0>; 6322b515194STinghan Shen }; 6332b515194STinghan Shen 6342b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY { 6352b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 6362b515194STinghan Shen #power-domain-cells = <0>; 6372b515194STinghan Shen }; 6382b515194STinghan Shen 6392b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP { 6402b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>; 6412b515194STinghan Shen clocks = <&topckgen CLK_TOP_SENINF>, 6422b515194STinghan Shen <&topckgen CLK_TOP_SENINF2>; 6432b515194STinghan Shen clock-names = "csi_rx_top", "csi_rx_top1"; 6442b515194STinghan Shen #power-domain-cells = <0>; 6452b515194STinghan Shen }; 6462b515194STinghan Shen 6472b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ETHER { 6482b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ETHER>; 6492b515194STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 6502b515194STinghan Shen clock-names = "ether"; 6512b515194STinghan Shen #power-domain-cells = <0>; 6522b515194STinghan Shen }; 6532b515194STinghan Shen 6542b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ADSP { 6552b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ADSP>; 6562b515194STinghan Shen clocks = <&topckgen CLK_TOP_ADSP>, 6572b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>; 6582b515194STinghan Shen clock-names = "adsp", "adsp1"; 6592b515194STinghan Shen #address-cells = <1>; 6602b515194STinghan Shen #size-cells = <0>; 6612b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6622b515194STinghan Shen #power-domain-cells = <1>; 6632b515194STinghan Shen 6642b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_AUDIO { 6652b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_AUDIO>; 6662b515194STinghan Shen clocks = <&topckgen CLK_TOP_A1SYS_HP>, 6672b515194STinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 6682b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 6692b515194STinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>; 6702b515194STinghan Shen clock-names = "audio", "audio1", "audio2", 6712b515194STinghan Shen "audio3"; 6722b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6732b515194STinghan Shen #power-domain-cells = <0>; 6742b515194STinghan Shen }; 6752b515194STinghan Shen }; 6762b515194STinghan Shen }; 6772b515194STinghan Shen }; 6782b515194STinghan Shen 67937f25828STinghan Shen watchdog: watchdog@10007000 { 68037f25828STinghan Shen compatible = "mediatek,mt8195-wdt", 68137f25828STinghan Shen "mediatek,mt6589-wdt"; 682a376a9a6STinghan Shen mediatek,disable-extrst; 68337f25828STinghan Shen reg = <0 0x10007000 0 0x100>; 68404cd9783STrevor Wu #reset-cells = <1>; 68537f25828STinghan Shen }; 68637f25828STinghan Shen 68737f25828STinghan Shen apmixedsys: syscon@1000c000 { 68837f25828STinghan Shen compatible = "mediatek,mt8195-apmixedsys", "syscon"; 68937f25828STinghan Shen reg = <0 0x1000c000 0 0x1000>; 69037f25828STinghan Shen #clock-cells = <1>; 69137f25828STinghan Shen }; 69237f25828STinghan Shen 69337f25828STinghan Shen systimer: timer@10017000 { 69437f25828STinghan Shen compatible = "mediatek,mt8195-timer", 69537f25828STinghan Shen "mediatek,mt6765-timer"; 69637f25828STinghan Shen reg = <0 0x10017000 0 0x1000>; 69737f25828STinghan Shen interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>; 69837f25828STinghan Shen clocks = <&topckgen CLK_TOP_CLK26M_D2>; 69937f25828STinghan Shen }; 70037f25828STinghan Shen 70137f25828STinghan Shen pwrap: pwrap@10024000 { 70237f25828STinghan Shen compatible = "mediatek,mt8195-pwrap", "syscon"; 70337f25828STinghan Shen reg = <0 0x10024000 0 0x1000>; 70437f25828STinghan Shen reg-names = "pwrap"; 70537f25828STinghan Shen interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>; 70637f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 70737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>; 70837f25828STinghan Shen clock-names = "spi", "wrap"; 70937f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 71037f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 71137f25828STinghan Shen }; 71237f25828STinghan Shen 713385e0eedSTinghan Shen spmi: spmi@10027000 { 714385e0eedSTinghan Shen compatible = "mediatek,mt8195-spmi"; 715385e0eedSTinghan Shen reg = <0 0x10027000 0 0x000e00>, 716385e0eedSTinghan Shen <0 0x10029000 0 0x000100>; 717385e0eedSTinghan Shen reg-names = "pmif", "spmimst"; 718385e0eedSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 719385e0eedSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>, 720385e0eedSTinghan Shen <&topckgen CLK_TOP_SPMI_M_MST>; 721385e0eedSTinghan Shen clock-names = "pmif_sys_ck", 722385e0eedSTinghan Shen "pmif_tmr_ck", 723385e0eedSTinghan Shen "spmimst_clk_mux"; 724385e0eedSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 725385e0eedSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 726385e0eedSTinghan Shen }; 727385e0eedSTinghan Shen 728*3b5838d1STinghan Shen iommu_infra: infra-iommu@10315000 { 729*3b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-infra"; 730*3b5838d1STinghan Shen reg = <0 0x10315000 0 0x5000>; 731*3b5838d1STinghan Shen interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>, 732*3b5838d1STinghan Shen <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>, 733*3b5838d1STinghan Shen <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>, 734*3b5838d1STinghan Shen <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>, 735*3b5838d1STinghan Shen <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>; 736*3b5838d1STinghan Shen #iommu-cells = <1>; 737*3b5838d1STinghan Shen }; 738*3b5838d1STinghan Shen 739867477a5STinghan Shen scp: scp@10500000 { 740867477a5STinghan Shen compatible = "mediatek,mt8195-scp"; 741867477a5STinghan Shen reg = <0 0x10500000 0 0x100000>, 742867477a5STinghan Shen <0 0x10720000 0 0xe0000>, 743867477a5STinghan Shen <0 0x10700000 0 0x8000>; 744867477a5STinghan Shen reg-names = "sram", "cfg", "l1tcm"; 745867477a5STinghan Shen interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>; 746867477a5STinghan Shen status = "disabled"; 747867477a5STinghan Shen }; 748867477a5STinghan Shen 74937f25828STinghan Shen scp_adsp: clock-controller@10720000 { 75037f25828STinghan Shen compatible = "mediatek,mt8195-scp_adsp"; 75137f25828STinghan Shen reg = <0 0x10720000 0 0x1000>; 75237f25828STinghan Shen #clock-cells = <1>; 75337f25828STinghan Shen }; 75437f25828STinghan Shen 7557dd5bc57SYC Hung adsp: dsp@10803000 { 7567dd5bc57SYC Hung compatible = "mediatek,mt8195-dsp"; 7577dd5bc57SYC Hung reg = <0 0x10803000 0 0x1000>, 7587dd5bc57SYC Hung <0 0x10840000 0 0x40000>; 7597dd5bc57SYC Hung reg-names = "cfg", "sram"; 7607dd5bc57SYC Hung clocks = <&topckgen CLK_TOP_ADSP>, 7617dd5bc57SYC Hung <&clk26m>, 7627dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 7637dd5bc57SYC Hung <&topckgen CLK_TOP_MAINPLL_D7_D2>, 7647dd5bc57SYC Hung <&scp_adsp CLK_SCP_ADSP_AUDIODSP>, 7657dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_H>; 7667dd5bc57SYC Hung clock-names = "adsp_sel", 7677dd5bc57SYC Hung "clk26m_ck", 7687dd5bc57SYC Hung "audio_local_bus", 7697dd5bc57SYC Hung "mainpll_d7_d2", 7707dd5bc57SYC Hung "scp_adsp_audiodsp", 7717dd5bc57SYC Hung "audio_h"; 7727dd5bc57SYC Hung power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>; 7737dd5bc57SYC Hung mbox-names = "rx", "tx"; 7747dd5bc57SYC Hung mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>; 7757dd5bc57SYC Hung status = "disabled"; 7767dd5bc57SYC Hung }; 7777dd5bc57SYC Hung 7787dd5bc57SYC Hung adsp_mailbox0: mailbox@10816000 { 7797dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 7807dd5bc57SYC Hung #mbox-cells = <0>; 7817dd5bc57SYC Hung reg = <0 0x10816000 0 0x1000>; 7827dd5bc57SYC Hung interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>; 7837dd5bc57SYC Hung }; 7847dd5bc57SYC Hung 7857dd5bc57SYC Hung adsp_mailbox1: mailbox@10817000 { 7867dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 7877dd5bc57SYC Hung #mbox-cells = <0>; 7887dd5bc57SYC Hung reg = <0 0x10817000 0 0x1000>; 7897dd5bc57SYC Hung interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>; 7907dd5bc57SYC Hung }; 7917dd5bc57SYC Hung 7928903821cSTinghan Shen afe: mt8195-afe-pcm@10890000 { 7938903821cSTinghan Shen compatible = "mediatek,mt8195-audio"; 7948903821cSTinghan Shen reg = <0 0x10890000 0 0x10000>; 7958903821cSTinghan Shen mediatek,topckgen = <&topckgen>; 7968903821cSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>; 7978903821cSTinghan Shen interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>; 79804cd9783STrevor Wu resets = <&watchdog 14>; 79904cd9783STrevor Wu reset-names = "audiosys"; 8008903821cSTinghan Shen clocks = <&clk26m>, 8018903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL1>, 8028903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL2>, 8038903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV0>, 8048903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV1>, 8058903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV2>, 8068903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV3>, 8078903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV9>, 8088903821cSTinghan Shen <&topckgen CLK_TOP_A1SYS_HP>, 8098903821cSTinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 8108903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_H>, 8118903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 8128903821cSTinghan Shen <&topckgen CLK_TOP_DPTX_MCK>, 8138903821cSTinghan Shen <&topckgen CLK_TOP_I2SO1_MCK>, 8148903821cSTinghan Shen <&topckgen CLK_TOP_I2SO2_MCK>, 8158903821cSTinghan Shen <&topckgen CLK_TOP_I2SI1_MCK>, 8168903821cSTinghan Shen <&topckgen CLK_TOP_I2SI2_MCK>, 8178903821cSTinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>, 8188903821cSTinghan Shen <&scp_adsp CLK_SCP_ADSP_AUDIODSP>; 8198903821cSTinghan Shen clock-names = "clk26m", 8208903821cSTinghan Shen "apll1_ck", 8218903821cSTinghan Shen "apll2_ck", 8228903821cSTinghan Shen "apll12_div0", 8238903821cSTinghan Shen "apll12_div1", 8248903821cSTinghan Shen "apll12_div2", 8258903821cSTinghan Shen "apll12_div3", 8268903821cSTinghan Shen "apll12_div9", 8278903821cSTinghan Shen "a1sys_hp_sel", 8288903821cSTinghan Shen "aud_intbus_sel", 8298903821cSTinghan Shen "audio_h_sel", 8308903821cSTinghan Shen "audio_local_bus_sel", 8318903821cSTinghan Shen "dptx_m_sel", 8328903821cSTinghan Shen "i2so1_m_sel", 8338903821cSTinghan Shen "i2so2_m_sel", 8348903821cSTinghan Shen "i2si1_m_sel", 8358903821cSTinghan Shen "i2si2_m_sel", 8368903821cSTinghan Shen "infra_ao_audio_26m_b", 8378903821cSTinghan Shen "scp_adsp_audiodsp"; 8388903821cSTinghan Shen status = "disabled"; 8398903821cSTinghan Shen }; 8408903821cSTinghan Shen 84137f25828STinghan Shen uart0: serial@11001100 { 84237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 84337f25828STinghan Shen "mediatek,mt6577-uart"; 84437f25828STinghan Shen reg = <0 0x11001100 0 0x100>; 84537f25828STinghan Shen interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>; 84637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>; 84737f25828STinghan Shen clock-names = "baud", "bus"; 84837f25828STinghan Shen status = "disabled"; 84937f25828STinghan Shen }; 85037f25828STinghan Shen 85137f25828STinghan Shen uart1: serial@11001200 { 85237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 85337f25828STinghan Shen "mediatek,mt6577-uart"; 85437f25828STinghan Shen reg = <0 0x11001200 0 0x100>; 85537f25828STinghan Shen interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>; 85637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>; 85737f25828STinghan Shen clock-names = "baud", "bus"; 85837f25828STinghan Shen status = "disabled"; 85937f25828STinghan Shen }; 86037f25828STinghan Shen 86137f25828STinghan Shen uart2: serial@11001300 { 86237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 86337f25828STinghan Shen "mediatek,mt6577-uart"; 86437f25828STinghan Shen reg = <0 0x11001300 0 0x100>; 86537f25828STinghan Shen interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>; 86637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>; 86737f25828STinghan Shen clock-names = "baud", "bus"; 86837f25828STinghan Shen status = "disabled"; 86937f25828STinghan Shen }; 87037f25828STinghan Shen 87137f25828STinghan Shen uart3: serial@11001400 { 87237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 87337f25828STinghan Shen "mediatek,mt6577-uart"; 87437f25828STinghan Shen reg = <0 0x11001400 0 0x100>; 87537f25828STinghan Shen interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>; 87637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>; 87737f25828STinghan Shen clock-names = "baud", "bus"; 87837f25828STinghan Shen status = "disabled"; 87937f25828STinghan Shen }; 88037f25828STinghan Shen 88137f25828STinghan Shen uart4: serial@11001500 { 88237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 88337f25828STinghan Shen "mediatek,mt6577-uart"; 88437f25828STinghan Shen reg = <0 0x11001500 0 0x100>; 88537f25828STinghan Shen interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>; 88637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>; 88737f25828STinghan Shen clock-names = "baud", "bus"; 88837f25828STinghan Shen status = "disabled"; 88937f25828STinghan Shen }; 89037f25828STinghan Shen 89137f25828STinghan Shen uart5: serial@11001600 { 89237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 89337f25828STinghan Shen "mediatek,mt6577-uart"; 89437f25828STinghan Shen reg = <0 0x11001600 0 0x100>; 89537f25828STinghan Shen interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>; 89637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>; 89737f25828STinghan Shen clock-names = "baud", "bus"; 89837f25828STinghan Shen status = "disabled"; 89937f25828STinghan Shen }; 90037f25828STinghan Shen 90137f25828STinghan Shen auxadc: auxadc@11002000 { 90237f25828STinghan Shen compatible = "mediatek,mt8195-auxadc", 90337f25828STinghan Shen "mediatek,mt8173-auxadc"; 90437f25828STinghan Shen reg = <0 0x11002000 0 0x1000>; 90537f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>; 90637f25828STinghan Shen clock-names = "main"; 90737f25828STinghan Shen #io-channel-cells = <1>; 90837f25828STinghan Shen status = "disabled"; 90937f25828STinghan Shen }; 91037f25828STinghan Shen 91137f25828STinghan Shen pericfg_ao: syscon@11003000 { 91237f25828STinghan Shen compatible = "mediatek,mt8195-pericfg_ao", "syscon"; 91337f25828STinghan Shen reg = <0 0x11003000 0 0x1000>; 91437f25828STinghan Shen #clock-cells = <1>; 91537f25828STinghan Shen }; 91637f25828STinghan Shen 91737f25828STinghan Shen spi0: spi@1100a000 { 91837f25828STinghan Shen compatible = "mediatek,mt8195-spi", 91937f25828STinghan Shen "mediatek,mt6765-spi"; 92037f25828STinghan Shen #address-cells = <1>; 92137f25828STinghan Shen #size-cells = <0>; 92237f25828STinghan Shen reg = <0 0x1100a000 0 0x1000>; 92337f25828STinghan Shen interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>; 92437f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 92537f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 92637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI0>; 92737f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 92837f25828STinghan Shen status = "disabled"; 92937f25828STinghan Shen }; 93037f25828STinghan Shen 93137f25828STinghan Shen spi1: spi@11010000 { 93237f25828STinghan Shen compatible = "mediatek,mt8195-spi", 93337f25828STinghan Shen "mediatek,mt6765-spi"; 93437f25828STinghan Shen #address-cells = <1>; 93537f25828STinghan Shen #size-cells = <0>; 93637f25828STinghan Shen reg = <0 0x11010000 0 0x1000>; 93737f25828STinghan Shen interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>; 93837f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 93937f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 94037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI1>; 94137f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 94237f25828STinghan Shen status = "disabled"; 94337f25828STinghan Shen }; 94437f25828STinghan Shen 94537f25828STinghan Shen spi2: spi@11012000 { 94637f25828STinghan Shen compatible = "mediatek,mt8195-spi", 94737f25828STinghan Shen "mediatek,mt6765-spi"; 94837f25828STinghan Shen #address-cells = <1>; 94937f25828STinghan Shen #size-cells = <0>; 95037f25828STinghan Shen reg = <0 0x11012000 0 0x1000>; 95137f25828STinghan Shen interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>; 95237f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 95337f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 95437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI2>; 95537f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 95637f25828STinghan Shen status = "disabled"; 95737f25828STinghan Shen }; 95837f25828STinghan Shen 95937f25828STinghan Shen spi3: spi@11013000 { 96037f25828STinghan Shen compatible = "mediatek,mt8195-spi", 96137f25828STinghan Shen "mediatek,mt6765-spi"; 96237f25828STinghan Shen #address-cells = <1>; 96337f25828STinghan Shen #size-cells = <0>; 96437f25828STinghan Shen reg = <0 0x11013000 0 0x1000>; 96537f25828STinghan Shen interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>; 96637f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 96737f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 96837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI3>; 96937f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 97037f25828STinghan Shen status = "disabled"; 97137f25828STinghan Shen }; 97237f25828STinghan Shen 97337f25828STinghan Shen spi4: spi@11018000 { 97437f25828STinghan Shen compatible = "mediatek,mt8195-spi", 97537f25828STinghan Shen "mediatek,mt6765-spi"; 97637f25828STinghan Shen #address-cells = <1>; 97737f25828STinghan Shen #size-cells = <0>; 97837f25828STinghan Shen reg = <0 0x11018000 0 0x1000>; 97937f25828STinghan Shen interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>; 98037f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 98137f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 98237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI4>; 98337f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 98437f25828STinghan Shen status = "disabled"; 98537f25828STinghan Shen }; 98637f25828STinghan Shen 98737f25828STinghan Shen spi5: spi@11019000 { 98837f25828STinghan Shen compatible = "mediatek,mt8195-spi", 98937f25828STinghan Shen "mediatek,mt6765-spi"; 99037f25828STinghan Shen #address-cells = <1>; 99137f25828STinghan Shen #size-cells = <0>; 99237f25828STinghan Shen reg = <0 0x11019000 0 0x1000>; 99337f25828STinghan Shen interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>; 99437f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 99537f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 99637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI5>; 99737f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 99837f25828STinghan Shen status = "disabled"; 99937f25828STinghan Shen }; 100037f25828STinghan Shen 100137f25828STinghan Shen spis0: spi@1101d000 { 100237f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 100337f25828STinghan Shen reg = <0 0x1101d000 0 0x1000>; 100437f25828STinghan Shen interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>; 100537f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>; 100637f25828STinghan Shen clock-names = "spi"; 100737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 100837f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 100937f25828STinghan Shen status = "disabled"; 101037f25828STinghan Shen }; 101137f25828STinghan Shen 101237f25828STinghan Shen spis1: spi@1101e000 { 101337f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 101437f25828STinghan Shen reg = <0 0x1101e000 0 0x1000>; 101537f25828STinghan Shen interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>; 101637f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>; 101737f25828STinghan Shen clock-names = "spi"; 101837f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 101937f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 102037f25828STinghan Shen status = "disabled"; 102137f25828STinghan Shen }; 102237f25828STinghan Shen 102337f25828STinghan Shen xhci0: usb@11200000 { 102437f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 102537f25828STinghan Shen "mediatek,mtk-xhci"; 102637f25828STinghan Shen reg = <0 0x11200000 0 0x1000>, 102737f25828STinghan Shen <0 0x11203e00 0 0x0100>; 102837f25828STinghan Shen reg-names = "mac", "ippc"; 102937f25828STinghan Shen interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>; 103037f25828STinghan Shen phys = <&u2port0 PHY_TYPE_USB2>, 103137f25828STinghan Shen <&u3port0 PHY_TYPE_USB3>; 103237f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP>, 103337f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI>; 103437f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 103537f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 103637f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>, 103737f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_REF>, 103837f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 103937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>; 104037f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "mcu_ck", "xhci_ck"; 104177d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 103>; 104277d30613SChunfeng Yun wakeup-source; 104337f25828STinghan Shen status = "disabled"; 104437f25828STinghan Shen }; 104537f25828STinghan Shen 104637f25828STinghan Shen mmc0: mmc@11230000 { 104737f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 104837f25828STinghan Shen "mediatek,mt8183-mmc"; 104937f25828STinghan Shen reg = <0 0x11230000 0 0x10000>, 105037f25828STinghan Shen <0 0x11f50000 0 0x1000>; 105137f25828STinghan Shen interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>; 105237f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC50_0>, 105337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0>, 105437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>; 105537f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 105637f25828STinghan Shen status = "disabled"; 105737f25828STinghan Shen }; 105837f25828STinghan Shen 105937f25828STinghan Shen mmc1: mmc@11240000 { 106037f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 106137f25828STinghan Shen "mediatek,mt8183-mmc"; 106237f25828STinghan Shen reg = <0 0x11240000 0 0x1000>, 106337f25828STinghan Shen <0 0x11c70000 0 0x1000>; 106437f25828STinghan Shen interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>; 106537f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_1>, 106637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1>, 106737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>; 106837f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 106937f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>; 107037f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 107137f25828STinghan Shen status = "disabled"; 107237f25828STinghan Shen }; 107337f25828STinghan Shen 107437f25828STinghan Shen mmc2: mmc@11250000 { 107537f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 107637f25828STinghan Shen "mediatek,mt8183-mmc"; 107737f25828STinghan Shen reg = <0 0x11250000 0 0x1000>, 107837f25828STinghan Shen <0 0x11e60000 0 0x1000>; 107937f25828STinghan Shen interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>; 108037f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_2>, 108137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>, 108237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>; 108337f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 108437f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>; 108537f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 108637f25828STinghan Shen status = "disabled"; 108737f25828STinghan Shen }; 108837f25828STinghan Shen 108937f25828STinghan Shen xhci1: usb@11290000 { 109037f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 109137f25828STinghan Shen "mediatek,mtk-xhci"; 109237f25828STinghan Shen reg = <0 0x11290000 0 0x1000>, 109337f25828STinghan Shen <0 0x11293e00 0 0x0100>; 109437f25828STinghan Shen reg-names = "mac", "ippc"; 109537f25828STinghan Shen interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>; 109637f25828STinghan Shen phys = <&u2port1 PHY_TYPE_USB2>; 109737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>, 109837f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_1P>; 109937f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 110037f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 110137f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>, 110237f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P1_REF>, 110337f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 110437f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>; 110537f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "mcu_ck","xhci_ck"; 110677d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 104>; 110777d30613SChunfeng Yun wakeup-source; 110837f25828STinghan Shen status = "disabled"; 110937f25828STinghan Shen }; 111037f25828STinghan Shen 111137f25828STinghan Shen xhci2: usb@112a0000 { 111237f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 111337f25828STinghan Shen "mediatek,mtk-xhci"; 111437f25828STinghan Shen reg = <0 0x112a0000 0 0x1000>, 111537f25828STinghan Shen <0 0x112a3e00 0 0x0100>; 111637f25828STinghan Shen reg-names = "mac", "ippc"; 111737f25828STinghan Shen interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>; 111837f25828STinghan Shen phys = <&u2port2 PHY_TYPE_USB2>; 111937f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>, 112037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_2P>; 112137f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 112237f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 112337f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>, 112437f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P2_REF>, 112537f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>; 112637f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "xhci_ck"; 112777d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 105>; 112877d30613SChunfeng Yun wakeup-source; 112937f25828STinghan Shen status = "disabled"; 113037f25828STinghan Shen }; 113137f25828STinghan Shen 113237f25828STinghan Shen xhci3: usb@112b0000 { 113337f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 113437f25828STinghan Shen "mediatek,mtk-xhci"; 113537f25828STinghan Shen reg = <0 0x112b0000 0 0x1000>, 113637f25828STinghan Shen <0 0x112b3e00 0 0x0100>; 113737f25828STinghan Shen reg-names = "mac", "ippc"; 113837f25828STinghan Shen interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>; 113937f25828STinghan Shen phys = <&u2port3 PHY_TYPE_USB2>; 114037f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>, 114137f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_3P>; 114237f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 114337f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 114437f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>, 114537f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P3_REF>, 114637f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>; 114737f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "xhci_ck"; 114877d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 106>; 114977d30613SChunfeng Yun wakeup-source; 115037f25828STinghan Shen status = "disabled"; 115137f25828STinghan Shen }; 115237f25828STinghan Shen 115337f25828STinghan Shen nor_flash: spi@1132c000 { 115437f25828STinghan Shen compatible = "mediatek,mt8195-nor", 115537f25828STinghan Shen "mediatek,mt8173-nor"; 115637f25828STinghan Shen reg = <0 0x1132c000 0 0x1000>; 115737f25828STinghan Shen interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>; 115837f25828STinghan Shen clocks = <&topckgen CLK_TOP_SPINOR>, 115937f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>, 116037f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>; 116137f25828STinghan Shen clock-names = "spi", "sf", "axi"; 116237f25828STinghan Shen #address-cells = <1>; 116337f25828STinghan Shen #size-cells = <0>; 116437f25828STinghan Shen status = "disabled"; 116537f25828STinghan Shen }; 116637f25828STinghan Shen 1167ab43a84cSChunfeng Yun efuse: efuse@11c10000 { 1168ab43a84cSChunfeng Yun compatible = "mediatek,mt8195-efuse", "mediatek,efuse"; 1169ab43a84cSChunfeng Yun reg = <0 0x11c10000 0 0x1000>; 1170ab43a84cSChunfeng Yun #address-cells = <1>; 1171ab43a84cSChunfeng Yun #size-cells = <1>; 1172ab43a84cSChunfeng Yun u3_tx_imp_p0: usb3-tx-imp@184,1 { 1173ab43a84cSChunfeng Yun reg = <0x184 0x1>; 1174ab43a84cSChunfeng Yun bits = <0 5>; 1175ab43a84cSChunfeng Yun }; 1176ab43a84cSChunfeng Yun u3_rx_imp_p0: usb3-rx-imp@184,2 { 1177ab43a84cSChunfeng Yun reg = <0x184 0x2>; 1178ab43a84cSChunfeng Yun bits = <5 5>; 1179ab43a84cSChunfeng Yun }; 1180ab43a84cSChunfeng Yun u3_intr_p0: usb3-intr@185 { 1181ab43a84cSChunfeng Yun reg = <0x185 0x1>; 1182ab43a84cSChunfeng Yun bits = <2 6>; 1183ab43a84cSChunfeng Yun }; 1184ab43a84cSChunfeng Yun comb_tx_imp_p1: usb3-tx-imp@186,1 { 1185ab43a84cSChunfeng Yun reg = <0x186 0x1>; 1186ab43a84cSChunfeng Yun bits = <0 5>; 1187ab43a84cSChunfeng Yun }; 1188ab43a84cSChunfeng Yun comb_rx_imp_p1: usb3-rx-imp@186,2 { 1189ab43a84cSChunfeng Yun reg = <0x186 0x2>; 1190ab43a84cSChunfeng Yun bits = <5 5>; 1191ab43a84cSChunfeng Yun }; 1192ab43a84cSChunfeng Yun comb_intr_p1: usb3-intr@187 { 1193ab43a84cSChunfeng Yun reg = <0x187 0x1>; 1194ab43a84cSChunfeng Yun bits = <2 6>; 1195ab43a84cSChunfeng Yun }; 1196ab43a84cSChunfeng Yun u2_intr_p0: usb2-intr-p0@188,1 { 1197ab43a84cSChunfeng Yun reg = <0x188 0x1>; 1198ab43a84cSChunfeng Yun bits = <0 5>; 1199ab43a84cSChunfeng Yun }; 1200ab43a84cSChunfeng Yun u2_intr_p1: usb2-intr-p1@188,2 { 1201ab43a84cSChunfeng Yun reg = <0x188 0x2>; 1202ab43a84cSChunfeng Yun bits = <5 5>; 1203ab43a84cSChunfeng Yun }; 1204ab43a84cSChunfeng Yun u2_intr_p2: usb2-intr-p2@189,1 { 1205ab43a84cSChunfeng Yun reg = <0x189 0x1>; 1206ab43a84cSChunfeng Yun bits = <2 5>; 1207ab43a84cSChunfeng Yun }; 1208ab43a84cSChunfeng Yun u2_intr_p3: usb2-intr-p3@189,2 { 1209ab43a84cSChunfeng Yun reg = <0x189 0x2>; 1210ab43a84cSChunfeng Yun bits = <7 5>; 1211ab43a84cSChunfeng Yun }; 1212ab43a84cSChunfeng Yun }; 1213ab43a84cSChunfeng Yun 121437f25828STinghan Shen u3phy2: t-phy@11c40000 { 121537f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 121637f25828STinghan Shen #address-cells = <1>; 121737f25828STinghan Shen #size-cells = <1>; 121837f25828STinghan Shen ranges = <0 0 0x11c40000 0x700>; 121937f25828STinghan Shen status = "disabled"; 122037f25828STinghan Shen 122137f25828STinghan Shen u2port2: usb-phy@0 { 122237f25828STinghan Shen reg = <0x0 0x700>; 122337f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>; 122437f25828STinghan Shen clock-names = "ref"; 122537f25828STinghan Shen #phy-cells = <1>; 122637f25828STinghan Shen }; 122737f25828STinghan Shen }; 122837f25828STinghan Shen 122937f25828STinghan Shen u3phy3: t-phy@11c50000 { 123037f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 123137f25828STinghan Shen #address-cells = <1>; 123237f25828STinghan Shen #size-cells = <1>; 123337f25828STinghan Shen ranges = <0 0 0x11c50000 0x700>; 123437f25828STinghan Shen status = "disabled"; 123537f25828STinghan Shen 123637f25828STinghan Shen u2port3: usb-phy@0 { 123737f25828STinghan Shen reg = <0x0 0x700>; 123837f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>; 123937f25828STinghan Shen clock-names = "ref"; 124037f25828STinghan Shen #phy-cells = <1>; 124137f25828STinghan Shen }; 124237f25828STinghan Shen }; 124337f25828STinghan Shen 124437f25828STinghan Shen i2c5: i2c@11d00000 { 124537f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 124637f25828STinghan Shen "mediatek,mt8192-i2c"; 124737f25828STinghan Shen reg = <0 0x11d00000 0 0x1000>, 124837f25828STinghan Shen <0 0x10220580 0 0x80>; 124937f25828STinghan Shen interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>; 125037f25828STinghan Shen clock-div = <1>; 125137f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>, 125237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 125337f25828STinghan Shen clock-names = "main", "dma"; 125437f25828STinghan Shen #address-cells = <1>; 125537f25828STinghan Shen #size-cells = <0>; 125637f25828STinghan Shen status = "disabled"; 125737f25828STinghan Shen }; 125837f25828STinghan Shen 125937f25828STinghan Shen i2c6: i2c@11d01000 { 126037f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 126137f25828STinghan Shen "mediatek,mt8192-i2c"; 126237f25828STinghan Shen reg = <0 0x11d01000 0 0x1000>, 126337f25828STinghan Shen <0 0x10220600 0 0x80>; 126437f25828STinghan Shen interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>; 126537f25828STinghan Shen clock-div = <1>; 126637f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>, 126737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 126837f25828STinghan Shen clock-names = "main", "dma"; 126937f25828STinghan Shen #address-cells = <1>; 127037f25828STinghan Shen #size-cells = <0>; 127137f25828STinghan Shen status = "disabled"; 127237f25828STinghan Shen }; 127337f25828STinghan Shen 127437f25828STinghan Shen i2c7: i2c@11d02000 { 127537f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 127637f25828STinghan Shen "mediatek,mt8192-i2c"; 127737f25828STinghan Shen reg = <0 0x11d02000 0 0x1000>, 127837f25828STinghan Shen <0 0x10220680 0 0x80>; 127937f25828STinghan Shen interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>; 128037f25828STinghan Shen clock-div = <1>; 128137f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>, 128237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 128337f25828STinghan Shen clock-names = "main", "dma"; 128437f25828STinghan Shen #address-cells = <1>; 128537f25828STinghan Shen #size-cells = <0>; 128637f25828STinghan Shen status = "disabled"; 128737f25828STinghan Shen }; 128837f25828STinghan Shen 128937f25828STinghan Shen imp_iic_wrap_s: clock-controller@11d03000 { 129037f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_s"; 129137f25828STinghan Shen reg = <0 0x11d03000 0 0x1000>; 129237f25828STinghan Shen #clock-cells = <1>; 129337f25828STinghan Shen }; 129437f25828STinghan Shen 129537f25828STinghan Shen i2c0: i2c@11e00000 { 129637f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 129737f25828STinghan Shen "mediatek,mt8192-i2c"; 129837f25828STinghan Shen reg = <0 0x11e00000 0 0x1000>, 129937f25828STinghan Shen <0 0x10220080 0 0x80>; 130037f25828STinghan Shen interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>; 130137f25828STinghan Shen clock-div = <1>; 130237f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>, 130337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 130437f25828STinghan Shen clock-names = "main", "dma"; 130537f25828STinghan Shen #address-cells = <1>; 130637f25828STinghan Shen #size-cells = <0>; 1307a93f071aSTzung-Bi Shih status = "disabled"; 130837f25828STinghan Shen }; 130937f25828STinghan Shen 131037f25828STinghan Shen i2c1: i2c@11e01000 { 131137f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 131237f25828STinghan Shen "mediatek,mt8192-i2c"; 131337f25828STinghan Shen reg = <0 0x11e01000 0 0x1000>, 131437f25828STinghan Shen <0 0x10220200 0 0x80>; 131537f25828STinghan Shen interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>; 131637f25828STinghan Shen clock-div = <1>; 131737f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>, 131837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 131937f25828STinghan Shen clock-names = "main", "dma"; 132037f25828STinghan Shen #address-cells = <1>; 132137f25828STinghan Shen #size-cells = <0>; 132237f25828STinghan Shen status = "disabled"; 132337f25828STinghan Shen }; 132437f25828STinghan Shen 132537f25828STinghan Shen i2c2: i2c@11e02000 { 132637f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 132737f25828STinghan Shen "mediatek,mt8192-i2c"; 132837f25828STinghan Shen reg = <0 0x11e02000 0 0x1000>, 132937f25828STinghan Shen <0 0x10220380 0 0x80>; 133037f25828STinghan Shen interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>; 133137f25828STinghan Shen clock-div = <1>; 133237f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>, 133337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 133437f25828STinghan Shen clock-names = "main", "dma"; 133537f25828STinghan Shen #address-cells = <1>; 133637f25828STinghan Shen #size-cells = <0>; 133737f25828STinghan Shen status = "disabled"; 133837f25828STinghan Shen }; 133937f25828STinghan Shen 134037f25828STinghan Shen i2c3: i2c@11e03000 { 134137f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 134237f25828STinghan Shen "mediatek,mt8192-i2c"; 134337f25828STinghan Shen reg = <0 0x11e03000 0 0x1000>, 134437f25828STinghan Shen <0 0x10220480 0 0x80>; 134537f25828STinghan Shen interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>; 134637f25828STinghan Shen clock-div = <1>; 134737f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>, 134837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 134937f25828STinghan Shen clock-names = "main", "dma"; 135037f25828STinghan Shen #address-cells = <1>; 135137f25828STinghan Shen #size-cells = <0>; 135237f25828STinghan Shen status = "disabled"; 135337f25828STinghan Shen }; 135437f25828STinghan Shen 135537f25828STinghan Shen i2c4: i2c@11e04000 { 135637f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 135737f25828STinghan Shen "mediatek,mt8192-i2c"; 135837f25828STinghan Shen reg = <0 0x11e04000 0 0x1000>, 135937f25828STinghan Shen <0 0x10220500 0 0x80>; 136037f25828STinghan Shen interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>; 136137f25828STinghan Shen clock-div = <1>; 136237f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>, 136337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 136437f25828STinghan Shen clock-names = "main", "dma"; 136537f25828STinghan Shen #address-cells = <1>; 136637f25828STinghan Shen #size-cells = <0>; 136737f25828STinghan Shen status = "disabled"; 136837f25828STinghan Shen }; 136937f25828STinghan Shen 137037f25828STinghan Shen imp_iic_wrap_w: clock-controller@11e05000 { 137137f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_w"; 137237f25828STinghan Shen reg = <0 0x11e05000 0 0x1000>; 137337f25828STinghan Shen #clock-cells = <1>; 137437f25828STinghan Shen }; 137537f25828STinghan Shen 137637f25828STinghan Shen u3phy1: t-phy@11e30000 { 137737f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 137837f25828STinghan Shen #address-cells = <1>; 137937f25828STinghan Shen #size-cells = <1>; 138037f25828STinghan Shen ranges = <0 0 0x11e30000 0xe00>; 138137f25828STinghan Shen status = "disabled"; 138237f25828STinghan Shen 138337f25828STinghan Shen u2port1: usb-phy@0 { 138437f25828STinghan Shen reg = <0x0 0x700>; 138537f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>, 138637f25828STinghan Shen <&clk26m>; 138737f25828STinghan Shen clock-names = "ref", "da_ref"; 138837f25828STinghan Shen #phy-cells = <1>; 138937f25828STinghan Shen }; 139037f25828STinghan Shen 139137f25828STinghan Shen u3port1: usb-phy@700 { 139237f25828STinghan Shen reg = <0x700 0x700>; 139337f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 139437f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>; 139537f25828STinghan Shen clock-names = "ref", "da_ref"; 1396ab43a84cSChunfeng Yun nvmem-cells = <&comb_intr_p1>, 1397ab43a84cSChunfeng Yun <&comb_rx_imp_p1>, 1398ab43a84cSChunfeng Yun <&comb_tx_imp_p1>; 1399ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 140037f25828STinghan Shen #phy-cells = <1>; 140137f25828STinghan Shen }; 140237f25828STinghan Shen }; 140337f25828STinghan Shen 140437f25828STinghan Shen u3phy0: t-phy@11e40000 { 140537f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 140637f25828STinghan Shen #address-cells = <1>; 140737f25828STinghan Shen #size-cells = <1>; 140837f25828STinghan Shen ranges = <0 0 0x11e40000 0xe00>; 140937f25828STinghan Shen status = "disabled"; 141037f25828STinghan Shen 141137f25828STinghan Shen u2port0: usb-phy@0 { 141237f25828STinghan Shen reg = <0x0 0x700>; 141337f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>, 141437f25828STinghan Shen <&clk26m>; 141537f25828STinghan Shen clock-names = "ref", "da_ref"; 141637f25828STinghan Shen #phy-cells = <1>; 141737f25828STinghan Shen }; 141837f25828STinghan Shen 141937f25828STinghan Shen u3port0: usb-phy@700 { 142037f25828STinghan Shen reg = <0x700 0x700>; 142137f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 142237f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_REF>; 142337f25828STinghan Shen clock-names = "ref", "da_ref"; 1424ab43a84cSChunfeng Yun nvmem-cells = <&u3_intr_p0>, 1425ab43a84cSChunfeng Yun <&u3_rx_imp_p0>, 1426ab43a84cSChunfeng Yun <&u3_tx_imp_p0>; 1427ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 142837f25828STinghan Shen #phy-cells = <1>; 142937f25828STinghan Shen }; 143037f25828STinghan Shen }; 143137f25828STinghan Shen 143237f25828STinghan Shen ufsphy: ufs-phy@11fa0000 { 143337f25828STinghan Shen compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy"; 143437f25828STinghan Shen reg = <0 0x11fa0000 0 0xc000>; 143537f25828STinghan Shen clocks = <&clk26m>, <&clk26m>; 143637f25828STinghan Shen clock-names = "unipro", "mp"; 143737f25828STinghan Shen #phy-cells = <0>; 143837f25828STinghan Shen status = "disabled"; 143937f25828STinghan Shen }; 144037f25828STinghan Shen 144137f25828STinghan Shen mfgcfg: clock-controller@13fbf000 { 144237f25828STinghan Shen compatible = "mediatek,mt8195-mfgcfg"; 144337f25828STinghan Shen reg = <0 0x13fbf000 0 0x1000>; 144437f25828STinghan Shen #clock-cells = <1>; 144537f25828STinghan Shen }; 144637f25828STinghan Shen 14476aa5b46dSTinghan Shen vppsys0: clock-controller@14000000 { 14486aa5b46dSTinghan Shen compatible = "mediatek,mt8195-vppsys0"; 14496aa5b46dSTinghan Shen reg = <0 0x14000000 0 0x1000>; 14506aa5b46dSTinghan Shen #clock-cells = <1>; 14516aa5b46dSTinghan Shen }; 14526aa5b46dSTinghan Shen 1453*3b5838d1STinghan Shen smi_sub_common_vpp0_vpp1_2x1: smi@14010000 { 1454*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 1455*3b5838d1STinghan Shen reg = <0 0x14010000 0 0x1000>; 1456*3b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 1457*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 1458*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 1459*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 1460*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 1461*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 1462*3b5838d1STinghan Shen }; 1463*3b5838d1STinghan Shen 1464*3b5838d1STinghan Shen smi_sub_common_vdec_vpp0_2x1: smi@14011000 { 1465*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 1466*3b5838d1STinghan Shen reg = <0 0x14011000 0 0x1000>; 1467*3b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 1468*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 1469*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>; 1470*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 1471*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 1472*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 1473*3b5838d1STinghan Shen }; 1474*3b5838d1STinghan Shen 1475*3b5838d1STinghan Shen smi_common_vpp: smi@14012000 { 1476*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vpp"; 1477*3b5838d1STinghan Shen reg = <0 0x14012000 0 0x1000>; 1478*3b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 1479*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 1480*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 1481*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>; 1482*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 1483*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 1484*3b5838d1STinghan Shen }; 1485*3b5838d1STinghan Shen 1486*3b5838d1STinghan Shen larb4: larb@14013000 { 1487*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1488*3b5838d1STinghan Shen reg = <0 0x14013000 0 0x1000>; 1489*3b5838d1STinghan Shen mediatek,larb-id = <4>; 1490*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 1491*3b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 1492*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>; 1493*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1494*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 1495*3b5838d1STinghan Shen }; 1496*3b5838d1STinghan Shen 1497*3b5838d1STinghan Shen iommu_vpp: iommu@14018000 { 1498*3b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vpp"; 1499*3b5838d1STinghan Shen reg = <0 0x14018000 0 0x1000>; 1500*3b5838d1STinghan Shen mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8 1501*3b5838d1STinghan Shen &larb12 &larb14 &larb16 &larb18 1502*3b5838d1STinghan Shen &larb20 &larb22 &larb23 &larb26 1503*3b5838d1STinghan Shen &larb27>; 1504*3b5838d1STinghan Shen interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>; 1505*3b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>; 1506*3b5838d1STinghan Shen clock-names = "bclk"; 1507*3b5838d1STinghan Shen #iommu-cells = <1>; 1508*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 1509*3b5838d1STinghan Shen }; 1510*3b5838d1STinghan Shen 151137f25828STinghan Shen wpesys: clock-controller@14e00000 { 151237f25828STinghan Shen compatible = "mediatek,mt8195-wpesys"; 151337f25828STinghan Shen reg = <0 0x14e00000 0 0x1000>; 151437f25828STinghan Shen #clock-cells = <1>; 151537f25828STinghan Shen }; 151637f25828STinghan Shen 151737f25828STinghan Shen wpesys_vpp0: clock-controller@14e02000 { 151837f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp0"; 151937f25828STinghan Shen reg = <0 0x14e02000 0 0x1000>; 152037f25828STinghan Shen #clock-cells = <1>; 152137f25828STinghan Shen }; 152237f25828STinghan Shen 152337f25828STinghan Shen wpesys_vpp1: clock-controller@14e03000 { 152437f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp1"; 152537f25828STinghan Shen reg = <0 0x14e03000 0 0x1000>; 152637f25828STinghan Shen #clock-cells = <1>; 152737f25828STinghan Shen }; 152837f25828STinghan Shen 1529*3b5838d1STinghan Shen larb7: larb@14e04000 { 1530*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1531*3b5838d1STinghan Shen reg = <0 0x14e04000 0 0x1000>; 1532*3b5838d1STinghan Shen mediatek,larb-id = <7>; 1533*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 1534*3b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 1535*3b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB7>; 1536*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1537*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 1538*3b5838d1STinghan Shen }; 1539*3b5838d1STinghan Shen 1540*3b5838d1STinghan Shen larb8: larb@14e05000 { 1541*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1542*3b5838d1STinghan Shen reg = <0 0x14e05000 0 0x1000>; 1543*3b5838d1STinghan Shen mediatek,larb-id = <8>; 1544*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 1545*3b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB8>, 1546*3b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 1547*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 1548*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 1549*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 1550*3b5838d1STinghan Shen }; 1551*3b5838d1STinghan Shen 15526aa5b46dSTinghan Shen vppsys1: clock-controller@14f00000 { 15536aa5b46dSTinghan Shen compatible = "mediatek,mt8195-vppsys1"; 15546aa5b46dSTinghan Shen reg = <0 0x14f00000 0 0x1000>; 15556aa5b46dSTinghan Shen #clock-cells = <1>; 15566aa5b46dSTinghan Shen }; 15576aa5b46dSTinghan Shen 1558*3b5838d1STinghan Shen larb5: larb@14f02000 { 1559*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1560*3b5838d1STinghan Shen reg = <0 0x14f02000 0 0x1000>; 1561*3b5838d1STinghan Shen mediatek,larb-id = <5>; 1562*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 1563*3b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 1564*3b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 1565*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>; 1566*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 1567*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 1568*3b5838d1STinghan Shen }; 1569*3b5838d1STinghan Shen 1570*3b5838d1STinghan Shen larb6: larb@14f03000 { 1571*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1572*3b5838d1STinghan Shen reg = <0 0x14f03000 0 0x1000>; 1573*3b5838d1STinghan Shen mediatek,larb-id = <6>; 1574*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 1575*3b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 1576*3b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 1577*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>; 1578*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 1579*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 1580*3b5838d1STinghan Shen }; 1581*3b5838d1STinghan Shen 158237f25828STinghan Shen imgsys: clock-controller@15000000 { 158337f25828STinghan Shen compatible = "mediatek,mt8195-imgsys"; 158437f25828STinghan Shen reg = <0 0x15000000 0 0x1000>; 158537f25828STinghan Shen #clock-cells = <1>; 158637f25828STinghan Shen }; 158737f25828STinghan Shen 1588*3b5838d1STinghan Shen larb9: larb@15001000 { 1589*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1590*3b5838d1STinghan Shen reg = <0 0x15001000 0 0x1000>; 1591*3b5838d1STinghan Shen mediatek,larb-id = <9>; 1592*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 1593*3b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 1594*3b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 1595*3b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 1596*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 1597*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 1598*3b5838d1STinghan Shen }; 1599*3b5838d1STinghan Shen 1600*3b5838d1STinghan Shen smi_sub_common_img0_3x1: smi@15002000 { 1601*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 1602*3b5838d1STinghan Shen reg = <0 0x15002000 0 0x1000>; 1603*3b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_IPE>, 1604*3b5838d1STinghan Shen <&imgsys CLK_IMG_IPE>, 1605*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 1606*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 1607*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 1608*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 1609*3b5838d1STinghan Shen }; 1610*3b5838d1STinghan Shen 1611*3b5838d1STinghan Shen smi_sub_common_img1_3x1: smi@15003000 { 1612*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 1613*3b5838d1STinghan Shen reg = <0 0x15003000 0 0x1000>; 1614*3b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 1615*3b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 1616*3b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 1617*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 1618*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 1619*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 1620*3b5838d1STinghan Shen }; 1621*3b5838d1STinghan Shen 162237f25828STinghan Shen imgsys1_dip_top: clock-controller@15110000 { 162337f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_top"; 162437f25828STinghan Shen reg = <0 0x15110000 0 0x1000>; 162537f25828STinghan Shen #clock-cells = <1>; 162637f25828STinghan Shen }; 162737f25828STinghan Shen 1628*3b5838d1STinghan Shen larb10: larb@15120000 { 1629*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1630*3b5838d1STinghan Shen reg = <0 0x15120000 0 0x1000>; 1631*3b5838d1STinghan Shen mediatek,larb-id = <10>; 1632*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 1633*3b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_DIP0>, 1634*3b5838d1STinghan Shen <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>; 1635*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1636*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 1637*3b5838d1STinghan Shen }; 1638*3b5838d1STinghan Shen 163937f25828STinghan Shen imgsys1_dip_nr: clock-controller@15130000 { 164037f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_nr"; 164137f25828STinghan Shen reg = <0 0x15130000 0 0x1000>; 164237f25828STinghan Shen #clock-cells = <1>; 164337f25828STinghan Shen }; 164437f25828STinghan Shen 164537f25828STinghan Shen imgsys1_wpe: clock-controller@15220000 { 164637f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_wpe"; 164737f25828STinghan Shen reg = <0 0x15220000 0 0x1000>; 164837f25828STinghan Shen #clock-cells = <1>; 164937f25828STinghan Shen }; 165037f25828STinghan Shen 1651*3b5838d1STinghan Shen larb11: larb@15230000 { 1652*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1653*3b5838d1STinghan Shen reg = <0 0x15230000 0 0x1000>; 1654*3b5838d1STinghan Shen mediatek,larb-id = <11>; 1655*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 1656*3b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_WPE0>, 1657*3b5838d1STinghan Shen <&imgsys1_wpe CLK_IMG1_WPE_LARB11>; 1658*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1659*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 1660*3b5838d1STinghan Shen }; 1661*3b5838d1STinghan Shen 166237f25828STinghan Shen ipesys: clock-controller@15330000 { 166337f25828STinghan Shen compatible = "mediatek,mt8195-ipesys"; 166437f25828STinghan Shen reg = <0 0x15330000 0 0x1000>; 166537f25828STinghan Shen #clock-cells = <1>; 166637f25828STinghan Shen }; 166737f25828STinghan Shen 1668*3b5838d1STinghan Shen larb12: larb@15340000 { 1669*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1670*3b5838d1STinghan Shen reg = <0 0x15340000 0 0x1000>; 1671*3b5838d1STinghan Shen mediatek,larb-id = <12>; 1672*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img0_3x1>; 1673*3b5838d1STinghan Shen clocks = <&ipesys CLK_IPE_SMI_LARB12>, 1674*3b5838d1STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 1675*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1676*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IPE>; 1677*3b5838d1STinghan Shen }; 1678*3b5838d1STinghan Shen 167937f25828STinghan Shen camsys: clock-controller@16000000 { 168037f25828STinghan Shen compatible = "mediatek,mt8195-camsys"; 168137f25828STinghan Shen reg = <0 0x16000000 0 0x1000>; 168237f25828STinghan Shen #clock-cells = <1>; 168337f25828STinghan Shen }; 168437f25828STinghan Shen 1685*3b5838d1STinghan Shen larb13: larb@16001000 { 1686*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1687*3b5838d1STinghan Shen reg = <0 0x16001000 0 0x1000>; 1688*3b5838d1STinghan Shen mediatek,larb-id = <13>; 1689*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 1690*3b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 1691*3b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 1692*3b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 1693*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 1694*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 1695*3b5838d1STinghan Shen }; 1696*3b5838d1STinghan Shen 1697*3b5838d1STinghan Shen larb14: larb@16002000 { 1698*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1699*3b5838d1STinghan Shen reg = <0 0x16002000 0 0x1000>; 1700*3b5838d1STinghan Shen mediatek,larb-id = <14>; 1701*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 1702*3b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 1703*3b5838d1STinghan Shen <&camsys CLK_CAM_LARB14>; 1704*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1705*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 1706*3b5838d1STinghan Shen }; 1707*3b5838d1STinghan Shen 1708*3b5838d1STinghan Shen smi_sub_common_cam_4x1: smi@16004000 { 1709*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 1710*3b5838d1STinghan Shen reg = <0 0x16004000 0 0x1000>; 1711*3b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 1712*3b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 1713*3b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 1714*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 1715*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 1716*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 1717*3b5838d1STinghan Shen }; 1718*3b5838d1STinghan Shen 1719*3b5838d1STinghan Shen smi_sub_common_cam_7x1: smi@16005000 { 1720*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 1721*3b5838d1STinghan Shen reg = <0 0x16005000 0 0x1000>; 1722*3b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 1723*3b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 1724*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 1725*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 1726*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 1727*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 1728*3b5838d1STinghan Shen }; 1729*3b5838d1STinghan Shen 1730*3b5838d1STinghan Shen larb16: larb@16012000 { 1731*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1732*3b5838d1STinghan Shen reg = <0 0x16012000 0 0x1000>; 1733*3b5838d1STinghan Shen mediatek,larb-id = <16>; 1734*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 1735*3b5838d1STinghan Shen clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>, 1736*3b5838d1STinghan Shen <&camsys_rawa CLK_CAM_RAWA_LARBX>; 1737*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1738*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 1739*3b5838d1STinghan Shen }; 1740*3b5838d1STinghan Shen 1741*3b5838d1STinghan Shen larb17: larb@16013000 { 1742*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1743*3b5838d1STinghan Shen reg = <0 0x16013000 0 0x1000>; 1744*3b5838d1STinghan Shen mediatek,larb-id = <17>; 1745*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 1746*3b5838d1STinghan Shen clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>, 1747*3b5838d1STinghan Shen <&camsys_yuva CLK_CAM_YUVA_LARBX>; 1748*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1749*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 1750*3b5838d1STinghan Shen }; 1751*3b5838d1STinghan Shen 1752*3b5838d1STinghan Shen larb27: larb@16014000 { 1753*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1754*3b5838d1STinghan Shen reg = <0 0x16014000 0 0x1000>; 1755*3b5838d1STinghan Shen mediatek,larb-id = <27>; 1756*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 1757*3b5838d1STinghan Shen clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>, 1758*3b5838d1STinghan Shen <&camsys_rawb CLK_CAM_RAWB_LARBX>; 1759*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1760*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 1761*3b5838d1STinghan Shen }; 1762*3b5838d1STinghan Shen 1763*3b5838d1STinghan Shen larb28: larb@16015000 { 1764*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1765*3b5838d1STinghan Shen reg = <0 0x16015000 0 0x1000>; 1766*3b5838d1STinghan Shen mediatek,larb-id = <28>; 1767*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 1768*3b5838d1STinghan Shen clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>, 1769*3b5838d1STinghan Shen <&camsys_yuvb CLK_CAM_YUVB_LARBX>; 1770*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1771*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 1772*3b5838d1STinghan Shen }; 1773*3b5838d1STinghan Shen 177437f25828STinghan Shen camsys_rawa: clock-controller@1604f000 { 177537f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawa"; 177637f25828STinghan Shen reg = <0 0x1604f000 0 0x1000>; 177737f25828STinghan Shen #clock-cells = <1>; 177837f25828STinghan Shen }; 177937f25828STinghan Shen 178037f25828STinghan Shen camsys_yuva: clock-controller@1606f000 { 178137f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuva"; 178237f25828STinghan Shen reg = <0 0x1606f000 0 0x1000>; 178337f25828STinghan Shen #clock-cells = <1>; 178437f25828STinghan Shen }; 178537f25828STinghan Shen 178637f25828STinghan Shen camsys_rawb: clock-controller@1608f000 { 178737f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawb"; 178837f25828STinghan Shen reg = <0 0x1608f000 0 0x1000>; 178937f25828STinghan Shen #clock-cells = <1>; 179037f25828STinghan Shen }; 179137f25828STinghan Shen 179237f25828STinghan Shen camsys_yuvb: clock-controller@160af000 { 179337f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuvb"; 179437f25828STinghan Shen reg = <0 0x160af000 0 0x1000>; 179537f25828STinghan Shen #clock-cells = <1>; 179637f25828STinghan Shen }; 179737f25828STinghan Shen 179837f25828STinghan Shen camsys_mraw: clock-controller@16140000 { 179937f25828STinghan Shen compatible = "mediatek,mt8195-camsys_mraw"; 180037f25828STinghan Shen reg = <0 0x16140000 0 0x1000>; 180137f25828STinghan Shen #clock-cells = <1>; 180237f25828STinghan Shen }; 180337f25828STinghan Shen 1804*3b5838d1STinghan Shen larb25: larb@16141000 { 1805*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1806*3b5838d1STinghan Shen reg = <0 0x16141000 0 0x1000>; 1807*3b5838d1STinghan Shen mediatek,larb-id = <25>; 1808*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 1809*3b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 1810*3b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>, 1811*3b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 1812*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 1813*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 1814*3b5838d1STinghan Shen }; 1815*3b5838d1STinghan Shen 1816*3b5838d1STinghan Shen larb26: larb@16142000 { 1817*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1818*3b5838d1STinghan Shen reg = <0 0x16142000 0 0x1000>; 1819*3b5838d1STinghan Shen mediatek,larb-id = <26>; 1820*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 1821*3b5838d1STinghan Shen clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>, 1822*3b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>; 1823*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1824*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 1825*3b5838d1STinghan Shen 1826*3b5838d1STinghan Shen }; 1827*3b5838d1STinghan Shen 182837f25828STinghan Shen ccusys: clock-controller@17200000 { 182937f25828STinghan Shen compatible = "mediatek,mt8195-ccusys"; 183037f25828STinghan Shen reg = <0 0x17200000 0 0x1000>; 183137f25828STinghan Shen #clock-cells = <1>; 183237f25828STinghan Shen }; 183337f25828STinghan Shen 1834*3b5838d1STinghan Shen larb18: larb@17201000 { 1835*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1836*3b5838d1STinghan Shen reg = <0 0x17201000 0 0x1000>; 1837*3b5838d1STinghan Shen mediatek,larb-id = <18>; 1838*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 1839*3b5838d1STinghan Shen clocks = <&ccusys CLK_CCU_LARB18>, 1840*3b5838d1STinghan Shen <&ccusys CLK_CCU_LARB18>; 1841*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1842*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 1843*3b5838d1STinghan Shen }; 1844*3b5838d1STinghan Shen 1845*3b5838d1STinghan Shen larb24: larb@1800d000 { 1846*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1847*3b5838d1STinghan Shen reg = <0 0x1800d000 0 0x1000>; 1848*3b5838d1STinghan Shen mediatek,larb-id = <24>; 1849*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 1850*3b5838d1STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>, 1851*3b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 1852*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1853*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 1854*3b5838d1STinghan Shen }; 1855*3b5838d1STinghan Shen 1856*3b5838d1STinghan Shen larb23: larb@1800e000 { 1857*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1858*3b5838d1STinghan Shen reg = <0 0x1800e000 0 0x1000>; 1859*3b5838d1STinghan Shen mediatek,larb-id = <23>; 1860*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 1861*3b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 1862*3b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 1863*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1864*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 1865*3b5838d1STinghan Shen }; 1866*3b5838d1STinghan Shen 186737f25828STinghan Shen vdecsys_soc: clock-controller@1800f000 { 186837f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_soc"; 186937f25828STinghan Shen reg = <0 0x1800f000 0 0x1000>; 187037f25828STinghan Shen #clock-cells = <1>; 187137f25828STinghan Shen }; 187237f25828STinghan Shen 1873*3b5838d1STinghan Shen larb21: larb@1802e000 { 1874*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1875*3b5838d1STinghan Shen reg = <0 0x1802e000 0 0x1000>; 1876*3b5838d1STinghan Shen mediatek,larb-id = <21>; 1877*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 1878*3b5838d1STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>, 1879*3b5838d1STinghan Shen <&vdecsys CLK_VDEC_LARB1>; 1880*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1881*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 1882*3b5838d1STinghan Shen }; 1883*3b5838d1STinghan Shen 188437f25828STinghan Shen vdecsys: clock-controller@1802f000 { 188537f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys"; 188637f25828STinghan Shen reg = <0 0x1802f000 0 0x1000>; 188737f25828STinghan Shen #clock-cells = <1>; 188837f25828STinghan Shen }; 188937f25828STinghan Shen 1890*3b5838d1STinghan Shen larb22: larb@1803e000 { 1891*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1892*3b5838d1STinghan Shen reg = <0 0x1803e000 0 0x1000>; 1893*3b5838d1STinghan Shen mediatek,larb-id = <22>; 1894*3b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 1895*3b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 1896*3b5838d1STinghan Shen <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 1897*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1898*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 1899*3b5838d1STinghan Shen }; 1900*3b5838d1STinghan Shen 190137f25828STinghan Shen vdecsys_core1: clock-controller@1803f000 { 190237f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_core1"; 190337f25828STinghan Shen reg = <0 0x1803f000 0 0x1000>; 190437f25828STinghan Shen #clock-cells = <1>; 190537f25828STinghan Shen }; 190637f25828STinghan Shen 190737f25828STinghan Shen apusys_pll: clock-controller@190f3000 { 190837f25828STinghan Shen compatible = "mediatek,mt8195-apusys_pll"; 190937f25828STinghan Shen reg = <0 0x190f3000 0 0x1000>; 191037f25828STinghan Shen #clock-cells = <1>; 191137f25828STinghan Shen }; 191237f25828STinghan Shen 191337f25828STinghan Shen vencsys: clock-controller@1a000000 { 191437f25828STinghan Shen compatible = "mediatek,mt8195-vencsys"; 191537f25828STinghan Shen reg = <0 0x1a000000 0 0x1000>; 191637f25828STinghan Shen #clock-cells = <1>; 191737f25828STinghan Shen }; 191837f25828STinghan Shen 1919*3b5838d1STinghan Shen larb19: larb@1a010000 { 1920*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1921*3b5838d1STinghan Shen reg = <0 0x1a010000 0 0x1000>; 1922*3b5838d1STinghan Shen mediatek,larb-id = <19>; 1923*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 1924*3b5838d1STinghan Shen clocks = <&vencsys CLK_VENC_VENC>, 1925*3b5838d1STinghan Shen <&vencsys CLK_VENC_GALS>; 1926*3b5838d1STinghan Shen clock-names = "apb", "smi"; 1927*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 1928*3b5838d1STinghan Shen }; 1929*3b5838d1STinghan Shen 193037f25828STinghan Shen vencsys_core1: clock-controller@1b000000 { 193137f25828STinghan Shen compatible = "mediatek,mt8195-vencsys_core1"; 193237f25828STinghan Shen reg = <0 0x1b000000 0 0x1000>; 193337f25828STinghan Shen #clock-cells = <1>; 193437f25828STinghan Shen }; 19356aa5b46dSTinghan Shen 19366aa5b46dSTinghan Shen vdosys0: syscon@1c01a000 { 19376aa5b46dSTinghan Shen compatible = "mediatek,mt8195-mmsys", "syscon"; 19386aa5b46dSTinghan Shen reg = <0 0x1c01a000 0 0x1000>; 19396aa5b46dSTinghan Shen #clock-cells = <1>; 19406aa5b46dSTinghan Shen }; 19416aa5b46dSTinghan Shen 1942*3b5838d1STinghan Shen larb20: larb@1b010000 { 1943*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1944*3b5838d1STinghan Shen reg = <0 0x1b010000 0 0x1000>; 1945*3b5838d1STinghan Shen mediatek,larb-id = <20>; 1946*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 1947*3b5838d1STinghan Shen clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>, 1948*3b5838d1STinghan Shen <&vencsys_core1 CLK_VENC_CORE1_GALS>, 1949*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 1950*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 1951*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 1952*3b5838d1STinghan Shen }; 1953*3b5838d1STinghan Shen 1954*3b5838d1STinghan Shen larb0: larb@1c018000 { 1955*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1956*3b5838d1STinghan Shen reg = <0 0x1c018000 0 0x1000>; 1957*3b5838d1STinghan Shen mediatek,larb-id = <0>; 1958*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 1959*3b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 1960*3b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 1961*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>; 1962*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 1963*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 1964*3b5838d1STinghan Shen }; 1965*3b5838d1STinghan Shen 1966*3b5838d1STinghan Shen larb1: larb@1c019000 { 1967*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 1968*3b5838d1STinghan Shen reg = <0 0x1c019000 0 0x1000>; 1969*3b5838d1STinghan Shen mediatek,larb-id = <1>; 1970*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 1971*3b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 1972*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>, 1973*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>; 1974*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 1975*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 1976*3b5838d1STinghan Shen }; 1977*3b5838d1STinghan Shen 19786aa5b46dSTinghan Shen vdosys1: syscon@1c100000 { 19796aa5b46dSTinghan Shen compatible = "mediatek,mt8195-mmsys", "syscon"; 19806aa5b46dSTinghan Shen reg = <0 0x1c100000 0 0x1000>; 19816aa5b46dSTinghan Shen #clock-cells = <1>; 19826aa5b46dSTinghan Shen }; 1983*3b5838d1STinghan Shen 1984*3b5838d1STinghan Shen smi_common_vdo: smi@1c01b000 { 1985*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vdo"; 1986*3b5838d1STinghan Shen reg = <0 0x1c01b000 0 0x1000>; 1987*3b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>, 1988*3b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 1989*3b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>, 1990*3b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>; 1991*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 1992*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 1993*3b5838d1STinghan Shen 1994*3b5838d1STinghan Shen }; 1995*3b5838d1STinghan Shen 1996*3b5838d1STinghan Shen iommu_vdo: iommu@1c01f000 { 1997*3b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vdo"; 1998*3b5838d1STinghan Shen reg = <0 0x1c01f000 0 0x1000>; 1999*3b5838d1STinghan Shen mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9 2000*3b5838d1STinghan Shen &larb10 &larb11 &larb13 &larb17 2001*3b5838d1STinghan Shen &larb19 &larb21 &larb24 &larb25 2002*3b5838d1STinghan Shen &larb28>; 2003*3b5838d1STinghan Shen interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>; 2004*3b5838d1STinghan Shen #iommu-cells = <1>; 2005*3b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>; 2006*3b5838d1STinghan Shen clock-names = "bclk"; 2007*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2008*3b5838d1STinghan Shen }; 2009*3b5838d1STinghan Shen 2010*3b5838d1STinghan Shen larb2: larb@1c102000 { 2011*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 2012*3b5838d1STinghan Shen reg = <0 0x1c102000 0 0x1000>; 2013*3b5838d1STinghan Shen mediatek,larb-id = <2>; 2014*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 2015*3b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>, 2016*3b5838d1STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 2017*3b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 2018*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 2019*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 2020*3b5838d1STinghan Shen }; 2021*3b5838d1STinghan Shen 2022*3b5838d1STinghan Shen larb3: larb@1c103000 { 2023*3b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 2024*3b5838d1STinghan Shen reg = <0 0x1c103000 0 0x1000>; 2025*3b5838d1STinghan Shen mediatek,larb-id = <3>; 2026*3b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 2027*3b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>, 2028*3b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>, 2029*3b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 2030*3b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 2031*3b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 2032*3b5838d1STinghan Shen }; 203337f25828STinghan Shen }; 203437f25828STinghan Shen}; 2035