xref: /linux/scripts/dtc/include-prefixes/arm64/mediatek/mt8195.dtsi (revision 3b129949184a1251e6a42db714f6d68b75fabedd)
137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT)
237f25828STinghan Shen/*
337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc.
437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com>
537f25828STinghan Shen */
637f25828STinghan Shen
737f25828STinghan Shen/dts-v1/;
837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h>
9329239a1SJason-JH.Lin#include <dt-bindings/gce/mt8195-gce.h>
1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h>
1137f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h>
123b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h>
1337f25828STinghan Shen#include <dt-bindings/phy/phy.h>
1437f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h>
152b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h>
16ecc0af6aSTinghan Shen#include <dt-bindings/reset/mt8195-resets.h>
177f2fc184SBalsam CHIHI#include <dt-bindings/thermal/thermal.h>
18fd1c6f13SBalsam CHIHI#include <dt-bindings/thermal/mediatek,lvts-thermal.h>
1937f25828STinghan Shen
2037f25828STinghan Shen/ {
2137f25828STinghan Shen	compatible = "mediatek,mt8195";
2237f25828STinghan Shen	interrupt-parent = <&gic>;
2337f25828STinghan Shen	#address-cells = <2>;
2437f25828STinghan Shen	#size-cells = <2>;
2537f25828STinghan Shen
26329239a1SJason-JH.Lin	aliases {
27f8fdf9edSAngeloGioacchino Del Regno		dp-intf0 = &dp_intf0;
28f8fdf9edSAngeloGioacchino Del Regno		dp-intf1 = &dp_intf1;
29329239a1SJason-JH.Lin		gce0 = &gce0;
30329239a1SJason-JH.Lin		gce1 = &gce1;
3192d2c23dSNancy.Lin		ethdr0 = &ethdr0;
3292d2c23dSNancy.Lin		mutex0 = &mutex;
3392d2c23dSNancy.Lin		mutex1 = &mutex1;
3492d2c23dSNancy.Lin		merge1 = &merge1;
3592d2c23dSNancy.Lin		merge2 = &merge2;
3692d2c23dSNancy.Lin		merge3 = &merge3;
3792d2c23dSNancy.Lin		merge4 = &merge4;
3892d2c23dSNancy.Lin		merge5 = &merge5;
3992d2c23dSNancy.Lin		vdo1-rdma0 = &vdo1_rdma0;
4092d2c23dSNancy.Lin		vdo1-rdma1 = &vdo1_rdma1;
4192d2c23dSNancy.Lin		vdo1-rdma2 = &vdo1_rdma2;
4292d2c23dSNancy.Lin		vdo1-rdma3 = &vdo1_rdma3;
4392d2c23dSNancy.Lin		vdo1-rdma4 = &vdo1_rdma4;
4492d2c23dSNancy.Lin		vdo1-rdma5 = &vdo1_rdma5;
4592d2c23dSNancy.Lin		vdo1-rdma6 = &vdo1_rdma6;
4692d2c23dSNancy.Lin		vdo1-rdma7 = &vdo1_rdma7;
47329239a1SJason-JH.Lin	};
48329239a1SJason-JH.Lin
4937f25828STinghan Shen	cpus {
5037f25828STinghan Shen		#address-cells = <1>;
5137f25828STinghan Shen		#size-cells = <0>;
5237f25828STinghan Shen
5337f25828STinghan Shen		cpu0: cpu@0 {
5437f25828STinghan Shen			device_type = "cpu";
5537f25828STinghan Shen			compatible = "arm,cortex-a55";
5637f25828STinghan Shen			reg = <0x000>;
5737f25828STinghan Shen			enable-method = "psci";
58e39e72cfSYT Lee			performance-domains = <&performance 0>;
5937f25828STinghan Shen			clock-frequency = <1701000000>;
60513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
6166fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
62b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
63b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
64b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
65b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
66b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
67b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
6837f25828STinghan Shen			next-level-cache = <&l2_0>;
6937f25828STinghan Shen			#cooling-cells = <2>;
7037f25828STinghan Shen		};
7137f25828STinghan Shen
7237f25828STinghan Shen		cpu1: cpu@100 {
7337f25828STinghan Shen			device_type = "cpu";
7437f25828STinghan Shen			compatible = "arm,cortex-a55";
7537f25828STinghan Shen			reg = <0x100>;
7637f25828STinghan Shen			enable-method = "psci";
77e39e72cfSYT Lee			performance-domains = <&performance 0>;
7837f25828STinghan Shen			clock-frequency = <1701000000>;
79513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
8066fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
81b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
82b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
83b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
84b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
85b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
86b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
8737f25828STinghan Shen			next-level-cache = <&l2_0>;
8837f25828STinghan Shen			#cooling-cells = <2>;
8937f25828STinghan Shen		};
9037f25828STinghan Shen
9137f25828STinghan Shen		cpu2: cpu@200 {
9237f25828STinghan Shen			device_type = "cpu";
9337f25828STinghan Shen			compatible = "arm,cortex-a55";
9437f25828STinghan Shen			reg = <0x200>;
9537f25828STinghan Shen			enable-method = "psci";
96e39e72cfSYT Lee			performance-domains = <&performance 0>;
9737f25828STinghan Shen			clock-frequency = <1701000000>;
98513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
9966fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
100b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
101b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
102b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
103b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
104b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
105b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
10637f25828STinghan Shen			next-level-cache = <&l2_0>;
10737f25828STinghan Shen			#cooling-cells = <2>;
10837f25828STinghan Shen		};
10937f25828STinghan Shen
11037f25828STinghan Shen		cpu3: cpu@300 {
11137f25828STinghan Shen			device_type = "cpu";
11237f25828STinghan Shen			compatible = "arm,cortex-a55";
11337f25828STinghan Shen			reg = <0x300>;
11437f25828STinghan Shen			enable-method = "psci";
115e39e72cfSYT Lee			performance-domains = <&performance 0>;
11637f25828STinghan Shen			clock-frequency = <1701000000>;
117513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
11866fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
119b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
120b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
121b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
122b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
123b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
124b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
12537f25828STinghan Shen			next-level-cache = <&l2_0>;
12637f25828STinghan Shen			#cooling-cells = <2>;
12737f25828STinghan Shen		};
12837f25828STinghan Shen
12937f25828STinghan Shen		cpu4: cpu@400 {
13037f25828STinghan Shen			device_type = "cpu";
13137f25828STinghan Shen			compatible = "arm,cortex-a78";
13237f25828STinghan Shen			reg = <0x400>;
13337f25828STinghan Shen			enable-method = "psci";
134e39e72cfSYT Lee			performance-domains = <&performance 1>;
13537f25828STinghan Shen			clock-frequency = <2171000000>;
13637f25828STinghan Shen			capacity-dmips-mhz = <1024>;
13766fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
138b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
139b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
140b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
141b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
142b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
143b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
14437f25828STinghan Shen			next-level-cache = <&l2_1>;
14537f25828STinghan Shen			#cooling-cells = <2>;
14637f25828STinghan Shen		};
14737f25828STinghan Shen
14837f25828STinghan Shen		cpu5: cpu@500 {
14937f25828STinghan Shen			device_type = "cpu";
15037f25828STinghan Shen			compatible = "arm,cortex-a78";
15137f25828STinghan Shen			reg = <0x500>;
15237f25828STinghan Shen			enable-method = "psci";
153e39e72cfSYT Lee			performance-domains = <&performance 1>;
15437f25828STinghan Shen			clock-frequency = <2171000000>;
15537f25828STinghan Shen			capacity-dmips-mhz = <1024>;
15666fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
157b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
158b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
159b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
160b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
161b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
162b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
16337f25828STinghan Shen			next-level-cache = <&l2_1>;
16437f25828STinghan Shen			#cooling-cells = <2>;
16537f25828STinghan Shen		};
16637f25828STinghan Shen
16737f25828STinghan Shen		cpu6: cpu@600 {
16837f25828STinghan Shen			device_type = "cpu";
16937f25828STinghan Shen			compatible = "arm,cortex-a78";
17037f25828STinghan Shen			reg = <0x600>;
17137f25828STinghan Shen			enable-method = "psci";
172e39e72cfSYT Lee			performance-domains = <&performance 1>;
17337f25828STinghan Shen			clock-frequency = <2171000000>;
17437f25828STinghan Shen			capacity-dmips-mhz = <1024>;
17566fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
176b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
177b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
178b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
179b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
180b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
181b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
18237f25828STinghan Shen			next-level-cache = <&l2_1>;
18337f25828STinghan Shen			#cooling-cells = <2>;
18437f25828STinghan Shen		};
18537f25828STinghan Shen
18637f25828STinghan Shen		cpu7: cpu@700 {
18737f25828STinghan Shen			device_type = "cpu";
18837f25828STinghan Shen			compatible = "arm,cortex-a78";
18937f25828STinghan Shen			reg = <0x700>;
19037f25828STinghan Shen			enable-method = "psci";
191e39e72cfSYT Lee			performance-domains = <&performance 1>;
19237f25828STinghan Shen			clock-frequency = <2171000000>;
19337f25828STinghan Shen			capacity-dmips-mhz = <1024>;
19466fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
195b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
196b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
197b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
198b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
199b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
200b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
20137f25828STinghan Shen			next-level-cache = <&l2_1>;
20237f25828STinghan Shen			#cooling-cells = <2>;
20337f25828STinghan Shen		};
20437f25828STinghan Shen
20537f25828STinghan Shen		cpu-map {
20637f25828STinghan Shen			cluster0 {
20737f25828STinghan Shen				core0 {
20837f25828STinghan Shen					cpu = <&cpu0>;
20937f25828STinghan Shen				};
21037f25828STinghan Shen
21137f25828STinghan Shen				core1 {
21237f25828STinghan Shen					cpu = <&cpu1>;
21337f25828STinghan Shen				};
21437f25828STinghan Shen
21537f25828STinghan Shen				core2 {
21637f25828STinghan Shen					cpu = <&cpu2>;
21737f25828STinghan Shen				};
21837f25828STinghan Shen
21937f25828STinghan Shen				core3 {
22037f25828STinghan Shen					cpu = <&cpu3>;
22137f25828STinghan Shen				};
22237f25828STinghan Shen
223cc4f0b13SAngeloGioacchino Del Regno				core4 {
22437f25828STinghan Shen					cpu = <&cpu4>;
22537f25828STinghan Shen				};
22637f25828STinghan Shen
227cc4f0b13SAngeloGioacchino Del Regno				core5 {
22837f25828STinghan Shen					cpu = <&cpu5>;
22937f25828STinghan Shen				};
23037f25828STinghan Shen
231cc4f0b13SAngeloGioacchino Del Regno				core6 {
23237f25828STinghan Shen					cpu = <&cpu6>;
23337f25828STinghan Shen				};
23437f25828STinghan Shen
235cc4f0b13SAngeloGioacchino Del Regno				core7 {
23637f25828STinghan Shen					cpu = <&cpu7>;
23737f25828STinghan Shen				};
23837f25828STinghan Shen			};
23937f25828STinghan Shen		};
24037f25828STinghan Shen
24137f25828STinghan Shen		idle-states {
24237f25828STinghan Shen			entry-method = "psci";
24337f25828STinghan Shen
24466fe2431SAngeloGioacchino Del Regno			cpu_ret_l: cpu-retention-l {
24537f25828STinghan Shen				compatible = "arm,idle-state";
24637f25828STinghan Shen				arm,psci-suspend-param = <0x00010001>;
24737f25828STinghan Shen				local-timer-stop;
24837f25828STinghan Shen				entry-latency-us = <50>;
24937f25828STinghan Shen				exit-latency-us = <95>;
25037f25828STinghan Shen				min-residency-us = <580>;
25137f25828STinghan Shen			};
25237f25828STinghan Shen
25366fe2431SAngeloGioacchino Del Regno			cpu_ret_b: cpu-retention-b {
25437f25828STinghan Shen				compatible = "arm,idle-state";
25537f25828STinghan Shen				arm,psci-suspend-param = <0x00010001>;
25637f25828STinghan Shen				local-timer-stop;
25737f25828STinghan Shen				entry-latency-us = <45>;
25837f25828STinghan Shen				exit-latency-us = <140>;
25937f25828STinghan Shen				min-residency-us = <740>;
26037f25828STinghan Shen			};
26137f25828STinghan Shen
26266fe2431SAngeloGioacchino Del Regno			cpu_off_l: cpu-off-l {
26337f25828STinghan Shen				compatible = "arm,idle-state";
26437f25828STinghan Shen				arm,psci-suspend-param = <0x01010002>;
26537f25828STinghan Shen				local-timer-stop;
26637f25828STinghan Shen				entry-latency-us = <55>;
26737f25828STinghan Shen				exit-latency-us = <155>;
26837f25828STinghan Shen				min-residency-us = <840>;
26937f25828STinghan Shen			};
27037f25828STinghan Shen
27166fe2431SAngeloGioacchino Del Regno			cpu_off_b: cpu-off-b {
27237f25828STinghan Shen				compatible = "arm,idle-state";
27337f25828STinghan Shen				arm,psci-suspend-param = <0x01010002>;
27437f25828STinghan Shen				local-timer-stop;
27537f25828STinghan Shen				entry-latency-us = <50>;
27637f25828STinghan Shen				exit-latency-us = <200>;
27737f25828STinghan Shen				min-residency-us = <1000>;
27837f25828STinghan Shen			};
27937f25828STinghan Shen		};
28037f25828STinghan Shen
28137f25828STinghan Shen		l2_0: l2-cache0 {
28237f25828STinghan Shen			compatible = "cache";
283ce459b1dSPierre Gondois			cache-level = <2>;
284b68188a7SAngeloGioacchino Del Regno			cache-size = <131072>;
285b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
286b68188a7SAngeloGioacchino Del Regno			cache-sets = <512>;
28737f25828STinghan Shen			next-level-cache = <&l3_0>;
288492061bfSKrzysztof Kozlowski			cache-unified;
28937f25828STinghan Shen		};
29037f25828STinghan Shen
29137f25828STinghan Shen		l2_1: l2-cache1 {
29237f25828STinghan Shen			compatible = "cache";
293ce459b1dSPierre Gondois			cache-level = <2>;
294b68188a7SAngeloGioacchino Del Regno			cache-size = <262144>;
295b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
296b68188a7SAngeloGioacchino Del Regno			cache-sets = <512>;
29737f25828STinghan Shen			next-level-cache = <&l3_0>;
298492061bfSKrzysztof Kozlowski			cache-unified;
29937f25828STinghan Shen		};
30037f25828STinghan Shen
30137f25828STinghan Shen		l3_0: l3-cache {
30237f25828STinghan Shen			compatible = "cache";
303ce459b1dSPierre Gondois			cache-level = <3>;
304b68188a7SAngeloGioacchino Del Regno			cache-size = <2097152>;
305b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
306b68188a7SAngeloGioacchino Del Regno			cache-sets = <2048>;
307b68188a7SAngeloGioacchino Del Regno			cache-unified;
30837f25828STinghan Shen		};
30937f25828STinghan Shen	};
31037f25828STinghan Shen
31137f25828STinghan Shen	dsu-pmu {
31237f25828STinghan Shen		compatible = "arm,dsu-pmu";
31337f25828STinghan Shen		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>;
31437f25828STinghan Shen		cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>,
31537f25828STinghan Shen		       <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
316d192615cSNícolas F. R. A. Prado		status = "fail";
31737f25828STinghan Shen	};
31837f25828STinghan Shen
3198903821cSTinghan Shen	dmic_codec: dmic-codec {
3208903821cSTinghan Shen		compatible = "dmic-codec";
3218903821cSTinghan Shen		num-channels = <2>;
3228903821cSTinghan Shen		wakeup-delay-ms = <50>;
3238903821cSTinghan Shen	};
3248903821cSTinghan Shen
3258903821cSTinghan Shen	sound: mt8195-sound {
3268903821cSTinghan Shen		mediatek,platform = <&afe>;
3278903821cSTinghan Shen		status = "disabled";
3288903821cSTinghan Shen	};
3298903821cSTinghan Shen
3300f1c806bSChen-Yu Tsai	clk13m: fixed-factor-clock-13m {
3310f1c806bSChen-Yu Tsai		compatible = "fixed-factor-clock";
3320f1c806bSChen-Yu Tsai		#clock-cells = <0>;
3330f1c806bSChen-Yu Tsai		clocks = <&clk26m>;
3340f1c806bSChen-Yu Tsai		clock-div = <2>;
3350f1c806bSChen-Yu Tsai		clock-mult = <1>;
3360f1c806bSChen-Yu Tsai		clock-output-names = "clk13m";
3370f1c806bSChen-Yu Tsai	};
3380f1c806bSChen-Yu Tsai
33937f25828STinghan Shen	clk26m: oscillator-26m {
34037f25828STinghan Shen		compatible = "fixed-clock";
34137f25828STinghan Shen		#clock-cells = <0>;
34237f25828STinghan Shen		clock-frequency = <26000000>;
34337f25828STinghan Shen		clock-output-names = "clk26m";
34437f25828STinghan Shen	};
34537f25828STinghan Shen
34637f25828STinghan Shen	clk32k: oscillator-32k {
34737f25828STinghan Shen		compatible = "fixed-clock";
34837f25828STinghan Shen		#clock-cells = <0>;
34937f25828STinghan Shen		clock-frequency = <32768>;
35037f25828STinghan Shen		clock-output-names = "clk32k";
35137f25828STinghan Shen	};
35237f25828STinghan Shen
353e39e72cfSYT Lee	performance: performance-controller@11bc10 {
354e39e72cfSYT Lee		compatible = "mediatek,cpufreq-hw";
355e39e72cfSYT Lee		reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>;
356e39e72cfSYT Lee		#performance-domain-cells = <1>;
357e39e72cfSYT Lee	};
358e39e72cfSYT Lee
3599a512b4dSAngeloGioacchino Del Regno	gpu_opp_table: opp-table-gpu {
3609a512b4dSAngeloGioacchino Del Regno		compatible = "operating-points-v2";
3619a512b4dSAngeloGioacchino Del Regno		opp-shared;
3629a512b4dSAngeloGioacchino Del Regno
3639a512b4dSAngeloGioacchino Del Regno		opp-390000000 {
3649a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <390000000>;
3659a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <625000>;
3669a512b4dSAngeloGioacchino Del Regno		};
3679a512b4dSAngeloGioacchino Del Regno		opp-410000000 {
3689a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <410000000>;
3699a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <631250>;
3709a512b4dSAngeloGioacchino Del Regno		};
3719a512b4dSAngeloGioacchino Del Regno		opp-431000000 {
3729a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <431000000>;
3739a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <631250>;
3749a512b4dSAngeloGioacchino Del Regno		};
3759a512b4dSAngeloGioacchino Del Regno		opp-473000000 {
3769a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <473000000>;
3779a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <637500>;
3789a512b4dSAngeloGioacchino Del Regno		};
3799a512b4dSAngeloGioacchino Del Regno		opp-515000000 {
3809a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <515000000>;
3819a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <637500>;
3829a512b4dSAngeloGioacchino Del Regno		};
3839a512b4dSAngeloGioacchino Del Regno		opp-556000000 {
3849a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <556000000>;
3859a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <643750>;
3869a512b4dSAngeloGioacchino Del Regno		};
3879a512b4dSAngeloGioacchino Del Regno		opp-598000000 {
3889a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <598000000>;
3899a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <650000>;
3909a512b4dSAngeloGioacchino Del Regno		};
3919a512b4dSAngeloGioacchino Del Regno		opp-640000000 {
3929a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <640000000>;
3939a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <650000>;
3949a512b4dSAngeloGioacchino Del Regno		};
3959a512b4dSAngeloGioacchino Del Regno		opp-670000000 {
3969a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <670000000>;
3979a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <662500>;
3989a512b4dSAngeloGioacchino Del Regno		};
3999a512b4dSAngeloGioacchino Del Regno		opp-700000000 {
4009a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <700000000>;
4019a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <675000>;
4029a512b4dSAngeloGioacchino Del Regno		};
4039a512b4dSAngeloGioacchino Del Regno		opp-730000000 {
4049a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <730000000>;
4059a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <687500>;
4069a512b4dSAngeloGioacchino Del Regno		};
4079a512b4dSAngeloGioacchino Del Regno		opp-760000000 {
4089a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <760000000>;
4099a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <700000>;
4109a512b4dSAngeloGioacchino Del Regno		};
4119a512b4dSAngeloGioacchino Del Regno		opp-790000000 {
4129a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <790000000>;
4139a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <712500>;
4149a512b4dSAngeloGioacchino Del Regno		};
4159a512b4dSAngeloGioacchino Del Regno		opp-820000000 {
4169a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <820000000>;
4179a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <725000>;
4189a512b4dSAngeloGioacchino Del Regno		};
4199a512b4dSAngeloGioacchino Del Regno		opp-850000000 {
4209a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <850000000>;
4219a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <737500>;
4229a512b4dSAngeloGioacchino Del Regno		};
4239a512b4dSAngeloGioacchino Del Regno		opp-880000000 {
4249a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <880000000>;
4259a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <750000>;
4269a512b4dSAngeloGioacchino Del Regno		};
4279a512b4dSAngeloGioacchino Del Regno	};
4289a512b4dSAngeloGioacchino Del Regno
42937f25828STinghan Shen	pmu-a55 {
43037f25828STinghan Shen		compatible = "arm,cortex-a55-pmu";
43137f25828STinghan Shen		interrupt-parent = <&gic>;
43237f25828STinghan Shen		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>;
43337f25828STinghan Shen	};
43437f25828STinghan Shen
43537f25828STinghan Shen	pmu-a78 {
43637f25828STinghan Shen		compatible = "arm,cortex-a78-pmu";
43737f25828STinghan Shen		interrupt-parent = <&gic>;
43837f25828STinghan Shen		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>;
43937f25828STinghan Shen	};
44037f25828STinghan Shen
44137f25828STinghan Shen	psci {
44237f25828STinghan Shen		compatible = "arm,psci-1.0";
44337f25828STinghan Shen		method = "smc";
44437f25828STinghan Shen	};
44537f25828STinghan Shen
44637f25828STinghan Shen	timer: timer {
44737f25828STinghan Shen		compatible = "arm,armv8-timer";
44837f25828STinghan Shen		interrupt-parent = <&gic>;
44937f25828STinghan Shen		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>,
45037f25828STinghan Shen			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>,
45137f25828STinghan Shen			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>,
45237f25828STinghan Shen			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>;
45337f25828STinghan Shen	};
45437f25828STinghan Shen
45537f25828STinghan Shen	soc {
45637f25828STinghan Shen		#address-cells = <2>;
45737f25828STinghan Shen		#size-cells = <2>;
45837f25828STinghan Shen		compatible = "simple-bus";
45937f25828STinghan Shen		ranges;
46088c531b4SYong Wu		dma-ranges = <0x0 0x0 0x0 0x0 0x4 0x0>;
46137f25828STinghan Shen
46237f25828STinghan Shen		gic: interrupt-controller@c000000 {
46337f25828STinghan Shen			compatible = "arm,gic-v3";
46437f25828STinghan Shen			#interrupt-cells = <4>;
46537f25828STinghan Shen			#redistributor-regions = <1>;
46637f25828STinghan Shen			interrupt-parent = <&gic>;
46737f25828STinghan Shen			interrupt-controller;
46837f25828STinghan Shen			reg = <0 0x0c000000 0 0x40000>,
46937f25828STinghan Shen			      <0 0x0c040000 0 0x200000>;
47037f25828STinghan Shen			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
47137f25828STinghan Shen
47237f25828STinghan Shen			ppi-partitions {
47337f25828STinghan Shen				ppi_cluster0: interrupt-partition-0 {
47437f25828STinghan Shen					affinity = <&cpu0 &cpu1 &cpu2 &cpu3>;
47537f25828STinghan Shen				};
47637f25828STinghan Shen
47737f25828STinghan Shen				ppi_cluster1: interrupt-partition-1 {
47837f25828STinghan Shen					affinity = <&cpu4 &cpu5 &cpu6 &cpu7>;
47937f25828STinghan Shen				};
48037f25828STinghan Shen			};
48137f25828STinghan Shen		};
48237f25828STinghan Shen
48337f25828STinghan Shen		topckgen: syscon@10000000 {
48437f25828STinghan Shen			compatible = "mediatek,mt8195-topckgen", "syscon";
48537f25828STinghan Shen			reg = <0 0x10000000 0 0x1000>;
48637f25828STinghan Shen			#clock-cells = <1>;
48737f25828STinghan Shen		};
48837f25828STinghan Shen
48937f25828STinghan Shen		infracfg_ao: syscon@10001000 {
49037f25828STinghan Shen			compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd";
49137f25828STinghan Shen			reg = <0 0x10001000 0 0x1000>;
49237f25828STinghan Shen			#clock-cells = <1>;
49337f25828STinghan Shen			#reset-cells = <1>;
49437f25828STinghan Shen		};
49537f25828STinghan Shen
49637f25828STinghan Shen		pericfg: syscon@10003000 {
49737f25828STinghan Shen			compatible = "mediatek,mt8195-pericfg", "syscon";
49837f25828STinghan Shen			reg = <0 0x10003000 0 0x1000>;
49937f25828STinghan Shen			#clock-cells = <1>;
50037f25828STinghan Shen		};
50137f25828STinghan Shen
50237f25828STinghan Shen		pio: pinctrl@10005000 {
50337f25828STinghan Shen			compatible = "mediatek,mt8195-pinctrl";
50437f25828STinghan Shen			reg = <0 0x10005000 0 0x1000>,
50537f25828STinghan Shen			      <0 0x11d10000 0 0x1000>,
50637f25828STinghan Shen			      <0 0x11d30000 0 0x1000>,
50737f25828STinghan Shen			      <0 0x11d40000 0 0x1000>,
50837f25828STinghan Shen			      <0 0x11e20000 0 0x1000>,
50937f25828STinghan Shen			      <0 0x11eb0000 0 0x1000>,
51037f25828STinghan Shen			      <0 0x11f40000 0 0x1000>,
51137f25828STinghan Shen			      <0 0x1000b000 0 0x1000>;
51237f25828STinghan Shen			reg-names = "iocfg0", "iocfg_bm", "iocfg_bl",
51337f25828STinghan Shen				    "iocfg_br", "iocfg_lm", "iocfg_rb",
51437f25828STinghan Shen				    "iocfg_tl", "eint";
51537f25828STinghan Shen			gpio-controller;
51637f25828STinghan Shen			#gpio-cells = <2>;
51737f25828STinghan Shen			gpio-ranges = <&pio 0 0 144>;
51837f25828STinghan Shen			interrupt-controller;
51937f25828STinghan Shen			interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>;
52037f25828STinghan Shen			#interrupt-cells = <2>;
52137f25828STinghan Shen		};
52237f25828STinghan Shen
5232b515194STinghan Shen		scpsys: syscon@10006000 {
5242b515194STinghan Shen			compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd";
5252b515194STinghan Shen			reg = <0 0x10006000 0 0x1000>;
5262b515194STinghan Shen
5272b515194STinghan Shen			/* System Power Manager */
5282b515194STinghan Shen			spm: power-controller {
5292b515194STinghan Shen				compatible = "mediatek,mt8195-power-controller";
5302b515194STinghan Shen				#address-cells = <1>;
5312b515194STinghan Shen				#size-cells = <0>;
5322b515194STinghan Shen				#power-domain-cells = <1>;
5332b515194STinghan Shen
5342b515194STinghan Shen				/* power domain of the SoC */
5352b515194STinghan Shen				mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 {
5362b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_MFG0>;
5372b515194STinghan Shen					#address-cells = <1>;
5382b515194STinghan Shen					#size-cells = <0>;
5392b515194STinghan Shen					#power-domain-cells = <1>;
5402b515194STinghan Shen
5413106b14cSAngeloGioacchino Del Regno					mfg1: power-domain@MT8195_POWER_DOMAIN_MFG1 {
5422b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_MFG1>;
543d434abbbSAngeloGioacchino Del Regno						clocks = <&apmixedsys CLK_APMIXED_MFGPLL>,
544d434abbbSAngeloGioacchino Del Regno							 <&topckgen CLK_TOP_MFG_CORE_TMP>;
545d434abbbSAngeloGioacchino Del Regno						clock-names = "mfg", "alt";
5462b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
5472b515194STinghan Shen						#address-cells = <1>;
5482b515194STinghan Shen						#size-cells = <0>;
5492b515194STinghan Shen						#power-domain-cells = <1>;
5502b515194STinghan Shen
5512b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG2 {
5522b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG2>;
5532b515194STinghan Shen							#power-domain-cells = <0>;
5542b515194STinghan Shen						};
5552b515194STinghan Shen
5562b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG3 {
5572b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG3>;
5582b515194STinghan Shen							#power-domain-cells = <0>;
5592b515194STinghan Shen						};
5602b515194STinghan Shen
5612b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG4 {
5622b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG4>;
5632b515194STinghan Shen							#power-domain-cells = <0>;
5642b515194STinghan Shen						};
5652b515194STinghan Shen
5662b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG5 {
5672b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG5>;
5682b515194STinghan Shen							#power-domain-cells = <0>;
5692b515194STinghan Shen						};
5702b515194STinghan Shen
5712b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG6 {
5722b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG6>;
5732b515194STinghan Shen							#power-domain-cells = <0>;
5742b515194STinghan Shen						};
5752b515194STinghan Shen					};
5762b515194STinghan Shen				};
5772b515194STinghan Shen
5782b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_VPPSYS0 {
5792b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_VPPSYS0>;
5802b515194STinghan Shen					clocks = <&topckgen CLK_TOP_VPP>,
5812b515194STinghan Shen						 <&topckgen CLK_TOP_CAM>,
5822b515194STinghan Shen						 <&topckgen CLK_TOP_CCU>,
5832b515194STinghan Shen						 <&topckgen CLK_TOP_IMG>,
5842b515194STinghan Shen						 <&topckgen CLK_TOP_VENC>,
5852b515194STinghan Shen						 <&topckgen CLK_TOP_VDEC>,
5862b515194STinghan Shen						 <&topckgen CLK_TOP_WPE_VPP>,
5872b515194STinghan Shen						 <&topckgen CLK_TOP_CFG_VPP0>,
5882b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_COMMON>,
5892b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>,
5902b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>,
5912b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VENCSYS>,
5922b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>,
5932b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_INFRA>,
5942b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_CAMSYS>,
5952b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>,
5962b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>,
5972b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_REORDER>,
5982b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_IOMMU>,
5992b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>,
6002b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>,
6012b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>,
6022b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_RSI>,
6032b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
6042b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
6052b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
6062b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
6072b515194STinghan Shen					clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3",
6082b515194STinghan Shen						      "vppsys4", "vppsys5", "vppsys6", "vppsys7",
6092b515194STinghan Shen						      "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3",
6102b515194STinghan Shen						      "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7",
6112b515194STinghan Shen						      "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11",
6122b515194STinghan Shen						      "vppsys0-12", "vppsys0-13", "vppsys0-14",
6132b515194STinghan Shen						      "vppsys0-15", "vppsys0-16", "vppsys0-17",
6142b515194STinghan Shen						      "vppsys0-18";
6152b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
6162b515194STinghan Shen					#address-cells = <1>;
6172b515194STinghan Shen					#size-cells = <0>;
6182b515194STinghan Shen					#power-domain-cells = <1>;
6192b515194STinghan Shen
6202b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VDEC1 {
6212b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VDEC1>;
6222b515194STinghan Shen						clocks = <&vdecsys CLK_VDEC_LARB1>;
6232b515194STinghan Shen						clock-names = "vdec1-0";
6242b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6252b515194STinghan Shen						#power-domain-cells = <0>;
6262b515194STinghan Shen					};
6272b515194STinghan Shen
6282b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 {
6292b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VENC_CORE1>;
63061b94d54SAngeloGioacchino Del Regno						clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>;
63161b94d54SAngeloGioacchino Del Regno						clock-names = "venc1-larb";
6322b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6332b515194STinghan Shen						#power-domain-cells = <0>;
6342b515194STinghan Shen					};
6352b515194STinghan Shen
6362b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VDOSYS0 {
6372b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VDOSYS0>;
6382b515194STinghan Shen						clocks = <&topckgen CLK_TOP_CFG_VDO0>,
6392b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_GALS>,
6402b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_COMMON>,
6412b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_EMI>,
6422b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_IOMMU>,
6432b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_LARB>,
6442b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_RSI>;
6452b515194STinghan Shen						clock-names = "vdosys0", "vdosys0-0", "vdosys0-1",
6462b515194STinghan Shen							      "vdosys0-2", "vdosys0-3",
6472b515194STinghan Shen							      "vdosys0-4", "vdosys0-5";
6482b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6492b515194STinghan Shen						#address-cells = <1>;
6502b515194STinghan Shen						#size-cells = <0>;
6512b515194STinghan Shen						#power-domain-cells = <1>;
6522b515194STinghan Shen
6532b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VPPSYS1 {
6542b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VPPSYS1>;
6552b515194STinghan Shen							clocks = <&topckgen CLK_TOP_CFG_VPP1>,
6562b515194STinghan Shen								 <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
6572b515194STinghan Shen								 <&vppsys1 CLK_VPP1_VPPSYS1_LARB>;
6582b515194STinghan Shen							clock-names = "vppsys1", "vppsys1-0",
6592b515194STinghan Shen								      "vppsys1-1";
6602b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6612b515194STinghan Shen							#power-domain-cells = <0>;
6622b515194STinghan Shen						};
6632b515194STinghan Shen
6642b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_WPESYS {
6652b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_WPESYS>;
6662b515194STinghan Shen							clocks = <&wpesys CLK_WPE_SMI_LARB7>,
6672b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB8>,
6682b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB7_P>,
6692b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB8_P>;
6702b515194STinghan Shen							clock-names = "wepsys-0", "wepsys-1", "wepsys-2",
6712b515194STinghan Shen								      "wepsys-3";
6722b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6732b515194STinghan Shen							#power-domain-cells = <0>;
6742b515194STinghan Shen						};
6752b515194STinghan Shen
6762b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDEC0 {
6772b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDEC0>;
6782b515194STinghan Shen							clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
6792b515194STinghan Shen							clock-names = "vdec0-0";
6802b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6812b515194STinghan Shen							#power-domain-cells = <0>;
6822b515194STinghan Shen						};
6832b515194STinghan Shen
6842b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDEC2 {
6852b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDEC2>;
6862b515194STinghan Shen							clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>;
6872b515194STinghan Shen							clock-names = "vdec2-0";
6882b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6892b515194STinghan Shen							#power-domain-cells = <0>;
6902b515194STinghan Shen						};
6912b515194STinghan Shen
6922b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VENC {
6932b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VENC>;
69461b94d54SAngeloGioacchino Del Regno							clocks = <&vencsys CLK_VENC_LARB>;
69561b94d54SAngeloGioacchino Del Regno							clock-names = "venc0-larb";
6962b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6972b515194STinghan Shen							#power-domain-cells = <0>;
6982b515194STinghan Shen						};
6992b515194STinghan Shen
7002b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDOSYS1 {
7012b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDOSYS1>;
7022b515194STinghan Shen							clocks = <&topckgen CLK_TOP_CFG_VDO1>,
7032b515194STinghan Shen								 <&vdosys1 CLK_VDO1_SMI_LARB2>,
7042b515194STinghan Shen								 <&vdosys1 CLK_VDO1_SMI_LARB3>,
7052b515194STinghan Shen								 <&vdosys1 CLK_VDO1_GALS>;
7062b515194STinghan Shen							clock-names = "vdosys1", "vdosys1-0",
7072b515194STinghan Shen								      "vdosys1-1", "vdosys1-2";
7082b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
7092b515194STinghan Shen							#address-cells = <1>;
7102b515194STinghan Shen							#size-cells = <0>;
7112b515194STinghan Shen							#power-domain-cells = <1>;
7122b515194STinghan Shen
7132b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_DP_TX {
7142b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_DP_TX>;
7152b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7162b515194STinghan Shen								#power-domain-cells = <0>;
7172b515194STinghan Shen							};
7182b515194STinghan Shen
7192b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_EPD_TX {
7202b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_EPD_TX>;
7212b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7222b515194STinghan Shen								#power-domain-cells = <0>;
7232b515194STinghan Shen							};
7242b515194STinghan Shen
7252b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_HDMI_TX {
7262b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_HDMI_TX>;
7272b515194STinghan Shen								clocks = <&topckgen CLK_TOP_HDMI_APB>;
7282b515194STinghan Shen								clock-names = "hdmi_tx";
7292b515194STinghan Shen								#power-domain-cells = <0>;
7302b515194STinghan Shen							};
7312b515194STinghan Shen						};
7322b515194STinghan Shen
7332b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_IMG {
7342b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_IMG>;
7352b515194STinghan Shen							clocks = <&imgsys CLK_IMG_LARB9>,
7362b515194STinghan Shen								 <&imgsys CLK_IMG_GALS>;
7372b515194STinghan Shen							clock-names = "img-0", "img-1";
7382b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
7392b515194STinghan Shen							#address-cells = <1>;
7402b515194STinghan Shen							#size-cells = <0>;
7412b515194STinghan Shen							#power-domain-cells = <1>;
7422b515194STinghan Shen
7432b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_DIP {
7442b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_DIP>;
7452b515194STinghan Shen								#power-domain-cells = <0>;
7462b515194STinghan Shen							};
7472b515194STinghan Shen
7482b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_IPE {
7492b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_IPE>;
7502b515194STinghan Shen								clocks = <&topckgen CLK_TOP_IPE>,
7512b515194STinghan Shen									 <&imgsys CLK_IMG_IPE>,
7522b515194STinghan Shen									 <&ipesys CLK_IPE_SMI_LARB12>;
7532b515194STinghan Shen								clock-names = "ipe", "ipe-0", "ipe-1";
7542b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7552b515194STinghan Shen								#power-domain-cells = <0>;
7562b515194STinghan Shen							};
7572b515194STinghan Shen						};
7582b515194STinghan Shen
7592b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_CAM {
7602b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_CAM>;
7612b515194STinghan Shen							clocks = <&camsys CLK_CAM_LARB13>,
7622b515194STinghan Shen								 <&camsys CLK_CAM_LARB14>,
7632b515194STinghan Shen								 <&camsys CLK_CAM_CAM2MM0_GALS>,
7642b515194STinghan Shen								 <&camsys CLK_CAM_CAM2MM1_GALS>,
7652b515194STinghan Shen								 <&camsys CLK_CAM_CAM2SYS_GALS>;
7662b515194STinghan Shen							clock-names = "cam-0", "cam-1", "cam-2", "cam-3",
7672b515194STinghan Shen								      "cam-4";
7682b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
7692b515194STinghan Shen							#address-cells = <1>;
7702b515194STinghan Shen							#size-cells = <0>;
7712b515194STinghan Shen							#power-domain-cells = <1>;
7722b515194STinghan Shen
7732b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_RAWA {
7742b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_RAWA>;
7752b515194STinghan Shen								#power-domain-cells = <0>;
7762b515194STinghan Shen							};
7772b515194STinghan Shen
7782b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_RAWB {
7792b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_RAWB>;
7802b515194STinghan Shen								#power-domain-cells = <0>;
7812b515194STinghan Shen							};
7822b515194STinghan Shen
7832b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_MRAW {
7842b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_MRAW>;
7852b515194STinghan Shen								#power-domain-cells = <0>;
7862b515194STinghan Shen							};
7872b515194STinghan Shen						};
7882b515194STinghan Shen					};
7892b515194STinghan Shen				};
7902b515194STinghan Shen
7912b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 {
7922b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>;
7932b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
7942b515194STinghan Shen					#power-domain-cells = <0>;
7952b515194STinghan Shen				};
7962b515194STinghan Shen
7972b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 {
7982b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>;
7992b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
8002b515194STinghan Shen					#power-domain-cells = <0>;
8012b515194STinghan Shen				};
8022b515194STinghan Shen
8032b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_PHY {
8042b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_PHY>;
8052b515194STinghan Shen					#power-domain-cells = <0>;
8062b515194STinghan Shen				};
8072b515194STinghan Shen
8082b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY {
8092b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>;
8102b515194STinghan Shen					#power-domain-cells = <0>;
8112b515194STinghan Shen				};
8122b515194STinghan Shen
8132b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP {
8142b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>;
8152b515194STinghan Shen					clocks = <&topckgen CLK_TOP_SENINF>,
8162b515194STinghan Shen						 <&topckgen CLK_TOP_SENINF2>;
8172b515194STinghan Shen					clock-names = "csi_rx_top", "csi_rx_top1";
8182b515194STinghan Shen					#power-domain-cells = <0>;
8192b515194STinghan Shen				};
8202b515194STinghan Shen
8212b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_ETHER {
8222b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_ETHER>;
8232b515194STinghan Shen					clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>;
8242b515194STinghan Shen					clock-names = "ether";
8252b515194STinghan Shen					#power-domain-cells = <0>;
8262b515194STinghan Shen				};
8272b515194STinghan Shen
8282b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_ADSP {
8292b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_ADSP>;
8302b515194STinghan Shen					clocks = <&topckgen CLK_TOP_ADSP>,
8312b515194STinghan Shen						 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>;
8322b515194STinghan Shen					clock-names = "adsp", "adsp1";
8332b515194STinghan Shen					#address-cells = <1>;
8342b515194STinghan Shen					#size-cells = <0>;
8352b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
8362b515194STinghan Shen					#power-domain-cells = <1>;
8372b515194STinghan Shen
8382b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_AUDIO {
8392b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_AUDIO>;
8402b515194STinghan Shen						clocks = <&topckgen CLK_TOP_A1SYS_HP>,
8412b515194STinghan Shen							 <&topckgen CLK_TOP_AUD_INTBUS>,
8422b515194STinghan Shen							 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
8432b515194STinghan Shen							 <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>;
8442b515194STinghan Shen						clock-names = "audio", "audio1", "audio2",
8452b515194STinghan Shen							      "audio3";
8462b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
8472b515194STinghan Shen						#power-domain-cells = <0>;
8482b515194STinghan Shen					};
8492b515194STinghan Shen				};
8502b515194STinghan Shen			};
8512b515194STinghan Shen		};
8522b515194STinghan Shen
85337f25828STinghan Shen		watchdog: watchdog@10007000 {
85402938f46SAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-wdt";
855a376a9a6STinghan Shen			mediatek,disable-extrst;
85637f25828STinghan Shen			reg = <0 0x10007000 0 0x100>;
85704cd9783STrevor Wu			#reset-cells = <1>;
85837f25828STinghan Shen		};
85937f25828STinghan Shen
86037f25828STinghan Shen		apmixedsys: syscon@1000c000 {
86137f25828STinghan Shen			compatible = "mediatek,mt8195-apmixedsys", "syscon";
86237f25828STinghan Shen			reg = <0 0x1000c000 0 0x1000>;
86337f25828STinghan Shen			#clock-cells = <1>;
86437f25828STinghan Shen		};
86537f25828STinghan Shen
86637f25828STinghan Shen		systimer: timer@10017000 {
86737f25828STinghan Shen			compatible = "mediatek,mt8195-timer",
86837f25828STinghan Shen				     "mediatek,mt6765-timer";
86937f25828STinghan Shen			reg = <0 0x10017000 0 0x1000>;
87037f25828STinghan Shen			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>;
8710f1c806bSChen-Yu Tsai			clocks = <&clk13m>;
87237f25828STinghan Shen		};
87337f25828STinghan Shen
87437f25828STinghan Shen		pwrap: pwrap@10024000 {
87537f25828STinghan Shen			compatible = "mediatek,mt8195-pwrap", "syscon";
87637f25828STinghan Shen			reg = <0 0x10024000 0 0x1000>;
87737f25828STinghan Shen			reg-names = "pwrap";
87837f25828STinghan Shen			interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>;
87937f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>,
88037f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>;
88137f25828STinghan Shen			clock-names = "spi", "wrap";
88237f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>;
88337f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>;
88437f25828STinghan Shen		};
88537f25828STinghan Shen
886385e0eedSTinghan Shen		spmi: spmi@10027000 {
887385e0eedSTinghan Shen			compatible = "mediatek,mt8195-spmi";
888385e0eedSTinghan Shen			reg = <0 0x10027000 0 0x000e00>,
889385e0eedSTinghan Shen			      <0 0x10029000 0 0x000100>;
890385e0eedSTinghan Shen			reg-names = "pmif", "spmimst";
891385e0eedSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>,
892385e0eedSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>,
893385e0eedSTinghan Shen				 <&topckgen CLK_TOP_SPMI_M_MST>;
894385e0eedSTinghan Shen			clock-names = "pmif_sys_ck",
895385e0eedSTinghan Shen				      "pmif_tmr_ck",
896385e0eedSTinghan Shen				      "spmimst_clk_mux";
897385e0eedSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>;
898385e0eedSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>;
899385e0eedSTinghan Shen		};
900385e0eedSTinghan Shen
9013b5838d1STinghan Shen		iommu_infra: infra-iommu@10315000 {
9023b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-infra";
9033b5838d1STinghan Shen			reg = <0 0x10315000 0 0x5000>;
9043b5838d1STinghan Shen			interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>,
9053b5838d1STinghan Shen				     <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>,
9063b5838d1STinghan Shen				     <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>,
9073b5838d1STinghan Shen				     <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>,
9083b5838d1STinghan Shen				     <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>;
9093b5838d1STinghan Shen			#iommu-cells = <1>;
9103b5838d1STinghan Shen		};
9113b5838d1STinghan Shen
912329239a1SJason-JH.Lin		gce0: mailbox@10320000 {
913329239a1SJason-JH.Lin			compatible = "mediatek,mt8195-gce";
914329239a1SJason-JH.Lin			reg = <0 0x10320000 0 0x4000>;
915329239a1SJason-JH.Lin			interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH 0>;
916329239a1SJason-JH.Lin			#mbox-cells = <2>;
917329239a1SJason-JH.Lin			clocks = <&infracfg_ao CLK_INFRA_AO_GCE>;
918329239a1SJason-JH.Lin		};
919329239a1SJason-JH.Lin
920329239a1SJason-JH.Lin		gce1: mailbox@10330000 {
921329239a1SJason-JH.Lin			compatible = "mediatek,mt8195-gce";
922329239a1SJason-JH.Lin			reg = <0 0x10330000 0 0x4000>;
923329239a1SJason-JH.Lin			interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH 0>;
924329239a1SJason-JH.Lin			#mbox-cells = <2>;
925329239a1SJason-JH.Lin			clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>;
926329239a1SJason-JH.Lin		};
927329239a1SJason-JH.Lin
928867477a5STinghan Shen		scp: scp@10500000 {
929867477a5STinghan Shen			compatible = "mediatek,mt8195-scp";
930867477a5STinghan Shen			reg = <0 0x10500000 0 0x100000>,
931867477a5STinghan Shen			      <0 0x10720000 0 0xe0000>,
932867477a5STinghan Shen			      <0 0x10700000 0 0x8000>;
933867477a5STinghan Shen			reg-names = "sram", "cfg", "l1tcm";
934867477a5STinghan Shen			interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>;
935867477a5STinghan Shen			status = "disabled";
936867477a5STinghan Shen		};
937867477a5STinghan Shen
93837f25828STinghan Shen		scp_adsp: clock-controller@10720000 {
93937f25828STinghan Shen			compatible = "mediatek,mt8195-scp_adsp";
94037f25828STinghan Shen			reg = <0 0x10720000 0 0x1000>;
94137f25828STinghan Shen			#clock-cells = <1>;
94237f25828STinghan Shen		};
94337f25828STinghan Shen
9447dd5bc57SYC Hung		adsp: dsp@10803000 {
9457dd5bc57SYC Hung			compatible = "mediatek,mt8195-dsp";
9467dd5bc57SYC Hung			reg = <0 0x10803000 0 0x1000>,
9477dd5bc57SYC Hung			      <0 0x10840000 0 0x40000>;
9487dd5bc57SYC Hung			reg-names = "cfg", "sram";
9497dd5bc57SYC Hung			clocks = <&topckgen CLK_TOP_ADSP>,
9507dd5bc57SYC Hung				 <&clk26m>,
9517dd5bc57SYC Hung				 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
9527dd5bc57SYC Hung				 <&topckgen CLK_TOP_MAINPLL_D7_D2>,
9537dd5bc57SYC Hung				 <&scp_adsp CLK_SCP_ADSP_AUDIODSP>,
9547dd5bc57SYC Hung				 <&topckgen CLK_TOP_AUDIO_H>;
9557dd5bc57SYC Hung			clock-names = "adsp_sel",
9567dd5bc57SYC Hung				 "clk26m_ck",
9577dd5bc57SYC Hung				 "audio_local_bus",
9587dd5bc57SYC Hung				 "mainpll_d7_d2",
9597dd5bc57SYC Hung				 "scp_adsp_audiodsp",
9607dd5bc57SYC Hung				 "audio_h";
9617dd5bc57SYC Hung			power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>;
9627dd5bc57SYC Hung			mbox-names = "rx", "tx";
9637dd5bc57SYC Hung			mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>;
9647dd5bc57SYC Hung			status = "disabled";
9657dd5bc57SYC Hung		};
9667dd5bc57SYC Hung
9677dd5bc57SYC Hung		adsp_mailbox0: mailbox@10816000 {
9687dd5bc57SYC Hung			compatible = "mediatek,mt8195-adsp-mbox";
9697dd5bc57SYC Hung			#mbox-cells = <0>;
9707dd5bc57SYC Hung			reg = <0 0x10816000 0 0x1000>;
9717dd5bc57SYC Hung			interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>;
9727dd5bc57SYC Hung		};
9737dd5bc57SYC Hung
9747dd5bc57SYC Hung		adsp_mailbox1: mailbox@10817000 {
9757dd5bc57SYC Hung			compatible = "mediatek,mt8195-adsp-mbox";
9767dd5bc57SYC Hung			#mbox-cells = <0>;
9777dd5bc57SYC Hung			reg = <0 0x10817000 0 0x1000>;
9787dd5bc57SYC Hung			interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>;
9797dd5bc57SYC Hung		};
9807dd5bc57SYC Hung
9818903821cSTinghan Shen		afe: mt8195-afe-pcm@10890000 {
9828903821cSTinghan Shen			compatible = "mediatek,mt8195-audio";
9838903821cSTinghan Shen			reg = <0 0x10890000 0 0x10000>;
9848903821cSTinghan Shen			mediatek,topckgen = <&topckgen>;
9858903821cSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>;
9868903821cSTinghan Shen			interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>;
98704cd9783STrevor Wu			resets = <&watchdog 14>;
98804cd9783STrevor Wu			reset-names = "audiosys";
9898903821cSTinghan Shen			clocks = <&clk26m>,
9908903821cSTinghan Shen				<&apmixedsys CLK_APMIXED_APLL1>,
9918903821cSTinghan Shen				<&apmixedsys CLK_APMIXED_APLL2>,
9928903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV0>,
9938903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV1>,
9948903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV2>,
9958903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV3>,
9968903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV9>,
9978903821cSTinghan Shen				<&topckgen CLK_TOP_A1SYS_HP>,
9988903821cSTinghan Shen				<&topckgen CLK_TOP_AUD_INTBUS>,
9998903821cSTinghan Shen				<&topckgen CLK_TOP_AUDIO_H>,
10008903821cSTinghan Shen				<&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
10018903821cSTinghan Shen				<&topckgen CLK_TOP_DPTX_MCK>,
10028903821cSTinghan Shen				<&topckgen CLK_TOP_I2SO1_MCK>,
10038903821cSTinghan Shen				<&topckgen CLK_TOP_I2SO2_MCK>,
10048903821cSTinghan Shen				<&topckgen CLK_TOP_I2SI1_MCK>,
10058903821cSTinghan Shen				<&topckgen CLK_TOP_I2SI2_MCK>,
10068903821cSTinghan Shen				<&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>,
10078903821cSTinghan Shen				<&scp_adsp CLK_SCP_ADSP_AUDIODSP>;
10088903821cSTinghan Shen			clock-names = "clk26m",
10098903821cSTinghan Shen				"apll1_ck",
10108903821cSTinghan Shen				"apll2_ck",
10118903821cSTinghan Shen				"apll12_div0",
10128903821cSTinghan Shen				"apll12_div1",
10138903821cSTinghan Shen				"apll12_div2",
10148903821cSTinghan Shen				"apll12_div3",
10158903821cSTinghan Shen				"apll12_div9",
10168903821cSTinghan Shen				"a1sys_hp_sel",
10178903821cSTinghan Shen				"aud_intbus_sel",
10188903821cSTinghan Shen				"audio_h_sel",
10198903821cSTinghan Shen				"audio_local_bus_sel",
10208903821cSTinghan Shen				"dptx_m_sel",
10218903821cSTinghan Shen				"i2so1_m_sel",
10228903821cSTinghan Shen				"i2so2_m_sel",
10238903821cSTinghan Shen				"i2si1_m_sel",
10248903821cSTinghan Shen				"i2si2_m_sel",
10258903821cSTinghan Shen				"infra_ao_audio_26m_b",
10268903821cSTinghan Shen				"scp_adsp_audiodsp";
10278903821cSTinghan Shen			status = "disabled";
10288903821cSTinghan Shen		};
10298903821cSTinghan Shen
103037f25828STinghan Shen		uart0: serial@11001100 {
103137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
103237f25828STinghan Shen				     "mediatek,mt6577-uart";
103337f25828STinghan Shen			reg = <0 0x11001100 0 0x100>;
103437f25828STinghan Shen			interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>;
103537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>;
103637f25828STinghan Shen			clock-names = "baud", "bus";
103737f25828STinghan Shen			status = "disabled";
103837f25828STinghan Shen		};
103937f25828STinghan Shen
104037f25828STinghan Shen		uart1: serial@11001200 {
104137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
104237f25828STinghan Shen				     "mediatek,mt6577-uart";
104337f25828STinghan Shen			reg = <0 0x11001200 0 0x100>;
104437f25828STinghan Shen			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>;
104537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>;
104637f25828STinghan Shen			clock-names = "baud", "bus";
104737f25828STinghan Shen			status = "disabled";
104837f25828STinghan Shen		};
104937f25828STinghan Shen
105037f25828STinghan Shen		uart2: serial@11001300 {
105137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
105237f25828STinghan Shen				     "mediatek,mt6577-uart";
105337f25828STinghan Shen			reg = <0 0x11001300 0 0x100>;
105437f25828STinghan Shen			interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>;
105537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>;
105637f25828STinghan Shen			clock-names = "baud", "bus";
105737f25828STinghan Shen			status = "disabled";
105837f25828STinghan Shen		};
105937f25828STinghan Shen
106037f25828STinghan Shen		uart3: serial@11001400 {
106137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
106237f25828STinghan Shen				     "mediatek,mt6577-uart";
106337f25828STinghan Shen			reg = <0 0x11001400 0 0x100>;
106437f25828STinghan Shen			interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>;
106537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>;
106637f25828STinghan Shen			clock-names = "baud", "bus";
106737f25828STinghan Shen			status = "disabled";
106837f25828STinghan Shen		};
106937f25828STinghan Shen
107037f25828STinghan Shen		uart4: serial@11001500 {
107137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
107237f25828STinghan Shen				     "mediatek,mt6577-uart";
107337f25828STinghan Shen			reg = <0 0x11001500 0 0x100>;
107437f25828STinghan Shen			interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>;
107537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>;
107637f25828STinghan Shen			clock-names = "baud", "bus";
107737f25828STinghan Shen			status = "disabled";
107837f25828STinghan Shen		};
107937f25828STinghan Shen
108037f25828STinghan Shen		uart5: serial@11001600 {
108137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
108237f25828STinghan Shen				     "mediatek,mt6577-uart";
108337f25828STinghan Shen			reg = <0 0x11001600 0 0x100>;
108437f25828STinghan Shen			interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>;
108537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>;
108637f25828STinghan Shen			clock-names = "baud", "bus";
108737f25828STinghan Shen			status = "disabled";
108837f25828STinghan Shen		};
108937f25828STinghan Shen
109037f25828STinghan Shen		auxadc: auxadc@11002000 {
109137f25828STinghan Shen			compatible = "mediatek,mt8195-auxadc",
109237f25828STinghan Shen				     "mediatek,mt8173-auxadc";
109337f25828STinghan Shen			reg = <0 0x11002000 0 0x1000>;
109437f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>;
109537f25828STinghan Shen			clock-names = "main";
109637f25828STinghan Shen			#io-channel-cells = <1>;
109737f25828STinghan Shen			status = "disabled";
109837f25828STinghan Shen		};
109937f25828STinghan Shen
110037f25828STinghan Shen		pericfg_ao: syscon@11003000 {
110137f25828STinghan Shen			compatible = "mediatek,mt8195-pericfg_ao", "syscon";
110237f25828STinghan Shen			reg = <0 0x11003000 0 0x1000>;
110337f25828STinghan Shen			#clock-cells = <1>;
110437f25828STinghan Shen		};
110537f25828STinghan Shen
110637f25828STinghan Shen		spi0: spi@1100a000 {
110737f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
110837f25828STinghan Shen				     "mediatek,mt6765-spi";
110937f25828STinghan Shen			#address-cells = <1>;
111037f25828STinghan Shen			#size-cells = <0>;
111137f25828STinghan Shen			reg = <0 0x1100a000 0 0x1000>;
111237f25828STinghan Shen			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>;
111337f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
111437f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
111537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI0>;
111637f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
111737f25828STinghan Shen			status = "disabled";
111837f25828STinghan Shen		};
111937f25828STinghan Shen
1120fd1c6f13SBalsam CHIHI		lvts_ap: thermal-sensor@1100b000 {
1121fd1c6f13SBalsam CHIHI			compatible = "mediatek,mt8195-lvts-ap";
1122f4747b91SAngeloGioacchino Del Regno			reg = <0 0x1100b000 0 0xc00>;
1123fd1c6f13SBalsam CHIHI			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH 0>;
1124fd1c6f13SBalsam CHIHI			clocks = <&infracfg_ao CLK_INFRA_AO_THERM>;
1125fd1c6f13SBalsam CHIHI			resets = <&infracfg_ao MT8195_INFRA_RST0_THERM_CTRL_SWRST>;
1126fd1c6f13SBalsam CHIHI			nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>;
1127fd1c6f13SBalsam CHIHI			nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2";
1128fd1c6f13SBalsam CHIHI			#thermal-sensor-cells = <1>;
1129fd1c6f13SBalsam CHIHI		};
1130fd1c6f13SBalsam CHIHI
1131f4747b91SAngeloGioacchino Del Regno		svs: svs@1100bc00 {
1132f4747b91SAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-svs";
1133f4747b91SAngeloGioacchino Del Regno			reg = <0 0x1100bc00 0 0x400>;
1134f4747b91SAngeloGioacchino Del Regno			interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH 0>;
1135f4747b91SAngeloGioacchino Del Regno			clocks = <&infracfg_ao CLK_INFRA_AO_THERM>;
1136f4747b91SAngeloGioacchino Del Regno			clock-names = "main";
1137f4747b91SAngeloGioacchino Del Regno			nvmem-cells = <&svs_calib_data &lvts_efuse_data1>;
1138f4747b91SAngeloGioacchino Del Regno			nvmem-cell-names = "svs-calibration-data", "t-calibration-data";
1139f4747b91SAngeloGioacchino Del Regno			resets = <&infracfg_ao MT8195_INFRA_RST3_THERM_CTRL_PTP_SWRST>;
1140f4747b91SAngeloGioacchino Del Regno			reset-names = "svs_rst";
1141f4747b91SAngeloGioacchino Del Regno		};
1142f4747b91SAngeloGioacchino Del Regno
1143b86b9464SAngeloGioacchino Del Regno		disp_pwm0: pwm@1100e000 {
1144b86b9464SAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-disp-pwm", "mediatek,mt8183-disp-pwm";
1145b86b9464SAngeloGioacchino Del Regno			reg = <0 0x1100e000 0 0x1000>;
1146b86b9464SAngeloGioacchino Del Regno			interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_LOW 0>;
1147b86b9464SAngeloGioacchino Del Regno			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
1148b86b9464SAngeloGioacchino Del Regno			#pwm-cells = <2>;
1149b86b9464SAngeloGioacchino Del Regno			clocks = <&topckgen CLK_TOP_DISP_PWM0>,
1150b86b9464SAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_DISP_PWM>;
1151b86b9464SAngeloGioacchino Del Regno			clock-names = "main", "mm";
1152b86b9464SAngeloGioacchino Del Regno			status = "disabled";
1153b86b9464SAngeloGioacchino Del Regno		};
1154b86b9464SAngeloGioacchino Del Regno
1155b86b9464SAngeloGioacchino Del Regno		disp_pwm1: pwm@1100f000 {
1156b86b9464SAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-disp-pwm", "mediatek,mt8183-disp-pwm";
1157b86b9464SAngeloGioacchino Del Regno			reg = <0 0x1100f000 0 0x1000>;
1158b86b9464SAngeloGioacchino Del Regno			interrupts = <GIC_SPI 793 IRQ_TYPE_LEVEL_HIGH 0>;
1159b86b9464SAngeloGioacchino Del Regno			#pwm-cells = <2>;
1160b86b9464SAngeloGioacchino Del Regno			clocks = <&topckgen CLK_TOP_DISP_PWM1>,
1161b86b9464SAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_DISP_PWM1>;
1162b86b9464SAngeloGioacchino Del Regno			clock-names = "main", "mm";
1163b86b9464SAngeloGioacchino Del Regno			status = "disabled";
1164b86b9464SAngeloGioacchino Del Regno		};
1165b86b9464SAngeloGioacchino Del Regno
116637f25828STinghan Shen		spi1: spi@11010000 {
116737f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
116837f25828STinghan Shen				     "mediatek,mt6765-spi";
116937f25828STinghan Shen			#address-cells = <1>;
117037f25828STinghan Shen			#size-cells = <0>;
117137f25828STinghan Shen			reg = <0 0x11010000 0 0x1000>;
117237f25828STinghan Shen			interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>;
117337f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
117437f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
117537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI1>;
117637f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
117737f25828STinghan Shen			status = "disabled";
117837f25828STinghan Shen		};
117937f25828STinghan Shen
118037f25828STinghan Shen		spi2: spi@11012000 {
118137f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
118237f25828STinghan Shen				     "mediatek,mt6765-spi";
118337f25828STinghan Shen			#address-cells = <1>;
118437f25828STinghan Shen			#size-cells = <0>;
118537f25828STinghan Shen			reg = <0 0x11012000 0 0x1000>;
118637f25828STinghan Shen			interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>;
118737f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
118837f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
118937f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI2>;
119037f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
119137f25828STinghan Shen			status = "disabled";
119237f25828STinghan Shen		};
119337f25828STinghan Shen
119437f25828STinghan Shen		spi3: spi@11013000 {
119537f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
119637f25828STinghan Shen				     "mediatek,mt6765-spi";
119737f25828STinghan Shen			#address-cells = <1>;
119837f25828STinghan Shen			#size-cells = <0>;
119937f25828STinghan Shen			reg = <0 0x11013000 0 0x1000>;
120037f25828STinghan Shen			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>;
120137f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
120237f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
120337f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI3>;
120437f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
120537f25828STinghan Shen			status = "disabled";
120637f25828STinghan Shen		};
120737f25828STinghan Shen
120837f25828STinghan Shen		spi4: spi@11018000 {
120937f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
121037f25828STinghan Shen				     "mediatek,mt6765-spi";
121137f25828STinghan Shen			#address-cells = <1>;
121237f25828STinghan Shen			#size-cells = <0>;
121337f25828STinghan Shen			reg = <0 0x11018000 0 0x1000>;
121437f25828STinghan Shen			interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>;
121537f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
121637f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
121737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI4>;
121837f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
121937f25828STinghan Shen			status = "disabled";
122037f25828STinghan Shen		};
122137f25828STinghan Shen
122237f25828STinghan Shen		spi5: spi@11019000 {
122337f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
122437f25828STinghan Shen				     "mediatek,mt6765-spi";
122537f25828STinghan Shen			#address-cells = <1>;
122637f25828STinghan Shen			#size-cells = <0>;
122737f25828STinghan Shen			reg = <0 0x11019000 0 0x1000>;
122837f25828STinghan Shen			interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>;
122937f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
123037f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
123137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI5>;
123237f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
123337f25828STinghan Shen			status = "disabled";
123437f25828STinghan Shen		};
123537f25828STinghan Shen
123637f25828STinghan Shen		spis0: spi@1101d000 {
123737f25828STinghan Shen			compatible = "mediatek,mt8195-spi-slave";
123837f25828STinghan Shen			reg = <0 0x1101d000 0 0x1000>;
123937f25828STinghan Shen			interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>;
124037f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>;
124137f25828STinghan Shen			clock-names = "spi";
124237f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_SPIS>;
124337f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>;
124437f25828STinghan Shen			status = "disabled";
124537f25828STinghan Shen		};
124637f25828STinghan Shen
124737f25828STinghan Shen		spis1: spi@1101e000 {
124837f25828STinghan Shen			compatible = "mediatek,mt8195-spi-slave";
124937f25828STinghan Shen			reg = <0 0x1101e000 0 0x1000>;
125037f25828STinghan Shen			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>;
125137f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>;
125237f25828STinghan Shen			clock-names = "spi";
125337f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_SPIS>;
125437f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>;
125537f25828STinghan Shen			status = "disabled";
125637f25828STinghan Shen		};
125737f25828STinghan Shen
1258c5fe37e8SBiao Huang		eth: ethernet@11021000 {
1259c5fe37e8SBiao Huang			compatible = "mediatek,mt8195-gmac", "snps,dwmac-5.10a";
1260c5fe37e8SBiao Huang			reg = <0 0x11021000 0 0x4000>;
1261c5fe37e8SBiao Huang			interrupts = <GIC_SPI 716 IRQ_TYPE_LEVEL_HIGH 0>;
1262c5fe37e8SBiao Huang			interrupt-names = "macirq";
1263c5fe37e8SBiao Huang			clock-names = "axi",
1264c5fe37e8SBiao Huang				      "apb",
1265c5fe37e8SBiao Huang				      "mac_main",
1266c5fe37e8SBiao Huang				      "ptp_ref",
1267c5fe37e8SBiao Huang				      "rmii_internal",
1268c5fe37e8SBiao Huang				      "mac_cg";
1269c5fe37e8SBiao Huang			clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET>,
1270c5fe37e8SBiao Huang				 <&pericfg_ao CLK_PERI_AO_ETHERNET_BUS>,
1271c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_250M>,
1272c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>,
1273c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>,
1274c5fe37e8SBiao Huang				 <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>;
1275c5fe37e8SBiao Huang			assigned-clocks = <&topckgen CLK_TOP_SNPS_ETH_250M>,
1276c5fe37e8SBiao Huang					  <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>,
1277c5fe37e8SBiao Huang					  <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>;
1278c5fe37e8SBiao Huang			assigned-clock-parents = <&topckgen CLK_TOP_ETHPLL_D2>,
1279c5fe37e8SBiao Huang						 <&topckgen CLK_TOP_ETHPLL_D8>,
1280c5fe37e8SBiao Huang						 <&topckgen CLK_TOP_ETHPLL_D10>;
1281c5fe37e8SBiao Huang			power-domains = <&spm MT8195_POWER_DOMAIN_ETHER>;
1282c5fe37e8SBiao Huang			mediatek,pericfg = <&infracfg_ao>;
1283c5fe37e8SBiao Huang			snps,axi-config = <&stmmac_axi_setup>;
1284c5fe37e8SBiao Huang			snps,mtl-rx-config = <&mtl_rx_setup>;
1285c5fe37e8SBiao Huang			snps,mtl-tx-config = <&mtl_tx_setup>;
1286c5fe37e8SBiao Huang			snps,txpbl = <16>;
1287c5fe37e8SBiao Huang			snps,rxpbl = <16>;
1288c5fe37e8SBiao Huang			snps,clk-csr = <0>;
1289c5fe37e8SBiao Huang			status = "disabled";
1290c5fe37e8SBiao Huang
1291c5fe37e8SBiao Huang			mdio {
1292c5fe37e8SBiao Huang				compatible = "snps,dwmac-mdio";
1293c5fe37e8SBiao Huang				#address-cells = <1>;
1294c5fe37e8SBiao Huang				#size-cells = <0>;
1295c5fe37e8SBiao Huang			};
1296c5fe37e8SBiao Huang
1297c5fe37e8SBiao Huang			stmmac_axi_setup: stmmac-axi-config {
1298c5fe37e8SBiao Huang				snps,wr_osr_lmt = <0x7>;
1299c5fe37e8SBiao Huang				snps,rd_osr_lmt = <0x7>;
1300c5fe37e8SBiao Huang				snps,blen = <0 0 0 0 16 8 4>;
1301c5fe37e8SBiao Huang			};
1302c5fe37e8SBiao Huang
1303c5fe37e8SBiao Huang			mtl_rx_setup: rx-queues-config {
1304c5fe37e8SBiao Huang				snps,rx-queues-to-use = <4>;
1305c5fe37e8SBiao Huang				snps,rx-sched-sp;
1306c5fe37e8SBiao Huang				queue0 {
1307c5fe37e8SBiao Huang					snps,dcb-algorithm;
1308c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1309c5fe37e8SBiao Huang				};
1310c5fe37e8SBiao Huang				queue1 {
1311c5fe37e8SBiao Huang					snps,dcb-algorithm;
1312c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1313c5fe37e8SBiao Huang				};
1314c5fe37e8SBiao Huang				queue2 {
1315c5fe37e8SBiao Huang					snps,dcb-algorithm;
1316c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1317c5fe37e8SBiao Huang				};
1318c5fe37e8SBiao Huang				queue3 {
1319c5fe37e8SBiao Huang					snps,dcb-algorithm;
1320c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1321c5fe37e8SBiao Huang				};
1322c5fe37e8SBiao Huang			};
1323c5fe37e8SBiao Huang
1324c5fe37e8SBiao Huang			mtl_tx_setup: tx-queues-config {
1325c5fe37e8SBiao Huang				snps,tx-queues-to-use = <4>;
1326c5fe37e8SBiao Huang				snps,tx-sched-wrr;
1327c5fe37e8SBiao Huang				queue0 {
1328c5fe37e8SBiao Huang					snps,weight = <0x10>;
1329c5fe37e8SBiao Huang					snps,dcb-algorithm;
1330c5fe37e8SBiao Huang					snps,priority = <0x0>;
1331c5fe37e8SBiao Huang				};
1332c5fe37e8SBiao Huang				queue1 {
1333c5fe37e8SBiao Huang					snps,weight = <0x11>;
1334c5fe37e8SBiao Huang					snps,dcb-algorithm;
1335c5fe37e8SBiao Huang					snps,priority = <0x1>;
1336c5fe37e8SBiao Huang				};
1337c5fe37e8SBiao Huang				queue2 {
1338c5fe37e8SBiao Huang					snps,weight = <0x12>;
1339c5fe37e8SBiao Huang					snps,dcb-algorithm;
1340c5fe37e8SBiao Huang					snps,priority = <0x2>;
1341c5fe37e8SBiao Huang				};
1342c5fe37e8SBiao Huang				queue3 {
1343c5fe37e8SBiao Huang					snps,weight = <0x13>;
1344c5fe37e8SBiao Huang					snps,dcb-algorithm;
1345c5fe37e8SBiao Huang					snps,priority = <0x3>;
1346c5fe37e8SBiao Huang				};
1347c5fe37e8SBiao Huang			};
1348c5fe37e8SBiao Huang		};
1349c5fe37e8SBiao Huang
1350795d5f0cSAngeloGioacchino Del Regno		ssusb0: usb@11201000 {
1351795d5f0cSAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-mtu3", "mediatek,mtu3";
1352795d5f0cSAngeloGioacchino Del Regno			reg = <0 0x11201000 0 0x2dff>, <0 0x11203e00 0 0x0100>;
135337f25828STinghan Shen			reg-names = "mac", "ippc";
1354795d5f0cSAngeloGioacchino Del Regno			ranges = <0 0 0 0x11200000 0 0x3f00>;
1355795d5f0cSAngeloGioacchino Del Regno			#address-cells = <2>;
1356795d5f0cSAngeloGioacchino Del Regno			#size-cells = <2>;
1357795d5f0cSAngeloGioacchino Del Regno			interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH 0>;
1358795d5f0cSAngeloGioacchino Del Regno			clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>,
1359795d5f0cSAngeloGioacchino Del Regno				 <&topckgen CLK_TOP_SSUSB_REF>,
1360795d5f0cSAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>;
1361795d5f0cSAngeloGioacchino Del Regno			clock-names = "sys_ck", "ref_ck", "mcu_ck";
1362795d5f0cSAngeloGioacchino Del Regno			phys = <&u2port0 PHY_TYPE_USB2>, <&u3port0 PHY_TYPE_USB3>;
1363795d5f0cSAngeloGioacchino Del Regno			wakeup-source;
1364795d5f0cSAngeloGioacchino Del Regno			mediatek,syscon-wakeup = <&pericfg 0x400 103>;
1365795d5f0cSAngeloGioacchino Del Regno			status = "disabled";
1366795d5f0cSAngeloGioacchino Del Regno
1367795d5f0cSAngeloGioacchino Del Regno			xhci0: usb@0 {
1368795d5f0cSAngeloGioacchino Del Regno				compatible = "mediatek,mt8195-xhci", "mediatek,mtk-xhci";
1369795d5f0cSAngeloGioacchino Del Regno				reg = <0 0 0 0x1000>;
1370795d5f0cSAngeloGioacchino Del Regno				reg-names = "mac";
137137f25828STinghan Shen				interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>;
137237f25828STinghan Shen				assigned-clocks = <&topckgen CLK_TOP_USB_TOP>,
137337f25828STinghan Shen						  <&topckgen CLK_TOP_SSUSB_XHCI>;
137437f25828STinghan Shen				assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
137537f25828STinghan Shen							 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
137637f25828STinghan Shen				clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>,
137737f25828STinghan Shen					 <&topckgen CLK_TOP_SSUSB_REF>,
137837f25828STinghan Shen					 <&apmixedsys CLK_APMIXED_USB1PLL>,
13796210fc2eSNícolas F. R. A. Prado					 <&clk26m>,
138037f25828STinghan Shen					 <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>;
1381795d5f0cSAngeloGioacchino Del Regno				clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", "xhci_ck";
138237f25828STinghan Shen				status = "disabled";
138337f25828STinghan Shen			};
1384795d5f0cSAngeloGioacchino Del Regno		};
138537f25828STinghan Shen
138637f25828STinghan Shen		mmc0: mmc@11230000 {
138737f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
138837f25828STinghan Shen				     "mediatek,mt8183-mmc";
138937f25828STinghan Shen			reg = <0 0x11230000 0 0x10000>,
139037f25828STinghan Shen			      <0 0x11f50000 0 0x1000>;
139137f25828STinghan Shen			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>;
139237f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC50_0>,
139337f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC0>,
139437f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>;
139537f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
139637f25828STinghan Shen			status = "disabled";
139737f25828STinghan Shen		};
139837f25828STinghan Shen
139937f25828STinghan Shen		mmc1: mmc@11240000 {
140037f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
140137f25828STinghan Shen				     "mediatek,mt8183-mmc";
140237f25828STinghan Shen			reg = <0 0x11240000 0 0x1000>,
140337f25828STinghan Shen			      <0 0x11c70000 0 0x1000>;
140437f25828STinghan Shen			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>;
140537f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC30_1>,
140637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC1>,
140737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>;
140837f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
140937f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>;
141037f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
141137f25828STinghan Shen			status = "disabled";
141237f25828STinghan Shen		};
141337f25828STinghan Shen
141437f25828STinghan Shen		mmc2: mmc@11250000 {
141537f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
141637f25828STinghan Shen				     "mediatek,mt8183-mmc";
141737f25828STinghan Shen			reg = <0 0x11250000 0 0x1000>,
141837f25828STinghan Shen			      <0 0x11e60000 0 0x1000>;
141937f25828STinghan Shen			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>;
142037f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC30_2>,
142137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>,
142237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>;
142337f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
142437f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>;
142537f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
142637f25828STinghan Shen			status = "disabled";
142737f25828STinghan Shen		};
142837f25828STinghan Shen
1429fd1c6f13SBalsam CHIHI		lvts_mcu: thermal-sensor@11278000 {
1430fd1c6f13SBalsam CHIHI			compatible = "mediatek,mt8195-lvts-mcu";
1431fd1c6f13SBalsam CHIHI			reg = <0 0x11278000 0 0x1000>;
1432fd1c6f13SBalsam CHIHI			interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH 0>;
1433fd1c6f13SBalsam CHIHI			clocks = <&infracfg_ao CLK_INFRA_AO_THERM>;
1434fd1c6f13SBalsam CHIHI			resets = <&infracfg_ao MT8195_INFRA_RST4_THERM_CTRL_MCU_SWRST>;
1435fd1c6f13SBalsam CHIHI			nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>;
1436fd1c6f13SBalsam CHIHI			nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2";
1437fd1c6f13SBalsam CHIHI			#thermal-sensor-cells = <1>;
1438fd1c6f13SBalsam CHIHI		};
1439fd1c6f13SBalsam CHIHI
144037f25828STinghan Shen		xhci1: usb@11290000 {
144137f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
144237f25828STinghan Shen				     "mediatek,mtk-xhci";
144337f25828STinghan Shen			reg = <0 0x11290000 0 0x1000>,
144437f25828STinghan Shen			      <0 0x11293e00 0 0x0100>;
144537f25828STinghan Shen			reg-names = "mac", "ippc";
144637f25828STinghan Shen			interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>;
144737f25828STinghan Shen			phys = <&u2port1 PHY_TYPE_USB2>;
144837f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>,
144937f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_1P>;
145037f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
145137f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
145237f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>,
145337f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P1_REF>,
145437f25828STinghan Shen				 <&apmixedsys CLK_APMIXED_USB1PLL>,
14556210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
145637f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>;
14576210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
14586210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
145977d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 104>;
146077d30613SChunfeng Yun			wakeup-source;
146137f25828STinghan Shen			status = "disabled";
146237f25828STinghan Shen		};
146337f25828STinghan Shen
1464795d5f0cSAngeloGioacchino Del Regno		ssusb2: usb@112a1000 {
1465795d5f0cSAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-mtu3", "mediatek,mtu3";
1466795d5f0cSAngeloGioacchino Del Regno			reg = <0 0x112a1000 0 0x2dff>, <0 0x112a3e00 0 0x0100>;
146737f25828STinghan Shen			reg-names = "mac", "ippc";
1468795d5f0cSAngeloGioacchino Del Regno			ranges = <0 0 0 0x112a0000 0 0x3f00>;
1469795d5f0cSAngeloGioacchino Del Regno			#address-cells = <2>;
1470795d5f0cSAngeloGioacchino Del Regno			#size-cells = <2>;
1471795d5f0cSAngeloGioacchino Del Regno			interrupts = <GIC_SPI 532 IRQ_TYPE_LEVEL_HIGH 0>;
1472795d5f0cSAngeloGioacchino Del Regno			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>;
1473795d5f0cSAngeloGioacchino Del Regno			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
147437f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>,
147537f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P2_REF>,
147637f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>;
1477795d5f0cSAngeloGioacchino Del Regno			clock-names = "sys_ck", "ref_ck", "mcu_ck";
1478795d5f0cSAngeloGioacchino Del Regno			phys = <&u2port2 PHY_TYPE_USB2>;
147977d30613SChunfeng Yun			wakeup-source;
1480795d5f0cSAngeloGioacchino Del Regno			mediatek,syscon-wakeup = <&pericfg 0x400 105>;
1481795d5f0cSAngeloGioacchino Del Regno			status = "disabled";
1482795d5f0cSAngeloGioacchino Del Regno
1483795d5f0cSAngeloGioacchino Del Regno			xhci2: usb@0 {
1484795d5f0cSAngeloGioacchino Del Regno				compatible = "mediatek,mt8195-xhci", "mediatek,mtk-xhci";
1485795d5f0cSAngeloGioacchino Del Regno				reg = <0 0 0 0x1000>;
1486795d5f0cSAngeloGioacchino Del Regno				reg-names = "mac";
1487795d5f0cSAngeloGioacchino Del Regno				interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>;
1488795d5f0cSAngeloGioacchino Del Regno				assigned-clocks = <&topckgen CLK_TOP_SSUSB_XHCI_2P>;
1489795d5f0cSAngeloGioacchino Del Regno				assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
1490795d5f0cSAngeloGioacchino Del Regno				clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>;
1491795d5f0cSAngeloGioacchino Del Regno				clock-names = "sys_ck";
149237f25828STinghan Shen				status = "disabled";
149337f25828STinghan Shen			};
1494795d5f0cSAngeloGioacchino Del Regno		};
149537f25828STinghan Shen
1496795d5f0cSAngeloGioacchino Del Regno		ssusb3: usb@112b1000 {
1497795d5f0cSAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-mtu3", "mediatek,mtu3";
1498795d5f0cSAngeloGioacchino Del Regno			reg = <0 0x112b1000 0 0x2dff>, <0 0x112b3e00 0 0x0100>;
149937f25828STinghan Shen			reg-names = "mac", "ippc";
1500795d5f0cSAngeloGioacchino Del Regno			ranges = <0 0 0 0x112b0000 0 0x3f00>;
1501795d5f0cSAngeloGioacchino Del Regno			#address-cells = <2>;
1502795d5f0cSAngeloGioacchino Del Regno			#size-cells = <2>;
1503795d5f0cSAngeloGioacchino Del Regno			interrupts = <GIC_SPI 535 IRQ_TYPE_LEVEL_HIGH 0>;
1504795d5f0cSAngeloGioacchino Del Regno			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>;
1505795d5f0cSAngeloGioacchino Del Regno			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
150637f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>,
150737f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P3_REF>,
150837f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>;
1509795d5f0cSAngeloGioacchino Del Regno			clock-names = "sys_ck", "ref_ck", "mcu_ck";
1510795d5f0cSAngeloGioacchino Del Regno			phys = <&u2port3 PHY_TYPE_USB2>;
151177d30613SChunfeng Yun			wakeup-source;
1512795d5f0cSAngeloGioacchino Del Regno			mediatek,syscon-wakeup = <&pericfg 0x400 106>;
151337f25828STinghan Shen			status = "disabled";
1514795d5f0cSAngeloGioacchino Del Regno
1515795d5f0cSAngeloGioacchino Del Regno			xhci3: usb@0 {
1516795d5f0cSAngeloGioacchino Del Regno				compatible = "mediatek,mt8195-xhci", "mediatek,mtk-xhci";
1517795d5f0cSAngeloGioacchino Del Regno				reg = <0 0 0 0x1000>;
1518795d5f0cSAngeloGioacchino Del Regno				reg-names = "mac";
1519795d5f0cSAngeloGioacchino Del Regno				interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>;
1520795d5f0cSAngeloGioacchino Del Regno				assigned-clocks = <&topckgen CLK_TOP_SSUSB_XHCI_3P>;
1521795d5f0cSAngeloGioacchino Del Regno				assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
1522795d5f0cSAngeloGioacchino Del Regno				clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>;
1523795d5f0cSAngeloGioacchino Del Regno				clock-names = "sys_ck";
1524795d5f0cSAngeloGioacchino Del Regno				status = "disabled";
1525795d5f0cSAngeloGioacchino Del Regno			};
152637f25828STinghan Shen		};
152737f25828STinghan Shen
1528ecc0af6aSTinghan Shen		pcie0: pcie@112f0000 {
1529ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie",
1530ecc0af6aSTinghan Shen				     "mediatek,mt8192-pcie";
1531ecc0af6aSTinghan Shen			device_type = "pci";
1532ecc0af6aSTinghan Shen			#address-cells = <3>;
1533ecc0af6aSTinghan Shen			#size-cells = <2>;
1534ecc0af6aSTinghan Shen			reg = <0 0x112f0000 0 0x4000>;
1535ecc0af6aSTinghan Shen			reg-names = "pcie-mac";
1536ecc0af6aSTinghan Shen			interrupts = <GIC_SPI 791 IRQ_TYPE_LEVEL_HIGH 0>;
1537ecc0af6aSTinghan Shen			bus-range = <0x00 0xff>;
1538ecc0af6aSTinghan Shen			ranges = <0x81000000 0 0x20000000
1539ecc0af6aSTinghan Shen				  0x0 0x20000000 0 0x200000>,
1540ecc0af6aSTinghan Shen				 <0x82000000 0 0x20200000
1541ecc0af6aSTinghan Shen				  0x0 0x20200000 0 0x3e00000>;
1542ecc0af6aSTinghan Shen
1543ecc0af6aSTinghan Shen			iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE0 0x2>;
1544ecc0af6aSTinghan Shen			iommu-map-mask = <0x0>;
1545ecc0af6aSTinghan Shen
1546ecc0af6aSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>,
1547ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>,
1548ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>,
1549ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>,
1550ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>,
1551ecc0af6aSTinghan Shen				 <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>;
1552ecc0af6aSTinghan Shen			clock-names = "pl_250m", "tl_26m", "tl_96m",
1553ecc0af6aSTinghan Shen				      "tl_32k", "peri_26m", "peri_mem";
1554ecc0af6aSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_TL>;
1555ecc0af6aSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>;
1556ecc0af6aSTinghan Shen
1557ecc0af6aSTinghan Shen			phys = <&pciephy>;
1558ecc0af6aSTinghan Shen			phy-names = "pcie-phy";
1559ecc0af6aSTinghan Shen
1560ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P0>;
1561ecc0af6aSTinghan Shen
1562ecc0af6aSTinghan Shen			resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P0_SWRST>;
1563ecc0af6aSTinghan Shen			reset-names = "mac";
1564ecc0af6aSTinghan Shen
1565ecc0af6aSTinghan Shen			#interrupt-cells = <1>;
1566ecc0af6aSTinghan Shen			interrupt-map-mask = <0 0 0 7>;
1567ecc0af6aSTinghan Shen			interrupt-map = <0 0 0 1 &pcie_intc0 0>,
1568ecc0af6aSTinghan Shen					<0 0 0 2 &pcie_intc0 1>,
1569ecc0af6aSTinghan Shen					<0 0 0 3 &pcie_intc0 2>,
1570ecc0af6aSTinghan Shen					<0 0 0 4 &pcie_intc0 3>;
1571ecc0af6aSTinghan Shen			status = "disabled";
1572ecc0af6aSTinghan Shen
1573ecc0af6aSTinghan Shen			pcie_intc0: interrupt-controller {
1574ecc0af6aSTinghan Shen				interrupt-controller;
1575ecc0af6aSTinghan Shen				#address-cells = <0>;
1576ecc0af6aSTinghan Shen				#interrupt-cells = <1>;
1577ecc0af6aSTinghan Shen			};
1578ecc0af6aSTinghan Shen		};
1579ecc0af6aSTinghan Shen
1580ecc0af6aSTinghan Shen		pcie1: pcie@112f8000 {
1581ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie",
1582ecc0af6aSTinghan Shen				     "mediatek,mt8192-pcie";
1583ecc0af6aSTinghan Shen			device_type = "pci";
1584ecc0af6aSTinghan Shen			#address-cells = <3>;
1585ecc0af6aSTinghan Shen			#size-cells = <2>;
1586ecc0af6aSTinghan Shen			reg = <0 0x112f8000 0 0x4000>;
1587ecc0af6aSTinghan Shen			reg-names = "pcie-mac";
1588ecc0af6aSTinghan Shen			interrupts = <GIC_SPI 792 IRQ_TYPE_LEVEL_HIGH 0>;
1589ecc0af6aSTinghan Shen			bus-range = <0x00 0xff>;
1590ecc0af6aSTinghan Shen			ranges = <0x81000000 0 0x24000000
1591ecc0af6aSTinghan Shen				  0x0 0x24000000 0 0x200000>,
1592ecc0af6aSTinghan Shen				 <0x82000000 0 0x24200000
1593ecc0af6aSTinghan Shen				  0x0 0x24200000 0 0x3e00000>;
1594ecc0af6aSTinghan Shen
1595ecc0af6aSTinghan Shen			iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE1 0x2>;
1596ecc0af6aSTinghan Shen			iommu-map-mask = <0x0>;
1597ecc0af6aSTinghan Shen
1598ecc0af6aSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P1>,
1599ecc0af6aSTinghan Shen				 <&clk26m>,
16001bd1d10dSAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_PCIE_P1_TL_96M>,
1601ecc0af6aSTinghan Shen				 <&clk26m>,
16021bd1d10dSAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_PCIE_P1_PERI_26M>,
1603ecc0af6aSTinghan Shen				 /* Designer has connect pcie1 with peri_mem_p0 clock */
1604ecc0af6aSTinghan Shen				 <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>;
1605ecc0af6aSTinghan Shen			clock-names = "pl_250m", "tl_26m", "tl_96m",
1606ecc0af6aSTinghan Shen				      "tl_32k", "peri_26m", "peri_mem";
1607ecc0af6aSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_TL_P1>;
1608ecc0af6aSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>;
1609ecc0af6aSTinghan Shen
1610ecc0af6aSTinghan Shen			phys = <&u3port1 PHY_TYPE_PCIE>;
1611ecc0af6aSTinghan Shen			phy-names = "pcie-phy";
1612ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P1>;
1613ecc0af6aSTinghan Shen
1614ecc0af6aSTinghan Shen			resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P1_SWRST>;
1615ecc0af6aSTinghan Shen			reset-names = "mac";
1616ecc0af6aSTinghan Shen
1617ecc0af6aSTinghan Shen			#interrupt-cells = <1>;
1618ecc0af6aSTinghan Shen			interrupt-map-mask = <0 0 0 7>;
1619ecc0af6aSTinghan Shen			interrupt-map = <0 0 0 1 &pcie_intc1 0>,
1620ecc0af6aSTinghan Shen					<0 0 0 2 &pcie_intc1 1>,
1621ecc0af6aSTinghan Shen					<0 0 0 3 &pcie_intc1 2>,
1622ecc0af6aSTinghan Shen					<0 0 0 4 &pcie_intc1 3>;
1623ecc0af6aSTinghan Shen			status = "disabled";
1624ecc0af6aSTinghan Shen
1625ecc0af6aSTinghan Shen			pcie_intc1: interrupt-controller {
1626ecc0af6aSTinghan Shen				interrupt-controller;
1627ecc0af6aSTinghan Shen				#address-cells = <0>;
1628ecc0af6aSTinghan Shen				#interrupt-cells = <1>;
1629ecc0af6aSTinghan Shen			};
1630ecc0af6aSTinghan Shen		};
1631ecc0af6aSTinghan Shen
163237f25828STinghan Shen		nor_flash: spi@1132c000 {
163337f25828STinghan Shen			compatible = "mediatek,mt8195-nor",
163437f25828STinghan Shen				     "mediatek,mt8173-nor";
163537f25828STinghan Shen			reg = <0 0x1132c000 0 0x1000>;
163637f25828STinghan Shen			interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>;
163737f25828STinghan Shen			clocks = <&topckgen CLK_TOP_SPINOR>,
163837f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>,
163937f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>;
164037f25828STinghan Shen			clock-names = "spi", "sf", "axi";
164137f25828STinghan Shen			#address-cells = <1>;
164237f25828STinghan Shen			#size-cells = <0>;
164337f25828STinghan Shen			status = "disabled";
164437f25828STinghan Shen		};
164537f25828STinghan Shen
1646ab43a84cSChunfeng Yun		efuse: efuse@11c10000 {
1647ab43a84cSChunfeng Yun			compatible = "mediatek,mt8195-efuse", "mediatek,efuse";
1648ab43a84cSChunfeng Yun			reg = <0 0x11c10000 0 0x1000>;
1649ab43a84cSChunfeng Yun			#address-cells = <1>;
1650ab43a84cSChunfeng Yun			#size-cells = <1>;
1651ab43a84cSChunfeng Yun			u3_tx_imp_p0: usb3-tx-imp@184,1 {
1652ab43a84cSChunfeng Yun				reg = <0x184 0x1>;
1653ab43a84cSChunfeng Yun				bits = <0 5>;
1654ab43a84cSChunfeng Yun			};
1655ab43a84cSChunfeng Yun			u3_rx_imp_p0: usb3-rx-imp@184,2 {
1656ab43a84cSChunfeng Yun				reg = <0x184 0x2>;
1657ab43a84cSChunfeng Yun				bits = <5 5>;
1658ab43a84cSChunfeng Yun			};
1659ab43a84cSChunfeng Yun			u3_intr_p0: usb3-intr@185 {
1660ab43a84cSChunfeng Yun				reg = <0x185 0x1>;
1661ab43a84cSChunfeng Yun				bits = <2 6>;
1662ab43a84cSChunfeng Yun			};
1663ab43a84cSChunfeng Yun			comb_tx_imp_p1: usb3-tx-imp@186,1 {
1664ab43a84cSChunfeng Yun				reg = <0x186 0x1>;
1665ab43a84cSChunfeng Yun				bits = <0 5>;
1666ab43a84cSChunfeng Yun			};
1667ab43a84cSChunfeng Yun			comb_rx_imp_p1: usb3-rx-imp@186,2 {
1668ab43a84cSChunfeng Yun				reg = <0x186 0x2>;
1669ab43a84cSChunfeng Yun				bits = <5 5>;
1670ab43a84cSChunfeng Yun			};
1671ab43a84cSChunfeng Yun			comb_intr_p1: usb3-intr@187 {
1672ab43a84cSChunfeng Yun				reg = <0x187 0x1>;
1673ab43a84cSChunfeng Yun				bits = <2 6>;
1674ab43a84cSChunfeng Yun			};
1675ab43a84cSChunfeng Yun			u2_intr_p0: usb2-intr-p0@188,1 {
1676ab43a84cSChunfeng Yun				reg = <0x188 0x1>;
1677ab43a84cSChunfeng Yun				bits = <0 5>;
1678ab43a84cSChunfeng Yun			};
1679ab43a84cSChunfeng Yun			u2_intr_p1: usb2-intr-p1@188,2 {
1680ab43a84cSChunfeng Yun				reg = <0x188 0x2>;
1681ab43a84cSChunfeng Yun				bits = <5 5>;
1682ab43a84cSChunfeng Yun			};
1683ab43a84cSChunfeng Yun			u2_intr_p2: usb2-intr-p2@189,1 {
1684ab43a84cSChunfeng Yun				reg = <0x189 0x1>;
1685ab43a84cSChunfeng Yun				bits = <2 5>;
1686ab43a84cSChunfeng Yun			};
1687ab43a84cSChunfeng Yun			u2_intr_p3: usb2-intr-p3@189,2 {
1688ab43a84cSChunfeng Yun				reg = <0x189 0x2>;
1689ab43a84cSChunfeng Yun				bits = <7 5>;
1690ab43a84cSChunfeng Yun			};
1691ecc0af6aSTinghan Shen			pciephy_rx_ln1: pciephy-rx-ln1@190,1 {
1692ecc0af6aSTinghan Shen				reg = <0x190 0x1>;
1693ecc0af6aSTinghan Shen				bits = <0 4>;
1694ecc0af6aSTinghan Shen			};
1695ecc0af6aSTinghan Shen			pciephy_tx_ln1_nmos: pciephy-tx-ln1-nmos@190,2 {
1696ecc0af6aSTinghan Shen				reg = <0x190 0x1>;
1697ecc0af6aSTinghan Shen				bits = <4 4>;
1698ecc0af6aSTinghan Shen			};
1699ecc0af6aSTinghan Shen			pciephy_tx_ln1_pmos: pciephy-tx-ln1-pmos@191,1 {
1700ecc0af6aSTinghan Shen				reg = <0x191 0x1>;
1701ecc0af6aSTinghan Shen				bits = <0 4>;
1702ecc0af6aSTinghan Shen			};
1703ecc0af6aSTinghan Shen			pciephy_rx_ln0: pciephy-rx-ln0@191,2 {
1704ecc0af6aSTinghan Shen				reg = <0x191 0x1>;
1705ecc0af6aSTinghan Shen				bits = <4 4>;
1706ecc0af6aSTinghan Shen			};
1707ecc0af6aSTinghan Shen			pciephy_tx_ln0_nmos: pciephy-tx-ln0-nmos@192,1 {
1708ecc0af6aSTinghan Shen				reg = <0x192 0x1>;
1709ecc0af6aSTinghan Shen				bits = <0 4>;
1710ecc0af6aSTinghan Shen			};
1711ecc0af6aSTinghan Shen			pciephy_tx_ln0_pmos: pciephy-tx-ln0-pmos@192,2 {
1712ecc0af6aSTinghan Shen				reg = <0x192 0x1>;
1713ecc0af6aSTinghan Shen				bits = <4 4>;
1714ecc0af6aSTinghan Shen			};
1715ecc0af6aSTinghan Shen			pciephy_glb_intr: pciephy-glb-intr@193 {
1716ecc0af6aSTinghan Shen				reg = <0x193 0x1>;
1717ecc0af6aSTinghan Shen				bits = <0 4>;
1718ecc0af6aSTinghan Shen			};
171964196979SBo-Chen Chen			dp_calibration: dp-data@1ac {
172064196979SBo-Chen Chen				reg = <0x1ac 0x10>;
172164196979SBo-Chen Chen			};
172289b045d3SBalsam CHIHI			lvts_efuse_data1: lvts1-calib@1bc {
172389b045d3SBalsam CHIHI				reg = <0x1bc 0x14>;
172489b045d3SBalsam CHIHI			};
172589b045d3SBalsam CHIHI			lvts_efuse_data2: lvts2-calib@1d0 {
172689b045d3SBalsam CHIHI				reg = <0x1d0 0x38>;
172789b045d3SBalsam CHIHI			};
1728f4747b91SAngeloGioacchino Del Regno			svs_calib_data: svs-calib@580 {
1729f4747b91SAngeloGioacchino Del Regno				reg = <0x580 0x64>;
1730f4747b91SAngeloGioacchino Del Regno			};
173194e4dd09SWilliam-tw Lin			socinfo-data1@7a0 {
173294e4dd09SWilliam-tw Lin				reg = <0x7a0 0x4>;
173394e4dd09SWilliam-tw Lin			};
1734ab43a84cSChunfeng Yun		};
1735ab43a84cSChunfeng Yun
173637f25828STinghan Shen		u3phy2: t-phy@11c40000 {
173737f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
173837f25828STinghan Shen			#address-cells = <1>;
173937f25828STinghan Shen			#size-cells = <1>;
174037f25828STinghan Shen			ranges = <0 0 0x11c40000 0x700>;
174137f25828STinghan Shen			status = "disabled";
174237f25828STinghan Shen
174337f25828STinghan Shen			u2port2: usb-phy@0 {
174437f25828STinghan Shen				reg = <0x0 0x700>;
174537f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>;
174637f25828STinghan Shen				clock-names = "ref";
174737f25828STinghan Shen				#phy-cells = <1>;
174837f25828STinghan Shen			};
174937f25828STinghan Shen		};
175037f25828STinghan Shen
175137f25828STinghan Shen		u3phy3: t-phy@11c50000 {
175237f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
175337f25828STinghan Shen			#address-cells = <1>;
175437f25828STinghan Shen			#size-cells = <1>;
175537f25828STinghan Shen			ranges = <0 0 0x11c50000 0x700>;
175637f25828STinghan Shen			status = "disabled";
175737f25828STinghan Shen
175837f25828STinghan Shen			u2port3: usb-phy@0 {
175937f25828STinghan Shen				reg = <0x0 0x700>;
176037f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>;
176137f25828STinghan Shen				clock-names = "ref";
176237f25828STinghan Shen				#phy-cells = <1>;
176337f25828STinghan Shen			};
176437f25828STinghan Shen		};
176537f25828STinghan Shen
1766b7f638d6SMichael Walle		mipi_tx0: dsi-phy@11c80000 {
1767b7f638d6SMichael Walle			compatible = "mediatek,mt8195-mipi-tx", "mediatek,mt8183-mipi-tx";
1768b7f638d6SMichael Walle			reg = <0 0x11c80000 0 0x1000>;
1769b7f638d6SMichael Walle			clocks = <&clk26m>;
1770b7f638d6SMichael Walle			clock-output-names = "mipi_tx0_pll";
1771b7f638d6SMichael Walle			#clock-cells = <0>;
1772b7f638d6SMichael Walle			#phy-cells = <0>;
1773b7f638d6SMichael Walle			status = "disabled";
1774b7f638d6SMichael Walle		};
1775b7f638d6SMichael Walle
1776b7f638d6SMichael Walle		mipi_tx1: dsi-phy@11c90000 {
1777b7f638d6SMichael Walle			compatible = "mediatek,mt8195-mipi-tx", "mediatek,mt8183-mipi-tx";
1778b7f638d6SMichael Walle			reg = <0 0x11c90000 0 0x1000>;
1779b7f638d6SMichael Walle			clocks = <&clk26m>;
1780b7f638d6SMichael Walle			clock-output-names = "mipi_tx1_pll";
1781b7f638d6SMichael Walle			#clock-cells = <0>;
1782b7f638d6SMichael Walle			#phy-cells = <0>;
1783b7f638d6SMichael Walle			status = "disabled";
1784b7f638d6SMichael Walle		};
1785b7f638d6SMichael Walle
178637f25828STinghan Shen		i2c5: i2c@11d00000 {
178737f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
178837f25828STinghan Shen				     "mediatek,mt8192-i2c";
178937f25828STinghan Shen			reg = <0 0x11d00000 0 0x1000>,
179037f25828STinghan Shen			      <0 0x10220580 0 0x80>;
179137f25828STinghan Shen			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>;
179237f25828STinghan Shen			clock-div = <1>;
179337f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>,
179437f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
179537f25828STinghan Shen			clock-names = "main", "dma";
179637f25828STinghan Shen			#address-cells = <1>;
179737f25828STinghan Shen			#size-cells = <0>;
179837f25828STinghan Shen			status = "disabled";
179937f25828STinghan Shen		};
180037f25828STinghan Shen
180137f25828STinghan Shen		i2c6: i2c@11d01000 {
180237f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
180337f25828STinghan Shen				     "mediatek,mt8192-i2c";
180437f25828STinghan Shen			reg = <0 0x11d01000 0 0x1000>,
180537f25828STinghan Shen			      <0 0x10220600 0 0x80>;
180637f25828STinghan Shen			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>;
180737f25828STinghan Shen			clock-div = <1>;
180837f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>,
180937f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
181037f25828STinghan Shen			clock-names = "main", "dma";
181137f25828STinghan Shen			#address-cells = <1>;
181237f25828STinghan Shen			#size-cells = <0>;
181337f25828STinghan Shen			status = "disabled";
181437f25828STinghan Shen		};
181537f25828STinghan Shen
181637f25828STinghan Shen		i2c7: i2c@11d02000 {
181737f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
181837f25828STinghan Shen				     "mediatek,mt8192-i2c";
181937f25828STinghan Shen			reg = <0 0x11d02000 0 0x1000>,
182037f25828STinghan Shen			      <0 0x10220680 0 0x80>;
182137f25828STinghan Shen			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>;
182237f25828STinghan Shen			clock-div = <1>;
182337f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>,
182437f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
182537f25828STinghan Shen			clock-names = "main", "dma";
182637f25828STinghan Shen			#address-cells = <1>;
182737f25828STinghan Shen			#size-cells = <0>;
182837f25828STinghan Shen			status = "disabled";
182937f25828STinghan Shen		};
183037f25828STinghan Shen
183137f25828STinghan Shen		imp_iic_wrap_s: clock-controller@11d03000 {
183237f25828STinghan Shen			compatible = "mediatek,mt8195-imp_iic_wrap_s";
183337f25828STinghan Shen			reg = <0 0x11d03000 0 0x1000>;
183437f25828STinghan Shen			#clock-cells = <1>;
183537f25828STinghan Shen		};
183637f25828STinghan Shen
183737f25828STinghan Shen		i2c0: i2c@11e00000 {
183837f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
183937f25828STinghan Shen				     "mediatek,mt8192-i2c";
184037f25828STinghan Shen			reg = <0 0x11e00000 0 0x1000>,
184137f25828STinghan Shen			      <0 0x10220080 0 0x80>;
184237f25828STinghan Shen			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>;
184337f25828STinghan Shen			clock-div = <1>;
184437f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>,
184537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
184637f25828STinghan Shen			clock-names = "main", "dma";
184737f25828STinghan Shen			#address-cells = <1>;
184837f25828STinghan Shen			#size-cells = <0>;
1849a93f071aSTzung-Bi Shih			status = "disabled";
185037f25828STinghan Shen		};
185137f25828STinghan Shen
185237f25828STinghan Shen		i2c1: i2c@11e01000 {
185337f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
185437f25828STinghan Shen				     "mediatek,mt8192-i2c";
185537f25828STinghan Shen			reg = <0 0x11e01000 0 0x1000>,
185637f25828STinghan Shen			      <0 0x10220200 0 0x80>;
185737f25828STinghan Shen			interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>;
185837f25828STinghan Shen			clock-div = <1>;
185937f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>,
186037f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
186137f25828STinghan Shen			clock-names = "main", "dma";
186237f25828STinghan Shen			#address-cells = <1>;
186337f25828STinghan Shen			#size-cells = <0>;
186437f25828STinghan Shen			status = "disabled";
186537f25828STinghan Shen		};
186637f25828STinghan Shen
186737f25828STinghan Shen		i2c2: i2c@11e02000 {
186837f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
186937f25828STinghan Shen				     "mediatek,mt8192-i2c";
187037f25828STinghan Shen			reg = <0 0x11e02000 0 0x1000>,
187137f25828STinghan Shen			      <0 0x10220380 0 0x80>;
187237f25828STinghan Shen			interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>;
187337f25828STinghan Shen			clock-div = <1>;
187437f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>,
187537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
187637f25828STinghan Shen			clock-names = "main", "dma";
187737f25828STinghan Shen			#address-cells = <1>;
187837f25828STinghan Shen			#size-cells = <0>;
187937f25828STinghan Shen			status = "disabled";
188037f25828STinghan Shen		};
188137f25828STinghan Shen
188237f25828STinghan Shen		i2c3: i2c@11e03000 {
188337f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
188437f25828STinghan Shen				     "mediatek,mt8192-i2c";
188537f25828STinghan Shen			reg = <0 0x11e03000 0 0x1000>,
188637f25828STinghan Shen			      <0 0x10220480 0 0x80>;
188737f25828STinghan Shen			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>;
188837f25828STinghan Shen			clock-div = <1>;
188937f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>,
189037f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
189137f25828STinghan Shen			clock-names = "main", "dma";
189237f25828STinghan Shen			#address-cells = <1>;
189337f25828STinghan Shen			#size-cells = <0>;
189437f25828STinghan Shen			status = "disabled";
189537f25828STinghan Shen		};
189637f25828STinghan Shen
189737f25828STinghan Shen		i2c4: i2c@11e04000 {
189837f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
189937f25828STinghan Shen				     "mediatek,mt8192-i2c";
190037f25828STinghan Shen			reg = <0 0x11e04000 0 0x1000>,
190137f25828STinghan Shen			      <0 0x10220500 0 0x80>;
190237f25828STinghan Shen			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>;
190337f25828STinghan Shen			clock-div = <1>;
190437f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>,
190537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
190637f25828STinghan Shen			clock-names = "main", "dma";
190737f25828STinghan Shen			#address-cells = <1>;
190837f25828STinghan Shen			#size-cells = <0>;
190937f25828STinghan Shen			status = "disabled";
191037f25828STinghan Shen		};
191137f25828STinghan Shen
191237f25828STinghan Shen		imp_iic_wrap_w: clock-controller@11e05000 {
191337f25828STinghan Shen			compatible = "mediatek,mt8195-imp_iic_wrap_w";
191437f25828STinghan Shen			reg = <0 0x11e05000 0 0x1000>;
191537f25828STinghan Shen			#clock-cells = <1>;
191637f25828STinghan Shen		};
191737f25828STinghan Shen
191837f25828STinghan Shen		u3phy1: t-phy@11e30000 {
191937f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
192037f25828STinghan Shen			#address-cells = <1>;
192137f25828STinghan Shen			#size-cells = <1>;
192237f25828STinghan Shen			ranges = <0 0 0x11e30000 0xe00>;
1923a9f6721aSAngeloGioacchino Del Regno			power-domains = <&spm MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>;
192437f25828STinghan Shen			status = "disabled";
192537f25828STinghan Shen
192637f25828STinghan Shen			u2port1: usb-phy@0 {
192737f25828STinghan Shen				reg = <0x0 0x700>;
192837f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>,
192937f25828STinghan Shen					 <&clk26m>;
193037f25828STinghan Shen				clock-names = "ref", "da_ref";
193137f25828STinghan Shen				#phy-cells = <1>;
193237f25828STinghan Shen			};
193337f25828STinghan Shen
193437f25828STinghan Shen			u3port1: usb-phy@700 {
193537f25828STinghan Shen				reg = <0x700 0x700>;
193637f25828STinghan Shen				clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>,
193737f25828STinghan Shen					 <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>;
193837f25828STinghan Shen				clock-names = "ref", "da_ref";
1939ab43a84cSChunfeng Yun				nvmem-cells = <&comb_intr_p1>,
1940ab43a84cSChunfeng Yun					      <&comb_rx_imp_p1>,
1941ab43a84cSChunfeng Yun					      <&comb_tx_imp_p1>;
1942ab43a84cSChunfeng Yun				nvmem-cell-names = "intr", "rx_imp", "tx_imp";
194337f25828STinghan Shen				#phy-cells = <1>;
194437f25828STinghan Shen			};
194537f25828STinghan Shen		};
194637f25828STinghan Shen
194737f25828STinghan Shen		u3phy0: t-phy@11e40000 {
194837f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
194937f25828STinghan Shen			#address-cells = <1>;
195037f25828STinghan Shen			#size-cells = <1>;
195137f25828STinghan Shen			ranges = <0 0 0x11e40000 0xe00>;
195237f25828STinghan Shen			status = "disabled";
195337f25828STinghan Shen
195437f25828STinghan Shen			u2port0: usb-phy@0 {
195537f25828STinghan Shen				reg = <0x0 0x700>;
195637f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>,
195737f25828STinghan Shen					 <&clk26m>;
195837f25828STinghan Shen				clock-names = "ref", "da_ref";
195937f25828STinghan Shen				#phy-cells = <1>;
196037f25828STinghan Shen			};
196137f25828STinghan Shen
196237f25828STinghan Shen			u3port0: usb-phy@700 {
196337f25828STinghan Shen				reg = <0x700 0x700>;
196437f25828STinghan Shen				clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>,
196537f25828STinghan Shen					 <&topckgen CLK_TOP_SSUSB_PHY_REF>;
196637f25828STinghan Shen				clock-names = "ref", "da_ref";
1967ab43a84cSChunfeng Yun				nvmem-cells = <&u3_intr_p0>,
1968ab43a84cSChunfeng Yun					      <&u3_rx_imp_p0>,
1969ab43a84cSChunfeng Yun					      <&u3_tx_imp_p0>;
1970ab43a84cSChunfeng Yun				nvmem-cell-names = "intr", "rx_imp", "tx_imp";
197137f25828STinghan Shen				#phy-cells = <1>;
197237f25828STinghan Shen			};
197337f25828STinghan Shen		};
197437f25828STinghan Shen
1975ecc0af6aSTinghan Shen		pciephy: phy@11e80000 {
1976ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie-phy";
1977ecc0af6aSTinghan Shen			reg = <0 0x11e80000 0 0x10000>;
1978ecc0af6aSTinghan Shen			reg-names = "sif";
1979ecc0af6aSTinghan Shen			nvmem-cells = <&pciephy_glb_intr>, <&pciephy_tx_ln0_pmos>,
1980ecc0af6aSTinghan Shen				      <&pciephy_tx_ln0_nmos>, <&pciephy_rx_ln0>,
1981ecc0af6aSTinghan Shen				      <&pciephy_tx_ln1_pmos>, <&pciephy_tx_ln1_nmos>,
1982ecc0af6aSTinghan Shen				      <&pciephy_rx_ln1>;
1983ecc0af6aSTinghan Shen			nvmem-cell-names = "glb_intr", "tx_ln0_pmos",
1984ecc0af6aSTinghan Shen					   "tx_ln0_nmos", "rx_ln0",
1985ecc0af6aSTinghan Shen					   "tx_ln1_pmos", "tx_ln1_nmos",
1986ecc0af6aSTinghan Shen					   "rx_ln1";
1987ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_PHY>;
1988ecc0af6aSTinghan Shen			#phy-cells = <0>;
1989ecc0af6aSTinghan Shen			status = "disabled";
1990ecc0af6aSTinghan Shen		};
1991ecc0af6aSTinghan Shen
199237f25828STinghan Shen		ufsphy: ufs-phy@11fa0000 {
199337f25828STinghan Shen			compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy";
199437f25828STinghan Shen			reg = <0 0x11fa0000 0 0xc000>;
199537f25828STinghan Shen			clocks = <&clk26m>, <&clk26m>;
199637f25828STinghan Shen			clock-names = "unipro", "mp";
199737f25828STinghan Shen			#phy-cells = <0>;
199837f25828STinghan Shen			status = "disabled";
199937f25828STinghan Shen		};
200037f25828STinghan Shen
20019a512b4dSAngeloGioacchino Del Regno		gpu: gpu@13000000 {
20029a512b4dSAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-mali", "mediatek,mt8192-mali",
20039a512b4dSAngeloGioacchino Del Regno				     "arm,mali-valhall-jm";
20049a512b4dSAngeloGioacchino Del Regno			reg = <0 0x13000000 0 0x4000>;
20059a512b4dSAngeloGioacchino Del Regno
20069a512b4dSAngeloGioacchino Del Regno			clocks = <&mfgcfg CLK_MFG_BG3D>;
20079a512b4dSAngeloGioacchino Del Regno			interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH 0>,
20089a512b4dSAngeloGioacchino Del Regno				     <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH 0>,
20099a512b4dSAngeloGioacchino Del Regno				     <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH 0>;
20109a512b4dSAngeloGioacchino Del Regno			interrupt-names = "job", "mmu", "gpu";
20119a512b4dSAngeloGioacchino Del Regno			operating-points-v2 = <&gpu_opp_table>;
20129a512b4dSAngeloGioacchino Del Regno			power-domains = <&spm MT8195_POWER_DOMAIN_MFG2>,
20139a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG3>,
20149a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG4>,
20159a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG5>,
20169a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG6>;
20179a512b4dSAngeloGioacchino Del Regno			power-domain-names = "core0", "core1", "core2", "core3", "core4";
20189a512b4dSAngeloGioacchino Del Regno			status = "disabled";
20199a512b4dSAngeloGioacchino Del Regno		};
20209a512b4dSAngeloGioacchino Del Regno
202137f25828STinghan Shen		mfgcfg: clock-controller@13fbf000 {
202237f25828STinghan Shen			compatible = "mediatek,mt8195-mfgcfg";
202337f25828STinghan Shen			reg = <0 0x13fbf000 0 0x1000>;
202437f25828STinghan Shen			#clock-cells = <1>;
202537f25828STinghan Shen		};
202637f25828STinghan Shen
2027981f808eSRoy-CW.Yeh		vppsys0: syscon@14000000 {
2028981f808eSRoy-CW.Yeh			compatible = "mediatek,mt8195-vppsys0", "syscon";
20296aa5b46dSTinghan Shen			reg = <0 0x14000000 0 0x1000>;
20306aa5b46dSTinghan Shen			#clock-cells = <1>;
203196b0c152SNícolas F. R. A. Prado			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0 0x1000>;
20326aa5b46dSTinghan Shen		};
20336aa5b46dSTinghan Shen
20345710462aSMoudy Ho		dma-controller@14001000 {
20355710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rdma";
20365710462aSMoudy Ho			reg = <0 0x14001000 0 0x1000>;
20375710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x1000 0x1000>;
20385710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP0_MDP_RDMA_SOF>,
20395710462aSMoudy Ho					      <CMDQ_EVENT_VPP0_MDP_RDMA_FRAME_DONE>;
20405710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
20415710462aSMoudy Ho			iommus = <&iommu_vpp M4U_PORT_L4_MDP_RDMA>;
20425710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_RDMA>;
20435710462aSMoudy Ho			mboxes = <&gce1 12 CMDQ_THR_PRIO_1>,
20445710462aSMoudy Ho				 <&gce1 13 CMDQ_THR_PRIO_1>,
20455710462aSMoudy Ho				 <&gce1 14 CMDQ_THR_PRIO_1>,
20465710462aSMoudy Ho				 <&gce1 21 CMDQ_THR_PRIO_1>,
20475710462aSMoudy Ho				 <&gce1 22 CMDQ_THR_PRIO_1>;
20485710462aSMoudy Ho			#dma-cells = <1>;
20495710462aSMoudy Ho		};
20505710462aSMoudy Ho
20515710462aSMoudy Ho		display@14002000 {
20525710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-fg";
20535710462aSMoudy Ho			reg = <0 0x14002000 0 0x1000>;
20545710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x2000 0x1000>;
20555710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_FG>;
20565710462aSMoudy Ho		};
20575710462aSMoudy Ho
20585710462aSMoudy Ho		display@14003000 {
20595710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-stitch";
20605710462aSMoudy Ho			reg = <0 0x14003000 0 0x1000>;
20615710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x3000 0x1000>;
20625710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_STITCH>;
20635710462aSMoudy Ho		};
20645710462aSMoudy Ho
20655710462aSMoudy Ho		display@14004000 {
20665710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-hdr";
20675710462aSMoudy Ho			reg = <0 0x14004000 0 0x1000>;
20685710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x4000 0x1000>;
20695710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_HDR>;
20705710462aSMoudy Ho		};
20715710462aSMoudy Ho
20725710462aSMoudy Ho		display@14005000 {
20735710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-aal";
20745710462aSMoudy Ho			reg = <0 0x14005000 0 0x1000>;
20755710462aSMoudy Ho			interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH 0>;
20765710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x5000 0x1000>;
20775710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_AAL>;
20785710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
20795710462aSMoudy Ho		};
20805710462aSMoudy Ho
20815710462aSMoudy Ho		display@14006000 {
20825710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz";
20835710462aSMoudy Ho			reg = <0 0x14006000 0 0x1000>;
20845710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x6000 0x1000>;
20855710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP0_MDP_RSZ_IN_RSZ_SOF>,
20865710462aSMoudy Ho					      <CMDQ_EVENT_VPP0_MDP_RSZ_FRAME_DONE>;
20875710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_RSZ>;
20885710462aSMoudy Ho		};
20895710462aSMoudy Ho
20905710462aSMoudy Ho		display@14007000 {
20915710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tdshp";
20925710462aSMoudy Ho			reg = <0 0x14007000 0 0x1000>;
20935710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x7000 0x1000>;
20945710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_TDSHP>;
20955710462aSMoudy Ho		};
20965710462aSMoudy Ho
20975710462aSMoudy Ho		display@14008000 {
20985710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-color";
20995710462aSMoudy Ho			reg = <0 0x14008000 0 0x1000>;
21005710462aSMoudy Ho			interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH 0>;
21015710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x8000 0x1000>;
21025710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_COLOR>;
21035710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21045710462aSMoudy Ho		};
21055710462aSMoudy Ho
21065710462aSMoudy Ho		display@14009000 {
21075710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-ovl";
21085710462aSMoudy Ho			reg = <0 0x14009000 0 0x1000>;
21095710462aSMoudy Ho			interrupts = <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH 0>;
21105710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x9000 0x1000>;
21115710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_OVL>;
21125710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21135710462aSMoudy Ho			iommus = <&iommu_vpp M4U_PORT_L4_MDP_OVL>;
21145710462aSMoudy Ho		};
21155710462aSMoudy Ho
21165710462aSMoudy Ho		display@1400a000 {
21175710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-padding";
21185710462aSMoudy Ho			reg = <0 0x1400a000 0 0x1000>;
21195710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xa000 0x1000>;
21205710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_PADDING>;
21215710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21225710462aSMoudy Ho		};
21235710462aSMoudy Ho
21245710462aSMoudy Ho		display@1400b000 {
21255710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tcc";
21265710462aSMoudy Ho			reg = <0 0x1400b000 0 0x1000>;
21275710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xb000 0x1000>;
21285710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_TCC>;
21295710462aSMoudy Ho		};
21305710462aSMoudy Ho
21315710462aSMoudy Ho		dma-controller@1400c000 {
21325710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot";
21335710462aSMoudy Ho			reg = <0 0x1400c000 0 0x1000>;
21345710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xc000 0x1000>;
21355710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP0_MDP_WROT_SOF>,
21365710462aSMoudy Ho					      <CMDQ_EVENT_VPP0_MDP_WROT_VIDO_WDONE>;
21375710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_WROT>;
21385710462aSMoudy Ho			iommus = <&iommu_vpp M4U_PORT_L4_MDP_WROT>;
21395710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21405710462aSMoudy Ho			#dma-cells = <1>;
21415710462aSMoudy Ho		};
21425710462aSMoudy Ho
2143018f1d4fSMoudy Ho		mutex@1400f000 {
2144018f1d4fSMoudy Ho			compatible = "mediatek,mt8195-vpp-mutex";
2145018f1d4fSMoudy Ho			reg = <0 0x1400f000 0 0x1000>;
2146018f1d4fSMoudy Ho			interrupts = <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH 0>;
2147018f1d4fSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xf000 0x1000>;
2148018f1d4fSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MUTEX>;
2149018f1d4fSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
2150018f1d4fSMoudy Ho		};
2151018f1d4fSMoudy Ho
21523b5838d1STinghan Shen		smi_sub_common_vpp0_vpp1_2x1: smi@14010000 {
21533b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
21543b5838d1STinghan Shen			reg = <0 0x14010000 0 0x1000>;
21553b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
21563b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
21573b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>;
21583b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
21593b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
21603b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21613b5838d1STinghan Shen		};
21623b5838d1STinghan Shen
21633b5838d1STinghan Shen		smi_sub_common_vdec_vpp0_2x1: smi@14011000 {
21643b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
21653b5838d1STinghan Shen			reg = <0 0x14011000 0 0x1000>;
21663b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
21673b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
21683b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>;
21693b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
21703b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
21713b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21723b5838d1STinghan Shen		};
21733b5838d1STinghan Shen
21743b5838d1STinghan Shen		smi_common_vpp: smi@14012000 {
21753b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-common-vpp";
21763b5838d1STinghan Shen			reg = <0 0x14012000 0 0x1000>;
21773b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
21783b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
21793b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_RSI>,
21803b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_RSI>;
21813b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0", "gals1";
21823b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21833b5838d1STinghan Shen		};
21843b5838d1STinghan Shen
21853b5838d1STinghan Shen		larb4: larb@14013000 {
21863b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21873b5838d1STinghan Shen			reg = <0 0x14013000 0 0x1000>;
21883b5838d1STinghan Shen			mediatek,larb-id = <4>;
21893b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>;
21903b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
21913b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>;
21923b5838d1STinghan Shen			clock-names = "apb", "smi";
21933b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21943b5838d1STinghan Shen		};
21953b5838d1STinghan Shen
21963b5838d1STinghan Shen		iommu_vpp: iommu@14018000 {
21973b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-vpp";
21983b5838d1STinghan Shen			reg = <0 0x14018000 0 0x1000>;
21993b5838d1STinghan Shen			mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8
22003b5838d1STinghan Shen					  &larb12 &larb14 &larb16 &larb18
22013b5838d1STinghan Shen					  &larb20 &larb22 &larb23 &larb26
22023b5838d1STinghan Shen					  &larb27>;
22033b5838d1STinghan Shen			interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>;
22043b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>;
22053b5838d1STinghan Shen			clock-names = "bclk";
22063b5838d1STinghan Shen			#iommu-cells = <1>;
22073b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
22083b5838d1STinghan Shen		};
22093b5838d1STinghan Shen
221037f25828STinghan Shen		wpesys: clock-controller@14e00000 {
221137f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys";
221237f25828STinghan Shen			reg = <0 0x14e00000 0 0x1000>;
221337f25828STinghan Shen			#clock-cells = <1>;
221437f25828STinghan Shen		};
221537f25828STinghan Shen
221637f25828STinghan Shen		wpesys_vpp0: clock-controller@14e02000 {
221737f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys_vpp0";
221837f25828STinghan Shen			reg = <0 0x14e02000 0 0x1000>;
221937f25828STinghan Shen			#clock-cells = <1>;
222037f25828STinghan Shen		};
222137f25828STinghan Shen
222237f25828STinghan Shen		wpesys_vpp1: clock-controller@14e03000 {
222337f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys_vpp1";
222437f25828STinghan Shen			reg = <0 0x14e03000 0 0x1000>;
222537f25828STinghan Shen			#clock-cells = <1>;
222637f25828STinghan Shen		};
222737f25828STinghan Shen
22283b5838d1STinghan Shen		larb7: larb@14e04000 {
22293b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22303b5838d1STinghan Shen			reg = <0 0x14e04000 0 0x1000>;
22313b5838d1STinghan Shen			mediatek,larb-id = <7>;
22323b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
22333b5838d1STinghan Shen			clocks = <&wpesys CLK_WPE_SMI_LARB7>,
22343b5838d1STinghan Shen				 <&wpesys CLK_WPE_SMI_LARB7>;
22353b5838d1STinghan Shen			clock-names = "apb", "smi";
22363b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>;
22373b5838d1STinghan Shen		};
22383b5838d1STinghan Shen
22393b5838d1STinghan Shen		larb8: larb@14e05000 {
22403b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22413b5838d1STinghan Shen			reg = <0 0x14e05000 0 0x1000>;
22423b5838d1STinghan Shen			mediatek,larb-id = <8>;
22433b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
22443b5838d1STinghan Shen			clocks = <&wpesys CLK_WPE_SMI_LARB8>,
22453b5838d1STinghan Shen			       <&wpesys CLK_WPE_SMI_LARB8>,
22463b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>;
22473b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
22483b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>;
22493b5838d1STinghan Shen		};
22503b5838d1STinghan Shen
2251981f808eSRoy-CW.Yeh		vppsys1: syscon@14f00000 {
2252981f808eSRoy-CW.Yeh			compatible = "mediatek,mt8195-vppsys1", "syscon";
22536aa5b46dSTinghan Shen			reg = <0 0x14f00000 0 0x1000>;
22546aa5b46dSTinghan Shen			#clock-cells = <1>;
225596b0c152SNícolas F. R. A. Prado			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0 0x1000>;
22566aa5b46dSTinghan Shen		};
22576aa5b46dSTinghan Shen
2258018f1d4fSMoudy Ho		mutex@14f01000 {
2259018f1d4fSMoudy Ho			compatible = "mediatek,mt8195-vpp-mutex";
2260018f1d4fSMoudy Ho			reg = <0 0x14f01000 0 0x1000>;
2261018f1d4fSMoudy Ho			interrupts = <GIC_SPI 635 IRQ_TYPE_LEVEL_HIGH 0>;
2262018f1d4fSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x1000 0x1000>;
2263018f1d4fSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_DISP_MUTEX>;
2264018f1d4fSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
2265018f1d4fSMoudy Ho		};
2266018f1d4fSMoudy Ho
22673b5838d1STinghan Shen		larb5: larb@14f02000 {
22683b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22693b5838d1STinghan Shen			reg = <0 0x14f02000 0 0x1000>;
22703b5838d1STinghan Shen			mediatek,larb-id = <5>;
22713b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
22723b5838d1STinghan Shen			clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>,
22733b5838d1STinghan Shen			       <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
22743b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>;
22753b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
22763b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
22773b5838d1STinghan Shen		};
22783b5838d1STinghan Shen
22793b5838d1STinghan Shen		larb6: larb@14f03000 {
22803b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22813b5838d1STinghan Shen			reg = <0 0x14f03000 0 0x1000>;
22823b5838d1STinghan Shen			mediatek,larb-id = <6>;
22833b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>;
22843b5838d1STinghan Shen			clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>,
22853b5838d1STinghan Shen			       <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
22863b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>;
22873b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
22883b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
22893b5838d1STinghan Shen		};
22903b5838d1STinghan Shen
22915710462aSMoudy Ho		display@14f06000 {
22925710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-split";
22935710462aSMoudy Ho			reg = <0 0x14f06000 0 0x1000>;
22945710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x6000 0x1000>;
22955710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_VPP_SPLIT>,
22965710462aSMoudy Ho				 <&vppsys1 CLK_VPP1_HDMI_META>,
22975710462aSMoudy Ho				 <&vppsys1 CLK_VPP1_VPP_SPLIT_HDMI>;
22985710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
22995710462aSMoudy Ho		};
23005710462aSMoudy Ho
23015710462aSMoudy Ho		display@14f07000 {
23025710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tcc";
23035710462aSMoudy Ho			reg = <0 0x14f07000 0 0x1000>;
23045710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x7000 0x1000>;
23055710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_TCC>;
23065710462aSMoudy Ho		};
23075710462aSMoudy Ho
23085710462aSMoudy Ho		dma-controller@14f08000 {
23095710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rdma";
23105710462aSMoudy Ho			reg = <0 0x14f08000 0 0x1000>;
23115710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x8000 0x1000>;
23125710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP1_MDP_RDMA_SOF>,
23135710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP1_MDP_RDMA_FRAME_DONE>;
23145710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_RDMA>;
23155710462aSMoudy Ho			iommus = <&iommu_vdo M4U_PORT_L5_SVPP1_MDP_RDMA>;
23165710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
23175710462aSMoudy Ho			#dma-cells = <1>;
23185710462aSMoudy Ho		};
23195710462aSMoudy Ho
23205710462aSMoudy Ho		dma-controller@14f09000 {
23215710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rdma";
23225710462aSMoudy Ho			reg = <0 0x14f09000 0 0x1000>;
23235710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x9000 0x1000>;
23245710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP2_MDP_RDMA_SOF>,
23255710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP2_MDP_RDMA_FRAME_DONE>;
23265710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_RDMA>;
23275710462aSMoudy Ho			iommus = <&iommu_vdo M4U_PORT_L5_SVPP2_MDP_RDMA>;
23285710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
23295710462aSMoudy Ho			#dma-cells = <1>;
23305710462aSMoudy Ho		};
23315710462aSMoudy Ho
23325710462aSMoudy Ho		dma-controller@14f0a000 {
23335710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rdma";
23345710462aSMoudy Ho			reg = <0 0x14f0a000 0 0x1000>;
23355710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xa000 0x1000>;
23365710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP3_MDP_RDMA_SOF>,
23375710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP3_MDP_RDMA_FRAME_DONE>;
23385710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_RDMA>;
23395710462aSMoudy Ho			iommus = <&iommu_vpp M4U_PORT_L6_SVPP3_MDP_RDMA>;
23405710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
23415710462aSMoudy Ho			#dma-cells = <1>;
23425710462aSMoudy Ho		};
23435710462aSMoudy Ho
23445710462aSMoudy Ho		display@14f0b000 {
23455710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-fg";
23465710462aSMoudy Ho			reg = <0 0x14f0b000 0 0x1000>;
23475710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xb000 0x1000>;
23485710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_FG>;
23495710462aSMoudy Ho		};
23505710462aSMoudy Ho
23515710462aSMoudy Ho		display@14f0c000 {
23525710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-fg";
23535710462aSMoudy Ho			reg = <0 0x14f0c000 0 0x1000>;
23545710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xc000 0x1000>;
23555710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_FG>;
23565710462aSMoudy Ho		};
23575710462aSMoudy Ho
23585710462aSMoudy Ho		display@14f0d000 {
23595710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-fg";
23605710462aSMoudy Ho			reg = <0 0x14f0d000 0 0x1000>;
23615710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xd000 0x1000>;
23625710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_FG>;
23635710462aSMoudy Ho		};
23645710462aSMoudy Ho
23655710462aSMoudy Ho		display@14f0e000 {
23665710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-hdr";
23675710462aSMoudy Ho			reg = <0 0x14f0e000 0 0x1000>;
23685710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xe000 0x1000>;
23695710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_HDR>;
23705710462aSMoudy Ho		};
23715710462aSMoudy Ho
23725710462aSMoudy Ho		display@14f0f000 {
23735710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-hdr";
23745710462aSMoudy Ho			reg = <0 0x14f0f000 0 0x1000>;
23755710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xf000 0x1000>;
23765710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_HDR>;
23775710462aSMoudy Ho		};
23785710462aSMoudy Ho
23795710462aSMoudy Ho		display@14f10000 {
23805710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-hdr";
23815710462aSMoudy Ho			reg = <0 0x14f10000 0 0x1000>;
23825710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0 0x1000>;
23835710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_HDR>;
23845710462aSMoudy Ho		};
23855710462aSMoudy Ho
23865710462aSMoudy Ho		display@14f11000 {
23875710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-aal";
23885710462aSMoudy Ho			reg = <0 0x14f11000 0 0x1000>;
23895710462aSMoudy Ho			interrupts = <GIC_SPI 617 IRQ_TYPE_LEVEL_HIGH 0>;
23905710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x1000 0x1000>;
23915710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_AAL>;
23925710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
23935710462aSMoudy Ho		};
23945710462aSMoudy Ho
23955710462aSMoudy Ho		display@14f12000 {
23965710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-aal";
23975710462aSMoudy Ho			reg = <0 0x14f12000 0 0x1000>;
23985710462aSMoudy Ho			interrupts = <GIC_SPI 618 IRQ_TYPE_LEVEL_HIGH 0>;
23995710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x2000 0x1000>;
24005710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_AAL>;
24015710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24025710462aSMoudy Ho		};
24035710462aSMoudy Ho
24045710462aSMoudy Ho		display@14f13000 {
24055710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-aal";
24065710462aSMoudy Ho			reg = <0 0x14f13000 0 0x1000>;
24075710462aSMoudy Ho			interrupts = <GIC_SPI 619 IRQ_TYPE_LEVEL_HIGH 0>;
24085710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x3000 0x1000>;
24095710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_AAL>;
24105710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24115710462aSMoudy Ho		};
24125710462aSMoudy Ho
24135710462aSMoudy Ho		display@14f14000 {
24145710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz";
24155710462aSMoudy Ho			reg = <0 0x14f14000 0 0x1000>;
24165710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x4000 0x1000>;
24175710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP1_MDP_RSZ_SOF>,
24185710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP1_MDP_RSZ_FRAME_DONE>;
24195710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_RSZ>;
24205710462aSMoudy Ho		};
24215710462aSMoudy Ho
24225710462aSMoudy Ho		display@14f15000 {
24235710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz";
24245710462aSMoudy Ho			reg = <0 0x14f15000 0 0x1000>;
24255710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x5000 0x1000>;
24265710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP2_MDP_RSZ_SOF>,
24275710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP2_MDP_RSZ_FRAME_DONE>;
24285710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_RSZ>;
24295710462aSMoudy Ho		};
24305710462aSMoudy Ho
24315710462aSMoudy Ho		display@14f16000 {
24325710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz";
24335710462aSMoudy Ho			reg = <0 0x14f16000 0 0x1000>;
24345710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x6000 0x1000>;
24355710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP3_MDP_RSZ_SOF>,
24365710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP3_MDP_RSZ_FRAME_DONE>;
24375710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_RSZ>;
24385710462aSMoudy Ho		};
24395710462aSMoudy Ho
24405710462aSMoudy Ho		display@14f17000 {
24415710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tdshp";
24425710462aSMoudy Ho			reg = <0 0x14f17000 0 0x1000>;
24435710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x7000 0x1000>;
24445710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_TDSHP>;
24455710462aSMoudy Ho		};
24465710462aSMoudy Ho
24475710462aSMoudy Ho		display@14f18000 {
24485710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tdshp";
24495710462aSMoudy Ho			reg = <0 0x14f18000 0 0x1000>;
24505710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x8000 0x1000>;
24515710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_TDSHP>;
24525710462aSMoudy Ho		};
24535710462aSMoudy Ho
24545710462aSMoudy Ho		display@14f19000 {
24555710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tdshp";
24565710462aSMoudy Ho			reg = <0 0x14f19000 0 0x1000>;
24575710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x9000 0x1000>;
24585710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_TDSHP>;
24595710462aSMoudy Ho		};
24605710462aSMoudy Ho
24615710462aSMoudy Ho		display@14f1a000 {
24625710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-merge";
24635710462aSMoudy Ho			reg = <0 0x14f1a000 0 0x1000>;
24645710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xa000 0x1000>;
24655710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_VPP_MERGE>;
24665710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24675710462aSMoudy Ho		};
24685710462aSMoudy Ho
24695710462aSMoudy Ho		display@14f1b000 {
24705710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-merge";
24715710462aSMoudy Ho			reg = <0 0x14f1b000 0 0x1000>;
24725710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xb000 0x1000>;
24735710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_VPP_MERGE>;
24745710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24755710462aSMoudy Ho		};
24765710462aSMoudy Ho
24775710462aSMoudy Ho		display@14f1c000 {
24785710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-color";
24795710462aSMoudy Ho			reg = <0 0x14f1c000 0 0x1000>;
24805710462aSMoudy Ho			interrupts = <GIC_SPI 628 IRQ_TYPE_LEVEL_HIGH 0>;
24815710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xc000 0x1000>;
24825710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_COLOR>;
24835710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24845710462aSMoudy Ho		};
24855710462aSMoudy Ho
24865710462aSMoudy Ho		display@14f1d000 {
24875710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-color";
24885710462aSMoudy Ho			reg = <0 0x14f1d000 0 0x1000>;
24895710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xd000 0x1000>;
24905710462aSMoudy Ho			interrupts = <GIC_SPI 629 IRQ_TYPE_LEVEL_HIGH 0>;
24915710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_COLOR>;
24925710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24935710462aSMoudy Ho		};
24945710462aSMoudy Ho
24955710462aSMoudy Ho		display@14f1e000 {
24965710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-color";
24975710462aSMoudy Ho			reg = <0 0x14f1e000 0 0x1000>;
24985710462aSMoudy Ho			interrupts = <GIC_SPI 630 IRQ_TYPE_LEVEL_HIGH 0>;
24995710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xe000 0x1000>;
25005710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_COLOR>;
25015710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
25025710462aSMoudy Ho		};
25035710462aSMoudy Ho
25045710462aSMoudy Ho		display@14f1f000 {
25055710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-ovl";
25065710462aSMoudy Ho			reg = <0 0x14f1f000 0 0x1000>;
25075710462aSMoudy Ho			interrupts = <GIC_SPI 631 IRQ_TYPE_LEVEL_HIGH 0>;
25085710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xf000 0x1000>;
25095710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_OVL>;
25105710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
25115710462aSMoudy Ho			iommus = <&iommu_vdo M4U_PORT_L5_SVPP1_MDP_OVL>;
25125710462aSMoudy Ho		};
25135710462aSMoudy Ho
25145710462aSMoudy Ho		display@14f20000 {
25155710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-padding";
25165710462aSMoudy Ho			reg = <0 0x14f20000 0 0x1000>;
25175710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0 0x1000>;
25185710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_VPP_PAD>;
25195710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
25205710462aSMoudy Ho		};
25215710462aSMoudy Ho
25225710462aSMoudy Ho		display@14f21000 {
25235710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-padding";
25245710462aSMoudy Ho			reg = <0 0x14f21000 0 0x1000>;
25255710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x1000 0x1000>;
25265710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_VPP_PAD>;
25275710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
25285710462aSMoudy Ho		};
25295710462aSMoudy Ho
25305710462aSMoudy Ho		display@14f22000 {
25315710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-padding";
25325710462aSMoudy Ho			reg = <0 0x14f22000 0 0x1000>;
25335710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x2000 0x1000>;
25345710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_VPP_PAD>;
25355710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
25365710462aSMoudy Ho		};
25375710462aSMoudy Ho
25385710462aSMoudy Ho		dma-controller@14f23000 {
25395710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot";
25405710462aSMoudy Ho			reg = <0 0x14f23000 0 0x1000>;
25415710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x3000 0x1000>;
25425710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP1_MDP_WROT_SOF>,
25435710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP1_MDP_WROT_FRAME_DONE>;
25445710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_WROT>;
25455710462aSMoudy Ho			iommus = <&iommu_vdo M4U_PORT_L5_SVPP1_MDP_WROT>;
25465710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
25475710462aSMoudy Ho			#dma-cells = <1>;
25485710462aSMoudy Ho		};
25495710462aSMoudy Ho
25505710462aSMoudy Ho		dma-controller@14f24000 {
25515710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot";
25525710462aSMoudy Ho			reg = <0 0x14f24000 0 0x1000>;
25535710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x4000 0x1000>;
25545710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP2_MDP_WROT_SOF>,
25555710462aSMoudy Ho					<CMDQ_EVENT_VPP1_SVPP2_MDP_WROT_FRAME_DONE>;
25565710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_WROT>;
25575710462aSMoudy Ho			iommus = <&iommu_vdo M4U_PORT_L5_SVPP2_MDP_WROT>;
25585710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
25595710462aSMoudy Ho			#dma-cells = <1>;
25605710462aSMoudy Ho		};
25615710462aSMoudy Ho
25625710462aSMoudy Ho		dma-controller@14f25000 {
25635710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot";
25645710462aSMoudy Ho			reg = <0 0x14f25000 0 0x1000>;
25655710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x5000 0x1000>;
25665710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP3_MDP_WROT_SOF>,
25675710462aSMoudy Ho					<CMDQ_EVENT_VPP1_SVPP3_MDP_WROT_FRAME_DONE>;
25685710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_WROT>;
25695710462aSMoudy Ho			iommus = <&iommu_vpp M4U_PORT_L6_SVPP3_MDP_WROT>;
25705710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
25715710462aSMoudy Ho			#dma-cells = <1>;
25725710462aSMoudy Ho		};
25735710462aSMoudy Ho
257437f25828STinghan Shen		imgsys: clock-controller@15000000 {
257537f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys";
257637f25828STinghan Shen			reg = <0 0x15000000 0 0x1000>;
257737f25828STinghan Shen			#clock-cells = <1>;
257837f25828STinghan Shen		};
257937f25828STinghan Shen
25803b5838d1STinghan Shen		larb9: larb@15001000 {
25813b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
25823b5838d1STinghan Shen			reg = <0 0x15001000 0 0x1000>;
25833b5838d1STinghan Shen			mediatek,larb-id = <9>;
25843b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
25853b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_LARB9>,
25863b5838d1STinghan Shen				 <&imgsys CLK_IMG_LARB9>,
25873b5838d1STinghan Shen				 <&imgsys CLK_IMG_GALS>;
25883b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
25893b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
25903b5838d1STinghan Shen		};
25913b5838d1STinghan Shen
25923b5838d1STinghan Shen		smi_sub_common_img0_3x1: smi@15002000 {
25933b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
25943b5838d1STinghan Shen			reg = <0 0x15002000 0 0x1000>;
25953b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_IPE>,
25963b5838d1STinghan Shen				 <&imgsys CLK_IMG_IPE>,
25973b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>;
25983b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
25993b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
26003b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
26013b5838d1STinghan Shen		};
26023b5838d1STinghan Shen
26033b5838d1STinghan Shen		smi_sub_common_img1_3x1: smi@15003000 {
26043b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
26053b5838d1STinghan Shen			reg = <0 0x15003000 0 0x1000>;
26063b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_LARB9>,
26073b5838d1STinghan Shen				 <&imgsys CLK_IMG_LARB9>,
26083b5838d1STinghan Shen				 <&imgsys CLK_IMG_GALS>;
26093b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
26103b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
26113b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
26123b5838d1STinghan Shen		};
26133b5838d1STinghan Shen
261437f25828STinghan Shen		imgsys1_dip_top: clock-controller@15110000 {
261537f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_dip_top";
261637f25828STinghan Shen			reg = <0 0x15110000 0 0x1000>;
261737f25828STinghan Shen			#clock-cells = <1>;
261837f25828STinghan Shen		};
261937f25828STinghan Shen
26203b5838d1STinghan Shen		larb10: larb@15120000 {
26213b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26223b5838d1STinghan Shen			reg = <0 0x15120000 0 0x1000>;
26233b5838d1STinghan Shen			mediatek,larb-id = <10>;
26243b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
26253b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_DIP0>,
26263b5838d1STinghan Shen			       <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>;
26273b5838d1STinghan Shen			clock-names = "apb", "smi";
26283b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_DIP>;
26293b5838d1STinghan Shen		};
26303b5838d1STinghan Shen
263137f25828STinghan Shen		imgsys1_dip_nr: clock-controller@15130000 {
263237f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_dip_nr";
263337f25828STinghan Shen			reg = <0 0x15130000 0 0x1000>;
263437f25828STinghan Shen			#clock-cells = <1>;
263537f25828STinghan Shen		};
263637f25828STinghan Shen
263737f25828STinghan Shen		imgsys1_wpe: clock-controller@15220000 {
263837f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_wpe";
263937f25828STinghan Shen			reg = <0 0x15220000 0 0x1000>;
264037f25828STinghan Shen			#clock-cells = <1>;
264137f25828STinghan Shen		};
264237f25828STinghan Shen
26433b5838d1STinghan Shen		larb11: larb@15230000 {
26443b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26453b5838d1STinghan Shen			reg = <0 0x15230000 0 0x1000>;
26463b5838d1STinghan Shen			mediatek,larb-id = <11>;
26473b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
26483b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_WPE0>,
26493b5838d1STinghan Shen			       <&imgsys1_wpe CLK_IMG1_WPE_LARB11>;
26503b5838d1STinghan Shen			clock-names = "apb", "smi";
26513b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_DIP>;
26523b5838d1STinghan Shen		};
26533b5838d1STinghan Shen
265437f25828STinghan Shen		ipesys: clock-controller@15330000 {
265537f25828STinghan Shen			compatible = "mediatek,mt8195-ipesys";
265637f25828STinghan Shen			reg = <0 0x15330000 0 0x1000>;
265737f25828STinghan Shen			#clock-cells = <1>;
265837f25828STinghan Shen		};
265937f25828STinghan Shen
26603b5838d1STinghan Shen		larb12: larb@15340000 {
26613b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26623b5838d1STinghan Shen			reg = <0 0x15340000 0 0x1000>;
26633b5838d1STinghan Shen			mediatek,larb-id = <12>;
26643b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img0_3x1>;
26653b5838d1STinghan Shen			clocks = <&ipesys CLK_IPE_SMI_LARB12>,
26663b5838d1STinghan Shen				 <&ipesys CLK_IPE_SMI_LARB12>;
26673b5838d1STinghan Shen			clock-names = "apb", "smi";
26683b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IPE>;
26693b5838d1STinghan Shen		};
26703b5838d1STinghan Shen
267137f25828STinghan Shen		camsys: clock-controller@16000000 {
267237f25828STinghan Shen			compatible = "mediatek,mt8195-camsys";
267337f25828STinghan Shen			reg = <0 0x16000000 0 0x1000>;
267437f25828STinghan Shen			#clock-cells = <1>;
267537f25828STinghan Shen		};
267637f25828STinghan Shen
26773b5838d1STinghan Shen		larb13: larb@16001000 {
26783b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26793b5838d1STinghan Shen			reg = <0 0x16001000 0 0x1000>;
26803b5838d1STinghan Shen			mediatek,larb-id = <13>;
26813b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
26823b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
26833b5838d1STinghan Shen			       <&camsys CLK_CAM_LARB13>,
26843b5838d1STinghan Shen			       <&camsys CLK_CAM_CAM2MM0_GALS>;
26853b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
26863b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
26873b5838d1STinghan Shen		};
26883b5838d1STinghan Shen
26893b5838d1STinghan Shen		larb14: larb@16002000 {
26903b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26913b5838d1STinghan Shen			reg = <0 0x16002000 0 0x1000>;
26923b5838d1STinghan Shen			mediatek,larb-id = <14>;
26933b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
26943b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB14>,
26953b5838d1STinghan Shen				 <&camsys CLK_CAM_LARB14>;
26963b5838d1STinghan Shen			clock-names = "apb", "smi";
26973b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
26983b5838d1STinghan Shen		};
26993b5838d1STinghan Shen
27003b5838d1STinghan Shen		smi_sub_common_cam_4x1: smi@16004000 {
27013b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
27023b5838d1STinghan Shen			reg = <0 0x16004000 0 0x1000>;
27033b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
27043b5838d1STinghan Shen				 <&camsys CLK_CAM_LARB13>,
27053b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM0_GALS>;
27063b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
27073b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
27083b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
27093b5838d1STinghan Shen		};
27103b5838d1STinghan Shen
27113b5838d1STinghan Shen		smi_sub_common_cam_7x1: smi@16005000 {
27123b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
27133b5838d1STinghan Shen			reg = <0 0x16005000 0 0x1000>;
27143b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB14>,
27153b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM1_GALS>,
27163b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>;
27173b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
27183b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
27193b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
27203b5838d1STinghan Shen		};
27213b5838d1STinghan Shen
27223b5838d1STinghan Shen		larb16: larb@16012000 {
27233b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27243b5838d1STinghan Shen			reg = <0 0x16012000 0 0x1000>;
27253b5838d1STinghan Shen			mediatek,larb-id = <16>;
27263b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
27273b5838d1STinghan Shen			clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>,
27283b5838d1STinghan Shen				 <&camsys_rawa CLK_CAM_RAWA_LARBX>;
27293b5838d1STinghan Shen			clock-names = "apb", "smi";
27303b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>;
27313b5838d1STinghan Shen		};
27323b5838d1STinghan Shen
27333b5838d1STinghan Shen		larb17: larb@16013000 {
27343b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27353b5838d1STinghan Shen			reg = <0 0x16013000 0 0x1000>;
27363b5838d1STinghan Shen			mediatek,larb-id = <17>;
27373b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
27383b5838d1STinghan Shen			clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>,
27393b5838d1STinghan Shen				 <&camsys_yuva CLK_CAM_YUVA_LARBX>;
27403b5838d1STinghan Shen			clock-names = "apb", "smi";
27413b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>;
27423b5838d1STinghan Shen		};
27433b5838d1STinghan Shen
27443b5838d1STinghan Shen		larb27: larb@16014000 {
27453b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27463b5838d1STinghan Shen			reg = <0 0x16014000 0 0x1000>;
27473b5838d1STinghan Shen			mediatek,larb-id = <27>;
27483b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
27493b5838d1STinghan Shen			clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>,
27503b5838d1STinghan Shen				 <&camsys_rawb CLK_CAM_RAWB_LARBX>;
27513b5838d1STinghan Shen			clock-names = "apb", "smi";
27523b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>;
27533b5838d1STinghan Shen		};
27543b5838d1STinghan Shen
27553b5838d1STinghan Shen		larb28: larb@16015000 {
27563b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27573b5838d1STinghan Shen			reg = <0 0x16015000 0 0x1000>;
27583b5838d1STinghan Shen			mediatek,larb-id = <28>;
27593b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
27603b5838d1STinghan Shen			clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>,
27613b5838d1STinghan Shen				 <&camsys_yuvb CLK_CAM_YUVB_LARBX>;
27623b5838d1STinghan Shen			clock-names = "apb", "smi";
27633b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>;
27643b5838d1STinghan Shen		};
27653b5838d1STinghan Shen
276637f25828STinghan Shen		camsys_rawa: clock-controller@1604f000 {
276737f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_rawa";
276837f25828STinghan Shen			reg = <0 0x1604f000 0 0x1000>;
276937f25828STinghan Shen			#clock-cells = <1>;
277037f25828STinghan Shen		};
277137f25828STinghan Shen
277237f25828STinghan Shen		camsys_yuva: clock-controller@1606f000 {
277337f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_yuva";
277437f25828STinghan Shen			reg = <0 0x1606f000 0 0x1000>;
277537f25828STinghan Shen			#clock-cells = <1>;
277637f25828STinghan Shen		};
277737f25828STinghan Shen
277837f25828STinghan Shen		camsys_rawb: clock-controller@1608f000 {
277937f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_rawb";
278037f25828STinghan Shen			reg = <0 0x1608f000 0 0x1000>;
278137f25828STinghan Shen			#clock-cells = <1>;
278237f25828STinghan Shen		};
278337f25828STinghan Shen
278437f25828STinghan Shen		camsys_yuvb: clock-controller@160af000 {
278537f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_yuvb";
278637f25828STinghan Shen			reg = <0 0x160af000 0 0x1000>;
278737f25828STinghan Shen			#clock-cells = <1>;
278837f25828STinghan Shen		};
278937f25828STinghan Shen
279037f25828STinghan Shen		camsys_mraw: clock-controller@16140000 {
279137f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_mraw";
279237f25828STinghan Shen			reg = <0 0x16140000 0 0x1000>;
279337f25828STinghan Shen			#clock-cells = <1>;
279437f25828STinghan Shen		};
279537f25828STinghan Shen
27963b5838d1STinghan Shen		larb25: larb@16141000 {
27973b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27983b5838d1STinghan Shen			reg = <0 0x16141000 0 0x1000>;
27993b5838d1STinghan Shen			mediatek,larb-id = <25>;
28003b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
28013b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
28023b5838d1STinghan Shen				 <&camsys_mraw CLK_CAM_MRAW_LARBX>,
28033b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM0_GALS>;
28043b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
28053b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>;
28063b5838d1STinghan Shen		};
28073b5838d1STinghan Shen
28083b5838d1STinghan Shen		larb26: larb@16142000 {
28093b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
28103b5838d1STinghan Shen			reg = <0 0x16142000 0 0x1000>;
28113b5838d1STinghan Shen			mediatek,larb-id = <26>;
28123b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
28133b5838d1STinghan Shen			clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>,
28143b5838d1STinghan Shen				 <&camsys_mraw CLK_CAM_MRAW_LARBX>;
28153b5838d1STinghan Shen			clock-names = "apb", "smi";
28163b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>;
28173b5838d1STinghan Shen
28183b5838d1STinghan Shen		};
28193b5838d1STinghan Shen
282037f25828STinghan Shen		ccusys: clock-controller@17200000 {
282137f25828STinghan Shen			compatible = "mediatek,mt8195-ccusys";
282237f25828STinghan Shen			reg = <0 0x17200000 0 0x1000>;
282337f25828STinghan Shen			#clock-cells = <1>;
282437f25828STinghan Shen		};
282537f25828STinghan Shen
28263b5838d1STinghan Shen		larb18: larb@17201000 {
28273b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
28283b5838d1STinghan Shen			reg = <0 0x17201000 0 0x1000>;
28293b5838d1STinghan Shen			mediatek,larb-id = <18>;
28303b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
28313b5838d1STinghan Shen			clocks = <&ccusys CLK_CCU_LARB18>,
28323b5838d1STinghan Shen				 <&ccusys CLK_CCU_LARB18>;
28333b5838d1STinghan Shen			clock-names = "apb", "smi";
28343b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
28353b5838d1STinghan Shen		};
28363b5838d1STinghan Shen
283764bceed3SYunfei Dong		video-codec@18000000 {
283864bceed3SYunfei Dong			compatible = "mediatek,mt8195-vcodec-dec";
283964bceed3SYunfei Dong			mediatek,scp = <&scp>;
284064bceed3SYunfei Dong			iommus = <&iommu_vdo M4U_PORT_L21_VDEC_MC_EXT>;
284164bceed3SYunfei Dong			#address-cells = <2>;
284264bceed3SYunfei Dong			#size-cells = <2>;
284364bceed3SYunfei Dong			reg = <0 0x18000000 0 0x1000>,
284464bceed3SYunfei Dong			      <0 0x18004000 0 0x1000>;
284564bceed3SYunfei Dong			ranges = <0 0 0 0x18000000 0 0x26000>;
284664bceed3SYunfei Dong
284764bceed3SYunfei Dong			video-codec@2000 {
284864bceed3SYunfei Dong				compatible = "mediatek,mtk-vcodec-lat-soc";
284964bceed3SYunfei Dong				reg = <0 0x2000 0 0x800>;
285064bceed3SYunfei Dong				iommus = <&iommu_vpp M4U_PORT_L23_VDEC_UFO_ENC_EXT>,
285164bceed3SYunfei Dong					 <&iommu_vpp M4U_PORT_L23_VDEC_RDMA_EXT>;
285264bceed3SYunfei Dong				clocks = <&topckgen CLK_TOP_VDEC>,
285364bceed3SYunfei Dong					 <&vdecsys_soc CLK_VDEC_SOC_VDEC>,
285464bceed3SYunfei Dong					 <&vdecsys_soc CLK_VDEC_SOC_LAT>,
285564bceed3SYunfei Dong					 <&topckgen CLK_TOP_UNIVPLL_D4>;
285664bceed3SYunfei Dong				clock-names = "sel", "vdec", "lat", "top";
285764bceed3SYunfei Dong				assigned-clocks = <&topckgen CLK_TOP_VDEC>;
285864bceed3SYunfei Dong				assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
285964bceed3SYunfei Dong				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
286064bceed3SYunfei Dong			};
286164bceed3SYunfei Dong
286264bceed3SYunfei Dong			video-codec@10000 {
286364bceed3SYunfei Dong				compatible = "mediatek,mtk-vcodec-lat";
286464bceed3SYunfei Dong				reg = <0 0x10000 0 0x800>;
286564bceed3SYunfei Dong				interrupts = <GIC_SPI 708 IRQ_TYPE_LEVEL_HIGH 0>;
286664bceed3SYunfei Dong				iommus = <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_VLD_EXT>,
286764bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_VLD2_EXT>,
286864bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_AVC_MC_EXT>,
286964bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_PRED_RD_EXT>,
287064bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_TILE_EXT>,
287164bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_WDMA_EXT>;
287264bceed3SYunfei Dong				clocks = <&topckgen CLK_TOP_VDEC>,
287364bceed3SYunfei Dong					 <&vdecsys_soc CLK_VDEC_SOC_VDEC>,
287464bceed3SYunfei Dong					 <&vdecsys_soc CLK_VDEC_SOC_LAT>,
287564bceed3SYunfei Dong					 <&topckgen CLK_TOP_UNIVPLL_D4>;
287664bceed3SYunfei Dong				clock-names = "sel", "vdec", "lat", "top";
287764bceed3SYunfei Dong				assigned-clocks = <&topckgen CLK_TOP_VDEC>;
287864bceed3SYunfei Dong				assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
287964bceed3SYunfei Dong				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
288064bceed3SYunfei Dong			};
288164bceed3SYunfei Dong
288264bceed3SYunfei Dong			video-codec@25000 {
288364bceed3SYunfei Dong				compatible = "mediatek,mtk-vcodec-core";
288464bceed3SYunfei Dong				reg = <0 0x25000 0 0x1000>;		/* VDEC_CORE_MISC */
288564bceed3SYunfei Dong				interrupts = <GIC_SPI 707 IRQ_TYPE_LEVEL_HIGH 0>;
288664bceed3SYunfei Dong				iommus = <&iommu_vdo M4U_PORT_L21_VDEC_MC_EXT>,
288764bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_UFO_EXT>,
288864bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_PP_EXT>,
288964bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_PRED_RD_EXT>,
289064bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_PRED_WR_EXT>,
289164bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_PPWRAP_EXT>,
289264bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_TILE_EXT>,
289364bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_VLD_EXT>,
289464bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_VLD2_EXT>,
289564bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_AVC_MV_EXT>;
289664bceed3SYunfei Dong				clocks = <&topckgen CLK_TOP_VDEC>,
289764bceed3SYunfei Dong					 <&vdecsys CLK_VDEC_VDEC>,
289864bceed3SYunfei Dong					 <&vdecsys CLK_VDEC_LAT>,
289964bceed3SYunfei Dong					 <&topckgen CLK_TOP_UNIVPLL_D4>;
290064bceed3SYunfei Dong				clock-names = "sel", "vdec", "lat", "top";
290164bceed3SYunfei Dong				assigned-clocks = <&topckgen CLK_TOP_VDEC>;
290264bceed3SYunfei Dong				assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
290364bceed3SYunfei Dong				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
290464bceed3SYunfei Dong			};
290564bceed3SYunfei Dong		};
290664bceed3SYunfei Dong
29073b5838d1STinghan Shen		larb24: larb@1800d000 {
29083b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
29093b5838d1STinghan Shen			reg = <0 0x1800d000 0 0x1000>;
29103b5838d1STinghan Shen			mediatek,larb-id = <24>;
29113b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
29123b5838d1STinghan Shen			clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>,
29133b5838d1STinghan Shen				 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
29143b5838d1STinghan Shen			clock-names = "apb", "smi";
29153b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
29163b5838d1STinghan Shen		};
29173b5838d1STinghan Shen
29183b5838d1STinghan Shen		larb23: larb@1800e000 {
29193b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
29203b5838d1STinghan Shen			reg = <0 0x1800e000 0 0x1000>;
29213b5838d1STinghan Shen			mediatek,larb-id = <23>;
29223b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>;
29233b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
29243b5838d1STinghan Shen				 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
29253b5838d1STinghan Shen			clock-names = "apb", "smi";
29263b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
29273b5838d1STinghan Shen		};
29283b5838d1STinghan Shen
292937f25828STinghan Shen		vdecsys_soc: clock-controller@1800f000 {
293037f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys_soc";
293137f25828STinghan Shen			reg = <0 0x1800f000 0 0x1000>;
293237f25828STinghan Shen			#clock-cells = <1>;
293337f25828STinghan Shen		};
293437f25828STinghan Shen
29353b5838d1STinghan Shen		larb21: larb@1802e000 {
29363b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
29373b5838d1STinghan Shen			reg = <0 0x1802e000 0 0x1000>;
29383b5838d1STinghan Shen			mediatek,larb-id = <21>;
29393b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
29403b5838d1STinghan Shen			clocks = <&vdecsys CLK_VDEC_LARB1>,
29413b5838d1STinghan Shen				 <&vdecsys CLK_VDEC_LARB1>;
29423b5838d1STinghan Shen			clock-names = "apb", "smi";
29433b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
29443b5838d1STinghan Shen		};
29453b5838d1STinghan Shen
294637f25828STinghan Shen		vdecsys: clock-controller@1802f000 {
294737f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys";
294837f25828STinghan Shen			reg = <0 0x1802f000 0 0x1000>;
294937f25828STinghan Shen			#clock-cells = <1>;
295037f25828STinghan Shen		};
295137f25828STinghan Shen
29523b5838d1STinghan Shen		larb22: larb@1803e000 {
29533b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
29543b5838d1STinghan Shen			reg = <0 0x1803e000 0 0x1000>;
29553b5838d1STinghan Shen			mediatek,larb-id = <22>;
29563b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>;
29573b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
29583b5838d1STinghan Shen				 <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>;
29593b5838d1STinghan Shen			clock-names = "apb", "smi";
29603b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;
29613b5838d1STinghan Shen		};
29623b5838d1STinghan Shen
296337f25828STinghan Shen		vdecsys_core1: clock-controller@1803f000 {
296437f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys_core1";
296537f25828STinghan Shen			reg = <0 0x1803f000 0 0x1000>;
296637f25828STinghan Shen			#clock-cells = <1>;
296737f25828STinghan Shen		};
296837f25828STinghan Shen
296937f25828STinghan Shen		apusys_pll: clock-controller@190f3000 {
297037f25828STinghan Shen			compatible = "mediatek,mt8195-apusys_pll";
297137f25828STinghan Shen			reg = <0 0x190f3000 0 0x1000>;
297237f25828STinghan Shen			#clock-cells = <1>;
297337f25828STinghan Shen		};
297437f25828STinghan Shen
297537f25828STinghan Shen		vencsys: clock-controller@1a000000 {
297637f25828STinghan Shen			compatible = "mediatek,mt8195-vencsys";
297737f25828STinghan Shen			reg = <0 0x1a000000 0 0x1000>;
297837f25828STinghan Shen			#clock-cells = <1>;
297937f25828STinghan Shen		};
298037f25828STinghan Shen
29813b5838d1STinghan Shen		larb19: larb@1a010000 {
29823b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
29833b5838d1STinghan Shen			reg = <0 0x1a010000 0 0x1000>;
29843b5838d1STinghan Shen			mediatek,larb-id = <19>;
29853b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
29863b5838d1STinghan Shen			clocks = <&vencsys CLK_VENC_VENC>,
29873b5838d1STinghan Shen				 <&vencsys CLK_VENC_GALS>;
29883b5838d1STinghan Shen			clock-names = "apb", "smi";
29893b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
29903b5838d1STinghan Shen		};
29913b5838d1STinghan Shen
2992ee3f54cfSTinghan Shen		venc: video-codec@1a020000 {
2993ee3f54cfSTinghan Shen			compatible = "mediatek,mt8195-vcodec-enc";
2994ee3f54cfSTinghan Shen			reg = <0 0x1a020000 0 0x10000>;
2995ee3f54cfSTinghan Shen			iommus = <&iommu_vdo M4U_PORT_L19_VENC_RCPU>,
2996ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REC>,
2997ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_BSDMA>,
2998ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_SV_COMV>,
2999ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_RD_COMV>,
3000ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_CUR_LUMA>,
3001ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_CUR_CHROMA>,
3002ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REF_LUMA>,
3003ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REF_CHROMA>;
3004ee3f54cfSTinghan Shen			interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 0>;
3005ee3f54cfSTinghan Shen			mediatek,scp = <&scp>;
3006ee3f54cfSTinghan Shen			clocks = <&vencsys CLK_VENC_VENC>;
3007ee3f54cfSTinghan Shen			clock-names = "venc_sel";
3008ee3f54cfSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_VENC>;
3009ee3f54cfSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
3010ee3f54cfSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
3011ee3f54cfSTinghan Shen			#address-cells = <2>;
3012ee3f54cfSTinghan Shen			#size-cells = <2>;
3013ee3f54cfSTinghan Shen		};
3014ee3f54cfSTinghan Shen
3015936f9741Skyrie wu		jpgdec-master {
3016936f9741Skyrie wu			compatible = "mediatek,mt8195-jpgdec";
3017936f9741Skyrie wu			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
3018936f9741Skyrie wu			iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
3019936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
3020936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
3021936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
3022936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
3023936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
3024936f9741Skyrie wu			#address-cells = <2>;
3025936f9741Skyrie wu			#size-cells = <2>;
3026936f9741Skyrie wu			ranges;
3027936f9741Skyrie wu
3028936f9741Skyrie wu			jpgdec@1a040000 {
3029936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
3030936f9741Skyrie wu				reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */
3031936f9741Skyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
3032936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
3033936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
3034936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
3035936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
3036936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
3037936f9741Skyrie wu				interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>;
3038936f9741Skyrie wu				clocks = <&vencsys CLK_VENC_JPGDEC>;
3039936f9741Skyrie wu				clock-names = "jpgdec";
3040936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
3041936f9741Skyrie wu			};
3042936f9741Skyrie wu
3043936f9741Skyrie wu			jpgdec@1a050000 {
3044936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
3045936f9741Skyrie wu				reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */
3046936f9741Skyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
3047936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
3048936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
3049936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
3050936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
3051936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
3052936f9741Skyrie wu				interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>;
3053936f9741Skyrie wu				clocks = <&vencsys CLK_VENC_JPGDEC_C1>;
3054936f9741Skyrie wu				clock-names = "jpgdec";
3055936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
3056936f9741Skyrie wu			};
3057936f9741Skyrie wu
3058936f9741Skyrie wu			jpgdec@1b040000 {
3059936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
3060936f9741Skyrie wu				reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */
3061936f9741Skyrie wu				iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>,
3062936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>,
3063936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>,
3064936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>,
3065936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>,
3066936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>;
3067936f9741Skyrie wu				interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>;
3068936f9741Skyrie wu				clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>;
3069936f9741Skyrie wu				clock-names = "jpgdec";
3070936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;
3071936f9741Skyrie wu			};
3072936f9741Skyrie wu		};
3073936f9741Skyrie wu
307437f25828STinghan Shen		vencsys_core1: clock-controller@1b000000 {
307537f25828STinghan Shen			compatible = "mediatek,mt8195-vencsys_core1";
307637f25828STinghan Shen			reg = <0 0x1b000000 0 0x1000>;
307737f25828STinghan Shen			#clock-cells = <1>;
307837f25828STinghan Shen		};
30796aa5b46dSTinghan Shen
30806aa5b46dSTinghan Shen		vdosys0: syscon@1c01a000 {
308197801cfcSChen-Yu Tsai			compatible = "mediatek,mt8195-vdosys0", "mediatek,mt8195-mmsys", "syscon";
30826aa5b46dSTinghan Shen			reg = <0 0x1c01a000 0 0x1000>;
3083b852ee68SJason-JH.Lin			mboxes = <&gce0 0 CMDQ_THR_PRIO_4>;
30846aa5b46dSTinghan Shen			#clock-cells = <1>;
308596b0c152SNícolas F. R. A. Prado			mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0xa000 0x1000>;
30866aa5b46dSTinghan Shen		};
30876aa5b46dSTinghan Shen
3088a32a371fSkyrie wu
3089a32a371fSkyrie wu		jpgenc-master {
3090a32a371fSkyrie wu			compatible = "mediatek,mt8195-jpgenc";
3091a32a371fSkyrie wu			power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
3092a32a371fSkyrie wu			iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>,
3093a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>,
3094a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>,
3095a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>;
3096a32a371fSkyrie wu			#address-cells = <2>;
3097a32a371fSkyrie wu			#size-cells = <2>;
3098a32a371fSkyrie wu			ranges;
3099a32a371fSkyrie wu
3100a32a371fSkyrie wu			jpgenc@1a030000 {
3101a32a371fSkyrie wu				compatible = "mediatek,mt8195-jpgenc-hw";
3102a32a371fSkyrie wu				reg = <0 0x1a030000 0 0x10000>;
3103a32a371fSkyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGENC_Y_RDMA>,
3104a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_C_RDMA>,
3105a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_Q_TABLE>,
3106a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_BSDMA>;
3107a32a371fSkyrie wu				interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH 0>;
3108a32a371fSkyrie wu				clocks = <&vencsys CLK_VENC_JPGENC>;
3109a32a371fSkyrie wu				clock-names = "jpgenc";
3110a32a371fSkyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
3111a32a371fSkyrie wu			};
3112a32a371fSkyrie wu
3113a32a371fSkyrie wu			jpgenc@1b030000 {
3114a32a371fSkyrie wu				compatible = "mediatek,mt8195-jpgenc-hw";
3115a32a371fSkyrie wu				reg = <0 0x1b030000 0 0x10000>;
3116a32a371fSkyrie wu				iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>,
3117a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>,
3118a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>,
3119a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>;
3120a32a371fSkyrie wu				interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH 0>;
3121a32a371fSkyrie wu				clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGENC>;
3122a32a371fSkyrie wu				clock-names = "jpgenc";
3123a32a371fSkyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
3124a32a371fSkyrie wu			};
3125a32a371fSkyrie wu		};
3126a32a371fSkyrie wu
31273b5838d1STinghan Shen		larb20: larb@1b010000 {
31283b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
31293b5838d1STinghan Shen			reg = <0 0x1b010000 0 0x1000>;
31303b5838d1STinghan Shen			mediatek,larb-id = <20>;
31313b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
313261b94d54SAngeloGioacchino Del Regno			clocks = <&vencsys_core1 CLK_VENC_CORE1_VENC>,
31333b5838d1STinghan Shen				 <&vencsys_core1 CLK_VENC_CORE1_GALS>,
31343b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
31353b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
31363b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
31373b5838d1STinghan Shen		};
31383b5838d1STinghan Shen
3139b852ee68SJason-JH.Lin		ovl0: ovl@1c000000 {
3140b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-ovl", "mediatek,mt8183-disp-ovl";
3141b852ee68SJason-JH.Lin			reg = <0 0x1c000000 0 0x1000>;
3142b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>;
3143b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3144b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>;
3145b852ee68SJason-JH.Lin			iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>;
3146b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>;
3147b852ee68SJason-JH.Lin		};
3148b852ee68SJason-JH.Lin
3149b852ee68SJason-JH.Lin		rdma0: rdma@1c002000 {
3150b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-rdma";
3151b852ee68SJason-JH.Lin			reg = <0 0x1c002000 0 0x1000>;
3152b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>;
3153b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3154b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>;
3155b852ee68SJason-JH.Lin			iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>;
3156b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>;
3157b852ee68SJason-JH.Lin		};
3158b852ee68SJason-JH.Lin
3159b852ee68SJason-JH.Lin		color0: color@1c003000 {
3160b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-color", "mediatek,mt8173-disp-color";
3161b852ee68SJason-JH.Lin			reg = <0 0x1c003000 0 0x1000>;
3162b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>;
3163b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3164b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>;
3165b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>;
3166b852ee68SJason-JH.Lin		};
3167b852ee68SJason-JH.Lin
3168b852ee68SJason-JH.Lin		ccorr0: ccorr@1c004000 {
3169b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-ccorr", "mediatek,mt8192-disp-ccorr";
3170b852ee68SJason-JH.Lin			reg = <0 0x1c004000 0 0x1000>;
3171b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>;
3172b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3173b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>;
3174b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>;
3175b852ee68SJason-JH.Lin		};
3176b852ee68SJason-JH.Lin
3177b852ee68SJason-JH.Lin		aal0: aal@1c005000 {
3178b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-aal", "mediatek,mt8183-disp-aal";
3179b852ee68SJason-JH.Lin			reg = <0 0x1c005000 0 0x1000>;
3180b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>;
3181b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3182b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>;
3183b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>;
3184b852ee68SJason-JH.Lin		};
3185b852ee68SJason-JH.Lin
3186b852ee68SJason-JH.Lin		gamma0: gamma@1c006000 {
3187b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-gamma", "mediatek,mt8183-disp-gamma";
3188b852ee68SJason-JH.Lin			reg = <0 0x1c006000 0 0x1000>;
3189b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>;
3190b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3191b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>;
3192b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>;
3193b852ee68SJason-JH.Lin		};
3194b852ee68SJason-JH.Lin
3195b852ee68SJason-JH.Lin		dither0: dither@1c007000 {
3196b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-dither", "mediatek,mt8183-disp-dither";
3197b852ee68SJason-JH.Lin			reg = <0 0x1c007000 0 0x1000>;
3198b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>;
3199b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3200b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>;
3201b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>;
3202b852ee68SJason-JH.Lin		};
3203b852ee68SJason-JH.Lin
3204b7f638d6SMichael Walle		dsi0: dsi@1c008000 {
3205b7f638d6SMichael Walle			compatible = "mediatek,mt8195-dsi", "mediatek,mt8183-dsi";
3206b7f638d6SMichael Walle			reg = <0 0x1c008000 0 0x1000>;
3207b7f638d6SMichael Walle			interrupts = <GIC_SPI 644 IRQ_TYPE_LEVEL_HIGH 0>;
3208b7f638d6SMichael Walle			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3209b7f638d6SMichael Walle			clocks = <&vdosys0 CLK_VDO0_DSI0>,
3210b7f638d6SMichael Walle				 <&vdosys0 CLK_VDO0_DSI0_DSI>,
3211b7f638d6SMichael Walle				 <&mipi_tx0>;
3212b7f638d6SMichael Walle			clock-names = "engine", "digital", "hs";
3213b7f638d6SMichael Walle			phys = <&mipi_tx0>;
3214b7f638d6SMichael Walle			phy-names = "dphy";
3215b7f638d6SMichael Walle			status = "disabled";
3216b7f638d6SMichael Walle		};
3217b7f638d6SMichael Walle
3218b852ee68SJason-JH.Lin		dsc0: dsc@1c009000 {
3219b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-dsc";
3220b852ee68SJason-JH.Lin			reg = <0 0x1c009000 0 0x1000>;
3221b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>;
3222b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3223b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>;
3224b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>;
3225b852ee68SJason-JH.Lin		};
3226b852ee68SJason-JH.Lin
3227b7f638d6SMichael Walle		dsi1: dsi@1c012000 {
3228b7f638d6SMichael Walle			compatible = "mediatek,mt8195-dsi", "mediatek,mt8183-dsi";
3229b7f638d6SMichael Walle			reg = <0 0x1c012000 0 0x1000>;
3230b7f638d6SMichael Walle			interrupts = <GIC_SPI 654 IRQ_TYPE_LEVEL_HIGH 0>;
3231b7f638d6SMichael Walle			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3232b7f638d6SMichael Walle			clocks = <&vdosys0 CLK_VDO0_DSI1>,
3233b7f638d6SMichael Walle				 <&vdosys0 CLK_VDO0_DSI1_DSI>,
3234b7f638d6SMichael Walle				 <&mipi_tx1>;
3235b7f638d6SMichael Walle			clock-names = "engine", "digital", "hs";
3236b7f638d6SMichael Walle			phys = <&mipi_tx1>;
3237b7f638d6SMichael Walle			phy-names = "dphy";
3238b7f638d6SMichael Walle			status = "disabled";
3239b7f638d6SMichael Walle		};
3240b7f638d6SMichael Walle
3241b852ee68SJason-JH.Lin		merge0: merge@1c014000 {
3242b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-merge";
3243b852ee68SJason-JH.Lin			reg = <0 0x1c014000 0 0x1000>;
3244b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>;
3245b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3246b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>;
3247b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>;
3248b852ee68SJason-JH.Lin		};
3249b852ee68SJason-JH.Lin
32506c2503b5SBo-Chen Chen		dp_intf0: dp-intf@1c015000 {
32516c2503b5SBo-Chen Chen			compatible = "mediatek,mt8195-dp-intf";
32526c2503b5SBo-Chen Chen			reg = <0 0x1c015000 0 0x1000>;
32536c2503b5SBo-Chen Chen			interrupts = <GIC_SPI 657 IRQ_TYPE_LEVEL_HIGH 0>;
32546c2503b5SBo-Chen Chen			clocks = <&vdosys0  CLK_VDO0_DP_INTF0>,
32556c2503b5SBo-Chen Chen				 <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>,
32566c2503b5SBo-Chen Chen				 <&apmixedsys CLK_APMIXED_TVDPLL1>;
32576c2503b5SBo-Chen Chen			clock-names = "engine", "pixel", "pll";
32586c2503b5SBo-Chen Chen			status = "disabled";
32596c2503b5SBo-Chen Chen		};
32606c2503b5SBo-Chen Chen
3261b852ee68SJason-JH.Lin		mutex: mutex@1c016000 {
3262b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-mutex";
3263b852ee68SJason-JH.Lin			reg = <0 0x1c016000 0 0x1000>;
3264b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>;
3265b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3266b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>;
3267*3b129949SNícolas F. R. A. Prado			mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x6000 0x1000>;
3268b852ee68SJason-JH.Lin			mediatek,gce-events = <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>;
3269b852ee68SJason-JH.Lin		};
3270b852ee68SJason-JH.Lin
32713b5838d1STinghan Shen		larb0: larb@1c018000 {
32723b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
32733b5838d1STinghan Shen			reg = <0 0x1c018000 0 0x1000>;
32743b5838d1STinghan Shen			mediatek,larb-id = <0>;
32753b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
32763b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_LARB>,
32773b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_LARB>,
32783b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>;
32793b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
32803b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
32813b5838d1STinghan Shen		};
32823b5838d1STinghan Shen
32833b5838d1STinghan Shen		larb1: larb@1c019000 {
32843b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
32853b5838d1STinghan Shen			reg = <0 0x1c019000 0 0x1000>;
32863b5838d1STinghan Shen			mediatek,larb-id = <1>;
32873b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
32883b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_LARB>,
32893b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>,
32903b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>;
32913b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
32923b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
32933b5838d1STinghan Shen		};
32943b5838d1STinghan Shen
32956aa5b46dSTinghan Shen		vdosys1: syscon@1c100000 {
329697801cfcSChen-Yu Tsai			compatible = "mediatek,mt8195-vdosys1", "syscon";
32976aa5b46dSTinghan Shen			reg = <0 0x1c100000 0 0x1000>;
329892d2c23dSNancy.Lin			mboxes = <&gce0 1 CMDQ_THR_PRIO_4>;
329992d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x0000 0x1000>;
33006aa5b46dSTinghan Shen			#clock-cells = <1>;
330192d2c23dSNancy.Lin			#reset-cells = <1>;
33026aa5b46dSTinghan Shen		};
33033b5838d1STinghan Shen
33043b5838d1STinghan Shen		smi_common_vdo: smi@1c01b000 {
33053b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-common-vdo";
33063b5838d1STinghan Shen			reg = <0 0x1c01b000 0 0x1000>;
33073b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>,
33083b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_EMI>,
33093b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_RSI>,
33103b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_GALS>;
33113b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0", "gals1";
33123b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
33133b5838d1STinghan Shen
33143b5838d1STinghan Shen		};
33153b5838d1STinghan Shen
33163b5838d1STinghan Shen		iommu_vdo: iommu@1c01f000 {
33173b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-vdo";
33183b5838d1STinghan Shen			reg = <0 0x1c01f000 0 0x1000>;
33193b5838d1STinghan Shen			mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9
33203b5838d1STinghan Shen					  &larb10 &larb11 &larb13 &larb17
33213b5838d1STinghan Shen					  &larb19 &larb21 &larb24 &larb25
33223b5838d1STinghan Shen					  &larb28>;
33233b5838d1STinghan Shen			interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>;
33243b5838d1STinghan Shen			#iommu-cells = <1>;
33253b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>;
33263b5838d1STinghan Shen			clock-names = "bclk";
33273b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
33283b5838d1STinghan Shen		};
33293b5838d1STinghan Shen
333092d2c23dSNancy.Lin		mutex1: mutex@1c101000 {
333192d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-mutex";
333292d2c23dSNancy.Lin			reg = <0 0x1c101000 0 0x1000>;
333392d2c23dSNancy.Lin			reg-names = "vdo1_mutex";
333492d2c23dSNancy.Lin			interrupts = <GIC_SPI 494 IRQ_TYPE_LEVEL_HIGH 0>;
333592d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
333692d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_DISP_MUTEX>;
333792d2c23dSNancy.Lin			clock-names = "vdo1_mutex";
333892d2c23dSNancy.Lin			mediatek,gce-events = <CMDQ_EVENT_VDO1_STREAM_DONE_ENG_0>;
333992d2c23dSNancy.Lin		};
334092d2c23dSNancy.Lin
33413b5838d1STinghan Shen		larb2: larb@1c102000 {
33423b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
33433b5838d1STinghan Shen			reg = <0 0x1c102000 0 0x1000>;
33443b5838d1STinghan Shen			mediatek,larb-id = <2>;
33453b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
33463b5838d1STinghan Shen			clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>,
33473b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_SMI_LARB2>,
33483b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_GALS>;
33493b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
33503b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
33513b5838d1STinghan Shen		};
33523b5838d1STinghan Shen
33533b5838d1STinghan Shen		larb3: larb@1c103000 {
33543b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
33553b5838d1STinghan Shen			reg = <0 0x1c103000 0 0x1000>;
33563b5838d1STinghan Shen			mediatek,larb-id = <3>;
33573b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
33583b5838d1STinghan Shen			clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>,
33593b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_GALS>,
33603b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
33613b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
33623b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
33633b5838d1STinghan Shen		};
33646c2503b5SBo-Chen Chen
336552f4a10fSMoudy Ho		vdo1_rdma0: dma-controller@1c104000 {
336692d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
336792d2c23dSNancy.Lin			reg = <0 0x1c104000 0 0x1000>;
336892d2c23dSNancy.Lin			interrupts = <GIC_SPI 495 IRQ_TYPE_LEVEL_HIGH 0>;
336992d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA0>;
337092d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
337192d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA0>;
337292d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x4000 0x1000>;
337352f4a10fSMoudy Ho			#dma-cells = <1>;
337492d2c23dSNancy.Lin		};
337592d2c23dSNancy.Lin
337652f4a10fSMoudy Ho		vdo1_rdma1: dma-controller@1c105000 {
337792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
337892d2c23dSNancy.Lin			reg = <0 0x1c105000 0 0x1000>;
337992d2c23dSNancy.Lin			interrupts = <GIC_SPI 496 IRQ_TYPE_LEVEL_HIGH 0>;
338092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA1>;
338192d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
338292d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA1>;
338392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x5000 0x1000>;
338452f4a10fSMoudy Ho			#dma-cells = <1>;
338592d2c23dSNancy.Lin		};
338692d2c23dSNancy.Lin
338752f4a10fSMoudy Ho		vdo1_rdma2: dma-controller@1c106000 {
338892d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
338992d2c23dSNancy.Lin			reg = <0 0x1c106000 0 0x1000>;
339092d2c23dSNancy.Lin			interrupts = <GIC_SPI 497 IRQ_TYPE_LEVEL_HIGH 0>;
339192d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA2>;
339292d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
339392d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA2>;
339492d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x6000 0x1000>;
339552f4a10fSMoudy Ho			#dma-cells = <1>;
339692d2c23dSNancy.Lin		};
339792d2c23dSNancy.Lin
339852f4a10fSMoudy Ho		vdo1_rdma3: dma-controller@1c107000 {
339992d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
340092d2c23dSNancy.Lin			reg = <0 0x1c107000 0 0x1000>;
340192d2c23dSNancy.Lin			interrupts = <GIC_SPI 498 IRQ_TYPE_LEVEL_HIGH 0>;
340292d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA3>;
340392d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
340492d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA3>;
340592d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x7000 0x1000>;
340652f4a10fSMoudy Ho			#dma-cells = <1>;
340792d2c23dSNancy.Lin		};
340892d2c23dSNancy.Lin
340952f4a10fSMoudy Ho		vdo1_rdma4: dma-controller@1c108000 {
341092d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
341192d2c23dSNancy.Lin			reg = <0 0x1c108000 0 0x1000>;
341292d2c23dSNancy.Lin			interrupts = <GIC_SPI 499 IRQ_TYPE_LEVEL_HIGH 0>;
341392d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA4>;
341492d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
341592d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA4>;
341692d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x8000 0x1000>;
341752f4a10fSMoudy Ho			#dma-cells = <1>;
341892d2c23dSNancy.Lin		};
341992d2c23dSNancy.Lin
342052f4a10fSMoudy Ho		vdo1_rdma5: dma-controller@1c109000 {
342192d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
342292d2c23dSNancy.Lin			reg = <0 0x1c109000 0 0x1000>;
342392d2c23dSNancy.Lin			interrupts = <GIC_SPI 500 IRQ_TYPE_LEVEL_HIGH 0>;
342492d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA5>;
342592d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
342692d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA5>;
342792d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x9000 0x1000>;
342852f4a10fSMoudy Ho			#dma-cells = <1>;
342992d2c23dSNancy.Lin		};
343092d2c23dSNancy.Lin
343152f4a10fSMoudy Ho		vdo1_rdma6: dma-controller@1c10a000 {
343292d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
343392d2c23dSNancy.Lin			reg = <0 0x1c10a000 0 0x1000>;
343492d2c23dSNancy.Lin			interrupts = <GIC_SPI 501 IRQ_TYPE_LEVEL_HIGH 0>;
343592d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA6>;
343692d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
343792d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA6>;
343892d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xa000 0x1000>;
343952f4a10fSMoudy Ho			#dma-cells = <1>;
344092d2c23dSNancy.Lin		};
344192d2c23dSNancy.Lin
344252f4a10fSMoudy Ho		vdo1_rdma7: dma-controller@1c10b000 {
344392d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
344492d2c23dSNancy.Lin			reg = <0 0x1c10b000 0 0x1000>;
344592d2c23dSNancy.Lin			interrupts = <GIC_SPI 502 IRQ_TYPE_LEVEL_HIGH 0>;
344692d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA7>;
344792d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
344892d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA7>;
344992d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xb000 0x1000>;
345052f4a10fSMoudy Ho			#dma-cells = <1>;
345192d2c23dSNancy.Lin		};
345292d2c23dSNancy.Lin
345392d2c23dSNancy.Lin		merge1: vpp-merge@1c10c000 {
345492d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
345592d2c23dSNancy.Lin			reg = <0 0x1c10c000 0 0x1000>;
345692d2c23dSNancy.Lin			interrupts = <GIC_SPI 503 IRQ_TYPE_LEVEL_HIGH 0>;
345792d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE0>,
345892d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE0_DL_ASYNC>;
345992d2c23dSNancy.Lin			clock-names = "merge","merge_async";
346092d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
346192d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xc000 0x1000>;
34625f8456b1SRob Herring			mediatek,merge-mute;
346392d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE0_DL_ASYNC>;
346492d2c23dSNancy.Lin		};
346592d2c23dSNancy.Lin
346692d2c23dSNancy.Lin		merge2: vpp-merge@1c10d000 {
346792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
346892d2c23dSNancy.Lin			reg = <0 0x1c10d000 0 0x1000>;
346992d2c23dSNancy.Lin			interrupts = <GIC_SPI 504 IRQ_TYPE_LEVEL_HIGH 0>;
347092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE1>,
347192d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE1_DL_ASYNC>;
347292d2c23dSNancy.Lin			clock-names = "merge","merge_async";
347392d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
347492d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xd000 0x1000>;
34755f8456b1SRob Herring			mediatek,merge-mute;
347692d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE1_DL_ASYNC>;
347792d2c23dSNancy.Lin		};
347892d2c23dSNancy.Lin
347992d2c23dSNancy.Lin		merge3: vpp-merge@1c10e000 {
348092d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
348192d2c23dSNancy.Lin			reg = <0 0x1c10e000 0 0x1000>;
348292d2c23dSNancy.Lin			interrupts = <GIC_SPI 505 IRQ_TYPE_LEVEL_HIGH 0>;
348392d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE2>,
348492d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE2_DL_ASYNC>;
348592d2c23dSNancy.Lin			clock-names = "merge","merge_async";
348692d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
348792d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xe000 0x1000>;
34885f8456b1SRob Herring			mediatek,merge-mute;
348992d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE2_DL_ASYNC>;
349092d2c23dSNancy.Lin		};
349192d2c23dSNancy.Lin
349292d2c23dSNancy.Lin		merge4: vpp-merge@1c10f000 {
349392d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
349492d2c23dSNancy.Lin			reg = <0 0x1c10f000 0 0x1000>;
349592d2c23dSNancy.Lin			interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH 0>;
349692d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE3>,
349792d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE3_DL_ASYNC>;
349892d2c23dSNancy.Lin			clock-names = "merge","merge_async";
349992d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
350092d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xf000 0x1000>;
35015f8456b1SRob Herring			mediatek,merge-mute;
350292d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE3_DL_ASYNC>;
350392d2c23dSNancy.Lin		};
350492d2c23dSNancy.Lin
350592d2c23dSNancy.Lin		merge5: vpp-merge@1c110000 {
350692d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
350792d2c23dSNancy.Lin			reg = <0 0x1c110000 0 0x1000>;
350892d2c23dSNancy.Lin			interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH 0>;
350992d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE4>,
351092d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE4_DL_ASYNC>;
351192d2c23dSNancy.Lin			clock-names = "merge","merge_async";
351292d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
351392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x0000 0x1000>;
35145f8456b1SRob Herring			mediatek,merge-fifo-en;
351592d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE4_DL_ASYNC>;
351692d2c23dSNancy.Lin		};
351792d2c23dSNancy.Lin
35186c2503b5SBo-Chen Chen		dp_intf1: dp-intf@1c113000 {
35196c2503b5SBo-Chen Chen			compatible = "mediatek,mt8195-dp-intf";
35206c2503b5SBo-Chen Chen			reg = <0 0x1c113000 0 0x1000>;
35216c2503b5SBo-Chen Chen			interrupts = <GIC_SPI 513 IRQ_TYPE_LEVEL_HIGH 0>;
35226c2503b5SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
35236c2503b5SBo-Chen Chen			clocks = <&vdosys1 CLK_VDO1_DP_INTF0_MM>,
35246c2503b5SBo-Chen Chen				 <&vdosys1 CLK_VDO1_DPINTF>,
35256c2503b5SBo-Chen Chen				 <&apmixedsys CLK_APMIXED_TVDPLL2>;
35266c2503b5SBo-Chen Chen			clock-names = "engine", "pixel", "pll";
35276c2503b5SBo-Chen Chen			status = "disabled";
35286c2503b5SBo-Chen Chen		};
352964196979SBo-Chen Chen
353092d2c23dSNancy.Lin		ethdr0: hdr-engine@1c114000 {
353192d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-ethdr";
353292d2c23dSNancy.Lin			reg = <0 0x1c114000 0 0x1000>,
353392d2c23dSNancy.Lin			      <0 0x1c115000 0 0x1000>,
353492d2c23dSNancy.Lin			      <0 0x1c117000 0 0x1000>,
353592d2c23dSNancy.Lin			      <0 0x1c119000 0 0x1000>,
353692d2c23dSNancy.Lin			      <0 0x1c11a000 0 0x1000>,
353792d2c23dSNancy.Lin			      <0 0x1c11b000 0 0x1000>,
353892d2c23dSNancy.Lin			      <0 0x1c11c000 0 0x1000>;
353992d2c23dSNancy.Lin			reg-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1",
354092d2c23dSNancy.Lin				    "vdo_be", "adl_ds";
354192d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x4000 0x1000>,
354292d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x5000 0x1000>,
354392d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x7000 0x1000>,
354492d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x9000 0x1000>,
354592d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xa000 0x1000>,
354692d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xb000 0x1000>,
354792d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xc000 0x1000>;
354892d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_DISP_MIXER>,
354992d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE0>,
355092d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE1>,
355192d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE0>,
355292d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE1>,
355392d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_BE>,
355492d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_26M_SLOW>,
355592d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE0_DL_ASYNC>,
355692d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE1_DL_ASYNC>,
355792d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE0_DL_ASYNC>,
355892d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE1_DL_ASYNC>,
355992d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_BE_DL_ASYNC>,
356092d2c23dSNancy.Lin				 <&topckgen CLK_TOP_ETHDR>;
356192d2c23dSNancy.Lin			clock-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1",
356292d2c23dSNancy.Lin				      "vdo_be", "adl_ds", "vdo_fe0_async", "vdo_fe1_async",
356392d2c23dSNancy.Lin				      "gfx_fe0_async", "gfx_fe1_async","vdo_be_async",
356492d2c23dSNancy.Lin				      "ethdr_top";
356592d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
356692d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_HDR_DS>,
356792d2c23dSNancy.Lin				 <&iommu_vpp M4U_PORT_L3_HDR_ADL>;
356892d2c23dSNancy.Lin			interrupts = <GIC_SPI 517 IRQ_TYPE_LEVEL_HIGH 0>; /* disp mixer */
356992d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0_DL_ASYNC>,
357092d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1_DL_ASYNC>,
357192d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0_DL_ASYNC>,
357292d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1_DL_ASYNC>,
357392d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE_DL_ASYNC>;
357492d2c23dSNancy.Lin			reset-names = "vdo_fe0_async", "vdo_fe1_async", "gfx_fe0_async",
357592d2c23dSNancy.Lin				      "gfx_fe1_async", "vdo_be_async";
357692d2c23dSNancy.Lin		};
357792d2c23dSNancy.Lin
357864196979SBo-Chen Chen		edp_tx: edp-tx@1c500000 {
357964196979SBo-Chen Chen			compatible = "mediatek,mt8195-edp-tx";
358064196979SBo-Chen Chen			reg = <0 0x1c500000 0 0x8000>;
358164196979SBo-Chen Chen			nvmem-cells = <&dp_calibration>;
358264196979SBo-Chen Chen			nvmem-cell-names = "dp_calibration_data";
358364196979SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_EPD_TX>;
358464196979SBo-Chen Chen			interrupts = <GIC_SPI 676 IRQ_TYPE_LEVEL_HIGH 0>;
358564196979SBo-Chen Chen			max-linkrate-mhz = <8100>;
358664196979SBo-Chen Chen			status = "disabled";
358764196979SBo-Chen Chen		};
358864196979SBo-Chen Chen
358964196979SBo-Chen Chen		dp_tx: dp-tx@1c600000 {
359064196979SBo-Chen Chen			compatible = "mediatek,mt8195-dp-tx";
359164196979SBo-Chen Chen			reg = <0 0x1c600000 0 0x8000>;
359264196979SBo-Chen Chen			nvmem-cells = <&dp_calibration>;
359364196979SBo-Chen Chen			nvmem-cell-names = "dp_calibration_data";
359464196979SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_DP_TX>;
359564196979SBo-Chen Chen			interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH 0>;
359664196979SBo-Chen Chen			max-linkrate-mhz = <8100>;
359764196979SBo-Chen Chen			status = "disabled";
359864196979SBo-Chen Chen		};
359937f25828STinghan Shen	};
3600fd1c6f13SBalsam CHIHI
3601fd1c6f13SBalsam CHIHI	thermal_zones: thermal-zones {
3602fd1c6f13SBalsam CHIHI		cpu0-thermal {
36037f2fc184SBalsam CHIHI			polling-delay = <1000>;
36047f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3605fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU0>;
36067f2fc184SBalsam CHIHI
3607fd1c6f13SBalsam CHIHI			trips {
36087f2fc184SBalsam CHIHI				cpu0_alert: trip-alert {
36097f2fc184SBalsam CHIHI					temperature = <85000>;
36107f2fc184SBalsam CHIHI					hysteresis = <2000>;
36117f2fc184SBalsam CHIHI					type = "passive";
36127f2fc184SBalsam CHIHI				};
36137f2fc184SBalsam CHIHI
3614fd1c6f13SBalsam CHIHI				cpu0_crit: trip-crit {
3615fd1c6f13SBalsam CHIHI					temperature = <100000>;
3616fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3617fd1c6f13SBalsam CHIHI					type = "critical";
3618fd1c6f13SBalsam CHIHI				};
3619fd1c6f13SBalsam CHIHI			};
36207f2fc184SBalsam CHIHI
36217f2fc184SBalsam CHIHI			cooling-maps {
36227f2fc184SBalsam CHIHI				map0 {
36237f2fc184SBalsam CHIHI					trip = <&cpu0_alert>;
36247f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36257f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36267f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36277f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
36287f2fc184SBalsam CHIHI				};
36297f2fc184SBalsam CHIHI			};
3630fd1c6f13SBalsam CHIHI		};
3631fd1c6f13SBalsam CHIHI
3632fd1c6f13SBalsam CHIHI		cpu1-thermal {
36337f2fc184SBalsam CHIHI			polling-delay = <1000>;
36347f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3635fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU1>;
36367f2fc184SBalsam CHIHI
3637fd1c6f13SBalsam CHIHI			trips {
36387f2fc184SBalsam CHIHI				cpu1_alert: trip-alert {
36397f2fc184SBalsam CHIHI					temperature = <85000>;
36407f2fc184SBalsam CHIHI					hysteresis = <2000>;
36417f2fc184SBalsam CHIHI					type = "passive";
36427f2fc184SBalsam CHIHI				};
36437f2fc184SBalsam CHIHI
3644fd1c6f13SBalsam CHIHI				cpu1_crit: trip-crit {
3645fd1c6f13SBalsam CHIHI					temperature = <100000>;
3646fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3647fd1c6f13SBalsam CHIHI					type = "critical";
3648fd1c6f13SBalsam CHIHI				};
3649fd1c6f13SBalsam CHIHI			};
36507f2fc184SBalsam CHIHI
36517f2fc184SBalsam CHIHI			cooling-maps {
36527f2fc184SBalsam CHIHI				map0 {
36537f2fc184SBalsam CHIHI					trip = <&cpu1_alert>;
36547f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36557f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36567f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36577f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
36587f2fc184SBalsam CHIHI				};
36597f2fc184SBalsam CHIHI			};
3660fd1c6f13SBalsam CHIHI		};
3661fd1c6f13SBalsam CHIHI
3662fd1c6f13SBalsam CHIHI		cpu2-thermal {
36637f2fc184SBalsam CHIHI			polling-delay = <1000>;
36647f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3665fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU2>;
36667f2fc184SBalsam CHIHI
3667fd1c6f13SBalsam CHIHI			trips {
36687f2fc184SBalsam CHIHI				cpu2_alert: trip-alert {
36697f2fc184SBalsam CHIHI					temperature = <85000>;
36707f2fc184SBalsam CHIHI					hysteresis = <2000>;
36717f2fc184SBalsam CHIHI					type = "passive";
36727f2fc184SBalsam CHIHI				};
36737f2fc184SBalsam CHIHI
3674fd1c6f13SBalsam CHIHI				cpu2_crit: trip-crit {
3675fd1c6f13SBalsam CHIHI					temperature = <100000>;
3676fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3677fd1c6f13SBalsam CHIHI					type = "critical";
3678fd1c6f13SBalsam CHIHI				};
3679fd1c6f13SBalsam CHIHI			};
36807f2fc184SBalsam CHIHI
36817f2fc184SBalsam CHIHI			cooling-maps {
36827f2fc184SBalsam CHIHI				map0 {
36837f2fc184SBalsam CHIHI					trip = <&cpu2_alert>;
36847f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36857f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36867f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36877f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
36887f2fc184SBalsam CHIHI				};
36897f2fc184SBalsam CHIHI			};
3690fd1c6f13SBalsam CHIHI		};
3691fd1c6f13SBalsam CHIHI
3692fd1c6f13SBalsam CHIHI		cpu3-thermal {
36937f2fc184SBalsam CHIHI			polling-delay = <1000>;
36947f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3695fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU3>;
36967f2fc184SBalsam CHIHI
3697fd1c6f13SBalsam CHIHI			trips {
36987f2fc184SBalsam CHIHI				cpu3_alert: trip-alert {
36997f2fc184SBalsam CHIHI					temperature = <85000>;
37007f2fc184SBalsam CHIHI					hysteresis = <2000>;
37017f2fc184SBalsam CHIHI					type = "passive";
37027f2fc184SBalsam CHIHI				};
37037f2fc184SBalsam CHIHI
3704fd1c6f13SBalsam CHIHI				cpu3_crit: trip-crit {
3705fd1c6f13SBalsam CHIHI					temperature = <100000>;
3706fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3707fd1c6f13SBalsam CHIHI					type = "critical";
3708fd1c6f13SBalsam CHIHI				};
3709fd1c6f13SBalsam CHIHI			};
37107f2fc184SBalsam CHIHI
37117f2fc184SBalsam CHIHI			cooling-maps {
37127f2fc184SBalsam CHIHI				map0 {
37137f2fc184SBalsam CHIHI					trip = <&cpu3_alert>;
37147f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37157f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37167f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37177f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
37187f2fc184SBalsam CHIHI				};
37197f2fc184SBalsam CHIHI			};
3720fd1c6f13SBalsam CHIHI		};
3721fd1c6f13SBalsam CHIHI
3722fd1c6f13SBalsam CHIHI		cpu4-thermal {
37237f2fc184SBalsam CHIHI			polling-delay = <1000>;
37247f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3725fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU0>;
37267f2fc184SBalsam CHIHI
3727fd1c6f13SBalsam CHIHI			trips {
37287f2fc184SBalsam CHIHI				cpu4_alert: trip-alert {
37297f2fc184SBalsam CHIHI					temperature = <85000>;
37307f2fc184SBalsam CHIHI					hysteresis = <2000>;
37317f2fc184SBalsam CHIHI					type = "passive";
37327f2fc184SBalsam CHIHI				};
37337f2fc184SBalsam CHIHI
3734fd1c6f13SBalsam CHIHI				cpu4_crit: trip-crit {
3735fd1c6f13SBalsam CHIHI					temperature = <100000>;
3736fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3737fd1c6f13SBalsam CHIHI					type = "critical";
3738fd1c6f13SBalsam CHIHI				};
3739fd1c6f13SBalsam CHIHI			};
37407f2fc184SBalsam CHIHI
37417f2fc184SBalsam CHIHI			cooling-maps {
37427f2fc184SBalsam CHIHI				map0 {
37437f2fc184SBalsam CHIHI					trip = <&cpu4_alert>;
37447f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37457f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37467f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37477f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
37487f2fc184SBalsam CHIHI				};
37497f2fc184SBalsam CHIHI			};
3750fd1c6f13SBalsam CHIHI		};
3751fd1c6f13SBalsam CHIHI
3752fd1c6f13SBalsam CHIHI		cpu5-thermal {
37537f2fc184SBalsam CHIHI			polling-delay = <1000>;
37547f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3755fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU1>;
37567f2fc184SBalsam CHIHI
3757fd1c6f13SBalsam CHIHI			trips {
37587f2fc184SBalsam CHIHI				cpu5_alert: trip-alert {
37597f2fc184SBalsam CHIHI					temperature = <85000>;
37607f2fc184SBalsam CHIHI					hysteresis = <2000>;
37617f2fc184SBalsam CHIHI					type = "passive";
37627f2fc184SBalsam CHIHI				};
37637f2fc184SBalsam CHIHI
3764fd1c6f13SBalsam CHIHI				cpu5_crit: trip-crit {
3765fd1c6f13SBalsam CHIHI					temperature = <100000>;
3766fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3767fd1c6f13SBalsam CHIHI					type = "critical";
3768fd1c6f13SBalsam CHIHI				};
3769fd1c6f13SBalsam CHIHI			};
37707f2fc184SBalsam CHIHI
37717f2fc184SBalsam CHIHI			cooling-maps {
37727f2fc184SBalsam CHIHI				map0 {
37737f2fc184SBalsam CHIHI					trip = <&cpu5_alert>;
37747f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37757f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37767f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37777f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
37787f2fc184SBalsam CHIHI				};
37797f2fc184SBalsam CHIHI			};
3780fd1c6f13SBalsam CHIHI		};
3781fd1c6f13SBalsam CHIHI
3782fd1c6f13SBalsam CHIHI		cpu6-thermal {
37837f2fc184SBalsam CHIHI			polling-delay = <1000>;
37847f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3785fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU2>;
37867f2fc184SBalsam CHIHI
3787fd1c6f13SBalsam CHIHI			trips {
37887f2fc184SBalsam CHIHI				cpu6_alert: trip-alert {
37897f2fc184SBalsam CHIHI					temperature = <85000>;
37907f2fc184SBalsam CHIHI					hysteresis = <2000>;
37917f2fc184SBalsam CHIHI					type = "passive";
37927f2fc184SBalsam CHIHI				};
37937f2fc184SBalsam CHIHI
3794fd1c6f13SBalsam CHIHI				cpu6_crit: trip-crit {
3795fd1c6f13SBalsam CHIHI					temperature = <100000>;
3796fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3797fd1c6f13SBalsam CHIHI					type = "critical";
3798fd1c6f13SBalsam CHIHI				};
3799fd1c6f13SBalsam CHIHI			};
38007f2fc184SBalsam CHIHI
38017f2fc184SBalsam CHIHI			cooling-maps {
38027f2fc184SBalsam CHIHI				map0 {
38037f2fc184SBalsam CHIHI					trip = <&cpu6_alert>;
38047f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
38057f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
38067f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
38077f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
38087f2fc184SBalsam CHIHI				};
38097f2fc184SBalsam CHIHI			};
3810fd1c6f13SBalsam CHIHI		};
3811fd1c6f13SBalsam CHIHI
3812fd1c6f13SBalsam CHIHI		cpu7-thermal {
38137f2fc184SBalsam CHIHI			polling-delay = <1000>;
38147f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3815fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU3>;
38167f2fc184SBalsam CHIHI
3817fd1c6f13SBalsam CHIHI			trips {
38187f2fc184SBalsam CHIHI				cpu7_alert: trip-alert {
38197f2fc184SBalsam CHIHI					temperature = <85000>;
38207f2fc184SBalsam CHIHI					hysteresis = <2000>;
38217f2fc184SBalsam CHIHI					type = "passive";
38227f2fc184SBalsam CHIHI				};
38237f2fc184SBalsam CHIHI
3824fd1c6f13SBalsam CHIHI				cpu7_crit: trip-crit {
3825fd1c6f13SBalsam CHIHI					temperature = <100000>;
3826fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3827fd1c6f13SBalsam CHIHI					type = "critical";
3828fd1c6f13SBalsam CHIHI				};
3829fd1c6f13SBalsam CHIHI			};
38307f2fc184SBalsam CHIHI
38317f2fc184SBalsam CHIHI			cooling-maps {
38327f2fc184SBalsam CHIHI				map0 {
38337f2fc184SBalsam CHIHI					trip = <&cpu7_alert>;
38347f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
38357f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
38367f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
38377f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
38387f2fc184SBalsam CHIHI				};
38397f2fc184SBalsam CHIHI			};
3840fd1c6f13SBalsam CHIHI		};
38411e5b6725SBalsam CHIHI
38421e5b6725SBalsam CHIHI		vpu0-thermal {
38431e5b6725SBalsam CHIHI			polling-delay = <1000>;
38441e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
38451e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_VPU0>;
38461e5b6725SBalsam CHIHI
38471e5b6725SBalsam CHIHI			trips {
38481e5b6725SBalsam CHIHI				vpu0_alert: trip-alert {
38491e5b6725SBalsam CHIHI					temperature = <85000>;
38501e5b6725SBalsam CHIHI					hysteresis = <2000>;
38511e5b6725SBalsam CHIHI					type = "passive";
38521e5b6725SBalsam CHIHI				};
38531e5b6725SBalsam CHIHI
38541e5b6725SBalsam CHIHI				vpu0_crit: trip-crit {
38551e5b6725SBalsam CHIHI					temperature = <100000>;
38561e5b6725SBalsam CHIHI					hysteresis = <2000>;
38571e5b6725SBalsam CHIHI					type = "critical";
38581e5b6725SBalsam CHIHI				};
38591e5b6725SBalsam CHIHI			};
38601e5b6725SBalsam CHIHI		};
38611e5b6725SBalsam CHIHI
38621e5b6725SBalsam CHIHI		vpu1-thermal {
38631e5b6725SBalsam CHIHI			polling-delay = <1000>;
38641e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
38651e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_VPU1>;
38661e5b6725SBalsam CHIHI
38671e5b6725SBalsam CHIHI			trips {
38681e5b6725SBalsam CHIHI				vpu1_alert: trip-alert {
38691e5b6725SBalsam CHIHI					temperature = <85000>;
38701e5b6725SBalsam CHIHI					hysteresis = <2000>;
38711e5b6725SBalsam CHIHI					type = "passive";
38721e5b6725SBalsam CHIHI				};
38731e5b6725SBalsam CHIHI
38741e5b6725SBalsam CHIHI				vpu1_crit: trip-crit {
38751e5b6725SBalsam CHIHI					temperature = <100000>;
38761e5b6725SBalsam CHIHI					hysteresis = <2000>;
38771e5b6725SBalsam CHIHI					type = "critical";
38781e5b6725SBalsam CHIHI				};
38791e5b6725SBalsam CHIHI			};
38801e5b6725SBalsam CHIHI		};
38811e5b6725SBalsam CHIHI
38821e5b6725SBalsam CHIHI		gpu0-thermal {
38831e5b6725SBalsam CHIHI			polling-delay = <1000>;
38841e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
38851e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_GPU0>;
38861e5b6725SBalsam CHIHI
38871e5b6725SBalsam CHIHI			trips {
38881e5b6725SBalsam CHIHI				gpu0_alert: trip-alert {
38891e5b6725SBalsam CHIHI					temperature = <85000>;
38901e5b6725SBalsam CHIHI					hysteresis = <2000>;
38911e5b6725SBalsam CHIHI					type = "passive";
38921e5b6725SBalsam CHIHI				};
38931e5b6725SBalsam CHIHI
38941e5b6725SBalsam CHIHI				gpu0_crit: trip-crit {
38951e5b6725SBalsam CHIHI					temperature = <100000>;
38961e5b6725SBalsam CHIHI					hysteresis = <2000>;
38971e5b6725SBalsam CHIHI					type = "critical";
38981e5b6725SBalsam CHIHI				};
38991e5b6725SBalsam CHIHI			};
39001e5b6725SBalsam CHIHI		};
39011e5b6725SBalsam CHIHI
39021e5b6725SBalsam CHIHI		gpu1-thermal {
39031e5b6725SBalsam CHIHI			polling-delay = <1000>;
39041e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
39051e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_GPU1>;
39061e5b6725SBalsam CHIHI
39071e5b6725SBalsam CHIHI			trips {
39081e5b6725SBalsam CHIHI				gpu1_alert: trip-alert {
39091e5b6725SBalsam CHIHI					temperature = <85000>;
39101e5b6725SBalsam CHIHI					hysteresis = <2000>;
39111e5b6725SBalsam CHIHI					type = "passive";
39121e5b6725SBalsam CHIHI				};
39131e5b6725SBalsam CHIHI
39141e5b6725SBalsam CHIHI				gpu1_crit: trip-crit {
39151e5b6725SBalsam CHIHI					temperature = <100000>;
39161e5b6725SBalsam CHIHI					hysteresis = <2000>;
39171e5b6725SBalsam CHIHI					type = "critical";
39181e5b6725SBalsam CHIHI				};
39191e5b6725SBalsam CHIHI			};
39201e5b6725SBalsam CHIHI		};
39211e5b6725SBalsam CHIHI
39221e5b6725SBalsam CHIHI		vdec-thermal {
39231e5b6725SBalsam CHIHI			polling-delay = <1000>;
39241e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
39251e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_VDEC>;
39261e5b6725SBalsam CHIHI
39271e5b6725SBalsam CHIHI			trips {
39281e5b6725SBalsam CHIHI				vdec_alert: trip-alert {
39291e5b6725SBalsam CHIHI					temperature = <85000>;
39301e5b6725SBalsam CHIHI					hysteresis = <2000>;
39311e5b6725SBalsam CHIHI					type = "passive";
39321e5b6725SBalsam CHIHI				};
39331e5b6725SBalsam CHIHI
39341e5b6725SBalsam CHIHI				vdec_crit: trip-crit {
39351e5b6725SBalsam CHIHI					temperature = <100000>;
39361e5b6725SBalsam CHIHI					hysteresis = <2000>;
39371e5b6725SBalsam CHIHI					type = "critical";
39381e5b6725SBalsam CHIHI				};
39391e5b6725SBalsam CHIHI			};
39401e5b6725SBalsam CHIHI		};
39411e5b6725SBalsam CHIHI
39421e5b6725SBalsam CHIHI		img-thermal {
39431e5b6725SBalsam CHIHI			polling-delay = <1000>;
39441e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
39451e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_IMG>;
39461e5b6725SBalsam CHIHI
39471e5b6725SBalsam CHIHI			trips {
39481e5b6725SBalsam CHIHI				img_alert: trip-alert {
39491e5b6725SBalsam CHIHI					temperature = <85000>;
39501e5b6725SBalsam CHIHI					hysteresis = <2000>;
39511e5b6725SBalsam CHIHI					type = "passive";
39521e5b6725SBalsam CHIHI				};
39531e5b6725SBalsam CHIHI
39541e5b6725SBalsam CHIHI				img_crit: trip-crit {
39551e5b6725SBalsam CHIHI					temperature = <100000>;
39561e5b6725SBalsam CHIHI					hysteresis = <2000>;
39571e5b6725SBalsam CHIHI					type = "critical";
39581e5b6725SBalsam CHIHI				};
39591e5b6725SBalsam CHIHI			};
39601e5b6725SBalsam CHIHI		};
39611e5b6725SBalsam CHIHI
39621e5b6725SBalsam CHIHI		infra-thermal {
39631e5b6725SBalsam CHIHI			polling-delay = <1000>;
39641e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
39651e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_INFRA>;
39661e5b6725SBalsam CHIHI
39671e5b6725SBalsam CHIHI			trips {
39681e5b6725SBalsam CHIHI				infra_alert: trip-alert {
39691e5b6725SBalsam CHIHI					temperature = <85000>;
39701e5b6725SBalsam CHIHI					hysteresis = <2000>;
39711e5b6725SBalsam CHIHI					type = "passive";
39721e5b6725SBalsam CHIHI				};
39731e5b6725SBalsam CHIHI
39741e5b6725SBalsam CHIHI				infra_crit: trip-crit {
39751e5b6725SBalsam CHIHI					temperature = <100000>;
39761e5b6725SBalsam CHIHI					hysteresis = <2000>;
39771e5b6725SBalsam CHIHI					type = "critical";
39781e5b6725SBalsam CHIHI				};
39791e5b6725SBalsam CHIHI			};
39801e5b6725SBalsam CHIHI		};
39811e5b6725SBalsam CHIHI
39821e5b6725SBalsam CHIHI		cam0-thermal {
39831e5b6725SBalsam CHIHI			polling-delay = <1000>;
39841e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
39851e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_CAM0>;
39861e5b6725SBalsam CHIHI
39871e5b6725SBalsam CHIHI			trips {
39881e5b6725SBalsam CHIHI				cam0_alert: trip-alert {
39891e5b6725SBalsam CHIHI					temperature = <85000>;
39901e5b6725SBalsam CHIHI					hysteresis = <2000>;
39911e5b6725SBalsam CHIHI					type = "passive";
39921e5b6725SBalsam CHIHI				};
39931e5b6725SBalsam CHIHI
39941e5b6725SBalsam CHIHI				cam0_crit: trip-crit {
39951e5b6725SBalsam CHIHI					temperature = <100000>;
39961e5b6725SBalsam CHIHI					hysteresis = <2000>;
39971e5b6725SBalsam CHIHI					type = "critical";
39981e5b6725SBalsam CHIHI				};
39991e5b6725SBalsam CHIHI			};
40001e5b6725SBalsam CHIHI		};
40011e5b6725SBalsam CHIHI
40021e5b6725SBalsam CHIHI		cam1-thermal {
40031e5b6725SBalsam CHIHI			polling-delay = <1000>;
40041e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
40051e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_CAM1>;
40061e5b6725SBalsam CHIHI
40071e5b6725SBalsam CHIHI			trips {
40081e5b6725SBalsam CHIHI				cam1_alert: trip-alert {
40091e5b6725SBalsam CHIHI					temperature = <85000>;
40101e5b6725SBalsam CHIHI					hysteresis = <2000>;
40111e5b6725SBalsam CHIHI					type = "passive";
40121e5b6725SBalsam CHIHI				};
40131e5b6725SBalsam CHIHI
40141e5b6725SBalsam CHIHI				cam1_crit: trip-crit {
40151e5b6725SBalsam CHIHI					temperature = <100000>;
40161e5b6725SBalsam CHIHI					hysteresis = <2000>;
40171e5b6725SBalsam CHIHI					type = "critical";
40181e5b6725SBalsam CHIHI				};
40191e5b6725SBalsam CHIHI			};
40201e5b6725SBalsam CHIHI		};
4021fd1c6f13SBalsam CHIHI	};
402237f25828STinghan Shen};
4023