137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT) 237f25828STinghan Shen/* 337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc. 437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com> 537f25828STinghan Shen */ 637f25828STinghan Shen 737f25828STinghan Shen/dts-v1/; 837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h> 937f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h> 1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h> 1137f25828STinghan Shen#include <dt-bindings/phy/phy.h> 1237f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h> 132b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h> 1437f25828STinghan Shen 1537f25828STinghan Shen/ { 1637f25828STinghan Shen compatible = "mediatek,mt8195"; 1737f25828STinghan Shen interrupt-parent = <&gic>; 1837f25828STinghan Shen #address-cells = <2>; 1937f25828STinghan Shen #size-cells = <2>; 2037f25828STinghan Shen 2137f25828STinghan Shen cpus { 2237f25828STinghan Shen #address-cells = <1>; 2337f25828STinghan Shen #size-cells = <0>; 2437f25828STinghan Shen 2537f25828STinghan Shen cpu0: cpu@0 { 2637f25828STinghan Shen device_type = "cpu"; 2737f25828STinghan Shen compatible = "arm,cortex-a55"; 2837f25828STinghan Shen reg = <0x000>; 2937f25828STinghan Shen enable-method = "psci"; 30e39e72cfSYT Lee performance-domains = <&performance 0>; 3137f25828STinghan Shen clock-frequency = <1701000000>; 3237f25828STinghan Shen capacity-dmips-mhz = <578>; 3337f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 3437f25828STinghan Shen next-level-cache = <&l2_0>; 3537f25828STinghan Shen #cooling-cells = <2>; 3637f25828STinghan Shen }; 3737f25828STinghan Shen 3837f25828STinghan Shen cpu1: cpu@100 { 3937f25828STinghan Shen device_type = "cpu"; 4037f25828STinghan Shen compatible = "arm,cortex-a55"; 4137f25828STinghan Shen reg = <0x100>; 4237f25828STinghan Shen enable-method = "psci"; 43e39e72cfSYT Lee performance-domains = <&performance 0>; 4437f25828STinghan Shen clock-frequency = <1701000000>; 4537f25828STinghan Shen capacity-dmips-mhz = <578>; 4637f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 4737f25828STinghan Shen next-level-cache = <&l2_0>; 4837f25828STinghan Shen #cooling-cells = <2>; 4937f25828STinghan Shen }; 5037f25828STinghan Shen 5137f25828STinghan Shen cpu2: cpu@200 { 5237f25828STinghan Shen device_type = "cpu"; 5337f25828STinghan Shen compatible = "arm,cortex-a55"; 5437f25828STinghan Shen reg = <0x200>; 5537f25828STinghan Shen enable-method = "psci"; 56e39e72cfSYT Lee performance-domains = <&performance 0>; 5737f25828STinghan Shen clock-frequency = <1701000000>; 5837f25828STinghan Shen capacity-dmips-mhz = <578>; 5937f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 6037f25828STinghan Shen next-level-cache = <&l2_0>; 6137f25828STinghan Shen #cooling-cells = <2>; 6237f25828STinghan Shen }; 6337f25828STinghan Shen 6437f25828STinghan Shen cpu3: cpu@300 { 6537f25828STinghan Shen device_type = "cpu"; 6637f25828STinghan Shen compatible = "arm,cortex-a55"; 6737f25828STinghan Shen reg = <0x300>; 6837f25828STinghan Shen enable-method = "psci"; 69e39e72cfSYT Lee performance-domains = <&performance 0>; 7037f25828STinghan Shen clock-frequency = <1701000000>; 7137f25828STinghan Shen capacity-dmips-mhz = <578>; 7237f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 7337f25828STinghan Shen next-level-cache = <&l2_0>; 7437f25828STinghan Shen #cooling-cells = <2>; 7537f25828STinghan Shen }; 7637f25828STinghan Shen 7737f25828STinghan Shen cpu4: cpu@400 { 7837f25828STinghan Shen device_type = "cpu"; 7937f25828STinghan Shen compatible = "arm,cortex-a78"; 8037f25828STinghan Shen reg = <0x400>; 8137f25828STinghan Shen enable-method = "psci"; 82e39e72cfSYT Lee performance-domains = <&performance 1>; 8337f25828STinghan Shen clock-frequency = <2171000000>; 8437f25828STinghan Shen capacity-dmips-mhz = <1024>; 8537f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 8637f25828STinghan Shen next-level-cache = <&l2_1>; 8737f25828STinghan Shen #cooling-cells = <2>; 8837f25828STinghan Shen }; 8937f25828STinghan Shen 9037f25828STinghan Shen cpu5: cpu@500 { 9137f25828STinghan Shen device_type = "cpu"; 9237f25828STinghan Shen compatible = "arm,cortex-a78"; 9337f25828STinghan Shen reg = <0x500>; 9437f25828STinghan Shen enable-method = "psci"; 95e39e72cfSYT Lee performance-domains = <&performance 1>; 9637f25828STinghan Shen clock-frequency = <2171000000>; 9737f25828STinghan Shen capacity-dmips-mhz = <1024>; 9837f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 9937f25828STinghan Shen next-level-cache = <&l2_1>; 10037f25828STinghan Shen #cooling-cells = <2>; 10137f25828STinghan Shen }; 10237f25828STinghan Shen 10337f25828STinghan Shen cpu6: cpu@600 { 10437f25828STinghan Shen device_type = "cpu"; 10537f25828STinghan Shen compatible = "arm,cortex-a78"; 10637f25828STinghan Shen reg = <0x600>; 10737f25828STinghan Shen enable-method = "psci"; 108e39e72cfSYT Lee performance-domains = <&performance 1>; 10937f25828STinghan Shen clock-frequency = <2171000000>; 11037f25828STinghan Shen capacity-dmips-mhz = <1024>; 11137f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 11237f25828STinghan Shen next-level-cache = <&l2_1>; 11337f25828STinghan Shen #cooling-cells = <2>; 11437f25828STinghan Shen }; 11537f25828STinghan Shen 11637f25828STinghan Shen cpu7: cpu@700 { 11737f25828STinghan Shen device_type = "cpu"; 11837f25828STinghan Shen compatible = "arm,cortex-a78"; 11937f25828STinghan Shen reg = <0x700>; 12037f25828STinghan Shen enable-method = "psci"; 121e39e72cfSYT Lee performance-domains = <&performance 1>; 12237f25828STinghan Shen clock-frequency = <2171000000>; 12337f25828STinghan Shen capacity-dmips-mhz = <1024>; 12437f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 12537f25828STinghan Shen next-level-cache = <&l2_1>; 12637f25828STinghan Shen #cooling-cells = <2>; 12737f25828STinghan Shen }; 12837f25828STinghan Shen 12937f25828STinghan Shen cpu-map { 13037f25828STinghan Shen cluster0 { 13137f25828STinghan Shen core0 { 13237f25828STinghan Shen cpu = <&cpu0>; 13337f25828STinghan Shen }; 13437f25828STinghan Shen 13537f25828STinghan Shen core1 { 13637f25828STinghan Shen cpu = <&cpu1>; 13737f25828STinghan Shen }; 13837f25828STinghan Shen 13937f25828STinghan Shen core2 { 14037f25828STinghan Shen cpu = <&cpu2>; 14137f25828STinghan Shen }; 14237f25828STinghan Shen 14337f25828STinghan Shen core3 { 14437f25828STinghan Shen cpu = <&cpu3>; 14537f25828STinghan Shen }; 14637f25828STinghan Shen }; 14737f25828STinghan Shen 14837f25828STinghan Shen cluster1 { 14937f25828STinghan Shen core0 { 15037f25828STinghan Shen cpu = <&cpu4>; 15137f25828STinghan Shen }; 15237f25828STinghan Shen 15337f25828STinghan Shen core1 { 15437f25828STinghan Shen cpu = <&cpu5>; 15537f25828STinghan Shen }; 15637f25828STinghan Shen 15737f25828STinghan Shen core2 { 15837f25828STinghan Shen cpu = <&cpu6>; 15937f25828STinghan Shen }; 16037f25828STinghan Shen 16137f25828STinghan Shen core3 { 16237f25828STinghan Shen cpu = <&cpu7>; 16337f25828STinghan Shen }; 16437f25828STinghan Shen }; 16537f25828STinghan Shen }; 16637f25828STinghan Shen 16737f25828STinghan Shen idle-states { 16837f25828STinghan Shen entry-method = "psci"; 16937f25828STinghan Shen 17037f25828STinghan Shen cpu_off_l: cpu-off-l { 17137f25828STinghan Shen compatible = "arm,idle-state"; 17237f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 17337f25828STinghan Shen local-timer-stop; 17437f25828STinghan Shen entry-latency-us = <50>; 17537f25828STinghan Shen exit-latency-us = <95>; 17637f25828STinghan Shen min-residency-us = <580>; 17737f25828STinghan Shen }; 17837f25828STinghan Shen 17937f25828STinghan Shen cpu_off_b: cpu-off-b { 18037f25828STinghan Shen compatible = "arm,idle-state"; 18137f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 18237f25828STinghan Shen local-timer-stop; 18337f25828STinghan Shen entry-latency-us = <45>; 18437f25828STinghan Shen exit-latency-us = <140>; 18537f25828STinghan Shen min-residency-us = <740>; 18637f25828STinghan Shen }; 18737f25828STinghan Shen 18837f25828STinghan Shen cluster_off_l: cluster-off-l { 18937f25828STinghan Shen compatible = "arm,idle-state"; 19037f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 19137f25828STinghan Shen local-timer-stop; 19237f25828STinghan Shen entry-latency-us = <55>; 19337f25828STinghan Shen exit-latency-us = <155>; 19437f25828STinghan Shen min-residency-us = <840>; 19537f25828STinghan Shen }; 19637f25828STinghan Shen 19737f25828STinghan Shen cluster_off_b: cluster-off-b { 19837f25828STinghan Shen compatible = "arm,idle-state"; 19937f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 20037f25828STinghan Shen local-timer-stop; 20137f25828STinghan Shen entry-latency-us = <50>; 20237f25828STinghan Shen exit-latency-us = <200>; 20337f25828STinghan Shen min-residency-us = <1000>; 20437f25828STinghan Shen }; 20537f25828STinghan Shen }; 20637f25828STinghan Shen 20737f25828STinghan Shen l2_0: l2-cache0 { 20837f25828STinghan Shen compatible = "cache"; 20937f25828STinghan Shen next-level-cache = <&l3_0>; 21037f25828STinghan Shen }; 21137f25828STinghan Shen 21237f25828STinghan Shen l2_1: l2-cache1 { 21337f25828STinghan Shen compatible = "cache"; 21437f25828STinghan Shen next-level-cache = <&l3_0>; 21537f25828STinghan Shen }; 21637f25828STinghan Shen 21737f25828STinghan Shen l3_0: l3-cache { 21837f25828STinghan Shen compatible = "cache"; 21937f25828STinghan Shen }; 22037f25828STinghan Shen }; 22137f25828STinghan Shen 22237f25828STinghan Shen dsu-pmu { 22337f25828STinghan Shen compatible = "arm,dsu-pmu"; 22437f25828STinghan Shen interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>; 22537f25828STinghan Shen cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>, 22637f25828STinghan Shen <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>; 22737f25828STinghan Shen }; 22837f25828STinghan Shen 22937f25828STinghan Shen clk26m: oscillator-26m { 23037f25828STinghan Shen compatible = "fixed-clock"; 23137f25828STinghan Shen #clock-cells = <0>; 23237f25828STinghan Shen clock-frequency = <26000000>; 23337f25828STinghan Shen clock-output-names = "clk26m"; 23437f25828STinghan Shen }; 23537f25828STinghan Shen 23637f25828STinghan Shen clk32k: oscillator-32k { 23737f25828STinghan Shen compatible = "fixed-clock"; 23837f25828STinghan Shen #clock-cells = <0>; 23937f25828STinghan Shen clock-frequency = <32768>; 24037f25828STinghan Shen clock-output-names = "clk32k"; 24137f25828STinghan Shen }; 24237f25828STinghan Shen 243e39e72cfSYT Lee performance: performance-controller@11bc10 { 244e39e72cfSYT Lee compatible = "mediatek,cpufreq-hw"; 245e39e72cfSYT Lee reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>; 246e39e72cfSYT Lee #performance-domain-cells = <1>; 247e39e72cfSYT Lee }; 248e39e72cfSYT Lee 24937f25828STinghan Shen pmu-a55 { 25037f25828STinghan Shen compatible = "arm,cortex-a55-pmu"; 25137f25828STinghan Shen interrupt-parent = <&gic>; 25237f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>; 25337f25828STinghan Shen }; 25437f25828STinghan Shen 25537f25828STinghan Shen pmu-a78 { 25637f25828STinghan Shen compatible = "arm,cortex-a78-pmu"; 25737f25828STinghan Shen interrupt-parent = <&gic>; 25837f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>; 25937f25828STinghan Shen }; 26037f25828STinghan Shen 26137f25828STinghan Shen psci { 26237f25828STinghan Shen compatible = "arm,psci-1.0"; 26337f25828STinghan Shen method = "smc"; 26437f25828STinghan Shen }; 26537f25828STinghan Shen 26637f25828STinghan Shen timer: timer { 26737f25828STinghan Shen compatible = "arm,armv8-timer"; 26837f25828STinghan Shen interrupt-parent = <&gic>; 26937f25828STinghan Shen interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>, 27037f25828STinghan Shen <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>, 27137f25828STinghan Shen <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>, 27237f25828STinghan Shen <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>; 27337f25828STinghan Shen }; 27437f25828STinghan Shen 27537f25828STinghan Shen soc { 27637f25828STinghan Shen #address-cells = <2>; 27737f25828STinghan Shen #size-cells = <2>; 27837f25828STinghan Shen compatible = "simple-bus"; 27937f25828STinghan Shen ranges; 28037f25828STinghan Shen 28137f25828STinghan Shen gic: interrupt-controller@c000000 { 28237f25828STinghan Shen compatible = "arm,gic-v3"; 28337f25828STinghan Shen #interrupt-cells = <4>; 28437f25828STinghan Shen #redistributor-regions = <1>; 28537f25828STinghan Shen interrupt-parent = <&gic>; 28637f25828STinghan Shen interrupt-controller; 28737f25828STinghan Shen reg = <0 0x0c000000 0 0x40000>, 28837f25828STinghan Shen <0 0x0c040000 0 0x200000>; 28937f25828STinghan Shen interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 29037f25828STinghan Shen 29137f25828STinghan Shen ppi-partitions { 29237f25828STinghan Shen ppi_cluster0: interrupt-partition-0 { 29337f25828STinghan Shen affinity = <&cpu0 &cpu1 &cpu2 &cpu3>; 29437f25828STinghan Shen }; 29537f25828STinghan Shen 29637f25828STinghan Shen ppi_cluster1: interrupt-partition-1 { 29737f25828STinghan Shen affinity = <&cpu4 &cpu5 &cpu6 &cpu7>; 29837f25828STinghan Shen }; 29937f25828STinghan Shen }; 30037f25828STinghan Shen }; 30137f25828STinghan Shen 30237f25828STinghan Shen topckgen: syscon@10000000 { 30337f25828STinghan Shen compatible = "mediatek,mt8195-topckgen", "syscon"; 30437f25828STinghan Shen reg = <0 0x10000000 0 0x1000>; 30537f25828STinghan Shen #clock-cells = <1>; 30637f25828STinghan Shen }; 30737f25828STinghan Shen 30837f25828STinghan Shen infracfg_ao: syscon@10001000 { 30937f25828STinghan Shen compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd"; 31037f25828STinghan Shen reg = <0 0x10001000 0 0x1000>; 31137f25828STinghan Shen #clock-cells = <1>; 31237f25828STinghan Shen #reset-cells = <1>; 31337f25828STinghan Shen }; 31437f25828STinghan Shen 31537f25828STinghan Shen pericfg: syscon@10003000 { 31637f25828STinghan Shen compatible = "mediatek,mt8195-pericfg", "syscon"; 31737f25828STinghan Shen reg = <0 0x10003000 0 0x1000>; 31837f25828STinghan Shen #clock-cells = <1>; 31937f25828STinghan Shen }; 32037f25828STinghan Shen 32137f25828STinghan Shen pio: pinctrl@10005000 { 32237f25828STinghan Shen compatible = "mediatek,mt8195-pinctrl"; 32337f25828STinghan Shen reg = <0 0x10005000 0 0x1000>, 32437f25828STinghan Shen <0 0x11d10000 0 0x1000>, 32537f25828STinghan Shen <0 0x11d30000 0 0x1000>, 32637f25828STinghan Shen <0 0x11d40000 0 0x1000>, 32737f25828STinghan Shen <0 0x11e20000 0 0x1000>, 32837f25828STinghan Shen <0 0x11eb0000 0 0x1000>, 32937f25828STinghan Shen <0 0x11f40000 0 0x1000>, 33037f25828STinghan Shen <0 0x1000b000 0 0x1000>; 33137f25828STinghan Shen reg-names = "iocfg0", "iocfg_bm", "iocfg_bl", 33237f25828STinghan Shen "iocfg_br", "iocfg_lm", "iocfg_rb", 33337f25828STinghan Shen "iocfg_tl", "eint"; 33437f25828STinghan Shen gpio-controller; 33537f25828STinghan Shen #gpio-cells = <2>; 33637f25828STinghan Shen gpio-ranges = <&pio 0 0 144>; 33737f25828STinghan Shen interrupt-controller; 33837f25828STinghan Shen interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>; 33937f25828STinghan Shen #interrupt-cells = <2>; 34037f25828STinghan Shen }; 34137f25828STinghan Shen 3422b515194STinghan Shen scpsys: syscon@10006000 { 3432b515194STinghan Shen compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd"; 3442b515194STinghan Shen reg = <0 0x10006000 0 0x1000>; 3452b515194STinghan Shen 3462b515194STinghan Shen /* System Power Manager */ 3472b515194STinghan Shen spm: power-controller { 3482b515194STinghan Shen compatible = "mediatek,mt8195-power-controller"; 3492b515194STinghan Shen #address-cells = <1>; 3502b515194STinghan Shen #size-cells = <0>; 3512b515194STinghan Shen #power-domain-cells = <1>; 3522b515194STinghan Shen 3532b515194STinghan Shen /* power domain of the SoC */ 3542b515194STinghan Shen mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 { 3552b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG0>; 3562b515194STinghan Shen #address-cells = <1>; 3572b515194STinghan Shen #size-cells = <0>; 3582b515194STinghan Shen #power-domain-cells = <1>; 3592b515194STinghan Shen 3602b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG1 { 3612b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG1>; 3622b515194STinghan Shen clocks = <&apmixedsys CLK_APMIXED_MFGPLL>; 3632b515194STinghan Shen clock-names = "mfg"; 3642b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 3652b515194STinghan Shen #address-cells = <1>; 3662b515194STinghan Shen #size-cells = <0>; 3672b515194STinghan Shen #power-domain-cells = <1>; 3682b515194STinghan Shen 3692b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG2 { 3702b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG2>; 3712b515194STinghan Shen #power-domain-cells = <0>; 3722b515194STinghan Shen }; 3732b515194STinghan Shen 3742b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG3 { 3752b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG3>; 3762b515194STinghan Shen #power-domain-cells = <0>; 3772b515194STinghan Shen }; 3782b515194STinghan Shen 3792b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG4 { 3802b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG4>; 3812b515194STinghan Shen #power-domain-cells = <0>; 3822b515194STinghan Shen }; 3832b515194STinghan Shen 3842b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG5 { 3852b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG5>; 3862b515194STinghan Shen #power-domain-cells = <0>; 3872b515194STinghan Shen }; 3882b515194STinghan Shen 3892b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG6 { 3902b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG6>; 3912b515194STinghan Shen #power-domain-cells = <0>; 3922b515194STinghan Shen }; 3932b515194STinghan Shen }; 3942b515194STinghan Shen }; 3952b515194STinghan Shen 3962b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS0 { 3972b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS0>; 3982b515194STinghan Shen clocks = <&topckgen CLK_TOP_VPP>, 3992b515194STinghan Shen <&topckgen CLK_TOP_CAM>, 4002b515194STinghan Shen <&topckgen CLK_TOP_CCU>, 4012b515194STinghan Shen <&topckgen CLK_TOP_IMG>, 4022b515194STinghan Shen <&topckgen CLK_TOP_VENC>, 4032b515194STinghan Shen <&topckgen CLK_TOP_VDEC>, 4042b515194STinghan Shen <&topckgen CLK_TOP_WPE_VPP>, 4052b515194STinghan Shen <&topckgen CLK_TOP_CFG_VPP0>, 4062b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON>, 4072b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>, 4082b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>, 4092b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS>, 4102b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>, 4112b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_INFRA>, 4122b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_CAMSYS>, 4132b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>, 4142b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>, 4152b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_REORDER>, 4162b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_IOMMU>, 4172b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>, 4182b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>, 4192b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>, 4202b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 4212b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 4222b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 4232b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 4242b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 4252b515194STinghan Shen clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3", 4262b515194STinghan Shen "vppsys4", "vppsys5", "vppsys6", "vppsys7", 4272b515194STinghan Shen "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3", 4282b515194STinghan Shen "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7", 4292b515194STinghan Shen "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11", 4302b515194STinghan Shen "vppsys0-12", "vppsys0-13", "vppsys0-14", 4312b515194STinghan Shen "vppsys0-15", "vppsys0-16", "vppsys0-17", 4322b515194STinghan Shen "vppsys0-18"; 4332b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4342b515194STinghan Shen #address-cells = <1>; 4352b515194STinghan Shen #size-cells = <0>; 4362b515194STinghan Shen #power-domain-cells = <1>; 4372b515194STinghan Shen 4382b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC1 { 4392b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC1>; 4402b515194STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>; 4412b515194STinghan Shen clock-names = "vdec1-0"; 4422b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4432b515194STinghan Shen #power-domain-cells = <0>; 4442b515194STinghan Shen }; 4452b515194STinghan Shen 4462b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 { 4472b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC_CORE1>; 4482b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4492b515194STinghan Shen #power-domain-cells = <0>; 4502b515194STinghan Shen }; 4512b515194STinghan Shen 4522b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS0 { 4532b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS0>; 4542b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO0>, 4552b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>, 4562b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_COMMON>, 4572b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 4582b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_IOMMU>, 4592b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 4602b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>; 4612b515194STinghan Shen clock-names = "vdosys0", "vdosys0-0", "vdosys0-1", 4622b515194STinghan Shen "vdosys0-2", "vdosys0-3", 4632b515194STinghan Shen "vdosys0-4", "vdosys0-5"; 4642b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4652b515194STinghan Shen #address-cells = <1>; 4662b515194STinghan Shen #size-cells = <0>; 4672b515194STinghan Shen #power-domain-cells = <1>; 4682b515194STinghan Shen 4692b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS1 { 4702b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS1>; 4712b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VPP1>, 4722b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 4732b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_LARB>; 4742b515194STinghan Shen clock-names = "vppsys1", "vppsys1-0", 4752b515194STinghan Shen "vppsys1-1"; 4762b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4772b515194STinghan Shen #power-domain-cells = <0>; 4782b515194STinghan Shen }; 4792b515194STinghan Shen 4802b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_WPESYS { 4812b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_WPESYS>; 4822b515194STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 4832b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 4842b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB7_P>, 4852b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8_P>; 4862b515194STinghan Shen clock-names = "wepsys-0", "wepsys-1", "wepsys-2", 4872b515194STinghan Shen "wepsys-3"; 4882b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4892b515194STinghan Shen #power-domain-cells = <0>; 4902b515194STinghan Shen }; 4912b515194STinghan Shen 4922b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC0 { 4932b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC0>; 4942b515194STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 4952b515194STinghan Shen clock-names = "vdec0-0"; 4962b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4972b515194STinghan Shen #power-domain-cells = <0>; 4982b515194STinghan Shen }; 4992b515194STinghan Shen 5002b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC2 { 5012b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC2>; 5022b515194STinghan Shen clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 5032b515194STinghan Shen clock-names = "vdec2-0"; 5042b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5052b515194STinghan Shen #power-domain-cells = <0>; 5062b515194STinghan Shen }; 5072b515194STinghan Shen 5082b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC { 5092b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC>; 5102b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5112b515194STinghan Shen #power-domain-cells = <0>; 5122b515194STinghan Shen }; 5132b515194STinghan Shen 5142b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS1 { 5152b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS1>; 5162b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO1>, 5172b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 5182b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB3>, 5192b515194STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 5202b515194STinghan Shen clock-names = "vdosys1", "vdosys1-0", 5212b515194STinghan Shen "vdosys1-1", "vdosys1-2"; 5222b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5232b515194STinghan Shen #address-cells = <1>; 5242b515194STinghan Shen #size-cells = <0>; 5252b515194STinghan Shen #power-domain-cells = <1>; 5262b515194STinghan Shen 5272b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DP_TX { 5282b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DP_TX>; 5292b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5302b515194STinghan Shen #power-domain-cells = <0>; 5312b515194STinghan Shen }; 5322b515194STinghan Shen 5332b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_EPD_TX { 5342b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_EPD_TX>; 5352b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5362b515194STinghan Shen #power-domain-cells = <0>; 5372b515194STinghan Shen }; 5382b515194STinghan Shen 5392b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_HDMI_TX { 5402b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_HDMI_TX>; 5412b515194STinghan Shen clocks = <&topckgen CLK_TOP_HDMI_APB>; 5422b515194STinghan Shen clock-names = "hdmi_tx"; 5432b515194STinghan Shen #power-domain-cells = <0>; 5442b515194STinghan Shen }; 5452b515194STinghan Shen }; 5462b515194STinghan Shen 5472b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IMG { 5482b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IMG>; 5492b515194STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 5502b515194STinghan Shen <&imgsys CLK_IMG_GALS>; 5512b515194STinghan Shen clock-names = "img-0", "img-1"; 5522b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5532b515194STinghan Shen #address-cells = <1>; 5542b515194STinghan Shen #size-cells = <0>; 5552b515194STinghan Shen #power-domain-cells = <1>; 5562b515194STinghan Shen 5572b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DIP { 5582b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DIP>; 5592b515194STinghan Shen #power-domain-cells = <0>; 5602b515194STinghan Shen }; 5612b515194STinghan Shen 5622b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IPE { 5632b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IPE>; 5642b515194STinghan Shen clocks = <&topckgen CLK_TOP_IPE>, 5652b515194STinghan Shen <&imgsys CLK_IMG_IPE>, 5662b515194STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 5672b515194STinghan Shen clock-names = "ipe", "ipe-0", "ipe-1"; 5682b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5692b515194STinghan Shen #power-domain-cells = <0>; 5702b515194STinghan Shen }; 5712b515194STinghan Shen }; 5722b515194STinghan Shen 5732b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM { 5742b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM>; 5752b515194STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 5762b515194STinghan Shen <&camsys CLK_CAM_LARB14>, 5772b515194STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>, 5782b515194STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 5792b515194STinghan Shen <&camsys CLK_CAM_CAM2SYS_GALS>; 5802b515194STinghan Shen clock-names = "cam-0", "cam-1", "cam-2", "cam-3", 5812b515194STinghan Shen "cam-4"; 5822b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5832b515194STinghan Shen #address-cells = <1>; 5842b515194STinghan Shen #size-cells = <0>; 5852b515194STinghan Shen #power-domain-cells = <1>; 5862b515194STinghan Shen 5872b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWA { 5882b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWA>; 5892b515194STinghan Shen #power-domain-cells = <0>; 5902b515194STinghan Shen }; 5912b515194STinghan Shen 5922b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWB { 5932b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWB>; 5942b515194STinghan Shen #power-domain-cells = <0>; 5952b515194STinghan Shen }; 5962b515194STinghan Shen 5972b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_MRAW { 5982b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_MRAW>; 5992b515194STinghan Shen #power-domain-cells = <0>; 6002b515194STinghan Shen }; 6012b515194STinghan Shen }; 6022b515194STinghan Shen }; 6032b515194STinghan Shen }; 6042b515194STinghan Shen 6052b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 { 6062b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 6072b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6082b515194STinghan Shen #power-domain-cells = <0>; 6092b515194STinghan Shen }; 6102b515194STinghan Shen 6112b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 { 6122b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 6132b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6142b515194STinghan Shen #power-domain-cells = <0>; 6152b515194STinghan Shen }; 6162b515194STinghan Shen 6172b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_PHY { 6182b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_PHY>; 6192b515194STinghan Shen #power-domain-cells = <0>; 6202b515194STinghan Shen }; 6212b515194STinghan Shen 6222b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY { 6232b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 6242b515194STinghan Shen #power-domain-cells = <0>; 6252b515194STinghan Shen }; 6262b515194STinghan Shen 6272b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP { 6282b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>; 6292b515194STinghan Shen clocks = <&topckgen CLK_TOP_SENINF>, 6302b515194STinghan Shen <&topckgen CLK_TOP_SENINF2>; 6312b515194STinghan Shen clock-names = "csi_rx_top", "csi_rx_top1"; 6322b515194STinghan Shen #power-domain-cells = <0>; 6332b515194STinghan Shen }; 6342b515194STinghan Shen 6352b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ETHER { 6362b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ETHER>; 6372b515194STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 6382b515194STinghan Shen clock-names = "ether"; 6392b515194STinghan Shen #power-domain-cells = <0>; 6402b515194STinghan Shen }; 6412b515194STinghan Shen 6422b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ADSP { 6432b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ADSP>; 6442b515194STinghan Shen clocks = <&topckgen CLK_TOP_ADSP>, 6452b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>; 6462b515194STinghan Shen clock-names = "adsp", "adsp1"; 6472b515194STinghan Shen #address-cells = <1>; 6482b515194STinghan Shen #size-cells = <0>; 6492b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6502b515194STinghan Shen #power-domain-cells = <1>; 6512b515194STinghan Shen 6522b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_AUDIO { 6532b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_AUDIO>; 6542b515194STinghan Shen clocks = <&topckgen CLK_TOP_A1SYS_HP>, 6552b515194STinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 6562b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 6572b515194STinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>; 6582b515194STinghan Shen clock-names = "audio", "audio1", "audio2", 6592b515194STinghan Shen "audio3"; 6602b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6612b515194STinghan Shen #power-domain-cells = <0>; 6622b515194STinghan Shen }; 6632b515194STinghan Shen }; 6642b515194STinghan Shen }; 6652b515194STinghan Shen }; 6662b515194STinghan Shen 66737f25828STinghan Shen watchdog: watchdog@10007000 { 66837f25828STinghan Shen compatible = "mediatek,mt8195-wdt", 66937f25828STinghan Shen "mediatek,mt6589-wdt"; 670a376a9a6STinghan Shen mediatek,disable-extrst; 67137f25828STinghan Shen reg = <0 0x10007000 0 0x100>; 67237f25828STinghan Shen }; 67337f25828STinghan Shen 67437f25828STinghan Shen apmixedsys: syscon@1000c000 { 67537f25828STinghan Shen compatible = "mediatek,mt8195-apmixedsys", "syscon"; 67637f25828STinghan Shen reg = <0 0x1000c000 0 0x1000>; 67737f25828STinghan Shen #clock-cells = <1>; 67837f25828STinghan Shen }; 67937f25828STinghan Shen 68037f25828STinghan Shen systimer: timer@10017000 { 68137f25828STinghan Shen compatible = "mediatek,mt8195-timer", 68237f25828STinghan Shen "mediatek,mt6765-timer"; 68337f25828STinghan Shen reg = <0 0x10017000 0 0x1000>; 68437f25828STinghan Shen interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>; 68537f25828STinghan Shen clocks = <&topckgen CLK_TOP_CLK26M_D2>; 68637f25828STinghan Shen }; 68737f25828STinghan Shen 68837f25828STinghan Shen pwrap: pwrap@10024000 { 68937f25828STinghan Shen compatible = "mediatek,mt8195-pwrap", "syscon"; 69037f25828STinghan Shen reg = <0 0x10024000 0 0x1000>; 69137f25828STinghan Shen reg-names = "pwrap"; 69237f25828STinghan Shen interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>; 69337f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 69437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>; 69537f25828STinghan Shen clock-names = "spi", "wrap"; 69637f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 69737f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 69837f25828STinghan Shen }; 69937f25828STinghan Shen 700*385e0eedSTinghan Shen spmi: spmi@10027000 { 701*385e0eedSTinghan Shen compatible = "mediatek,mt8195-spmi"; 702*385e0eedSTinghan Shen reg = <0 0x10027000 0 0x000e00>, 703*385e0eedSTinghan Shen <0 0x10029000 0 0x000100>; 704*385e0eedSTinghan Shen reg-names = "pmif", "spmimst"; 705*385e0eedSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 706*385e0eedSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>, 707*385e0eedSTinghan Shen <&topckgen CLK_TOP_SPMI_M_MST>; 708*385e0eedSTinghan Shen clock-names = "pmif_sys_ck", 709*385e0eedSTinghan Shen "pmif_tmr_ck", 710*385e0eedSTinghan Shen "spmimst_clk_mux"; 711*385e0eedSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 712*385e0eedSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 713*385e0eedSTinghan Shen }; 714*385e0eedSTinghan Shen 71537f25828STinghan Shen scp_adsp: clock-controller@10720000 { 71637f25828STinghan Shen compatible = "mediatek,mt8195-scp_adsp"; 71737f25828STinghan Shen reg = <0 0x10720000 0 0x1000>; 71837f25828STinghan Shen #clock-cells = <1>; 71937f25828STinghan Shen }; 72037f25828STinghan Shen 72137f25828STinghan Shen uart0: serial@11001100 { 72237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 72337f25828STinghan Shen "mediatek,mt6577-uart"; 72437f25828STinghan Shen reg = <0 0x11001100 0 0x100>; 72537f25828STinghan Shen interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>; 72637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>; 72737f25828STinghan Shen clock-names = "baud", "bus"; 72837f25828STinghan Shen status = "disabled"; 72937f25828STinghan Shen }; 73037f25828STinghan Shen 73137f25828STinghan Shen uart1: serial@11001200 { 73237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 73337f25828STinghan Shen "mediatek,mt6577-uart"; 73437f25828STinghan Shen reg = <0 0x11001200 0 0x100>; 73537f25828STinghan Shen interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>; 73637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>; 73737f25828STinghan Shen clock-names = "baud", "bus"; 73837f25828STinghan Shen status = "disabled"; 73937f25828STinghan Shen }; 74037f25828STinghan Shen 74137f25828STinghan Shen uart2: serial@11001300 { 74237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 74337f25828STinghan Shen "mediatek,mt6577-uart"; 74437f25828STinghan Shen reg = <0 0x11001300 0 0x100>; 74537f25828STinghan Shen interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>; 74637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>; 74737f25828STinghan Shen clock-names = "baud", "bus"; 74837f25828STinghan Shen status = "disabled"; 74937f25828STinghan Shen }; 75037f25828STinghan Shen 75137f25828STinghan Shen uart3: serial@11001400 { 75237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 75337f25828STinghan Shen "mediatek,mt6577-uart"; 75437f25828STinghan Shen reg = <0 0x11001400 0 0x100>; 75537f25828STinghan Shen interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>; 75637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>; 75737f25828STinghan Shen clock-names = "baud", "bus"; 75837f25828STinghan Shen status = "disabled"; 75937f25828STinghan Shen }; 76037f25828STinghan Shen 76137f25828STinghan Shen uart4: serial@11001500 { 76237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 76337f25828STinghan Shen "mediatek,mt6577-uart"; 76437f25828STinghan Shen reg = <0 0x11001500 0 0x100>; 76537f25828STinghan Shen interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>; 76637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>; 76737f25828STinghan Shen clock-names = "baud", "bus"; 76837f25828STinghan Shen status = "disabled"; 76937f25828STinghan Shen }; 77037f25828STinghan Shen 77137f25828STinghan Shen uart5: serial@11001600 { 77237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 77337f25828STinghan Shen "mediatek,mt6577-uart"; 77437f25828STinghan Shen reg = <0 0x11001600 0 0x100>; 77537f25828STinghan Shen interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>; 77637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>; 77737f25828STinghan Shen clock-names = "baud", "bus"; 77837f25828STinghan Shen status = "disabled"; 77937f25828STinghan Shen }; 78037f25828STinghan Shen 78137f25828STinghan Shen auxadc: auxadc@11002000 { 78237f25828STinghan Shen compatible = "mediatek,mt8195-auxadc", 78337f25828STinghan Shen "mediatek,mt8173-auxadc"; 78437f25828STinghan Shen reg = <0 0x11002000 0 0x1000>; 78537f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>; 78637f25828STinghan Shen clock-names = "main"; 78737f25828STinghan Shen #io-channel-cells = <1>; 78837f25828STinghan Shen status = "disabled"; 78937f25828STinghan Shen }; 79037f25828STinghan Shen 79137f25828STinghan Shen pericfg_ao: syscon@11003000 { 79237f25828STinghan Shen compatible = "mediatek,mt8195-pericfg_ao", "syscon"; 79337f25828STinghan Shen reg = <0 0x11003000 0 0x1000>; 79437f25828STinghan Shen #clock-cells = <1>; 79537f25828STinghan Shen }; 79637f25828STinghan Shen 79737f25828STinghan Shen spi0: spi@1100a000 { 79837f25828STinghan Shen compatible = "mediatek,mt8195-spi", 79937f25828STinghan Shen "mediatek,mt6765-spi"; 80037f25828STinghan Shen #address-cells = <1>; 80137f25828STinghan Shen #size-cells = <0>; 80237f25828STinghan Shen reg = <0 0x1100a000 0 0x1000>; 80337f25828STinghan Shen interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>; 80437f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 80537f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 80637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI0>; 80737f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 80837f25828STinghan Shen status = "disabled"; 80937f25828STinghan Shen }; 81037f25828STinghan Shen 81137f25828STinghan Shen spi1: spi@11010000 { 81237f25828STinghan Shen compatible = "mediatek,mt8195-spi", 81337f25828STinghan Shen "mediatek,mt6765-spi"; 81437f25828STinghan Shen #address-cells = <1>; 81537f25828STinghan Shen #size-cells = <0>; 81637f25828STinghan Shen reg = <0 0x11010000 0 0x1000>; 81737f25828STinghan Shen interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>; 81837f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 81937f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 82037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI1>; 82137f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 82237f25828STinghan Shen status = "disabled"; 82337f25828STinghan Shen }; 82437f25828STinghan Shen 82537f25828STinghan Shen spi2: spi@11012000 { 82637f25828STinghan Shen compatible = "mediatek,mt8195-spi", 82737f25828STinghan Shen "mediatek,mt6765-spi"; 82837f25828STinghan Shen #address-cells = <1>; 82937f25828STinghan Shen #size-cells = <0>; 83037f25828STinghan Shen reg = <0 0x11012000 0 0x1000>; 83137f25828STinghan Shen interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>; 83237f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 83337f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 83437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI2>; 83537f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 83637f25828STinghan Shen status = "disabled"; 83737f25828STinghan Shen }; 83837f25828STinghan Shen 83937f25828STinghan Shen spi3: spi@11013000 { 84037f25828STinghan Shen compatible = "mediatek,mt8195-spi", 84137f25828STinghan Shen "mediatek,mt6765-spi"; 84237f25828STinghan Shen #address-cells = <1>; 84337f25828STinghan Shen #size-cells = <0>; 84437f25828STinghan Shen reg = <0 0x11013000 0 0x1000>; 84537f25828STinghan Shen interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>; 84637f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 84737f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 84837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI3>; 84937f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 85037f25828STinghan Shen status = "disabled"; 85137f25828STinghan Shen }; 85237f25828STinghan Shen 85337f25828STinghan Shen spi4: spi@11018000 { 85437f25828STinghan Shen compatible = "mediatek,mt8195-spi", 85537f25828STinghan Shen "mediatek,mt6765-spi"; 85637f25828STinghan Shen #address-cells = <1>; 85737f25828STinghan Shen #size-cells = <0>; 85837f25828STinghan Shen reg = <0 0x11018000 0 0x1000>; 85937f25828STinghan Shen interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>; 86037f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 86137f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 86237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI4>; 86337f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 86437f25828STinghan Shen status = "disabled"; 86537f25828STinghan Shen }; 86637f25828STinghan Shen 86737f25828STinghan Shen spi5: spi@11019000 { 86837f25828STinghan Shen compatible = "mediatek,mt8195-spi", 86937f25828STinghan Shen "mediatek,mt6765-spi"; 87037f25828STinghan Shen #address-cells = <1>; 87137f25828STinghan Shen #size-cells = <0>; 87237f25828STinghan Shen reg = <0 0x11019000 0 0x1000>; 87337f25828STinghan Shen interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>; 87437f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 87537f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 87637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI5>; 87737f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 87837f25828STinghan Shen status = "disabled"; 87937f25828STinghan Shen }; 88037f25828STinghan Shen 88137f25828STinghan Shen spis0: spi@1101d000 { 88237f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 88337f25828STinghan Shen reg = <0 0x1101d000 0 0x1000>; 88437f25828STinghan Shen interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>; 88537f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>; 88637f25828STinghan Shen clock-names = "spi"; 88737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 88837f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 88937f25828STinghan Shen status = "disabled"; 89037f25828STinghan Shen }; 89137f25828STinghan Shen 89237f25828STinghan Shen spis1: spi@1101e000 { 89337f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 89437f25828STinghan Shen reg = <0 0x1101e000 0 0x1000>; 89537f25828STinghan Shen interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>; 89637f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>; 89737f25828STinghan Shen clock-names = "spi"; 89837f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 89937f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 90037f25828STinghan Shen status = "disabled"; 90137f25828STinghan Shen }; 90237f25828STinghan Shen 90337f25828STinghan Shen xhci0: usb@11200000 { 90437f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 90537f25828STinghan Shen "mediatek,mtk-xhci"; 90637f25828STinghan Shen reg = <0 0x11200000 0 0x1000>, 90737f25828STinghan Shen <0 0x11203e00 0 0x0100>; 90837f25828STinghan Shen reg-names = "mac", "ippc"; 90937f25828STinghan Shen interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>; 91037f25828STinghan Shen phys = <&u2port0 PHY_TYPE_USB2>, 91137f25828STinghan Shen <&u3port0 PHY_TYPE_USB3>; 91237f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP>, 91337f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI>; 91437f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 91537f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 91637f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>, 91737f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_REF>, 91837f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 91937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>; 92037f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "mcu_ck", "xhci_ck"; 92177d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 103>; 92277d30613SChunfeng Yun wakeup-source; 92337f25828STinghan Shen status = "disabled"; 92437f25828STinghan Shen }; 92537f25828STinghan Shen 92637f25828STinghan Shen mmc0: mmc@11230000 { 92737f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 92837f25828STinghan Shen "mediatek,mt8183-mmc"; 92937f25828STinghan Shen reg = <0 0x11230000 0 0x10000>, 93037f25828STinghan Shen <0 0x11f50000 0 0x1000>; 93137f25828STinghan Shen interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>; 93237f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC50_0>, 93337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0>, 93437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>; 93537f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 93637f25828STinghan Shen status = "disabled"; 93737f25828STinghan Shen }; 93837f25828STinghan Shen 93937f25828STinghan Shen mmc1: mmc@11240000 { 94037f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 94137f25828STinghan Shen "mediatek,mt8183-mmc"; 94237f25828STinghan Shen reg = <0 0x11240000 0 0x1000>, 94337f25828STinghan Shen <0 0x11c70000 0 0x1000>; 94437f25828STinghan Shen interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>; 94537f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_1>, 94637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1>, 94737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>; 94837f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 94937f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>; 95037f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 95137f25828STinghan Shen status = "disabled"; 95237f25828STinghan Shen }; 95337f25828STinghan Shen 95437f25828STinghan Shen mmc2: mmc@11250000 { 95537f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 95637f25828STinghan Shen "mediatek,mt8183-mmc"; 95737f25828STinghan Shen reg = <0 0x11250000 0 0x1000>, 95837f25828STinghan Shen <0 0x11e60000 0 0x1000>; 95937f25828STinghan Shen interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>; 96037f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_2>, 96137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>, 96237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>; 96337f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 96437f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>; 96537f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 96637f25828STinghan Shen status = "disabled"; 96737f25828STinghan Shen }; 96837f25828STinghan Shen 96937f25828STinghan Shen xhci1: usb@11290000 { 97037f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 97137f25828STinghan Shen "mediatek,mtk-xhci"; 97237f25828STinghan Shen reg = <0 0x11290000 0 0x1000>, 97337f25828STinghan Shen <0 0x11293e00 0 0x0100>; 97437f25828STinghan Shen reg-names = "mac", "ippc"; 97537f25828STinghan Shen interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>; 97637f25828STinghan Shen phys = <&u2port1 PHY_TYPE_USB2>; 97737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>, 97837f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_1P>; 97937f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 98037f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 98137f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>, 98237f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P1_REF>, 98337f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 98437f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>; 98537f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "mcu_ck","xhci_ck"; 98677d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 104>; 98777d30613SChunfeng Yun wakeup-source; 98837f25828STinghan Shen status = "disabled"; 98937f25828STinghan Shen }; 99037f25828STinghan Shen 99137f25828STinghan Shen xhci2: usb@112a0000 { 99237f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 99337f25828STinghan Shen "mediatek,mtk-xhci"; 99437f25828STinghan Shen reg = <0 0x112a0000 0 0x1000>, 99537f25828STinghan Shen <0 0x112a3e00 0 0x0100>; 99637f25828STinghan Shen reg-names = "mac", "ippc"; 99737f25828STinghan Shen interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>; 99837f25828STinghan Shen phys = <&u2port2 PHY_TYPE_USB2>; 99937f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>, 100037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_2P>; 100137f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 100237f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 100337f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>, 100437f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P2_REF>, 100537f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>; 100637f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "xhci_ck"; 100777d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 105>; 100877d30613SChunfeng Yun wakeup-source; 100937f25828STinghan Shen status = "disabled"; 101037f25828STinghan Shen }; 101137f25828STinghan Shen 101237f25828STinghan Shen xhci3: usb@112b0000 { 101337f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 101437f25828STinghan Shen "mediatek,mtk-xhci"; 101537f25828STinghan Shen reg = <0 0x112b0000 0 0x1000>, 101637f25828STinghan Shen <0 0x112b3e00 0 0x0100>; 101737f25828STinghan Shen reg-names = "mac", "ippc"; 101837f25828STinghan Shen interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>; 101937f25828STinghan Shen phys = <&u2port3 PHY_TYPE_USB2>; 102037f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>, 102137f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_3P>; 102237f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 102337f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 102437f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>, 102537f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P3_REF>, 102637f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>; 102737f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "xhci_ck"; 102877d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 106>; 102977d30613SChunfeng Yun wakeup-source; 103037f25828STinghan Shen status = "disabled"; 103137f25828STinghan Shen }; 103237f25828STinghan Shen 103337f25828STinghan Shen nor_flash: spi@1132c000 { 103437f25828STinghan Shen compatible = "mediatek,mt8195-nor", 103537f25828STinghan Shen "mediatek,mt8173-nor"; 103637f25828STinghan Shen reg = <0 0x1132c000 0 0x1000>; 103737f25828STinghan Shen interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>; 103837f25828STinghan Shen clocks = <&topckgen CLK_TOP_SPINOR>, 103937f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>, 104037f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>; 104137f25828STinghan Shen clock-names = "spi", "sf", "axi"; 104237f25828STinghan Shen #address-cells = <1>; 104337f25828STinghan Shen #size-cells = <0>; 104437f25828STinghan Shen status = "disabled"; 104537f25828STinghan Shen }; 104637f25828STinghan Shen 1047ab43a84cSChunfeng Yun efuse: efuse@11c10000 { 1048ab43a84cSChunfeng Yun compatible = "mediatek,mt8195-efuse", "mediatek,efuse"; 1049ab43a84cSChunfeng Yun reg = <0 0x11c10000 0 0x1000>; 1050ab43a84cSChunfeng Yun #address-cells = <1>; 1051ab43a84cSChunfeng Yun #size-cells = <1>; 1052ab43a84cSChunfeng Yun u3_tx_imp_p0: usb3-tx-imp@184,1 { 1053ab43a84cSChunfeng Yun reg = <0x184 0x1>; 1054ab43a84cSChunfeng Yun bits = <0 5>; 1055ab43a84cSChunfeng Yun }; 1056ab43a84cSChunfeng Yun u3_rx_imp_p0: usb3-rx-imp@184,2 { 1057ab43a84cSChunfeng Yun reg = <0x184 0x2>; 1058ab43a84cSChunfeng Yun bits = <5 5>; 1059ab43a84cSChunfeng Yun }; 1060ab43a84cSChunfeng Yun u3_intr_p0: usb3-intr@185 { 1061ab43a84cSChunfeng Yun reg = <0x185 0x1>; 1062ab43a84cSChunfeng Yun bits = <2 6>; 1063ab43a84cSChunfeng Yun }; 1064ab43a84cSChunfeng Yun comb_tx_imp_p1: usb3-tx-imp@186,1 { 1065ab43a84cSChunfeng Yun reg = <0x186 0x1>; 1066ab43a84cSChunfeng Yun bits = <0 5>; 1067ab43a84cSChunfeng Yun }; 1068ab43a84cSChunfeng Yun comb_rx_imp_p1: usb3-rx-imp@186,2 { 1069ab43a84cSChunfeng Yun reg = <0x186 0x2>; 1070ab43a84cSChunfeng Yun bits = <5 5>; 1071ab43a84cSChunfeng Yun }; 1072ab43a84cSChunfeng Yun comb_intr_p1: usb3-intr@187 { 1073ab43a84cSChunfeng Yun reg = <0x187 0x1>; 1074ab43a84cSChunfeng Yun bits = <2 6>; 1075ab43a84cSChunfeng Yun }; 1076ab43a84cSChunfeng Yun u2_intr_p0: usb2-intr-p0@188,1 { 1077ab43a84cSChunfeng Yun reg = <0x188 0x1>; 1078ab43a84cSChunfeng Yun bits = <0 5>; 1079ab43a84cSChunfeng Yun }; 1080ab43a84cSChunfeng Yun u2_intr_p1: usb2-intr-p1@188,2 { 1081ab43a84cSChunfeng Yun reg = <0x188 0x2>; 1082ab43a84cSChunfeng Yun bits = <5 5>; 1083ab43a84cSChunfeng Yun }; 1084ab43a84cSChunfeng Yun u2_intr_p2: usb2-intr-p2@189,1 { 1085ab43a84cSChunfeng Yun reg = <0x189 0x1>; 1086ab43a84cSChunfeng Yun bits = <2 5>; 1087ab43a84cSChunfeng Yun }; 1088ab43a84cSChunfeng Yun u2_intr_p3: usb2-intr-p3@189,2 { 1089ab43a84cSChunfeng Yun reg = <0x189 0x2>; 1090ab43a84cSChunfeng Yun bits = <7 5>; 1091ab43a84cSChunfeng Yun }; 1092ab43a84cSChunfeng Yun }; 1093ab43a84cSChunfeng Yun 109437f25828STinghan Shen u3phy2: t-phy@11c40000 { 109537f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 109637f25828STinghan Shen #address-cells = <1>; 109737f25828STinghan Shen #size-cells = <1>; 109837f25828STinghan Shen ranges = <0 0 0x11c40000 0x700>; 109937f25828STinghan Shen status = "disabled"; 110037f25828STinghan Shen 110137f25828STinghan Shen u2port2: usb-phy@0 { 110237f25828STinghan Shen reg = <0x0 0x700>; 110337f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>; 110437f25828STinghan Shen clock-names = "ref"; 110537f25828STinghan Shen #phy-cells = <1>; 110637f25828STinghan Shen }; 110737f25828STinghan Shen }; 110837f25828STinghan Shen 110937f25828STinghan Shen u3phy3: t-phy@11c50000 { 111037f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 111137f25828STinghan Shen #address-cells = <1>; 111237f25828STinghan Shen #size-cells = <1>; 111337f25828STinghan Shen ranges = <0 0 0x11c50000 0x700>; 111437f25828STinghan Shen status = "disabled"; 111537f25828STinghan Shen 111637f25828STinghan Shen u2port3: usb-phy@0 { 111737f25828STinghan Shen reg = <0x0 0x700>; 111837f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>; 111937f25828STinghan Shen clock-names = "ref"; 112037f25828STinghan Shen #phy-cells = <1>; 112137f25828STinghan Shen }; 112237f25828STinghan Shen }; 112337f25828STinghan Shen 112437f25828STinghan Shen i2c5: i2c@11d00000 { 112537f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 112637f25828STinghan Shen "mediatek,mt8192-i2c"; 112737f25828STinghan Shen reg = <0 0x11d00000 0 0x1000>, 112837f25828STinghan Shen <0 0x10220580 0 0x80>; 112937f25828STinghan Shen interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>; 113037f25828STinghan Shen clock-div = <1>; 113137f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>, 113237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 113337f25828STinghan Shen clock-names = "main", "dma"; 113437f25828STinghan Shen #address-cells = <1>; 113537f25828STinghan Shen #size-cells = <0>; 113637f25828STinghan Shen status = "disabled"; 113737f25828STinghan Shen }; 113837f25828STinghan Shen 113937f25828STinghan Shen i2c6: i2c@11d01000 { 114037f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 114137f25828STinghan Shen "mediatek,mt8192-i2c"; 114237f25828STinghan Shen reg = <0 0x11d01000 0 0x1000>, 114337f25828STinghan Shen <0 0x10220600 0 0x80>; 114437f25828STinghan Shen interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>; 114537f25828STinghan Shen clock-div = <1>; 114637f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>, 114737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 114837f25828STinghan Shen clock-names = "main", "dma"; 114937f25828STinghan Shen #address-cells = <1>; 115037f25828STinghan Shen #size-cells = <0>; 115137f25828STinghan Shen status = "disabled"; 115237f25828STinghan Shen }; 115337f25828STinghan Shen 115437f25828STinghan Shen i2c7: i2c@11d02000 { 115537f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 115637f25828STinghan Shen "mediatek,mt8192-i2c"; 115737f25828STinghan Shen reg = <0 0x11d02000 0 0x1000>, 115837f25828STinghan Shen <0 0x10220680 0 0x80>; 115937f25828STinghan Shen interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>; 116037f25828STinghan Shen clock-div = <1>; 116137f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>, 116237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 116337f25828STinghan Shen clock-names = "main", "dma"; 116437f25828STinghan Shen #address-cells = <1>; 116537f25828STinghan Shen #size-cells = <0>; 116637f25828STinghan Shen status = "disabled"; 116737f25828STinghan Shen }; 116837f25828STinghan Shen 116937f25828STinghan Shen imp_iic_wrap_s: clock-controller@11d03000 { 117037f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_s"; 117137f25828STinghan Shen reg = <0 0x11d03000 0 0x1000>; 117237f25828STinghan Shen #clock-cells = <1>; 117337f25828STinghan Shen }; 117437f25828STinghan Shen 117537f25828STinghan Shen i2c0: i2c@11e00000 { 117637f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 117737f25828STinghan Shen "mediatek,mt8192-i2c"; 117837f25828STinghan Shen reg = <0 0x11e00000 0 0x1000>, 117937f25828STinghan Shen <0 0x10220080 0 0x80>; 118037f25828STinghan Shen interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>; 118137f25828STinghan Shen clock-div = <1>; 118237f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>, 118337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 118437f25828STinghan Shen clock-names = "main", "dma"; 118537f25828STinghan Shen #address-cells = <1>; 118637f25828STinghan Shen #size-cells = <0>; 1187a93f071aSTzung-Bi Shih status = "disabled"; 118837f25828STinghan Shen }; 118937f25828STinghan Shen 119037f25828STinghan Shen i2c1: i2c@11e01000 { 119137f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 119237f25828STinghan Shen "mediatek,mt8192-i2c"; 119337f25828STinghan Shen reg = <0 0x11e01000 0 0x1000>, 119437f25828STinghan Shen <0 0x10220200 0 0x80>; 119537f25828STinghan Shen interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>; 119637f25828STinghan Shen clock-div = <1>; 119737f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>, 119837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 119937f25828STinghan Shen clock-names = "main", "dma"; 120037f25828STinghan Shen #address-cells = <1>; 120137f25828STinghan Shen #size-cells = <0>; 120237f25828STinghan Shen status = "disabled"; 120337f25828STinghan Shen }; 120437f25828STinghan Shen 120537f25828STinghan Shen i2c2: i2c@11e02000 { 120637f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 120737f25828STinghan Shen "mediatek,mt8192-i2c"; 120837f25828STinghan Shen reg = <0 0x11e02000 0 0x1000>, 120937f25828STinghan Shen <0 0x10220380 0 0x80>; 121037f25828STinghan Shen interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>; 121137f25828STinghan Shen clock-div = <1>; 121237f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>, 121337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 121437f25828STinghan Shen clock-names = "main", "dma"; 121537f25828STinghan Shen #address-cells = <1>; 121637f25828STinghan Shen #size-cells = <0>; 121737f25828STinghan Shen status = "disabled"; 121837f25828STinghan Shen }; 121937f25828STinghan Shen 122037f25828STinghan Shen i2c3: i2c@11e03000 { 122137f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 122237f25828STinghan Shen "mediatek,mt8192-i2c"; 122337f25828STinghan Shen reg = <0 0x11e03000 0 0x1000>, 122437f25828STinghan Shen <0 0x10220480 0 0x80>; 122537f25828STinghan Shen interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>; 122637f25828STinghan Shen clock-div = <1>; 122737f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>, 122837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 122937f25828STinghan Shen clock-names = "main", "dma"; 123037f25828STinghan Shen #address-cells = <1>; 123137f25828STinghan Shen #size-cells = <0>; 123237f25828STinghan Shen status = "disabled"; 123337f25828STinghan Shen }; 123437f25828STinghan Shen 123537f25828STinghan Shen i2c4: i2c@11e04000 { 123637f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 123737f25828STinghan Shen "mediatek,mt8192-i2c"; 123837f25828STinghan Shen reg = <0 0x11e04000 0 0x1000>, 123937f25828STinghan Shen <0 0x10220500 0 0x80>; 124037f25828STinghan Shen interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>; 124137f25828STinghan Shen clock-div = <1>; 124237f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>, 124337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 124437f25828STinghan Shen clock-names = "main", "dma"; 124537f25828STinghan Shen #address-cells = <1>; 124637f25828STinghan Shen #size-cells = <0>; 124737f25828STinghan Shen status = "disabled"; 124837f25828STinghan Shen }; 124937f25828STinghan Shen 125037f25828STinghan Shen imp_iic_wrap_w: clock-controller@11e05000 { 125137f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_w"; 125237f25828STinghan Shen reg = <0 0x11e05000 0 0x1000>; 125337f25828STinghan Shen #clock-cells = <1>; 125437f25828STinghan Shen }; 125537f25828STinghan Shen 125637f25828STinghan Shen u3phy1: t-phy@11e30000 { 125737f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 125837f25828STinghan Shen #address-cells = <1>; 125937f25828STinghan Shen #size-cells = <1>; 126037f25828STinghan Shen ranges = <0 0 0x11e30000 0xe00>; 126137f25828STinghan Shen status = "disabled"; 126237f25828STinghan Shen 126337f25828STinghan Shen u2port1: usb-phy@0 { 126437f25828STinghan Shen reg = <0x0 0x700>; 126537f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>, 126637f25828STinghan Shen <&clk26m>; 126737f25828STinghan Shen clock-names = "ref", "da_ref"; 126837f25828STinghan Shen #phy-cells = <1>; 126937f25828STinghan Shen }; 127037f25828STinghan Shen 127137f25828STinghan Shen u3port1: usb-phy@700 { 127237f25828STinghan Shen reg = <0x700 0x700>; 127337f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 127437f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>; 127537f25828STinghan Shen clock-names = "ref", "da_ref"; 1276ab43a84cSChunfeng Yun nvmem-cells = <&comb_intr_p1>, 1277ab43a84cSChunfeng Yun <&comb_rx_imp_p1>, 1278ab43a84cSChunfeng Yun <&comb_tx_imp_p1>; 1279ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 128037f25828STinghan Shen #phy-cells = <1>; 128137f25828STinghan Shen }; 128237f25828STinghan Shen }; 128337f25828STinghan Shen 128437f25828STinghan Shen u3phy0: t-phy@11e40000 { 128537f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 128637f25828STinghan Shen #address-cells = <1>; 128737f25828STinghan Shen #size-cells = <1>; 128837f25828STinghan Shen ranges = <0 0 0x11e40000 0xe00>; 128937f25828STinghan Shen status = "disabled"; 129037f25828STinghan Shen 129137f25828STinghan Shen u2port0: usb-phy@0 { 129237f25828STinghan Shen reg = <0x0 0x700>; 129337f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>, 129437f25828STinghan Shen <&clk26m>; 129537f25828STinghan Shen clock-names = "ref", "da_ref"; 129637f25828STinghan Shen #phy-cells = <1>; 129737f25828STinghan Shen }; 129837f25828STinghan Shen 129937f25828STinghan Shen u3port0: usb-phy@700 { 130037f25828STinghan Shen reg = <0x700 0x700>; 130137f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 130237f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_REF>; 130337f25828STinghan Shen clock-names = "ref", "da_ref"; 1304ab43a84cSChunfeng Yun nvmem-cells = <&u3_intr_p0>, 1305ab43a84cSChunfeng Yun <&u3_rx_imp_p0>, 1306ab43a84cSChunfeng Yun <&u3_tx_imp_p0>; 1307ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 130837f25828STinghan Shen #phy-cells = <1>; 130937f25828STinghan Shen }; 131037f25828STinghan Shen }; 131137f25828STinghan Shen 131237f25828STinghan Shen ufsphy: ufs-phy@11fa0000 { 131337f25828STinghan Shen compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy"; 131437f25828STinghan Shen reg = <0 0x11fa0000 0 0xc000>; 131537f25828STinghan Shen clocks = <&clk26m>, <&clk26m>; 131637f25828STinghan Shen clock-names = "unipro", "mp"; 131737f25828STinghan Shen #phy-cells = <0>; 131837f25828STinghan Shen status = "disabled"; 131937f25828STinghan Shen }; 132037f25828STinghan Shen 132137f25828STinghan Shen mfgcfg: clock-controller@13fbf000 { 132237f25828STinghan Shen compatible = "mediatek,mt8195-mfgcfg"; 132337f25828STinghan Shen reg = <0 0x13fbf000 0 0x1000>; 132437f25828STinghan Shen #clock-cells = <1>; 132537f25828STinghan Shen }; 132637f25828STinghan Shen 13276aa5b46dSTinghan Shen vppsys0: clock-controller@14000000 { 13286aa5b46dSTinghan Shen compatible = "mediatek,mt8195-vppsys0"; 13296aa5b46dSTinghan Shen reg = <0 0x14000000 0 0x1000>; 13306aa5b46dSTinghan Shen #clock-cells = <1>; 13316aa5b46dSTinghan Shen }; 13326aa5b46dSTinghan Shen 133337f25828STinghan Shen wpesys: clock-controller@14e00000 { 133437f25828STinghan Shen compatible = "mediatek,mt8195-wpesys"; 133537f25828STinghan Shen reg = <0 0x14e00000 0 0x1000>; 133637f25828STinghan Shen #clock-cells = <1>; 133737f25828STinghan Shen }; 133837f25828STinghan Shen 133937f25828STinghan Shen wpesys_vpp0: clock-controller@14e02000 { 134037f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp0"; 134137f25828STinghan Shen reg = <0 0x14e02000 0 0x1000>; 134237f25828STinghan Shen #clock-cells = <1>; 134337f25828STinghan Shen }; 134437f25828STinghan Shen 134537f25828STinghan Shen wpesys_vpp1: clock-controller@14e03000 { 134637f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp1"; 134737f25828STinghan Shen reg = <0 0x14e03000 0 0x1000>; 134837f25828STinghan Shen #clock-cells = <1>; 134937f25828STinghan Shen }; 135037f25828STinghan Shen 13516aa5b46dSTinghan Shen vppsys1: clock-controller@14f00000 { 13526aa5b46dSTinghan Shen compatible = "mediatek,mt8195-vppsys1"; 13536aa5b46dSTinghan Shen reg = <0 0x14f00000 0 0x1000>; 13546aa5b46dSTinghan Shen #clock-cells = <1>; 13556aa5b46dSTinghan Shen }; 13566aa5b46dSTinghan Shen 135737f25828STinghan Shen imgsys: clock-controller@15000000 { 135837f25828STinghan Shen compatible = "mediatek,mt8195-imgsys"; 135937f25828STinghan Shen reg = <0 0x15000000 0 0x1000>; 136037f25828STinghan Shen #clock-cells = <1>; 136137f25828STinghan Shen }; 136237f25828STinghan Shen 136337f25828STinghan Shen imgsys1_dip_top: clock-controller@15110000 { 136437f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_top"; 136537f25828STinghan Shen reg = <0 0x15110000 0 0x1000>; 136637f25828STinghan Shen #clock-cells = <1>; 136737f25828STinghan Shen }; 136837f25828STinghan Shen 136937f25828STinghan Shen imgsys1_dip_nr: clock-controller@15130000 { 137037f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_nr"; 137137f25828STinghan Shen reg = <0 0x15130000 0 0x1000>; 137237f25828STinghan Shen #clock-cells = <1>; 137337f25828STinghan Shen }; 137437f25828STinghan Shen 137537f25828STinghan Shen imgsys1_wpe: clock-controller@15220000 { 137637f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_wpe"; 137737f25828STinghan Shen reg = <0 0x15220000 0 0x1000>; 137837f25828STinghan Shen #clock-cells = <1>; 137937f25828STinghan Shen }; 138037f25828STinghan Shen 138137f25828STinghan Shen ipesys: clock-controller@15330000 { 138237f25828STinghan Shen compatible = "mediatek,mt8195-ipesys"; 138337f25828STinghan Shen reg = <0 0x15330000 0 0x1000>; 138437f25828STinghan Shen #clock-cells = <1>; 138537f25828STinghan Shen }; 138637f25828STinghan Shen 138737f25828STinghan Shen camsys: clock-controller@16000000 { 138837f25828STinghan Shen compatible = "mediatek,mt8195-camsys"; 138937f25828STinghan Shen reg = <0 0x16000000 0 0x1000>; 139037f25828STinghan Shen #clock-cells = <1>; 139137f25828STinghan Shen }; 139237f25828STinghan Shen 139337f25828STinghan Shen camsys_rawa: clock-controller@1604f000 { 139437f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawa"; 139537f25828STinghan Shen reg = <0 0x1604f000 0 0x1000>; 139637f25828STinghan Shen #clock-cells = <1>; 139737f25828STinghan Shen }; 139837f25828STinghan Shen 139937f25828STinghan Shen camsys_yuva: clock-controller@1606f000 { 140037f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuva"; 140137f25828STinghan Shen reg = <0 0x1606f000 0 0x1000>; 140237f25828STinghan Shen #clock-cells = <1>; 140337f25828STinghan Shen }; 140437f25828STinghan Shen 140537f25828STinghan Shen camsys_rawb: clock-controller@1608f000 { 140637f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawb"; 140737f25828STinghan Shen reg = <0 0x1608f000 0 0x1000>; 140837f25828STinghan Shen #clock-cells = <1>; 140937f25828STinghan Shen }; 141037f25828STinghan Shen 141137f25828STinghan Shen camsys_yuvb: clock-controller@160af000 { 141237f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuvb"; 141337f25828STinghan Shen reg = <0 0x160af000 0 0x1000>; 141437f25828STinghan Shen #clock-cells = <1>; 141537f25828STinghan Shen }; 141637f25828STinghan Shen 141737f25828STinghan Shen camsys_mraw: clock-controller@16140000 { 141837f25828STinghan Shen compatible = "mediatek,mt8195-camsys_mraw"; 141937f25828STinghan Shen reg = <0 0x16140000 0 0x1000>; 142037f25828STinghan Shen #clock-cells = <1>; 142137f25828STinghan Shen }; 142237f25828STinghan Shen 142337f25828STinghan Shen ccusys: clock-controller@17200000 { 142437f25828STinghan Shen compatible = "mediatek,mt8195-ccusys"; 142537f25828STinghan Shen reg = <0 0x17200000 0 0x1000>; 142637f25828STinghan Shen #clock-cells = <1>; 142737f25828STinghan Shen }; 142837f25828STinghan Shen 142937f25828STinghan Shen vdecsys_soc: clock-controller@1800f000 { 143037f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_soc"; 143137f25828STinghan Shen reg = <0 0x1800f000 0 0x1000>; 143237f25828STinghan Shen #clock-cells = <1>; 143337f25828STinghan Shen }; 143437f25828STinghan Shen 143537f25828STinghan Shen vdecsys: clock-controller@1802f000 { 143637f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys"; 143737f25828STinghan Shen reg = <0 0x1802f000 0 0x1000>; 143837f25828STinghan Shen #clock-cells = <1>; 143937f25828STinghan Shen }; 144037f25828STinghan Shen 144137f25828STinghan Shen vdecsys_core1: clock-controller@1803f000 { 144237f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_core1"; 144337f25828STinghan Shen reg = <0 0x1803f000 0 0x1000>; 144437f25828STinghan Shen #clock-cells = <1>; 144537f25828STinghan Shen }; 144637f25828STinghan Shen 144737f25828STinghan Shen apusys_pll: clock-controller@190f3000 { 144837f25828STinghan Shen compatible = "mediatek,mt8195-apusys_pll"; 144937f25828STinghan Shen reg = <0 0x190f3000 0 0x1000>; 145037f25828STinghan Shen #clock-cells = <1>; 145137f25828STinghan Shen }; 145237f25828STinghan Shen 145337f25828STinghan Shen vencsys: clock-controller@1a000000 { 145437f25828STinghan Shen compatible = "mediatek,mt8195-vencsys"; 145537f25828STinghan Shen reg = <0 0x1a000000 0 0x1000>; 145637f25828STinghan Shen #clock-cells = <1>; 145737f25828STinghan Shen }; 145837f25828STinghan Shen 145937f25828STinghan Shen vencsys_core1: clock-controller@1b000000 { 146037f25828STinghan Shen compatible = "mediatek,mt8195-vencsys_core1"; 146137f25828STinghan Shen reg = <0 0x1b000000 0 0x1000>; 146237f25828STinghan Shen #clock-cells = <1>; 146337f25828STinghan Shen }; 14646aa5b46dSTinghan Shen 14656aa5b46dSTinghan Shen vdosys0: syscon@1c01a000 { 14666aa5b46dSTinghan Shen compatible = "mediatek,mt8195-mmsys", "syscon"; 14676aa5b46dSTinghan Shen reg = <0 0x1c01a000 0 0x1000>; 14686aa5b46dSTinghan Shen #clock-cells = <1>; 14696aa5b46dSTinghan Shen }; 14706aa5b46dSTinghan Shen 14716aa5b46dSTinghan Shen vdosys1: syscon@1c100000 { 14726aa5b46dSTinghan Shen compatible = "mediatek,mt8195-mmsys", "syscon"; 14736aa5b46dSTinghan Shen reg = <0 0x1c100000 0 0x1000>; 14746aa5b46dSTinghan Shen #clock-cells = <1>; 14756aa5b46dSTinghan Shen }; 147637f25828STinghan Shen }; 147737f25828STinghan Shen}; 1478