137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT) 237f25828STinghan Shen/* 337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc. 437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com> 537f25828STinghan Shen */ 637f25828STinghan Shen 737f25828STinghan Shen/dts-v1/; 837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h> 9329239a1SJason-JH.Lin#include <dt-bindings/gce/mt8195-gce.h> 1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h> 1137f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h> 123b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h> 1337f25828STinghan Shen#include <dt-bindings/phy/phy.h> 1437f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h> 152b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h> 16ecc0af6aSTinghan Shen#include <dt-bindings/reset/mt8195-resets.h> 177f2fc184SBalsam CHIHI#include <dt-bindings/thermal/thermal.h> 18fd1c6f13SBalsam CHIHI#include <dt-bindings/thermal/mediatek,lvts-thermal.h> 1937f25828STinghan Shen 2037f25828STinghan Shen/ { 2137f25828STinghan Shen compatible = "mediatek,mt8195"; 2237f25828STinghan Shen interrupt-parent = <&gic>; 2337f25828STinghan Shen #address-cells = <2>; 2437f25828STinghan Shen #size-cells = <2>; 2537f25828STinghan Shen 26329239a1SJason-JH.Lin aliases { 27329239a1SJason-JH.Lin gce0 = &gce0; 28329239a1SJason-JH.Lin gce1 = &gce1; 2992d2c23dSNancy.Lin ethdr0 = ðdr0; 3092d2c23dSNancy.Lin mutex0 = &mutex; 3192d2c23dSNancy.Lin mutex1 = &mutex1; 3292d2c23dSNancy.Lin merge1 = &merge1; 3392d2c23dSNancy.Lin merge2 = &merge2; 3492d2c23dSNancy.Lin merge3 = &merge3; 3592d2c23dSNancy.Lin merge4 = &merge4; 3692d2c23dSNancy.Lin merge5 = &merge5; 3792d2c23dSNancy.Lin vdo1-rdma0 = &vdo1_rdma0; 3892d2c23dSNancy.Lin vdo1-rdma1 = &vdo1_rdma1; 3992d2c23dSNancy.Lin vdo1-rdma2 = &vdo1_rdma2; 4092d2c23dSNancy.Lin vdo1-rdma3 = &vdo1_rdma3; 4192d2c23dSNancy.Lin vdo1-rdma4 = &vdo1_rdma4; 4292d2c23dSNancy.Lin vdo1-rdma5 = &vdo1_rdma5; 4392d2c23dSNancy.Lin vdo1-rdma6 = &vdo1_rdma6; 4492d2c23dSNancy.Lin vdo1-rdma7 = &vdo1_rdma7; 45329239a1SJason-JH.Lin }; 46329239a1SJason-JH.Lin 4737f25828STinghan Shen cpus { 4837f25828STinghan Shen #address-cells = <1>; 4937f25828STinghan Shen #size-cells = <0>; 5037f25828STinghan Shen 5137f25828STinghan Shen cpu0: cpu@0 { 5237f25828STinghan Shen device_type = "cpu"; 5337f25828STinghan Shen compatible = "arm,cortex-a55"; 5437f25828STinghan Shen reg = <0x000>; 5537f25828STinghan Shen enable-method = "psci"; 56e39e72cfSYT Lee performance-domains = <&performance 0>; 5737f25828STinghan Shen clock-frequency = <1701000000>; 58513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 5966fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 60b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 61b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 62b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 63b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 64b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 65b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 6637f25828STinghan Shen next-level-cache = <&l2_0>; 6737f25828STinghan Shen #cooling-cells = <2>; 6837f25828STinghan Shen }; 6937f25828STinghan Shen 7037f25828STinghan Shen cpu1: cpu@100 { 7137f25828STinghan Shen device_type = "cpu"; 7237f25828STinghan Shen compatible = "arm,cortex-a55"; 7337f25828STinghan Shen reg = <0x100>; 7437f25828STinghan Shen enable-method = "psci"; 75e39e72cfSYT Lee performance-domains = <&performance 0>; 7637f25828STinghan Shen clock-frequency = <1701000000>; 77513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 7866fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 79b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 80b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 81b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 82b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 83b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 84b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 8537f25828STinghan Shen next-level-cache = <&l2_0>; 8637f25828STinghan Shen #cooling-cells = <2>; 8737f25828STinghan Shen }; 8837f25828STinghan Shen 8937f25828STinghan Shen cpu2: cpu@200 { 9037f25828STinghan Shen device_type = "cpu"; 9137f25828STinghan Shen compatible = "arm,cortex-a55"; 9237f25828STinghan Shen reg = <0x200>; 9337f25828STinghan Shen enable-method = "psci"; 94e39e72cfSYT Lee performance-domains = <&performance 0>; 9537f25828STinghan Shen clock-frequency = <1701000000>; 96513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 9766fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 98b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 99b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 100b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 101b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 102b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 103b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 10437f25828STinghan Shen next-level-cache = <&l2_0>; 10537f25828STinghan Shen #cooling-cells = <2>; 10637f25828STinghan Shen }; 10737f25828STinghan Shen 10837f25828STinghan Shen cpu3: cpu@300 { 10937f25828STinghan Shen device_type = "cpu"; 11037f25828STinghan Shen compatible = "arm,cortex-a55"; 11137f25828STinghan Shen reg = <0x300>; 11237f25828STinghan Shen enable-method = "psci"; 113e39e72cfSYT Lee performance-domains = <&performance 0>; 11437f25828STinghan Shen clock-frequency = <1701000000>; 115513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 11666fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 117b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 118b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 119b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 120b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 121b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 122b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 12337f25828STinghan Shen next-level-cache = <&l2_0>; 12437f25828STinghan Shen #cooling-cells = <2>; 12537f25828STinghan Shen }; 12637f25828STinghan Shen 12737f25828STinghan Shen cpu4: cpu@400 { 12837f25828STinghan Shen device_type = "cpu"; 12937f25828STinghan Shen compatible = "arm,cortex-a78"; 13037f25828STinghan Shen reg = <0x400>; 13137f25828STinghan Shen enable-method = "psci"; 132e39e72cfSYT Lee performance-domains = <&performance 1>; 13337f25828STinghan Shen clock-frequency = <2171000000>; 13437f25828STinghan Shen capacity-dmips-mhz = <1024>; 13566fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 136b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 137b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 138b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 139b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 140b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 141b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 14237f25828STinghan Shen next-level-cache = <&l2_1>; 14337f25828STinghan Shen #cooling-cells = <2>; 14437f25828STinghan Shen }; 14537f25828STinghan Shen 14637f25828STinghan Shen cpu5: cpu@500 { 14737f25828STinghan Shen device_type = "cpu"; 14837f25828STinghan Shen compatible = "arm,cortex-a78"; 14937f25828STinghan Shen reg = <0x500>; 15037f25828STinghan Shen enable-method = "psci"; 151e39e72cfSYT Lee performance-domains = <&performance 1>; 15237f25828STinghan Shen clock-frequency = <2171000000>; 15337f25828STinghan Shen capacity-dmips-mhz = <1024>; 15466fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 155b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 156b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 157b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 158b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 159b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 160b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 16137f25828STinghan Shen next-level-cache = <&l2_1>; 16237f25828STinghan Shen #cooling-cells = <2>; 16337f25828STinghan Shen }; 16437f25828STinghan Shen 16537f25828STinghan Shen cpu6: cpu@600 { 16637f25828STinghan Shen device_type = "cpu"; 16737f25828STinghan Shen compatible = "arm,cortex-a78"; 16837f25828STinghan Shen reg = <0x600>; 16937f25828STinghan Shen enable-method = "psci"; 170e39e72cfSYT Lee performance-domains = <&performance 1>; 17137f25828STinghan Shen clock-frequency = <2171000000>; 17237f25828STinghan Shen capacity-dmips-mhz = <1024>; 17366fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 174b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 175b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 176b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 177b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 178b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 179b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 18037f25828STinghan Shen next-level-cache = <&l2_1>; 18137f25828STinghan Shen #cooling-cells = <2>; 18237f25828STinghan Shen }; 18337f25828STinghan Shen 18437f25828STinghan Shen cpu7: cpu@700 { 18537f25828STinghan Shen device_type = "cpu"; 18637f25828STinghan Shen compatible = "arm,cortex-a78"; 18737f25828STinghan Shen reg = <0x700>; 18837f25828STinghan Shen enable-method = "psci"; 189e39e72cfSYT Lee performance-domains = <&performance 1>; 19037f25828STinghan Shen clock-frequency = <2171000000>; 19137f25828STinghan Shen capacity-dmips-mhz = <1024>; 19266fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 193b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 194b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 195b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 196b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 197b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 198b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 19937f25828STinghan Shen next-level-cache = <&l2_1>; 20037f25828STinghan Shen #cooling-cells = <2>; 20137f25828STinghan Shen }; 20237f25828STinghan Shen 20337f25828STinghan Shen cpu-map { 20437f25828STinghan Shen cluster0 { 20537f25828STinghan Shen core0 { 20637f25828STinghan Shen cpu = <&cpu0>; 20737f25828STinghan Shen }; 20837f25828STinghan Shen 20937f25828STinghan Shen core1 { 21037f25828STinghan Shen cpu = <&cpu1>; 21137f25828STinghan Shen }; 21237f25828STinghan Shen 21337f25828STinghan Shen core2 { 21437f25828STinghan Shen cpu = <&cpu2>; 21537f25828STinghan Shen }; 21637f25828STinghan Shen 21737f25828STinghan Shen core3 { 21837f25828STinghan Shen cpu = <&cpu3>; 21937f25828STinghan Shen }; 22037f25828STinghan Shen 221cc4f0b13SAngeloGioacchino Del Regno core4 { 22237f25828STinghan Shen cpu = <&cpu4>; 22337f25828STinghan Shen }; 22437f25828STinghan Shen 225cc4f0b13SAngeloGioacchino Del Regno core5 { 22637f25828STinghan Shen cpu = <&cpu5>; 22737f25828STinghan Shen }; 22837f25828STinghan Shen 229cc4f0b13SAngeloGioacchino Del Regno core6 { 23037f25828STinghan Shen cpu = <&cpu6>; 23137f25828STinghan Shen }; 23237f25828STinghan Shen 233cc4f0b13SAngeloGioacchino Del Regno core7 { 23437f25828STinghan Shen cpu = <&cpu7>; 23537f25828STinghan Shen }; 23637f25828STinghan Shen }; 23737f25828STinghan Shen }; 23837f25828STinghan Shen 23937f25828STinghan Shen idle-states { 24037f25828STinghan Shen entry-method = "psci"; 24137f25828STinghan Shen 24266fe2431SAngeloGioacchino Del Regno cpu_ret_l: cpu-retention-l { 24337f25828STinghan Shen compatible = "arm,idle-state"; 24437f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 24537f25828STinghan Shen local-timer-stop; 24637f25828STinghan Shen entry-latency-us = <50>; 24737f25828STinghan Shen exit-latency-us = <95>; 24837f25828STinghan Shen min-residency-us = <580>; 24937f25828STinghan Shen }; 25037f25828STinghan Shen 25166fe2431SAngeloGioacchino Del Regno cpu_ret_b: cpu-retention-b { 25237f25828STinghan Shen compatible = "arm,idle-state"; 25337f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 25437f25828STinghan Shen local-timer-stop; 25537f25828STinghan Shen entry-latency-us = <45>; 25637f25828STinghan Shen exit-latency-us = <140>; 25737f25828STinghan Shen min-residency-us = <740>; 25837f25828STinghan Shen }; 25937f25828STinghan Shen 26066fe2431SAngeloGioacchino Del Regno cpu_off_l: cpu-off-l { 26137f25828STinghan Shen compatible = "arm,idle-state"; 26237f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 26337f25828STinghan Shen local-timer-stop; 26437f25828STinghan Shen entry-latency-us = <55>; 26537f25828STinghan Shen exit-latency-us = <155>; 26637f25828STinghan Shen min-residency-us = <840>; 26737f25828STinghan Shen }; 26837f25828STinghan Shen 26966fe2431SAngeloGioacchino Del Regno cpu_off_b: cpu-off-b { 27037f25828STinghan Shen compatible = "arm,idle-state"; 27137f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 27237f25828STinghan Shen local-timer-stop; 27337f25828STinghan Shen entry-latency-us = <50>; 27437f25828STinghan Shen exit-latency-us = <200>; 27537f25828STinghan Shen min-residency-us = <1000>; 27637f25828STinghan Shen }; 27737f25828STinghan Shen }; 27837f25828STinghan Shen 27937f25828STinghan Shen l2_0: l2-cache0 { 28037f25828STinghan Shen compatible = "cache"; 281ce459b1dSPierre Gondois cache-level = <2>; 282b68188a7SAngeloGioacchino Del Regno cache-size = <131072>; 283b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 284b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 28537f25828STinghan Shen next-level-cache = <&l3_0>; 28637f25828STinghan Shen }; 28737f25828STinghan Shen 28837f25828STinghan Shen l2_1: l2-cache1 { 28937f25828STinghan Shen compatible = "cache"; 290ce459b1dSPierre Gondois cache-level = <2>; 291b68188a7SAngeloGioacchino Del Regno cache-size = <262144>; 292b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 293b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 29437f25828STinghan Shen next-level-cache = <&l3_0>; 29537f25828STinghan Shen }; 29637f25828STinghan Shen 29737f25828STinghan Shen l3_0: l3-cache { 29837f25828STinghan Shen compatible = "cache"; 299ce459b1dSPierre Gondois cache-level = <3>; 300b68188a7SAngeloGioacchino Del Regno cache-size = <2097152>; 301b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 302b68188a7SAngeloGioacchino Del Regno cache-sets = <2048>; 303b68188a7SAngeloGioacchino Del Regno cache-unified; 30437f25828STinghan Shen }; 30537f25828STinghan Shen }; 30637f25828STinghan Shen 30737f25828STinghan Shen dsu-pmu { 30837f25828STinghan Shen compatible = "arm,dsu-pmu"; 30937f25828STinghan Shen interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>; 31037f25828STinghan Shen cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>, 31137f25828STinghan Shen <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>; 31237f25828STinghan Shen }; 31337f25828STinghan Shen 3148903821cSTinghan Shen dmic_codec: dmic-codec { 3158903821cSTinghan Shen compatible = "dmic-codec"; 3168903821cSTinghan Shen num-channels = <2>; 3178903821cSTinghan Shen wakeup-delay-ms = <50>; 3188903821cSTinghan Shen }; 3198903821cSTinghan Shen 3208903821cSTinghan Shen sound: mt8195-sound { 3218903821cSTinghan Shen mediatek,platform = <&afe>; 3228903821cSTinghan Shen status = "disabled"; 3238903821cSTinghan Shen }; 3248903821cSTinghan Shen 3250f1c806bSChen-Yu Tsai clk13m: fixed-factor-clock-13m { 3260f1c806bSChen-Yu Tsai compatible = "fixed-factor-clock"; 3270f1c806bSChen-Yu Tsai #clock-cells = <0>; 3280f1c806bSChen-Yu Tsai clocks = <&clk26m>; 3290f1c806bSChen-Yu Tsai clock-div = <2>; 3300f1c806bSChen-Yu Tsai clock-mult = <1>; 3310f1c806bSChen-Yu Tsai clock-output-names = "clk13m"; 3320f1c806bSChen-Yu Tsai }; 3330f1c806bSChen-Yu Tsai 33437f25828STinghan Shen clk26m: oscillator-26m { 33537f25828STinghan Shen compatible = "fixed-clock"; 33637f25828STinghan Shen #clock-cells = <0>; 33737f25828STinghan Shen clock-frequency = <26000000>; 33837f25828STinghan Shen clock-output-names = "clk26m"; 33937f25828STinghan Shen }; 34037f25828STinghan Shen 34137f25828STinghan Shen clk32k: oscillator-32k { 34237f25828STinghan Shen compatible = "fixed-clock"; 34337f25828STinghan Shen #clock-cells = <0>; 34437f25828STinghan Shen clock-frequency = <32768>; 34537f25828STinghan Shen clock-output-names = "clk32k"; 34637f25828STinghan Shen }; 34737f25828STinghan Shen 348e39e72cfSYT Lee performance: performance-controller@11bc10 { 349e39e72cfSYT Lee compatible = "mediatek,cpufreq-hw"; 350e39e72cfSYT Lee reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>; 351e39e72cfSYT Lee #performance-domain-cells = <1>; 352e39e72cfSYT Lee }; 353e39e72cfSYT Lee 3549a512b4dSAngeloGioacchino Del Regno gpu_opp_table: opp-table-gpu { 3559a512b4dSAngeloGioacchino Del Regno compatible = "operating-points-v2"; 3569a512b4dSAngeloGioacchino Del Regno opp-shared; 3579a512b4dSAngeloGioacchino Del Regno 3589a512b4dSAngeloGioacchino Del Regno opp-390000000 { 3599a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <390000000>; 3609a512b4dSAngeloGioacchino Del Regno opp-microvolt = <625000>; 3619a512b4dSAngeloGioacchino Del Regno }; 3629a512b4dSAngeloGioacchino Del Regno opp-410000000 { 3639a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <410000000>; 3649a512b4dSAngeloGioacchino Del Regno opp-microvolt = <631250>; 3659a512b4dSAngeloGioacchino Del Regno }; 3669a512b4dSAngeloGioacchino Del Regno opp-431000000 { 3679a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <431000000>; 3689a512b4dSAngeloGioacchino Del Regno opp-microvolt = <631250>; 3699a512b4dSAngeloGioacchino Del Regno }; 3709a512b4dSAngeloGioacchino Del Regno opp-473000000 { 3719a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <473000000>; 3729a512b4dSAngeloGioacchino Del Regno opp-microvolt = <637500>; 3739a512b4dSAngeloGioacchino Del Regno }; 3749a512b4dSAngeloGioacchino Del Regno opp-515000000 { 3759a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <515000000>; 3769a512b4dSAngeloGioacchino Del Regno opp-microvolt = <637500>; 3779a512b4dSAngeloGioacchino Del Regno }; 3789a512b4dSAngeloGioacchino Del Regno opp-556000000 { 3799a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <556000000>; 3809a512b4dSAngeloGioacchino Del Regno opp-microvolt = <643750>; 3819a512b4dSAngeloGioacchino Del Regno }; 3829a512b4dSAngeloGioacchino Del Regno opp-598000000 { 3839a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <598000000>; 3849a512b4dSAngeloGioacchino Del Regno opp-microvolt = <650000>; 3859a512b4dSAngeloGioacchino Del Regno }; 3869a512b4dSAngeloGioacchino Del Regno opp-640000000 { 3879a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <640000000>; 3889a512b4dSAngeloGioacchino Del Regno opp-microvolt = <650000>; 3899a512b4dSAngeloGioacchino Del Regno }; 3909a512b4dSAngeloGioacchino Del Regno opp-670000000 { 3919a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <670000000>; 3929a512b4dSAngeloGioacchino Del Regno opp-microvolt = <662500>; 3939a512b4dSAngeloGioacchino Del Regno }; 3949a512b4dSAngeloGioacchino Del Regno opp-700000000 { 3959a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <700000000>; 3969a512b4dSAngeloGioacchino Del Regno opp-microvolt = <675000>; 3979a512b4dSAngeloGioacchino Del Regno }; 3989a512b4dSAngeloGioacchino Del Regno opp-730000000 { 3999a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <730000000>; 4009a512b4dSAngeloGioacchino Del Regno opp-microvolt = <687500>; 4019a512b4dSAngeloGioacchino Del Regno }; 4029a512b4dSAngeloGioacchino Del Regno opp-760000000 { 4039a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <760000000>; 4049a512b4dSAngeloGioacchino Del Regno opp-microvolt = <700000>; 4059a512b4dSAngeloGioacchino Del Regno }; 4069a512b4dSAngeloGioacchino Del Regno opp-790000000 { 4079a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <790000000>; 4089a512b4dSAngeloGioacchino Del Regno opp-microvolt = <712500>; 4099a512b4dSAngeloGioacchino Del Regno }; 4109a512b4dSAngeloGioacchino Del Regno opp-820000000 { 4119a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <820000000>; 4129a512b4dSAngeloGioacchino Del Regno opp-microvolt = <725000>; 4139a512b4dSAngeloGioacchino Del Regno }; 4149a512b4dSAngeloGioacchino Del Regno opp-850000000 { 4159a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <850000000>; 4169a512b4dSAngeloGioacchino Del Regno opp-microvolt = <737500>; 4179a512b4dSAngeloGioacchino Del Regno }; 4189a512b4dSAngeloGioacchino Del Regno opp-880000000 { 4199a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <880000000>; 4209a512b4dSAngeloGioacchino Del Regno opp-microvolt = <750000>; 4219a512b4dSAngeloGioacchino Del Regno }; 4229a512b4dSAngeloGioacchino Del Regno }; 4239a512b4dSAngeloGioacchino Del Regno 42437f25828STinghan Shen pmu-a55 { 42537f25828STinghan Shen compatible = "arm,cortex-a55-pmu"; 42637f25828STinghan Shen interrupt-parent = <&gic>; 42737f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>; 42837f25828STinghan Shen }; 42937f25828STinghan Shen 43037f25828STinghan Shen pmu-a78 { 43137f25828STinghan Shen compatible = "arm,cortex-a78-pmu"; 43237f25828STinghan Shen interrupt-parent = <&gic>; 43337f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>; 43437f25828STinghan Shen }; 43537f25828STinghan Shen 43637f25828STinghan Shen psci { 43737f25828STinghan Shen compatible = "arm,psci-1.0"; 43837f25828STinghan Shen method = "smc"; 43937f25828STinghan Shen }; 44037f25828STinghan Shen 44137f25828STinghan Shen timer: timer { 44237f25828STinghan Shen compatible = "arm,armv8-timer"; 44337f25828STinghan Shen interrupt-parent = <&gic>; 44437f25828STinghan Shen interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>, 44537f25828STinghan Shen <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>, 44637f25828STinghan Shen <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>, 44737f25828STinghan Shen <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>; 44837f25828STinghan Shen }; 44937f25828STinghan Shen 45037f25828STinghan Shen soc { 45137f25828STinghan Shen #address-cells = <2>; 45237f25828STinghan Shen #size-cells = <2>; 45337f25828STinghan Shen compatible = "simple-bus"; 45437f25828STinghan Shen ranges; 45588c531b4SYong Wu dma-ranges = <0x0 0x0 0x0 0x0 0x4 0x0>; 45637f25828STinghan Shen 45737f25828STinghan Shen gic: interrupt-controller@c000000 { 45837f25828STinghan Shen compatible = "arm,gic-v3"; 45937f25828STinghan Shen #interrupt-cells = <4>; 46037f25828STinghan Shen #redistributor-regions = <1>; 46137f25828STinghan Shen interrupt-parent = <&gic>; 46237f25828STinghan Shen interrupt-controller; 46337f25828STinghan Shen reg = <0 0x0c000000 0 0x40000>, 46437f25828STinghan Shen <0 0x0c040000 0 0x200000>; 46537f25828STinghan Shen interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 46637f25828STinghan Shen 46737f25828STinghan Shen ppi-partitions { 46837f25828STinghan Shen ppi_cluster0: interrupt-partition-0 { 46937f25828STinghan Shen affinity = <&cpu0 &cpu1 &cpu2 &cpu3>; 47037f25828STinghan Shen }; 47137f25828STinghan Shen 47237f25828STinghan Shen ppi_cluster1: interrupt-partition-1 { 47337f25828STinghan Shen affinity = <&cpu4 &cpu5 &cpu6 &cpu7>; 47437f25828STinghan Shen }; 47537f25828STinghan Shen }; 47637f25828STinghan Shen }; 47737f25828STinghan Shen 47837f25828STinghan Shen topckgen: syscon@10000000 { 47937f25828STinghan Shen compatible = "mediatek,mt8195-topckgen", "syscon"; 48037f25828STinghan Shen reg = <0 0x10000000 0 0x1000>; 48137f25828STinghan Shen #clock-cells = <1>; 48237f25828STinghan Shen }; 48337f25828STinghan Shen 48437f25828STinghan Shen infracfg_ao: syscon@10001000 { 48537f25828STinghan Shen compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd"; 48637f25828STinghan Shen reg = <0 0x10001000 0 0x1000>; 48737f25828STinghan Shen #clock-cells = <1>; 48837f25828STinghan Shen #reset-cells = <1>; 48937f25828STinghan Shen }; 49037f25828STinghan Shen 49137f25828STinghan Shen pericfg: syscon@10003000 { 49237f25828STinghan Shen compatible = "mediatek,mt8195-pericfg", "syscon"; 49337f25828STinghan Shen reg = <0 0x10003000 0 0x1000>; 49437f25828STinghan Shen #clock-cells = <1>; 49537f25828STinghan Shen }; 49637f25828STinghan Shen 49737f25828STinghan Shen pio: pinctrl@10005000 { 49837f25828STinghan Shen compatible = "mediatek,mt8195-pinctrl"; 49937f25828STinghan Shen reg = <0 0x10005000 0 0x1000>, 50037f25828STinghan Shen <0 0x11d10000 0 0x1000>, 50137f25828STinghan Shen <0 0x11d30000 0 0x1000>, 50237f25828STinghan Shen <0 0x11d40000 0 0x1000>, 50337f25828STinghan Shen <0 0x11e20000 0 0x1000>, 50437f25828STinghan Shen <0 0x11eb0000 0 0x1000>, 50537f25828STinghan Shen <0 0x11f40000 0 0x1000>, 50637f25828STinghan Shen <0 0x1000b000 0 0x1000>; 50737f25828STinghan Shen reg-names = "iocfg0", "iocfg_bm", "iocfg_bl", 50837f25828STinghan Shen "iocfg_br", "iocfg_lm", "iocfg_rb", 50937f25828STinghan Shen "iocfg_tl", "eint"; 51037f25828STinghan Shen gpio-controller; 51137f25828STinghan Shen #gpio-cells = <2>; 51237f25828STinghan Shen gpio-ranges = <&pio 0 0 144>; 51337f25828STinghan Shen interrupt-controller; 51437f25828STinghan Shen interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>; 51537f25828STinghan Shen #interrupt-cells = <2>; 51637f25828STinghan Shen }; 51737f25828STinghan Shen 5182b515194STinghan Shen scpsys: syscon@10006000 { 5192b515194STinghan Shen compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd"; 5202b515194STinghan Shen reg = <0 0x10006000 0 0x1000>; 5212b515194STinghan Shen 5222b515194STinghan Shen /* System Power Manager */ 5232b515194STinghan Shen spm: power-controller { 5242b515194STinghan Shen compatible = "mediatek,mt8195-power-controller"; 5252b515194STinghan Shen #address-cells = <1>; 5262b515194STinghan Shen #size-cells = <0>; 5272b515194STinghan Shen #power-domain-cells = <1>; 5282b515194STinghan Shen 5292b515194STinghan Shen /* power domain of the SoC */ 5302b515194STinghan Shen mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 { 5312b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG0>; 5322b515194STinghan Shen #address-cells = <1>; 5332b515194STinghan Shen #size-cells = <0>; 5342b515194STinghan Shen #power-domain-cells = <1>; 5352b515194STinghan Shen 5362b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG1 { 5372b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG1>; 538d434abbbSAngeloGioacchino Del Regno clocks = <&apmixedsys CLK_APMIXED_MFGPLL>, 539d434abbbSAngeloGioacchino Del Regno <&topckgen CLK_TOP_MFG_CORE_TMP>; 540d434abbbSAngeloGioacchino Del Regno clock-names = "mfg", "alt"; 5412b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5422b515194STinghan Shen #address-cells = <1>; 5432b515194STinghan Shen #size-cells = <0>; 5442b515194STinghan Shen #power-domain-cells = <1>; 5452b515194STinghan Shen 5462b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG2 { 5472b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG2>; 5482b515194STinghan Shen #power-domain-cells = <0>; 5492b515194STinghan Shen }; 5502b515194STinghan Shen 5512b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG3 { 5522b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG3>; 5532b515194STinghan Shen #power-domain-cells = <0>; 5542b515194STinghan Shen }; 5552b515194STinghan Shen 5562b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG4 { 5572b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG4>; 5582b515194STinghan Shen #power-domain-cells = <0>; 5592b515194STinghan Shen }; 5602b515194STinghan Shen 5612b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG5 { 5622b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG5>; 5632b515194STinghan Shen #power-domain-cells = <0>; 5642b515194STinghan Shen }; 5652b515194STinghan Shen 5662b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG6 { 5672b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG6>; 5682b515194STinghan Shen #power-domain-cells = <0>; 5692b515194STinghan Shen }; 5702b515194STinghan Shen }; 5712b515194STinghan Shen }; 5722b515194STinghan Shen 5732b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS0 { 5742b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS0>; 5752b515194STinghan Shen clocks = <&topckgen CLK_TOP_VPP>, 5762b515194STinghan Shen <&topckgen CLK_TOP_CAM>, 5772b515194STinghan Shen <&topckgen CLK_TOP_CCU>, 5782b515194STinghan Shen <&topckgen CLK_TOP_IMG>, 5792b515194STinghan Shen <&topckgen CLK_TOP_VENC>, 5802b515194STinghan Shen <&topckgen CLK_TOP_VDEC>, 5812b515194STinghan Shen <&topckgen CLK_TOP_WPE_VPP>, 5822b515194STinghan Shen <&topckgen CLK_TOP_CFG_VPP0>, 5832b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON>, 5842b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>, 5852b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>, 5862b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS>, 5872b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>, 5882b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_INFRA>, 5892b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_CAMSYS>, 5902b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>, 5912b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>, 5922b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_REORDER>, 5932b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_IOMMU>, 5942b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>, 5952b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>, 5962b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>, 5972b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 5982b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 5992b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 6002b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 6012b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 6022b515194STinghan Shen clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3", 6032b515194STinghan Shen "vppsys4", "vppsys5", "vppsys6", "vppsys7", 6042b515194STinghan Shen "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3", 6052b515194STinghan Shen "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7", 6062b515194STinghan Shen "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11", 6072b515194STinghan Shen "vppsys0-12", "vppsys0-13", "vppsys0-14", 6082b515194STinghan Shen "vppsys0-15", "vppsys0-16", "vppsys0-17", 6092b515194STinghan Shen "vppsys0-18"; 6102b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6112b515194STinghan Shen #address-cells = <1>; 6122b515194STinghan Shen #size-cells = <0>; 6132b515194STinghan Shen #power-domain-cells = <1>; 6142b515194STinghan Shen 6152b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC1 { 6162b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC1>; 6172b515194STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>; 6182b515194STinghan Shen clock-names = "vdec1-0"; 6192b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6202b515194STinghan Shen #power-domain-cells = <0>; 6212b515194STinghan Shen }; 6222b515194STinghan Shen 6232b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 { 6242b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC_CORE1>; 6252b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6262b515194STinghan Shen #power-domain-cells = <0>; 6272b515194STinghan Shen }; 6282b515194STinghan Shen 6292b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS0 { 6302b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS0>; 6312b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO0>, 6322b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>, 6332b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_COMMON>, 6342b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 6352b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_IOMMU>, 6362b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 6372b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>; 6382b515194STinghan Shen clock-names = "vdosys0", "vdosys0-0", "vdosys0-1", 6392b515194STinghan Shen "vdosys0-2", "vdosys0-3", 6402b515194STinghan Shen "vdosys0-4", "vdosys0-5"; 6412b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6422b515194STinghan Shen #address-cells = <1>; 6432b515194STinghan Shen #size-cells = <0>; 6442b515194STinghan Shen #power-domain-cells = <1>; 6452b515194STinghan Shen 6462b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS1 { 6472b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS1>; 6482b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VPP1>, 6492b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 6502b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_LARB>; 6512b515194STinghan Shen clock-names = "vppsys1", "vppsys1-0", 6522b515194STinghan Shen "vppsys1-1"; 6532b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6542b515194STinghan Shen #power-domain-cells = <0>; 6552b515194STinghan Shen }; 6562b515194STinghan Shen 6572b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_WPESYS { 6582b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_WPESYS>; 6592b515194STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 6602b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 6612b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB7_P>, 6622b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8_P>; 6632b515194STinghan Shen clock-names = "wepsys-0", "wepsys-1", "wepsys-2", 6642b515194STinghan Shen "wepsys-3"; 6652b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6662b515194STinghan Shen #power-domain-cells = <0>; 6672b515194STinghan Shen }; 6682b515194STinghan Shen 6692b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC0 { 6702b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC0>; 6712b515194STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 6722b515194STinghan Shen clock-names = "vdec0-0"; 6732b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6742b515194STinghan Shen #power-domain-cells = <0>; 6752b515194STinghan Shen }; 6762b515194STinghan Shen 6772b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC2 { 6782b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC2>; 6792b515194STinghan Shen clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 6802b515194STinghan Shen clock-names = "vdec2-0"; 6812b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6822b515194STinghan Shen #power-domain-cells = <0>; 6832b515194STinghan Shen }; 6842b515194STinghan Shen 6852b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC { 6862b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC>; 6872b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6882b515194STinghan Shen #power-domain-cells = <0>; 6892b515194STinghan Shen }; 6902b515194STinghan Shen 6912b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS1 { 6922b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS1>; 6932b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO1>, 6942b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 6952b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB3>, 6962b515194STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 6972b515194STinghan Shen clock-names = "vdosys1", "vdosys1-0", 6982b515194STinghan Shen "vdosys1-1", "vdosys1-2"; 6992b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7002b515194STinghan Shen #address-cells = <1>; 7012b515194STinghan Shen #size-cells = <0>; 7022b515194STinghan Shen #power-domain-cells = <1>; 7032b515194STinghan Shen 7042b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DP_TX { 7052b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DP_TX>; 7062b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7072b515194STinghan Shen #power-domain-cells = <0>; 7082b515194STinghan Shen }; 7092b515194STinghan Shen 7102b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_EPD_TX { 7112b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_EPD_TX>; 7122b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7132b515194STinghan Shen #power-domain-cells = <0>; 7142b515194STinghan Shen }; 7152b515194STinghan Shen 7162b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_HDMI_TX { 7172b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_HDMI_TX>; 7182b515194STinghan Shen clocks = <&topckgen CLK_TOP_HDMI_APB>; 7192b515194STinghan Shen clock-names = "hdmi_tx"; 7202b515194STinghan Shen #power-domain-cells = <0>; 7212b515194STinghan Shen }; 7222b515194STinghan Shen }; 7232b515194STinghan Shen 7242b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IMG { 7252b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IMG>; 7262b515194STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 7272b515194STinghan Shen <&imgsys CLK_IMG_GALS>; 7282b515194STinghan Shen clock-names = "img-0", "img-1"; 7292b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7302b515194STinghan Shen #address-cells = <1>; 7312b515194STinghan Shen #size-cells = <0>; 7322b515194STinghan Shen #power-domain-cells = <1>; 7332b515194STinghan Shen 7342b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DIP { 7352b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DIP>; 7362b515194STinghan Shen #power-domain-cells = <0>; 7372b515194STinghan Shen }; 7382b515194STinghan Shen 7392b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IPE { 7402b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IPE>; 7412b515194STinghan Shen clocks = <&topckgen CLK_TOP_IPE>, 7422b515194STinghan Shen <&imgsys CLK_IMG_IPE>, 7432b515194STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 7442b515194STinghan Shen clock-names = "ipe", "ipe-0", "ipe-1"; 7452b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7462b515194STinghan Shen #power-domain-cells = <0>; 7472b515194STinghan Shen }; 7482b515194STinghan Shen }; 7492b515194STinghan Shen 7502b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM { 7512b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM>; 7522b515194STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 7532b515194STinghan Shen <&camsys CLK_CAM_LARB14>, 7542b515194STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>, 7552b515194STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 7562b515194STinghan Shen <&camsys CLK_CAM_CAM2SYS_GALS>; 7572b515194STinghan Shen clock-names = "cam-0", "cam-1", "cam-2", "cam-3", 7582b515194STinghan Shen "cam-4"; 7592b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7602b515194STinghan Shen #address-cells = <1>; 7612b515194STinghan Shen #size-cells = <0>; 7622b515194STinghan Shen #power-domain-cells = <1>; 7632b515194STinghan Shen 7642b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWA { 7652b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWA>; 7662b515194STinghan Shen #power-domain-cells = <0>; 7672b515194STinghan Shen }; 7682b515194STinghan Shen 7692b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWB { 7702b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWB>; 7712b515194STinghan Shen #power-domain-cells = <0>; 7722b515194STinghan Shen }; 7732b515194STinghan Shen 7742b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_MRAW { 7752b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_MRAW>; 7762b515194STinghan Shen #power-domain-cells = <0>; 7772b515194STinghan Shen }; 7782b515194STinghan Shen }; 7792b515194STinghan Shen }; 7802b515194STinghan Shen }; 7812b515194STinghan Shen 7822b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 { 7832b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 7842b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7852b515194STinghan Shen #power-domain-cells = <0>; 7862b515194STinghan Shen }; 7872b515194STinghan Shen 7882b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 { 7892b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 7902b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7912b515194STinghan Shen #power-domain-cells = <0>; 7922b515194STinghan Shen }; 7932b515194STinghan Shen 7942b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_PHY { 7952b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_PHY>; 7962b515194STinghan Shen #power-domain-cells = <0>; 7972b515194STinghan Shen }; 7982b515194STinghan Shen 7992b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY { 8002b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 8012b515194STinghan Shen #power-domain-cells = <0>; 8022b515194STinghan Shen }; 8032b515194STinghan Shen 8042b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP { 8052b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>; 8062b515194STinghan Shen clocks = <&topckgen CLK_TOP_SENINF>, 8072b515194STinghan Shen <&topckgen CLK_TOP_SENINF2>; 8082b515194STinghan Shen clock-names = "csi_rx_top", "csi_rx_top1"; 8092b515194STinghan Shen #power-domain-cells = <0>; 8102b515194STinghan Shen }; 8112b515194STinghan Shen 8122b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ETHER { 8132b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ETHER>; 8142b515194STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 8152b515194STinghan Shen clock-names = "ether"; 8162b515194STinghan Shen #power-domain-cells = <0>; 8172b515194STinghan Shen }; 8182b515194STinghan Shen 8192b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ADSP { 8202b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ADSP>; 8212b515194STinghan Shen clocks = <&topckgen CLK_TOP_ADSP>, 8222b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>; 8232b515194STinghan Shen clock-names = "adsp", "adsp1"; 8242b515194STinghan Shen #address-cells = <1>; 8252b515194STinghan Shen #size-cells = <0>; 8262b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8272b515194STinghan Shen #power-domain-cells = <1>; 8282b515194STinghan Shen 8292b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_AUDIO { 8302b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_AUDIO>; 8312b515194STinghan Shen clocks = <&topckgen CLK_TOP_A1SYS_HP>, 8322b515194STinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 8332b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 8342b515194STinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>; 8352b515194STinghan Shen clock-names = "audio", "audio1", "audio2", 8362b515194STinghan Shen "audio3"; 8372b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8382b515194STinghan Shen #power-domain-cells = <0>; 8392b515194STinghan Shen }; 8402b515194STinghan Shen }; 8412b515194STinghan Shen }; 8422b515194STinghan Shen }; 8432b515194STinghan Shen 84437f25828STinghan Shen watchdog: watchdog@10007000 { 84502938f46SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-wdt"; 846a376a9a6STinghan Shen mediatek,disable-extrst; 84737f25828STinghan Shen reg = <0 0x10007000 0 0x100>; 84804cd9783STrevor Wu #reset-cells = <1>; 84937f25828STinghan Shen }; 85037f25828STinghan Shen 85137f25828STinghan Shen apmixedsys: syscon@1000c000 { 85237f25828STinghan Shen compatible = "mediatek,mt8195-apmixedsys", "syscon"; 85337f25828STinghan Shen reg = <0 0x1000c000 0 0x1000>; 85437f25828STinghan Shen #clock-cells = <1>; 85537f25828STinghan Shen }; 85637f25828STinghan Shen 85737f25828STinghan Shen systimer: timer@10017000 { 85837f25828STinghan Shen compatible = "mediatek,mt8195-timer", 85937f25828STinghan Shen "mediatek,mt6765-timer"; 86037f25828STinghan Shen reg = <0 0x10017000 0 0x1000>; 86137f25828STinghan Shen interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>; 8620f1c806bSChen-Yu Tsai clocks = <&clk13m>; 86337f25828STinghan Shen }; 86437f25828STinghan Shen 86537f25828STinghan Shen pwrap: pwrap@10024000 { 86637f25828STinghan Shen compatible = "mediatek,mt8195-pwrap", "syscon"; 86737f25828STinghan Shen reg = <0 0x10024000 0 0x1000>; 86837f25828STinghan Shen reg-names = "pwrap"; 86937f25828STinghan Shen interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>; 87037f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 87137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>; 87237f25828STinghan Shen clock-names = "spi", "wrap"; 87337f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 87437f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 87537f25828STinghan Shen }; 87637f25828STinghan Shen 877385e0eedSTinghan Shen spmi: spmi@10027000 { 878385e0eedSTinghan Shen compatible = "mediatek,mt8195-spmi"; 879385e0eedSTinghan Shen reg = <0 0x10027000 0 0x000e00>, 880385e0eedSTinghan Shen <0 0x10029000 0 0x000100>; 881385e0eedSTinghan Shen reg-names = "pmif", "spmimst"; 882385e0eedSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 883385e0eedSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>, 884385e0eedSTinghan Shen <&topckgen CLK_TOP_SPMI_M_MST>; 885385e0eedSTinghan Shen clock-names = "pmif_sys_ck", 886385e0eedSTinghan Shen "pmif_tmr_ck", 887385e0eedSTinghan Shen "spmimst_clk_mux"; 888385e0eedSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 889385e0eedSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 890385e0eedSTinghan Shen }; 891385e0eedSTinghan Shen 8923b5838d1STinghan Shen iommu_infra: infra-iommu@10315000 { 8933b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-infra"; 8943b5838d1STinghan Shen reg = <0 0x10315000 0 0x5000>; 8953b5838d1STinghan Shen interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>, 8963b5838d1STinghan Shen <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>, 8973b5838d1STinghan Shen <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>, 8983b5838d1STinghan Shen <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>, 8993b5838d1STinghan Shen <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>; 9003b5838d1STinghan Shen #iommu-cells = <1>; 9013b5838d1STinghan Shen }; 9023b5838d1STinghan Shen 903329239a1SJason-JH.Lin gce0: mailbox@10320000 { 904329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 905329239a1SJason-JH.Lin reg = <0 0x10320000 0 0x4000>; 906329239a1SJason-JH.Lin interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH 0>; 907329239a1SJason-JH.Lin #mbox-cells = <2>; 908329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE>; 909329239a1SJason-JH.Lin }; 910329239a1SJason-JH.Lin 911329239a1SJason-JH.Lin gce1: mailbox@10330000 { 912329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 913329239a1SJason-JH.Lin reg = <0 0x10330000 0 0x4000>; 914329239a1SJason-JH.Lin interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH 0>; 915329239a1SJason-JH.Lin #mbox-cells = <2>; 916329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>; 917329239a1SJason-JH.Lin }; 918329239a1SJason-JH.Lin 919867477a5STinghan Shen scp: scp@10500000 { 920867477a5STinghan Shen compatible = "mediatek,mt8195-scp"; 921867477a5STinghan Shen reg = <0 0x10500000 0 0x100000>, 922867477a5STinghan Shen <0 0x10720000 0 0xe0000>, 923867477a5STinghan Shen <0 0x10700000 0 0x8000>; 924867477a5STinghan Shen reg-names = "sram", "cfg", "l1tcm"; 925867477a5STinghan Shen interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>; 926867477a5STinghan Shen status = "disabled"; 927867477a5STinghan Shen }; 928867477a5STinghan Shen 92937f25828STinghan Shen scp_adsp: clock-controller@10720000 { 93037f25828STinghan Shen compatible = "mediatek,mt8195-scp_adsp"; 93137f25828STinghan Shen reg = <0 0x10720000 0 0x1000>; 93237f25828STinghan Shen #clock-cells = <1>; 93337f25828STinghan Shen }; 93437f25828STinghan Shen 9357dd5bc57SYC Hung adsp: dsp@10803000 { 9367dd5bc57SYC Hung compatible = "mediatek,mt8195-dsp"; 9377dd5bc57SYC Hung reg = <0 0x10803000 0 0x1000>, 9387dd5bc57SYC Hung <0 0x10840000 0 0x40000>; 9397dd5bc57SYC Hung reg-names = "cfg", "sram"; 9407dd5bc57SYC Hung clocks = <&topckgen CLK_TOP_ADSP>, 9417dd5bc57SYC Hung <&clk26m>, 9427dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 9437dd5bc57SYC Hung <&topckgen CLK_TOP_MAINPLL_D7_D2>, 9447dd5bc57SYC Hung <&scp_adsp CLK_SCP_ADSP_AUDIODSP>, 9457dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_H>; 9467dd5bc57SYC Hung clock-names = "adsp_sel", 9477dd5bc57SYC Hung "clk26m_ck", 9487dd5bc57SYC Hung "audio_local_bus", 9497dd5bc57SYC Hung "mainpll_d7_d2", 9507dd5bc57SYC Hung "scp_adsp_audiodsp", 9517dd5bc57SYC Hung "audio_h"; 9527dd5bc57SYC Hung power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>; 9537dd5bc57SYC Hung mbox-names = "rx", "tx"; 9547dd5bc57SYC Hung mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>; 9557dd5bc57SYC Hung status = "disabled"; 9567dd5bc57SYC Hung }; 9577dd5bc57SYC Hung 9587dd5bc57SYC Hung adsp_mailbox0: mailbox@10816000 { 9597dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 9607dd5bc57SYC Hung #mbox-cells = <0>; 9617dd5bc57SYC Hung reg = <0 0x10816000 0 0x1000>; 9627dd5bc57SYC Hung interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>; 9637dd5bc57SYC Hung }; 9647dd5bc57SYC Hung 9657dd5bc57SYC Hung adsp_mailbox1: mailbox@10817000 { 9667dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 9677dd5bc57SYC Hung #mbox-cells = <0>; 9687dd5bc57SYC Hung reg = <0 0x10817000 0 0x1000>; 9697dd5bc57SYC Hung interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>; 9707dd5bc57SYC Hung }; 9717dd5bc57SYC Hung 9728903821cSTinghan Shen afe: mt8195-afe-pcm@10890000 { 9738903821cSTinghan Shen compatible = "mediatek,mt8195-audio"; 9748903821cSTinghan Shen reg = <0 0x10890000 0 0x10000>; 9758903821cSTinghan Shen mediatek,topckgen = <&topckgen>; 9768903821cSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>; 9778903821cSTinghan Shen interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>; 97804cd9783STrevor Wu resets = <&watchdog 14>; 97904cd9783STrevor Wu reset-names = "audiosys"; 9808903821cSTinghan Shen clocks = <&clk26m>, 9818903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL1>, 9828903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL2>, 9838903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV0>, 9848903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV1>, 9858903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV2>, 9868903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV3>, 9878903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV9>, 9888903821cSTinghan Shen <&topckgen CLK_TOP_A1SYS_HP>, 9898903821cSTinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 9908903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_H>, 9918903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 9928903821cSTinghan Shen <&topckgen CLK_TOP_DPTX_MCK>, 9938903821cSTinghan Shen <&topckgen CLK_TOP_I2SO1_MCK>, 9948903821cSTinghan Shen <&topckgen CLK_TOP_I2SO2_MCK>, 9958903821cSTinghan Shen <&topckgen CLK_TOP_I2SI1_MCK>, 9968903821cSTinghan Shen <&topckgen CLK_TOP_I2SI2_MCK>, 9978903821cSTinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>, 9988903821cSTinghan Shen <&scp_adsp CLK_SCP_ADSP_AUDIODSP>; 9998903821cSTinghan Shen clock-names = "clk26m", 10008903821cSTinghan Shen "apll1_ck", 10018903821cSTinghan Shen "apll2_ck", 10028903821cSTinghan Shen "apll12_div0", 10038903821cSTinghan Shen "apll12_div1", 10048903821cSTinghan Shen "apll12_div2", 10058903821cSTinghan Shen "apll12_div3", 10068903821cSTinghan Shen "apll12_div9", 10078903821cSTinghan Shen "a1sys_hp_sel", 10088903821cSTinghan Shen "aud_intbus_sel", 10098903821cSTinghan Shen "audio_h_sel", 10108903821cSTinghan Shen "audio_local_bus_sel", 10118903821cSTinghan Shen "dptx_m_sel", 10128903821cSTinghan Shen "i2so1_m_sel", 10138903821cSTinghan Shen "i2so2_m_sel", 10148903821cSTinghan Shen "i2si1_m_sel", 10158903821cSTinghan Shen "i2si2_m_sel", 10168903821cSTinghan Shen "infra_ao_audio_26m_b", 10178903821cSTinghan Shen "scp_adsp_audiodsp"; 10188903821cSTinghan Shen status = "disabled"; 10198903821cSTinghan Shen }; 10208903821cSTinghan Shen 102137f25828STinghan Shen uart0: serial@11001100 { 102237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 102337f25828STinghan Shen "mediatek,mt6577-uart"; 102437f25828STinghan Shen reg = <0 0x11001100 0 0x100>; 102537f25828STinghan Shen interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>; 102637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>; 102737f25828STinghan Shen clock-names = "baud", "bus"; 102837f25828STinghan Shen status = "disabled"; 102937f25828STinghan Shen }; 103037f25828STinghan Shen 103137f25828STinghan Shen uart1: serial@11001200 { 103237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 103337f25828STinghan Shen "mediatek,mt6577-uart"; 103437f25828STinghan Shen reg = <0 0x11001200 0 0x100>; 103537f25828STinghan Shen interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>; 103637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>; 103737f25828STinghan Shen clock-names = "baud", "bus"; 103837f25828STinghan Shen status = "disabled"; 103937f25828STinghan Shen }; 104037f25828STinghan Shen 104137f25828STinghan Shen uart2: serial@11001300 { 104237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 104337f25828STinghan Shen "mediatek,mt6577-uart"; 104437f25828STinghan Shen reg = <0 0x11001300 0 0x100>; 104537f25828STinghan Shen interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>; 104637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>; 104737f25828STinghan Shen clock-names = "baud", "bus"; 104837f25828STinghan Shen status = "disabled"; 104937f25828STinghan Shen }; 105037f25828STinghan Shen 105137f25828STinghan Shen uart3: serial@11001400 { 105237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 105337f25828STinghan Shen "mediatek,mt6577-uart"; 105437f25828STinghan Shen reg = <0 0x11001400 0 0x100>; 105537f25828STinghan Shen interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>; 105637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>; 105737f25828STinghan Shen clock-names = "baud", "bus"; 105837f25828STinghan Shen status = "disabled"; 105937f25828STinghan Shen }; 106037f25828STinghan Shen 106137f25828STinghan Shen uart4: serial@11001500 { 106237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 106337f25828STinghan Shen "mediatek,mt6577-uart"; 106437f25828STinghan Shen reg = <0 0x11001500 0 0x100>; 106537f25828STinghan Shen interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>; 106637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>; 106737f25828STinghan Shen clock-names = "baud", "bus"; 106837f25828STinghan Shen status = "disabled"; 106937f25828STinghan Shen }; 107037f25828STinghan Shen 107137f25828STinghan Shen uart5: serial@11001600 { 107237f25828STinghan Shen compatible = "mediatek,mt8195-uart", 107337f25828STinghan Shen "mediatek,mt6577-uart"; 107437f25828STinghan Shen reg = <0 0x11001600 0 0x100>; 107537f25828STinghan Shen interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>; 107637f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>; 107737f25828STinghan Shen clock-names = "baud", "bus"; 107837f25828STinghan Shen status = "disabled"; 107937f25828STinghan Shen }; 108037f25828STinghan Shen 108137f25828STinghan Shen auxadc: auxadc@11002000 { 108237f25828STinghan Shen compatible = "mediatek,mt8195-auxadc", 108337f25828STinghan Shen "mediatek,mt8173-auxadc"; 108437f25828STinghan Shen reg = <0 0x11002000 0 0x1000>; 108537f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>; 108637f25828STinghan Shen clock-names = "main"; 108737f25828STinghan Shen #io-channel-cells = <1>; 108837f25828STinghan Shen status = "disabled"; 108937f25828STinghan Shen }; 109037f25828STinghan Shen 109137f25828STinghan Shen pericfg_ao: syscon@11003000 { 109237f25828STinghan Shen compatible = "mediatek,mt8195-pericfg_ao", "syscon"; 109337f25828STinghan Shen reg = <0 0x11003000 0 0x1000>; 109437f25828STinghan Shen #clock-cells = <1>; 109537f25828STinghan Shen }; 109637f25828STinghan Shen 109737f25828STinghan Shen spi0: spi@1100a000 { 109837f25828STinghan Shen compatible = "mediatek,mt8195-spi", 109937f25828STinghan Shen "mediatek,mt6765-spi"; 110037f25828STinghan Shen #address-cells = <1>; 110137f25828STinghan Shen #size-cells = <0>; 110237f25828STinghan Shen reg = <0 0x1100a000 0 0x1000>; 110337f25828STinghan Shen interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>; 110437f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 110537f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 110637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI0>; 110737f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 110837f25828STinghan Shen status = "disabled"; 110937f25828STinghan Shen }; 111037f25828STinghan Shen 1111fd1c6f13SBalsam CHIHI lvts_ap: thermal-sensor@1100b000 { 1112fd1c6f13SBalsam CHIHI compatible = "mediatek,mt8195-lvts-ap"; 1113fd1c6f13SBalsam CHIHI reg = <0 0x1100b000 0 0x1000>; 1114fd1c6f13SBalsam CHIHI interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH 0>; 1115fd1c6f13SBalsam CHIHI clocks = <&infracfg_ao CLK_INFRA_AO_THERM>; 1116fd1c6f13SBalsam CHIHI resets = <&infracfg_ao MT8195_INFRA_RST0_THERM_CTRL_SWRST>; 1117fd1c6f13SBalsam CHIHI nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>; 1118fd1c6f13SBalsam CHIHI nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2"; 1119fd1c6f13SBalsam CHIHI #thermal-sensor-cells = <1>; 1120fd1c6f13SBalsam CHIHI }; 1121fd1c6f13SBalsam CHIHI 1122b86b9464SAngeloGioacchino Del Regno disp_pwm0: pwm@1100e000 { 1123b86b9464SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-disp-pwm", "mediatek,mt8183-disp-pwm"; 1124b86b9464SAngeloGioacchino Del Regno reg = <0 0x1100e000 0 0x1000>; 1125b86b9464SAngeloGioacchino Del Regno interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_LOW 0>; 1126b86b9464SAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 1127b86b9464SAngeloGioacchino Del Regno #pwm-cells = <2>; 1128b86b9464SAngeloGioacchino Del Regno clocks = <&topckgen CLK_TOP_DISP_PWM0>, 1129b86b9464SAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_DISP_PWM>; 1130b86b9464SAngeloGioacchino Del Regno clock-names = "main", "mm"; 1131b86b9464SAngeloGioacchino Del Regno status = "disabled"; 1132b86b9464SAngeloGioacchino Del Regno }; 1133b86b9464SAngeloGioacchino Del Regno 1134b86b9464SAngeloGioacchino Del Regno disp_pwm1: pwm@1100f000 { 1135b86b9464SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-disp-pwm", "mediatek,mt8183-disp-pwm"; 1136b86b9464SAngeloGioacchino Del Regno reg = <0 0x1100f000 0 0x1000>; 1137b86b9464SAngeloGioacchino Del Regno interrupts = <GIC_SPI 793 IRQ_TYPE_LEVEL_HIGH 0>; 1138b86b9464SAngeloGioacchino Del Regno #pwm-cells = <2>; 1139b86b9464SAngeloGioacchino Del Regno clocks = <&topckgen CLK_TOP_DISP_PWM1>, 1140b86b9464SAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_DISP_PWM1>; 1141b86b9464SAngeloGioacchino Del Regno clock-names = "main", "mm"; 1142b86b9464SAngeloGioacchino Del Regno status = "disabled"; 1143b86b9464SAngeloGioacchino Del Regno }; 1144b86b9464SAngeloGioacchino Del Regno 114537f25828STinghan Shen spi1: spi@11010000 { 114637f25828STinghan Shen compatible = "mediatek,mt8195-spi", 114737f25828STinghan Shen "mediatek,mt6765-spi"; 114837f25828STinghan Shen #address-cells = <1>; 114937f25828STinghan Shen #size-cells = <0>; 115037f25828STinghan Shen reg = <0 0x11010000 0 0x1000>; 115137f25828STinghan Shen interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>; 115237f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 115337f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 115437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI1>; 115537f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 115637f25828STinghan Shen status = "disabled"; 115737f25828STinghan Shen }; 115837f25828STinghan Shen 115937f25828STinghan Shen spi2: spi@11012000 { 116037f25828STinghan Shen compatible = "mediatek,mt8195-spi", 116137f25828STinghan Shen "mediatek,mt6765-spi"; 116237f25828STinghan Shen #address-cells = <1>; 116337f25828STinghan Shen #size-cells = <0>; 116437f25828STinghan Shen reg = <0 0x11012000 0 0x1000>; 116537f25828STinghan Shen interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>; 116637f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 116737f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 116837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI2>; 116937f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 117037f25828STinghan Shen status = "disabled"; 117137f25828STinghan Shen }; 117237f25828STinghan Shen 117337f25828STinghan Shen spi3: spi@11013000 { 117437f25828STinghan Shen compatible = "mediatek,mt8195-spi", 117537f25828STinghan Shen "mediatek,mt6765-spi"; 117637f25828STinghan Shen #address-cells = <1>; 117737f25828STinghan Shen #size-cells = <0>; 117837f25828STinghan Shen reg = <0 0x11013000 0 0x1000>; 117937f25828STinghan Shen interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>; 118037f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 118137f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 118237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI3>; 118337f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 118437f25828STinghan Shen status = "disabled"; 118537f25828STinghan Shen }; 118637f25828STinghan Shen 118737f25828STinghan Shen spi4: spi@11018000 { 118837f25828STinghan Shen compatible = "mediatek,mt8195-spi", 118937f25828STinghan Shen "mediatek,mt6765-spi"; 119037f25828STinghan Shen #address-cells = <1>; 119137f25828STinghan Shen #size-cells = <0>; 119237f25828STinghan Shen reg = <0 0x11018000 0 0x1000>; 119337f25828STinghan Shen interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>; 119437f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 119537f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 119637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI4>; 119737f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 119837f25828STinghan Shen status = "disabled"; 119937f25828STinghan Shen }; 120037f25828STinghan Shen 120137f25828STinghan Shen spi5: spi@11019000 { 120237f25828STinghan Shen compatible = "mediatek,mt8195-spi", 120337f25828STinghan Shen "mediatek,mt6765-spi"; 120437f25828STinghan Shen #address-cells = <1>; 120537f25828STinghan Shen #size-cells = <0>; 120637f25828STinghan Shen reg = <0 0x11019000 0 0x1000>; 120737f25828STinghan Shen interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>; 120837f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 120937f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 121037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI5>; 121137f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 121237f25828STinghan Shen status = "disabled"; 121337f25828STinghan Shen }; 121437f25828STinghan Shen 121537f25828STinghan Shen spis0: spi@1101d000 { 121637f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 121737f25828STinghan Shen reg = <0 0x1101d000 0 0x1000>; 121837f25828STinghan Shen interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>; 121937f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>; 122037f25828STinghan Shen clock-names = "spi"; 122137f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 122237f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 122337f25828STinghan Shen status = "disabled"; 122437f25828STinghan Shen }; 122537f25828STinghan Shen 122637f25828STinghan Shen spis1: spi@1101e000 { 122737f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 122837f25828STinghan Shen reg = <0 0x1101e000 0 0x1000>; 122937f25828STinghan Shen interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>; 123037f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>; 123137f25828STinghan Shen clock-names = "spi"; 123237f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 123337f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 123437f25828STinghan Shen status = "disabled"; 123537f25828STinghan Shen }; 123637f25828STinghan Shen 1237c5fe37e8SBiao Huang eth: ethernet@11021000 { 1238c5fe37e8SBiao Huang compatible = "mediatek,mt8195-gmac", "snps,dwmac-5.10a"; 1239c5fe37e8SBiao Huang reg = <0 0x11021000 0 0x4000>; 1240c5fe37e8SBiao Huang interrupts = <GIC_SPI 716 IRQ_TYPE_LEVEL_HIGH 0>; 1241c5fe37e8SBiao Huang interrupt-names = "macirq"; 1242c5fe37e8SBiao Huang clock-names = "axi", 1243c5fe37e8SBiao Huang "apb", 1244c5fe37e8SBiao Huang "mac_main", 1245c5fe37e8SBiao Huang "ptp_ref", 1246c5fe37e8SBiao Huang "rmii_internal", 1247c5fe37e8SBiao Huang "mac_cg"; 1248c5fe37e8SBiao Huang clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET>, 1249c5fe37e8SBiao Huang <&pericfg_ao CLK_PERI_AO_ETHERNET_BUS>, 1250c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_250M>, 1251c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, 1252c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>, 1253c5fe37e8SBiao Huang <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 1254c5fe37e8SBiao Huang assigned-clocks = <&topckgen CLK_TOP_SNPS_ETH_250M>, 1255c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, 1256c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>; 1257c5fe37e8SBiao Huang assigned-clock-parents = <&topckgen CLK_TOP_ETHPLL_D2>, 1258c5fe37e8SBiao Huang <&topckgen CLK_TOP_ETHPLL_D8>, 1259c5fe37e8SBiao Huang <&topckgen CLK_TOP_ETHPLL_D10>; 1260c5fe37e8SBiao Huang power-domains = <&spm MT8195_POWER_DOMAIN_ETHER>; 1261c5fe37e8SBiao Huang mediatek,pericfg = <&infracfg_ao>; 1262c5fe37e8SBiao Huang snps,axi-config = <&stmmac_axi_setup>; 1263c5fe37e8SBiao Huang snps,mtl-rx-config = <&mtl_rx_setup>; 1264c5fe37e8SBiao Huang snps,mtl-tx-config = <&mtl_tx_setup>; 1265c5fe37e8SBiao Huang snps,txpbl = <16>; 1266c5fe37e8SBiao Huang snps,rxpbl = <16>; 1267c5fe37e8SBiao Huang snps,clk-csr = <0>; 1268c5fe37e8SBiao Huang status = "disabled"; 1269c5fe37e8SBiao Huang 1270c5fe37e8SBiao Huang mdio { 1271c5fe37e8SBiao Huang compatible = "snps,dwmac-mdio"; 1272c5fe37e8SBiao Huang #address-cells = <1>; 1273c5fe37e8SBiao Huang #size-cells = <0>; 1274c5fe37e8SBiao Huang }; 1275c5fe37e8SBiao Huang 1276c5fe37e8SBiao Huang stmmac_axi_setup: stmmac-axi-config { 1277c5fe37e8SBiao Huang snps,wr_osr_lmt = <0x7>; 1278c5fe37e8SBiao Huang snps,rd_osr_lmt = <0x7>; 1279c5fe37e8SBiao Huang snps,blen = <0 0 0 0 16 8 4>; 1280c5fe37e8SBiao Huang }; 1281c5fe37e8SBiao Huang 1282c5fe37e8SBiao Huang mtl_rx_setup: rx-queues-config { 1283c5fe37e8SBiao Huang snps,rx-queues-to-use = <4>; 1284c5fe37e8SBiao Huang snps,rx-sched-sp; 1285c5fe37e8SBiao Huang queue0 { 1286c5fe37e8SBiao Huang snps,dcb-algorithm; 1287c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1288c5fe37e8SBiao Huang }; 1289c5fe37e8SBiao Huang queue1 { 1290c5fe37e8SBiao Huang snps,dcb-algorithm; 1291c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1292c5fe37e8SBiao Huang }; 1293c5fe37e8SBiao Huang queue2 { 1294c5fe37e8SBiao Huang snps,dcb-algorithm; 1295c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1296c5fe37e8SBiao Huang }; 1297c5fe37e8SBiao Huang queue3 { 1298c5fe37e8SBiao Huang snps,dcb-algorithm; 1299c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1300c5fe37e8SBiao Huang }; 1301c5fe37e8SBiao Huang }; 1302c5fe37e8SBiao Huang 1303c5fe37e8SBiao Huang mtl_tx_setup: tx-queues-config { 1304c5fe37e8SBiao Huang snps,tx-queues-to-use = <4>; 1305c5fe37e8SBiao Huang snps,tx-sched-wrr; 1306c5fe37e8SBiao Huang queue0 { 1307c5fe37e8SBiao Huang snps,weight = <0x10>; 1308c5fe37e8SBiao Huang snps,dcb-algorithm; 1309c5fe37e8SBiao Huang snps,priority = <0x0>; 1310c5fe37e8SBiao Huang }; 1311c5fe37e8SBiao Huang queue1 { 1312c5fe37e8SBiao Huang snps,weight = <0x11>; 1313c5fe37e8SBiao Huang snps,dcb-algorithm; 1314c5fe37e8SBiao Huang snps,priority = <0x1>; 1315c5fe37e8SBiao Huang }; 1316c5fe37e8SBiao Huang queue2 { 1317c5fe37e8SBiao Huang snps,weight = <0x12>; 1318c5fe37e8SBiao Huang snps,dcb-algorithm; 1319c5fe37e8SBiao Huang snps,priority = <0x2>; 1320c5fe37e8SBiao Huang }; 1321c5fe37e8SBiao Huang queue3 { 1322c5fe37e8SBiao Huang snps,weight = <0x13>; 1323c5fe37e8SBiao Huang snps,dcb-algorithm; 1324c5fe37e8SBiao Huang snps,priority = <0x3>; 1325c5fe37e8SBiao Huang }; 1326c5fe37e8SBiao Huang }; 1327c5fe37e8SBiao Huang }; 1328c5fe37e8SBiao Huang 132937f25828STinghan Shen xhci0: usb@11200000 { 133037f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 133137f25828STinghan Shen "mediatek,mtk-xhci"; 133237f25828STinghan Shen reg = <0 0x11200000 0 0x1000>, 133337f25828STinghan Shen <0 0x11203e00 0 0x0100>; 133437f25828STinghan Shen reg-names = "mac", "ippc"; 133537f25828STinghan Shen interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>; 133637f25828STinghan Shen phys = <&u2port0 PHY_TYPE_USB2>, 133737f25828STinghan Shen <&u3port0 PHY_TYPE_USB3>; 133837f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP>, 133937f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI>; 134037f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 134137f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 134237f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>, 134337f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_REF>, 134437f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 13456210fc2eSNícolas F. R. A. Prado <&clk26m>, 134637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>; 13476210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 13486210fc2eSNícolas F. R. A. Prado "xhci_ck"; 134977d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 103>; 135077d30613SChunfeng Yun wakeup-source; 135137f25828STinghan Shen status = "disabled"; 135237f25828STinghan Shen }; 135337f25828STinghan Shen 135437f25828STinghan Shen mmc0: mmc@11230000 { 135537f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 135637f25828STinghan Shen "mediatek,mt8183-mmc"; 135737f25828STinghan Shen reg = <0 0x11230000 0 0x10000>, 135837f25828STinghan Shen <0 0x11f50000 0 0x1000>; 135937f25828STinghan Shen interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>; 136037f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC50_0>, 136137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0>, 136237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>; 136337f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 136437f25828STinghan Shen status = "disabled"; 136537f25828STinghan Shen }; 136637f25828STinghan Shen 136737f25828STinghan Shen mmc1: mmc@11240000 { 136837f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 136937f25828STinghan Shen "mediatek,mt8183-mmc"; 137037f25828STinghan Shen reg = <0 0x11240000 0 0x1000>, 137137f25828STinghan Shen <0 0x11c70000 0 0x1000>; 137237f25828STinghan Shen interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>; 137337f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_1>, 137437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1>, 137537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>; 137637f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 137737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>; 137837f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 137937f25828STinghan Shen status = "disabled"; 138037f25828STinghan Shen }; 138137f25828STinghan Shen 138237f25828STinghan Shen mmc2: mmc@11250000 { 138337f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 138437f25828STinghan Shen "mediatek,mt8183-mmc"; 138537f25828STinghan Shen reg = <0 0x11250000 0 0x1000>, 138637f25828STinghan Shen <0 0x11e60000 0 0x1000>; 138737f25828STinghan Shen interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>; 138837f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_2>, 138937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>, 139037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>; 139137f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 139237f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>; 139337f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 139437f25828STinghan Shen status = "disabled"; 139537f25828STinghan Shen }; 139637f25828STinghan Shen 1397fd1c6f13SBalsam CHIHI lvts_mcu: thermal-sensor@11278000 { 1398fd1c6f13SBalsam CHIHI compatible = "mediatek,mt8195-lvts-mcu"; 1399fd1c6f13SBalsam CHIHI reg = <0 0x11278000 0 0x1000>; 1400fd1c6f13SBalsam CHIHI interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH 0>; 1401fd1c6f13SBalsam CHIHI clocks = <&infracfg_ao CLK_INFRA_AO_THERM>; 1402fd1c6f13SBalsam CHIHI resets = <&infracfg_ao MT8195_INFRA_RST4_THERM_CTRL_MCU_SWRST>; 1403fd1c6f13SBalsam CHIHI nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>; 1404fd1c6f13SBalsam CHIHI nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2"; 1405fd1c6f13SBalsam CHIHI #thermal-sensor-cells = <1>; 1406fd1c6f13SBalsam CHIHI }; 1407fd1c6f13SBalsam CHIHI 140837f25828STinghan Shen xhci1: usb@11290000 { 140937f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 141037f25828STinghan Shen "mediatek,mtk-xhci"; 141137f25828STinghan Shen reg = <0 0x11290000 0 0x1000>, 141237f25828STinghan Shen <0 0x11293e00 0 0x0100>; 141337f25828STinghan Shen reg-names = "mac", "ippc"; 141437f25828STinghan Shen interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>; 141537f25828STinghan Shen phys = <&u2port1 PHY_TYPE_USB2>; 141637f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>, 141737f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_1P>; 141837f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 141937f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 142037f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>, 142137f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P1_REF>, 142237f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 14236210fc2eSNícolas F. R. A. Prado <&clk26m>, 142437f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>; 14256210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14266210fc2eSNícolas F. R. A. Prado "xhci_ck"; 142777d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 104>; 142877d30613SChunfeng Yun wakeup-source; 142937f25828STinghan Shen status = "disabled"; 143037f25828STinghan Shen }; 143137f25828STinghan Shen 143237f25828STinghan Shen xhci2: usb@112a0000 { 143337f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 143437f25828STinghan Shen "mediatek,mtk-xhci"; 143537f25828STinghan Shen reg = <0 0x112a0000 0 0x1000>, 143637f25828STinghan Shen <0 0x112a3e00 0 0x0100>; 143737f25828STinghan Shen reg-names = "mac", "ippc"; 143837f25828STinghan Shen interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>; 143937f25828STinghan Shen phys = <&u2port2 PHY_TYPE_USB2>; 144037f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>, 144137f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_2P>; 144237f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 144337f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 144437f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>, 144537f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P2_REF>, 14466210fc2eSNícolas F. R. A. Prado <&clk26m>, 14476210fc2eSNícolas F. R. A. Prado <&clk26m>, 144837f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>; 14496210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14506210fc2eSNícolas F. R. A. Prado "xhci_ck"; 145177d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 105>; 145277d30613SChunfeng Yun wakeup-source; 145337f25828STinghan Shen status = "disabled"; 145437f25828STinghan Shen }; 145537f25828STinghan Shen 145637f25828STinghan Shen xhci3: usb@112b0000 { 145737f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 145837f25828STinghan Shen "mediatek,mtk-xhci"; 145937f25828STinghan Shen reg = <0 0x112b0000 0 0x1000>, 146037f25828STinghan Shen <0 0x112b3e00 0 0x0100>; 146137f25828STinghan Shen reg-names = "mac", "ippc"; 146237f25828STinghan Shen interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>; 146337f25828STinghan Shen phys = <&u2port3 PHY_TYPE_USB2>; 146437f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>, 146537f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_3P>; 146637f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 146737f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 146837f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>, 146937f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P3_REF>, 14706210fc2eSNícolas F. R. A. Prado <&clk26m>, 14716210fc2eSNícolas F. R. A. Prado <&clk26m>, 147237f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>; 14736210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14746210fc2eSNícolas F. R. A. Prado "xhci_ck"; 147577d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 106>; 147677d30613SChunfeng Yun wakeup-source; 147737f25828STinghan Shen status = "disabled"; 147837f25828STinghan Shen }; 147937f25828STinghan Shen 1480ecc0af6aSTinghan Shen pcie0: pcie@112f0000 { 1481ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1482ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1483ecc0af6aSTinghan Shen device_type = "pci"; 1484ecc0af6aSTinghan Shen #address-cells = <3>; 1485ecc0af6aSTinghan Shen #size-cells = <2>; 1486ecc0af6aSTinghan Shen reg = <0 0x112f0000 0 0x4000>; 1487ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1488ecc0af6aSTinghan Shen interrupts = <GIC_SPI 791 IRQ_TYPE_LEVEL_HIGH 0>; 1489ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1490ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x20000000 1491ecc0af6aSTinghan Shen 0x0 0x20000000 0 0x200000>, 1492ecc0af6aSTinghan Shen <0x82000000 0 0x20200000 1493ecc0af6aSTinghan Shen 0x0 0x20200000 0 0x3e00000>; 1494ecc0af6aSTinghan Shen 1495ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE0 0x2>; 1496ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1497ecc0af6aSTinghan Shen 1498ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>, 1499ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>, 1500ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>, 1501ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>, 1502ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>, 1503ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1504ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1505ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1506ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL>; 1507ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1508ecc0af6aSTinghan Shen 1509ecc0af6aSTinghan Shen phys = <&pciephy>; 1510ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1511ecc0af6aSTinghan Shen 1512ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 1513ecc0af6aSTinghan Shen 1514ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P0_SWRST>; 1515ecc0af6aSTinghan Shen reset-names = "mac"; 1516ecc0af6aSTinghan Shen 1517ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1518ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1519ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc0 0>, 1520ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc0 1>, 1521ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc0 2>, 1522ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc0 3>; 1523ecc0af6aSTinghan Shen status = "disabled"; 1524ecc0af6aSTinghan Shen 1525ecc0af6aSTinghan Shen pcie_intc0: interrupt-controller { 1526ecc0af6aSTinghan Shen interrupt-controller; 1527ecc0af6aSTinghan Shen #address-cells = <0>; 1528ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1529ecc0af6aSTinghan Shen }; 1530ecc0af6aSTinghan Shen }; 1531ecc0af6aSTinghan Shen 1532ecc0af6aSTinghan Shen pcie1: pcie@112f8000 { 1533ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1534ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1535ecc0af6aSTinghan Shen device_type = "pci"; 1536ecc0af6aSTinghan Shen #address-cells = <3>; 1537ecc0af6aSTinghan Shen #size-cells = <2>; 1538ecc0af6aSTinghan Shen reg = <0 0x112f8000 0 0x4000>; 1539ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1540ecc0af6aSTinghan Shen interrupts = <GIC_SPI 792 IRQ_TYPE_LEVEL_HIGH 0>; 1541ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1542ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x24000000 1543ecc0af6aSTinghan Shen 0x0 0x24000000 0 0x200000>, 1544ecc0af6aSTinghan Shen <0x82000000 0 0x24200000 1545ecc0af6aSTinghan Shen 0x0 0x24200000 0 0x3e00000>; 1546ecc0af6aSTinghan Shen 1547ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE1 0x2>; 1548ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1549ecc0af6aSTinghan Shen 1550ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P1>, 1551ecc0af6aSTinghan Shen <&clk26m>, 15521bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_TL_96M>, 1553ecc0af6aSTinghan Shen <&clk26m>, 15541bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_PERI_26M>, 1555ecc0af6aSTinghan Shen /* Designer has connect pcie1 with peri_mem_p0 clock */ 1556ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1557ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1558ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1559ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL_P1>; 1560ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1561ecc0af6aSTinghan Shen 1562ecc0af6aSTinghan Shen phys = <&u3port1 PHY_TYPE_PCIE>; 1563ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1564ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 1565ecc0af6aSTinghan Shen 1566ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P1_SWRST>; 1567ecc0af6aSTinghan Shen reset-names = "mac"; 1568ecc0af6aSTinghan Shen 1569ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1570ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1571ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc1 0>, 1572ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc1 1>, 1573ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc1 2>, 1574ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc1 3>; 1575ecc0af6aSTinghan Shen status = "disabled"; 1576ecc0af6aSTinghan Shen 1577ecc0af6aSTinghan Shen pcie_intc1: interrupt-controller { 1578ecc0af6aSTinghan Shen interrupt-controller; 1579ecc0af6aSTinghan Shen #address-cells = <0>; 1580ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1581ecc0af6aSTinghan Shen }; 1582ecc0af6aSTinghan Shen }; 1583ecc0af6aSTinghan Shen 158437f25828STinghan Shen nor_flash: spi@1132c000 { 158537f25828STinghan Shen compatible = "mediatek,mt8195-nor", 158637f25828STinghan Shen "mediatek,mt8173-nor"; 158737f25828STinghan Shen reg = <0 0x1132c000 0 0x1000>; 158837f25828STinghan Shen interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>; 158937f25828STinghan Shen clocks = <&topckgen CLK_TOP_SPINOR>, 159037f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>, 159137f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>; 159237f25828STinghan Shen clock-names = "spi", "sf", "axi"; 159337f25828STinghan Shen #address-cells = <1>; 159437f25828STinghan Shen #size-cells = <0>; 159537f25828STinghan Shen status = "disabled"; 159637f25828STinghan Shen }; 159737f25828STinghan Shen 1598ab43a84cSChunfeng Yun efuse: efuse@11c10000 { 1599ab43a84cSChunfeng Yun compatible = "mediatek,mt8195-efuse", "mediatek,efuse"; 1600ab43a84cSChunfeng Yun reg = <0 0x11c10000 0 0x1000>; 1601ab43a84cSChunfeng Yun #address-cells = <1>; 1602ab43a84cSChunfeng Yun #size-cells = <1>; 1603ab43a84cSChunfeng Yun u3_tx_imp_p0: usb3-tx-imp@184,1 { 1604ab43a84cSChunfeng Yun reg = <0x184 0x1>; 1605ab43a84cSChunfeng Yun bits = <0 5>; 1606ab43a84cSChunfeng Yun }; 1607ab43a84cSChunfeng Yun u3_rx_imp_p0: usb3-rx-imp@184,2 { 1608ab43a84cSChunfeng Yun reg = <0x184 0x2>; 1609ab43a84cSChunfeng Yun bits = <5 5>; 1610ab43a84cSChunfeng Yun }; 1611ab43a84cSChunfeng Yun u3_intr_p0: usb3-intr@185 { 1612ab43a84cSChunfeng Yun reg = <0x185 0x1>; 1613ab43a84cSChunfeng Yun bits = <2 6>; 1614ab43a84cSChunfeng Yun }; 1615ab43a84cSChunfeng Yun comb_tx_imp_p1: usb3-tx-imp@186,1 { 1616ab43a84cSChunfeng Yun reg = <0x186 0x1>; 1617ab43a84cSChunfeng Yun bits = <0 5>; 1618ab43a84cSChunfeng Yun }; 1619ab43a84cSChunfeng Yun comb_rx_imp_p1: usb3-rx-imp@186,2 { 1620ab43a84cSChunfeng Yun reg = <0x186 0x2>; 1621ab43a84cSChunfeng Yun bits = <5 5>; 1622ab43a84cSChunfeng Yun }; 1623ab43a84cSChunfeng Yun comb_intr_p1: usb3-intr@187 { 1624ab43a84cSChunfeng Yun reg = <0x187 0x1>; 1625ab43a84cSChunfeng Yun bits = <2 6>; 1626ab43a84cSChunfeng Yun }; 1627ab43a84cSChunfeng Yun u2_intr_p0: usb2-intr-p0@188,1 { 1628ab43a84cSChunfeng Yun reg = <0x188 0x1>; 1629ab43a84cSChunfeng Yun bits = <0 5>; 1630ab43a84cSChunfeng Yun }; 1631ab43a84cSChunfeng Yun u2_intr_p1: usb2-intr-p1@188,2 { 1632ab43a84cSChunfeng Yun reg = <0x188 0x2>; 1633ab43a84cSChunfeng Yun bits = <5 5>; 1634ab43a84cSChunfeng Yun }; 1635ab43a84cSChunfeng Yun u2_intr_p2: usb2-intr-p2@189,1 { 1636ab43a84cSChunfeng Yun reg = <0x189 0x1>; 1637ab43a84cSChunfeng Yun bits = <2 5>; 1638ab43a84cSChunfeng Yun }; 1639ab43a84cSChunfeng Yun u2_intr_p3: usb2-intr-p3@189,2 { 1640ab43a84cSChunfeng Yun reg = <0x189 0x2>; 1641ab43a84cSChunfeng Yun bits = <7 5>; 1642ab43a84cSChunfeng Yun }; 1643ecc0af6aSTinghan Shen pciephy_rx_ln1: pciephy-rx-ln1@190,1 { 1644ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1645ecc0af6aSTinghan Shen bits = <0 4>; 1646ecc0af6aSTinghan Shen }; 1647ecc0af6aSTinghan Shen pciephy_tx_ln1_nmos: pciephy-tx-ln1-nmos@190,2 { 1648ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1649ecc0af6aSTinghan Shen bits = <4 4>; 1650ecc0af6aSTinghan Shen }; 1651ecc0af6aSTinghan Shen pciephy_tx_ln1_pmos: pciephy-tx-ln1-pmos@191,1 { 1652ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1653ecc0af6aSTinghan Shen bits = <0 4>; 1654ecc0af6aSTinghan Shen }; 1655ecc0af6aSTinghan Shen pciephy_rx_ln0: pciephy-rx-ln0@191,2 { 1656ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1657ecc0af6aSTinghan Shen bits = <4 4>; 1658ecc0af6aSTinghan Shen }; 1659ecc0af6aSTinghan Shen pciephy_tx_ln0_nmos: pciephy-tx-ln0-nmos@192,1 { 1660ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1661ecc0af6aSTinghan Shen bits = <0 4>; 1662ecc0af6aSTinghan Shen }; 1663ecc0af6aSTinghan Shen pciephy_tx_ln0_pmos: pciephy-tx-ln0-pmos@192,2 { 1664ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1665ecc0af6aSTinghan Shen bits = <4 4>; 1666ecc0af6aSTinghan Shen }; 1667ecc0af6aSTinghan Shen pciephy_glb_intr: pciephy-glb-intr@193 { 1668ecc0af6aSTinghan Shen reg = <0x193 0x1>; 1669ecc0af6aSTinghan Shen bits = <0 4>; 1670ecc0af6aSTinghan Shen }; 167164196979SBo-Chen Chen dp_calibration: dp-data@1ac { 167264196979SBo-Chen Chen reg = <0x1ac 0x10>; 167364196979SBo-Chen Chen }; 167489b045d3SBalsam CHIHI lvts_efuse_data1: lvts1-calib@1bc { 167589b045d3SBalsam CHIHI reg = <0x1bc 0x14>; 167689b045d3SBalsam CHIHI }; 167789b045d3SBalsam CHIHI lvts_efuse_data2: lvts2-calib@1d0 { 167889b045d3SBalsam CHIHI reg = <0x1d0 0x38>; 167989b045d3SBalsam CHIHI }; 1680ab43a84cSChunfeng Yun }; 1681ab43a84cSChunfeng Yun 168237f25828STinghan Shen u3phy2: t-phy@11c40000 { 168337f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 168437f25828STinghan Shen #address-cells = <1>; 168537f25828STinghan Shen #size-cells = <1>; 168637f25828STinghan Shen ranges = <0 0 0x11c40000 0x700>; 168737f25828STinghan Shen status = "disabled"; 168837f25828STinghan Shen 168937f25828STinghan Shen u2port2: usb-phy@0 { 169037f25828STinghan Shen reg = <0x0 0x700>; 169137f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>; 169237f25828STinghan Shen clock-names = "ref"; 169337f25828STinghan Shen #phy-cells = <1>; 169437f25828STinghan Shen }; 169537f25828STinghan Shen }; 169637f25828STinghan Shen 169737f25828STinghan Shen u3phy3: t-phy@11c50000 { 169837f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 169937f25828STinghan Shen #address-cells = <1>; 170037f25828STinghan Shen #size-cells = <1>; 170137f25828STinghan Shen ranges = <0 0 0x11c50000 0x700>; 170237f25828STinghan Shen status = "disabled"; 170337f25828STinghan Shen 170437f25828STinghan Shen u2port3: usb-phy@0 { 170537f25828STinghan Shen reg = <0x0 0x700>; 170637f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>; 170737f25828STinghan Shen clock-names = "ref"; 170837f25828STinghan Shen #phy-cells = <1>; 170937f25828STinghan Shen }; 171037f25828STinghan Shen }; 171137f25828STinghan Shen 171237f25828STinghan Shen i2c5: i2c@11d00000 { 171337f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 171437f25828STinghan Shen "mediatek,mt8192-i2c"; 171537f25828STinghan Shen reg = <0 0x11d00000 0 0x1000>, 171637f25828STinghan Shen <0 0x10220580 0 0x80>; 171737f25828STinghan Shen interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>; 171837f25828STinghan Shen clock-div = <1>; 171937f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>, 172037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 172137f25828STinghan Shen clock-names = "main", "dma"; 172237f25828STinghan Shen #address-cells = <1>; 172337f25828STinghan Shen #size-cells = <0>; 172437f25828STinghan Shen status = "disabled"; 172537f25828STinghan Shen }; 172637f25828STinghan Shen 172737f25828STinghan Shen i2c6: i2c@11d01000 { 172837f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 172937f25828STinghan Shen "mediatek,mt8192-i2c"; 173037f25828STinghan Shen reg = <0 0x11d01000 0 0x1000>, 173137f25828STinghan Shen <0 0x10220600 0 0x80>; 173237f25828STinghan Shen interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>; 173337f25828STinghan Shen clock-div = <1>; 173437f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>, 173537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 173637f25828STinghan Shen clock-names = "main", "dma"; 173737f25828STinghan Shen #address-cells = <1>; 173837f25828STinghan Shen #size-cells = <0>; 173937f25828STinghan Shen status = "disabled"; 174037f25828STinghan Shen }; 174137f25828STinghan Shen 174237f25828STinghan Shen i2c7: i2c@11d02000 { 174337f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 174437f25828STinghan Shen "mediatek,mt8192-i2c"; 174537f25828STinghan Shen reg = <0 0x11d02000 0 0x1000>, 174637f25828STinghan Shen <0 0x10220680 0 0x80>; 174737f25828STinghan Shen interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>; 174837f25828STinghan Shen clock-div = <1>; 174937f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>, 175037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 175137f25828STinghan Shen clock-names = "main", "dma"; 175237f25828STinghan Shen #address-cells = <1>; 175337f25828STinghan Shen #size-cells = <0>; 175437f25828STinghan Shen status = "disabled"; 175537f25828STinghan Shen }; 175637f25828STinghan Shen 175737f25828STinghan Shen imp_iic_wrap_s: clock-controller@11d03000 { 175837f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_s"; 175937f25828STinghan Shen reg = <0 0x11d03000 0 0x1000>; 176037f25828STinghan Shen #clock-cells = <1>; 176137f25828STinghan Shen }; 176237f25828STinghan Shen 176337f25828STinghan Shen i2c0: i2c@11e00000 { 176437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 176537f25828STinghan Shen "mediatek,mt8192-i2c"; 176637f25828STinghan Shen reg = <0 0x11e00000 0 0x1000>, 176737f25828STinghan Shen <0 0x10220080 0 0x80>; 176837f25828STinghan Shen interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>; 176937f25828STinghan Shen clock-div = <1>; 177037f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>, 177137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 177237f25828STinghan Shen clock-names = "main", "dma"; 177337f25828STinghan Shen #address-cells = <1>; 177437f25828STinghan Shen #size-cells = <0>; 1775a93f071aSTzung-Bi Shih status = "disabled"; 177637f25828STinghan Shen }; 177737f25828STinghan Shen 177837f25828STinghan Shen i2c1: i2c@11e01000 { 177937f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 178037f25828STinghan Shen "mediatek,mt8192-i2c"; 178137f25828STinghan Shen reg = <0 0x11e01000 0 0x1000>, 178237f25828STinghan Shen <0 0x10220200 0 0x80>; 178337f25828STinghan Shen interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>; 178437f25828STinghan Shen clock-div = <1>; 178537f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>, 178637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 178737f25828STinghan Shen clock-names = "main", "dma"; 178837f25828STinghan Shen #address-cells = <1>; 178937f25828STinghan Shen #size-cells = <0>; 179037f25828STinghan Shen status = "disabled"; 179137f25828STinghan Shen }; 179237f25828STinghan Shen 179337f25828STinghan Shen i2c2: i2c@11e02000 { 179437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 179537f25828STinghan Shen "mediatek,mt8192-i2c"; 179637f25828STinghan Shen reg = <0 0x11e02000 0 0x1000>, 179737f25828STinghan Shen <0 0x10220380 0 0x80>; 179837f25828STinghan Shen interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>; 179937f25828STinghan Shen clock-div = <1>; 180037f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>, 180137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 180237f25828STinghan Shen clock-names = "main", "dma"; 180337f25828STinghan Shen #address-cells = <1>; 180437f25828STinghan Shen #size-cells = <0>; 180537f25828STinghan Shen status = "disabled"; 180637f25828STinghan Shen }; 180737f25828STinghan Shen 180837f25828STinghan Shen i2c3: i2c@11e03000 { 180937f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 181037f25828STinghan Shen "mediatek,mt8192-i2c"; 181137f25828STinghan Shen reg = <0 0x11e03000 0 0x1000>, 181237f25828STinghan Shen <0 0x10220480 0 0x80>; 181337f25828STinghan Shen interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>; 181437f25828STinghan Shen clock-div = <1>; 181537f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>, 181637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 181737f25828STinghan Shen clock-names = "main", "dma"; 181837f25828STinghan Shen #address-cells = <1>; 181937f25828STinghan Shen #size-cells = <0>; 182037f25828STinghan Shen status = "disabled"; 182137f25828STinghan Shen }; 182237f25828STinghan Shen 182337f25828STinghan Shen i2c4: i2c@11e04000 { 182437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 182537f25828STinghan Shen "mediatek,mt8192-i2c"; 182637f25828STinghan Shen reg = <0 0x11e04000 0 0x1000>, 182737f25828STinghan Shen <0 0x10220500 0 0x80>; 182837f25828STinghan Shen interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>; 182937f25828STinghan Shen clock-div = <1>; 183037f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>, 183137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 183237f25828STinghan Shen clock-names = "main", "dma"; 183337f25828STinghan Shen #address-cells = <1>; 183437f25828STinghan Shen #size-cells = <0>; 183537f25828STinghan Shen status = "disabled"; 183637f25828STinghan Shen }; 183737f25828STinghan Shen 183837f25828STinghan Shen imp_iic_wrap_w: clock-controller@11e05000 { 183937f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_w"; 184037f25828STinghan Shen reg = <0 0x11e05000 0 0x1000>; 184137f25828STinghan Shen #clock-cells = <1>; 184237f25828STinghan Shen }; 184337f25828STinghan Shen 184437f25828STinghan Shen u3phy1: t-phy@11e30000 { 184537f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 184637f25828STinghan Shen #address-cells = <1>; 184737f25828STinghan Shen #size-cells = <1>; 184837f25828STinghan Shen ranges = <0 0 0x11e30000 0xe00>; 1849a9f6721aSAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 185037f25828STinghan Shen status = "disabled"; 185137f25828STinghan Shen 185237f25828STinghan Shen u2port1: usb-phy@0 { 185337f25828STinghan Shen reg = <0x0 0x700>; 185437f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>, 185537f25828STinghan Shen <&clk26m>; 185637f25828STinghan Shen clock-names = "ref", "da_ref"; 185737f25828STinghan Shen #phy-cells = <1>; 185837f25828STinghan Shen }; 185937f25828STinghan Shen 186037f25828STinghan Shen u3port1: usb-phy@700 { 186137f25828STinghan Shen reg = <0x700 0x700>; 186237f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 186337f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>; 186437f25828STinghan Shen clock-names = "ref", "da_ref"; 1865ab43a84cSChunfeng Yun nvmem-cells = <&comb_intr_p1>, 1866ab43a84cSChunfeng Yun <&comb_rx_imp_p1>, 1867ab43a84cSChunfeng Yun <&comb_tx_imp_p1>; 1868ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 186937f25828STinghan Shen #phy-cells = <1>; 187037f25828STinghan Shen }; 187137f25828STinghan Shen }; 187237f25828STinghan Shen 187337f25828STinghan Shen u3phy0: t-phy@11e40000 { 187437f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 187537f25828STinghan Shen #address-cells = <1>; 187637f25828STinghan Shen #size-cells = <1>; 187737f25828STinghan Shen ranges = <0 0 0x11e40000 0xe00>; 187837f25828STinghan Shen status = "disabled"; 187937f25828STinghan Shen 188037f25828STinghan Shen u2port0: usb-phy@0 { 188137f25828STinghan Shen reg = <0x0 0x700>; 188237f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>, 188337f25828STinghan Shen <&clk26m>; 188437f25828STinghan Shen clock-names = "ref", "da_ref"; 188537f25828STinghan Shen #phy-cells = <1>; 188637f25828STinghan Shen }; 188737f25828STinghan Shen 188837f25828STinghan Shen u3port0: usb-phy@700 { 188937f25828STinghan Shen reg = <0x700 0x700>; 189037f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 189137f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_REF>; 189237f25828STinghan Shen clock-names = "ref", "da_ref"; 1893ab43a84cSChunfeng Yun nvmem-cells = <&u3_intr_p0>, 1894ab43a84cSChunfeng Yun <&u3_rx_imp_p0>, 1895ab43a84cSChunfeng Yun <&u3_tx_imp_p0>; 1896ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 189737f25828STinghan Shen #phy-cells = <1>; 189837f25828STinghan Shen }; 189937f25828STinghan Shen }; 190037f25828STinghan Shen 1901ecc0af6aSTinghan Shen pciephy: phy@11e80000 { 1902ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie-phy"; 1903ecc0af6aSTinghan Shen reg = <0 0x11e80000 0 0x10000>; 1904ecc0af6aSTinghan Shen reg-names = "sif"; 1905ecc0af6aSTinghan Shen nvmem-cells = <&pciephy_glb_intr>, <&pciephy_tx_ln0_pmos>, 1906ecc0af6aSTinghan Shen <&pciephy_tx_ln0_nmos>, <&pciephy_rx_ln0>, 1907ecc0af6aSTinghan Shen <&pciephy_tx_ln1_pmos>, <&pciephy_tx_ln1_nmos>, 1908ecc0af6aSTinghan Shen <&pciephy_rx_ln1>; 1909ecc0af6aSTinghan Shen nvmem-cell-names = "glb_intr", "tx_ln0_pmos", 1910ecc0af6aSTinghan Shen "tx_ln0_nmos", "rx_ln0", 1911ecc0af6aSTinghan Shen "tx_ln1_pmos", "tx_ln1_nmos", 1912ecc0af6aSTinghan Shen "rx_ln1"; 1913ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_PHY>; 1914ecc0af6aSTinghan Shen #phy-cells = <0>; 1915ecc0af6aSTinghan Shen status = "disabled"; 1916ecc0af6aSTinghan Shen }; 1917ecc0af6aSTinghan Shen 191837f25828STinghan Shen ufsphy: ufs-phy@11fa0000 { 191937f25828STinghan Shen compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy"; 192037f25828STinghan Shen reg = <0 0x11fa0000 0 0xc000>; 192137f25828STinghan Shen clocks = <&clk26m>, <&clk26m>; 192237f25828STinghan Shen clock-names = "unipro", "mp"; 192337f25828STinghan Shen #phy-cells = <0>; 192437f25828STinghan Shen status = "disabled"; 192537f25828STinghan Shen }; 192637f25828STinghan Shen 19279a512b4dSAngeloGioacchino Del Regno gpu: gpu@13000000 { 19289a512b4dSAngeloGioacchino Del Regno compatible = "mediatek,mt8195-mali", "mediatek,mt8192-mali", 19299a512b4dSAngeloGioacchino Del Regno "arm,mali-valhall-jm"; 19309a512b4dSAngeloGioacchino Del Regno reg = <0 0x13000000 0 0x4000>; 19319a512b4dSAngeloGioacchino Del Regno 19329a512b4dSAngeloGioacchino Del Regno clocks = <&mfgcfg CLK_MFG_BG3D>; 19339a512b4dSAngeloGioacchino Del Regno interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH 0>, 19349a512b4dSAngeloGioacchino Del Regno <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH 0>, 19359a512b4dSAngeloGioacchino Del Regno <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH 0>; 19369a512b4dSAngeloGioacchino Del Regno interrupt-names = "job", "mmu", "gpu"; 19379a512b4dSAngeloGioacchino Del Regno operating-points-v2 = <&gpu_opp_table>; 19389a512b4dSAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_MFG2>, 19399a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG3>, 19409a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG4>, 19419a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG5>, 19429a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG6>; 19439a512b4dSAngeloGioacchino Del Regno power-domain-names = "core0", "core1", "core2", "core3", "core4"; 19449a512b4dSAngeloGioacchino Del Regno status = "disabled"; 19459a512b4dSAngeloGioacchino Del Regno }; 19469a512b4dSAngeloGioacchino Del Regno 194737f25828STinghan Shen mfgcfg: clock-controller@13fbf000 { 194837f25828STinghan Shen compatible = "mediatek,mt8195-mfgcfg"; 194937f25828STinghan Shen reg = <0 0x13fbf000 0 0x1000>; 195037f25828STinghan Shen #clock-cells = <1>; 195137f25828STinghan Shen }; 195237f25828STinghan Shen 1953981f808eSRoy-CW.Yeh vppsys0: syscon@14000000 { 1954981f808eSRoy-CW.Yeh compatible = "mediatek,mt8195-vppsys0", "syscon"; 19556aa5b46dSTinghan Shen reg = <0 0x14000000 0 0x1000>; 19566aa5b46dSTinghan Shen #clock-cells = <1>; 19576aa5b46dSTinghan Shen }; 19586aa5b46dSTinghan Shen 1959018f1d4fSMoudy Ho mutex@1400f000 { 1960018f1d4fSMoudy Ho compatible = "mediatek,mt8195-vpp-mutex"; 1961018f1d4fSMoudy Ho reg = <0 0x1400f000 0 0x1000>; 1962018f1d4fSMoudy Ho interrupts = <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH 0>; 1963018f1d4fSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xf000 0x1000>; 1964018f1d4fSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MUTEX>; 1965018f1d4fSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 1966018f1d4fSMoudy Ho }; 1967018f1d4fSMoudy Ho 19683b5838d1STinghan Shen smi_sub_common_vpp0_vpp1_2x1: smi@14010000 { 19693b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 19703b5838d1STinghan Shen reg = <0 0x14010000 0 0x1000>; 19713b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 19723b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 19733b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 19743b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 19753b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 19763b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19773b5838d1STinghan Shen }; 19783b5838d1STinghan Shen 19793b5838d1STinghan Shen smi_sub_common_vdec_vpp0_2x1: smi@14011000 { 19803b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 19813b5838d1STinghan Shen reg = <0 0x14011000 0 0x1000>; 19823b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 19833b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 19843b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>; 19853b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 19863b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 19873b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19883b5838d1STinghan Shen }; 19893b5838d1STinghan Shen 19903b5838d1STinghan Shen smi_common_vpp: smi@14012000 { 19913b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vpp"; 19923b5838d1STinghan Shen reg = <0 0x14012000 0 0x1000>; 19933b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 19943b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 19953b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 19963b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>; 19973b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 19983b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19993b5838d1STinghan Shen }; 20003b5838d1STinghan Shen 20013b5838d1STinghan Shen larb4: larb@14013000 { 20023b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20033b5838d1STinghan Shen reg = <0 0x14013000 0 0x1000>; 20043b5838d1STinghan Shen mediatek,larb-id = <4>; 20053b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 20063b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 20073b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>; 20083b5838d1STinghan Shen clock-names = "apb", "smi"; 20093b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 20103b5838d1STinghan Shen }; 20113b5838d1STinghan Shen 20123b5838d1STinghan Shen iommu_vpp: iommu@14018000 { 20133b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vpp"; 20143b5838d1STinghan Shen reg = <0 0x14018000 0 0x1000>; 20153b5838d1STinghan Shen mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8 20163b5838d1STinghan Shen &larb12 &larb14 &larb16 &larb18 20173b5838d1STinghan Shen &larb20 &larb22 &larb23 &larb26 20183b5838d1STinghan Shen &larb27>; 20193b5838d1STinghan Shen interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>; 20203b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>; 20213b5838d1STinghan Shen clock-names = "bclk"; 20223b5838d1STinghan Shen #iommu-cells = <1>; 20233b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 20243b5838d1STinghan Shen }; 20253b5838d1STinghan Shen 202637f25828STinghan Shen wpesys: clock-controller@14e00000 { 202737f25828STinghan Shen compatible = "mediatek,mt8195-wpesys"; 202837f25828STinghan Shen reg = <0 0x14e00000 0 0x1000>; 202937f25828STinghan Shen #clock-cells = <1>; 203037f25828STinghan Shen }; 203137f25828STinghan Shen 203237f25828STinghan Shen wpesys_vpp0: clock-controller@14e02000 { 203337f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp0"; 203437f25828STinghan Shen reg = <0 0x14e02000 0 0x1000>; 203537f25828STinghan Shen #clock-cells = <1>; 203637f25828STinghan Shen }; 203737f25828STinghan Shen 203837f25828STinghan Shen wpesys_vpp1: clock-controller@14e03000 { 203937f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp1"; 204037f25828STinghan Shen reg = <0 0x14e03000 0 0x1000>; 204137f25828STinghan Shen #clock-cells = <1>; 204237f25828STinghan Shen }; 204337f25828STinghan Shen 20443b5838d1STinghan Shen larb7: larb@14e04000 { 20453b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20463b5838d1STinghan Shen reg = <0 0x14e04000 0 0x1000>; 20473b5838d1STinghan Shen mediatek,larb-id = <7>; 20483b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 20493b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 20503b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB7>; 20513b5838d1STinghan Shen clock-names = "apb", "smi"; 20523b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 20533b5838d1STinghan Shen }; 20543b5838d1STinghan Shen 20553b5838d1STinghan Shen larb8: larb@14e05000 { 20563b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20573b5838d1STinghan Shen reg = <0 0x14e05000 0 0x1000>; 20583b5838d1STinghan Shen mediatek,larb-id = <8>; 20593b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 20603b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB8>, 20613b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 20623b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 20633b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20643b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 20653b5838d1STinghan Shen }; 20663b5838d1STinghan Shen 2067981f808eSRoy-CW.Yeh vppsys1: syscon@14f00000 { 2068981f808eSRoy-CW.Yeh compatible = "mediatek,mt8195-vppsys1", "syscon"; 20696aa5b46dSTinghan Shen reg = <0 0x14f00000 0 0x1000>; 20706aa5b46dSTinghan Shen #clock-cells = <1>; 20716aa5b46dSTinghan Shen }; 20726aa5b46dSTinghan Shen 2073018f1d4fSMoudy Ho mutex@14f01000 { 2074018f1d4fSMoudy Ho compatible = "mediatek,mt8195-vpp-mutex"; 2075018f1d4fSMoudy Ho reg = <0 0x14f01000 0 0x1000>; 2076018f1d4fSMoudy Ho interrupts = <GIC_SPI 635 IRQ_TYPE_LEVEL_HIGH 0>; 2077018f1d4fSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x1000 0x1000>; 2078018f1d4fSMoudy Ho clocks = <&vppsys1 CLK_VPP1_DISP_MUTEX>; 2079018f1d4fSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 2080018f1d4fSMoudy Ho }; 2081018f1d4fSMoudy Ho 20823b5838d1STinghan Shen larb5: larb@14f02000 { 20833b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20843b5838d1STinghan Shen reg = <0 0x14f02000 0 0x1000>; 20853b5838d1STinghan Shen mediatek,larb-id = <5>; 20863b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 20873b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 20883b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 20893b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>; 20903b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20913b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 20923b5838d1STinghan Shen }; 20933b5838d1STinghan Shen 20943b5838d1STinghan Shen larb6: larb@14f03000 { 20953b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20963b5838d1STinghan Shen reg = <0 0x14f03000 0 0x1000>; 20973b5838d1STinghan Shen mediatek,larb-id = <6>; 20983b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 20993b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 21003b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 21013b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>; 21023b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 21033b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 21043b5838d1STinghan Shen }; 21053b5838d1STinghan Shen 210637f25828STinghan Shen imgsys: clock-controller@15000000 { 210737f25828STinghan Shen compatible = "mediatek,mt8195-imgsys"; 210837f25828STinghan Shen reg = <0 0x15000000 0 0x1000>; 210937f25828STinghan Shen #clock-cells = <1>; 211037f25828STinghan Shen }; 211137f25828STinghan Shen 21123b5838d1STinghan Shen larb9: larb@15001000 { 21133b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21143b5838d1STinghan Shen reg = <0 0x15001000 0 0x1000>; 21153b5838d1STinghan Shen mediatek,larb-id = <9>; 21163b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 21173b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 21183b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 21193b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 21203b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 21213b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 21223b5838d1STinghan Shen }; 21233b5838d1STinghan Shen 21243b5838d1STinghan Shen smi_sub_common_img0_3x1: smi@15002000 { 21253b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 21263b5838d1STinghan Shen reg = <0 0x15002000 0 0x1000>; 21273b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_IPE>, 21283b5838d1STinghan Shen <&imgsys CLK_IMG_IPE>, 21293b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 21303b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 21313b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 21323b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 21333b5838d1STinghan Shen }; 21343b5838d1STinghan Shen 21353b5838d1STinghan Shen smi_sub_common_img1_3x1: smi@15003000 { 21363b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 21373b5838d1STinghan Shen reg = <0 0x15003000 0 0x1000>; 21383b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 21393b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 21403b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 21413b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 21423b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 21433b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 21443b5838d1STinghan Shen }; 21453b5838d1STinghan Shen 214637f25828STinghan Shen imgsys1_dip_top: clock-controller@15110000 { 214737f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_top"; 214837f25828STinghan Shen reg = <0 0x15110000 0 0x1000>; 214937f25828STinghan Shen #clock-cells = <1>; 215037f25828STinghan Shen }; 215137f25828STinghan Shen 21523b5838d1STinghan Shen larb10: larb@15120000 { 21533b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21543b5838d1STinghan Shen reg = <0 0x15120000 0 0x1000>; 21553b5838d1STinghan Shen mediatek,larb-id = <10>; 21563b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 21573b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_DIP0>, 21583b5838d1STinghan Shen <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>; 21593b5838d1STinghan Shen clock-names = "apb", "smi"; 21603b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 21613b5838d1STinghan Shen }; 21623b5838d1STinghan Shen 216337f25828STinghan Shen imgsys1_dip_nr: clock-controller@15130000 { 216437f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_nr"; 216537f25828STinghan Shen reg = <0 0x15130000 0 0x1000>; 216637f25828STinghan Shen #clock-cells = <1>; 216737f25828STinghan Shen }; 216837f25828STinghan Shen 216937f25828STinghan Shen imgsys1_wpe: clock-controller@15220000 { 217037f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_wpe"; 217137f25828STinghan Shen reg = <0 0x15220000 0 0x1000>; 217237f25828STinghan Shen #clock-cells = <1>; 217337f25828STinghan Shen }; 217437f25828STinghan Shen 21753b5838d1STinghan Shen larb11: larb@15230000 { 21763b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21773b5838d1STinghan Shen reg = <0 0x15230000 0 0x1000>; 21783b5838d1STinghan Shen mediatek,larb-id = <11>; 21793b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 21803b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_WPE0>, 21813b5838d1STinghan Shen <&imgsys1_wpe CLK_IMG1_WPE_LARB11>; 21823b5838d1STinghan Shen clock-names = "apb", "smi"; 21833b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 21843b5838d1STinghan Shen }; 21853b5838d1STinghan Shen 218637f25828STinghan Shen ipesys: clock-controller@15330000 { 218737f25828STinghan Shen compatible = "mediatek,mt8195-ipesys"; 218837f25828STinghan Shen reg = <0 0x15330000 0 0x1000>; 218937f25828STinghan Shen #clock-cells = <1>; 219037f25828STinghan Shen }; 219137f25828STinghan Shen 21923b5838d1STinghan Shen larb12: larb@15340000 { 21933b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21943b5838d1STinghan Shen reg = <0 0x15340000 0 0x1000>; 21953b5838d1STinghan Shen mediatek,larb-id = <12>; 21963b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img0_3x1>; 21973b5838d1STinghan Shen clocks = <&ipesys CLK_IPE_SMI_LARB12>, 21983b5838d1STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 21993b5838d1STinghan Shen clock-names = "apb", "smi"; 22003b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IPE>; 22013b5838d1STinghan Shen }; 22023b5838d1STinghan Shen 220337f25828STinghan Shen camsys: clock-controller@16000000 { 220437f25828STinghan Shen compatible = "mediatek,mt8195-camsys"; 220537f25828STinghan Shen reg = <0 0x16000000 0 0x1000>; 220637f25828STinghan Shen #clock-cells = <1>; 220737f25828STinghan Shen }; 220837f25828STinghan Shen 22093b5838d1STinghan Shen larb13: larb@16001000 { 22103b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22113b5838d1STinghan Shen reg = <0 0x16001000 0 0x1000>; 22123b5838d1STinghan Shen mediatek,larb-id = <13>; 22133b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 22143b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 22153b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 22163b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 22173b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 22183b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 22193b5838d1STinghan Shen }; 22203b5838d1STinghan Shen 22213b5838d1STinghan Shen larb14: larb@16002000 { 22223b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22233b5838d1STinghan Shen reg = <0 0x16002000 0 0x1000>; 22243b5838d1STinghan Shen mediatek,larb-id = <14>; 22253b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22263b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 22273b5838d1STinghan Shen <&camsys CLK_CAM_LARB14>; 22283b5838d1STinghan Shen clock-names = "apb", "smi"; 22293b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 22303b5838d1STinghan Shen }; 22313b5838d1STinghan Shen 22323b5838d1STinghan Shen smi_sub_common_cam_4x1: smi@16004000 { 22333b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 22343b5838d1STinghan Shen reg = <0 0x16004000 0 0x1000>; 22353b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 22363b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 22373b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 22383b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 22393b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 22403b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 22413b5838d1STinghan Shen }; 22423b5838d1STinghan Shen 22433b5838d1STinghan Shen smi_sub_common_cam_7x1: smi@16005000 { 22443b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 22453b5838d1STinghan Shen reg = <0 0x16005000 0 0x1000>; 22463b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 22473b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 22483b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 22493b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 22503b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 22513b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 22523b5838d1STinghan Shen }; 22533b5838d1STinghan Shen 22543b5838d1STinghan Shen larb16: larb@16012000 { 22553b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22563b5838d1STinghan Shen reg = <0 0x16012000 0 0x1000>; 22573b5838d1STinghan Shen mediatek,larb-id = <16>; 22583b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22593b5838d1STinghan Shen clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>, 22603b5838d1STinghan Shen <&camsys_rawa CLK_CAM_RAWA_LARBX>; 22613b5838d1STinghan Shen clock-names = "apb", "smi"; 22623b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 22633b5838d1STinghan Shen }; 22643b5838d1STinghan Shen 22653b5838d1STinghan Shen larb17: larb@16013000 { 22663b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22673b5838d1STinghan Shen reg = <0 0x16013000 0 0x1000>; 22683b5838d1STinghan Shen mediatek,larb-id = <17>; 22693b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 22703b5838d1STinghan Shen clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>, 22713b5838d1STinghan Shen <&camsys_yuva CLK_CAM_YUVA_LARBX>; 22723b5838d1STinghan Shen clock-names = "apb", "smi"; 22733b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 22743b5838d1STinghan Shen }; 22753b5838d1STinghan Shen 22763b5838d1STinghan Shen larb27: larb@16014000 { 22773b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22783b5838d1STinghan Shen reg = <0 0x16014000 0 0x1000>; 22793b5838d1STinghan Shen mediatek,larb-id = <27>; 22803b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22813b5838d1STinghan Shen clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>, 22823b5838d1STinghan Shen <&camsys_rawb CLK_CAM_RAWB_LARBX>; 22833b5838d1STinghan Shen clock-names = "apb", "smi"; 22843b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 22853b5838d1STinghan Shen }; 22863b5838d1STinghan Shen 22873b5838d1STinghan Shen larb28: larb@16015000 { 22883b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22893b5838d1STinghan Shen reg = <0 0x16015000 0 0x1000>; 22903b5838d1STinghan Shen mediatek,larb-id = <28>; 22913b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 22923b5838d1STinghan Shen clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>, 22933b5838d1STinghan Shen <&camsys_yuvb CLK_CAM_YUVB_LARBX>; 22943b5838d1STinghan Shen clock-names = "apb", "smi"; 22953b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 22963b5838d1STinghan Shen }; 22973b5838d1STinghan Shen 229837f25828STinghan Shen camsys_rawa: clock-controller@1604f000 { 229937f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawa"; 230037f25828STinghan Shen reg = <0 0x1604f000 0 0x1000>; 230137f25828STinghan Shen #clock-cells = <1>; 230237f25828STinghan Shen }; 230337f25828STinghan Shen 230437f25828STinghan Shen camsys_yuva: clock-controller@1606f000 { 230537f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuva"; 230637f25828STinghan Shen reg = <0 0x1606f000 0 0x1000>; 230737f25828STinghan Shen #clock-cells = <1>; 230837f25828STinghan Shen }; 230937f25828STinghan Shen 231037f25828STinghan Shen camsys_rawb: clock-controller@1608f000 { 231137f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawb"; 231237f25828STinghan Shen reg = <0 0x1608f000 0 0x1000>; 231337f25828STinghan Shen #clock-cells = <1>; 231437f25828STinghan Shen }; 231537f25828STinghan Shen 231637f25828STinghan Shen camsys_yuvb: clock-controller@160af000 { 231737f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuvb"; 231837f25828STinghan Shen reg = <0 0x160af000 0 0x1000>; 231937f25828STinghan Shen #clock-cells = <1>; 232037f25828STinghan Shen }; 232137f25828STinghan Shen 232237f25828STinghan Shen camsys_mraw: clock-controller@16140000 { 232337f25828STinghan Shen compatible = "mediatek,mt8195-camsys_mraw"; 232437f25828STinghan Shen reg = <0 0x16140000 0 0x1000>; 232537f25828STinghan Shen #clock-cells = <1>; 232637f25828STinghan Shen }; 232737f25828STinghan Shen 23283b5838d1STinghan Shen larb25: larb@16141000 { 23293b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23303b5838d1STinghan Shen reg = <0 0x16141000 0 0x1000>; 23313b5838d1STinghan Shen mediatek,larb-id = <25>; 23323b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 23333b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 23343b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>, 23353b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 23363b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 23373b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 23383b5838d1STinghan Shen }; 23393b5838d1STinghan Shen 23403b5838d1STinghan Shen larb26: larb@16142000 { 23413b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23423b5838d1STinghan Shen reg = <0 0x16142000 0 0x1000>; 23433b5838d1STinghan Shen mediatek,larb-id = <26>; 23443b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 23453b5838d1STinghan Shen clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>, 23463b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>; 23473b5838d1STinghan Shen clock-names = "apb", "smi"; 23483b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 23493b5838d1STinghan Shen 23503b5838d1STinghan Shen }; 23513b5838d1STinghan Shen 235237f25828STinghan Shen ccusys: clock-controller@17200000 { 235337f25828STinghan Shen compatible = "mediatek,mt8195-ccusys"; 235437f25828STinghan Shen reg = <0 0x17200000 0 0x1000>; 235537f25828STinghan Shen #clock-cells = <1>; 235637f25828STinghan Shen }; 235737f25828STinghan Shen 23583b5838d1STinghan Shen larb18: larb@17201000 { 23593b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23603b5838d1STinghan Shen reg = <0 0x17201000 0 0x1000>; 23613b5838d1STinghan Shen mediatek,larb-id = <18>; 23623b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 23633b5838d1STinghan Shen clocks = <&ccusys CLK_CCU_LARB18>, 23643b5838d1STinghan Shen <&ccusys CLK_CCU_LARB18>; 23653b5838d1STinghan Shen clock-names = "apb", "smi"; 23663b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 23673b5838d1STinghan Shen }; 23683b5838d1STinghan Shen 23693b5838d1STinghan Shen larb24: larb@1800d000 { 23703b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23713b5838d1STinghan Shen reg = <0 0x1800d000 0 0x1000>; 23723b5838d1STinghan Shen mediatek,larb-id = <24>; 23733b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 23743b5838d1STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>, 23753b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 23763b5838d1STinghan Shen clock-names = "apb", "smi"; 23773b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 23783b5838d1STinghan Shen }; 23793b5838d1STinghan Shen 23803b5838d1STinghan Shen larb23: larb@1800e000 { 23813b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23823b5838d1STinghan Shen reg = <0 0x1800e000 0 0x1000>; 23833b5838d1STinghan Shen mediatek,larb-id = <23>; 23843b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 23853b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 23863b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 23873b5838d1STinghan Shen clock-names = "apb", "smi"; 23883b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 23893b5838d1STinghan Shen }; 23903b5838d1STinghan Shen 239137f25828STinghan Shen vdecsys_soc: clock-controller@1800f000 { 239237f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_soc"; 239337f25828STinghan Shen reg = <0 0x1800f000 0 0x1000>; 239437f25828STinghan Shen #clock-cells = <1>; 239537f25828STinghan Shen }; 239637f25828STinghan Shen 23973b5838d1STinghan Shen larb21: larb@1802e000 { 23983b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23993b5838d1STinghan Shen reg = <0 0x1802e000 0 0x1000>; 24003b5838d1STinghan Shen mediatek,larb-id = <21>; 24013b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 24023b5838d1STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>, 24033b5838d1STinghan Shen <&vdecsys CLK_VDEC_LARB1>; 24043b5838d1STinghan Shen clock-names = "apb", "smi"; 24053b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 24063b5838d1STinghan Shen }; 24073b5838d1STinghan Shen 240837f25828STinghan Shen vdecsys: clock-controller@1802f000 { 240937f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys"; 241037f25828STinghan Shen reg = <0 0x1802f000 0 0x1000>; 241137f25828STinghan Shen #clock-cells = <1>; 241237f25828STinghan Shen }; 241337f25828STinghan Shen 24143b5838d1STinghan Shen larb22: larb@1803e000 { 24153b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 24163b5838d1STinghan Shen reg = <0 0x1803e000 0 0x1000>; 24173b5838d1STinghan Shen mediatek,larb-id = <22>; 24183b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 24193b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 24203b5838d1STinghan Shen <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 24213b5838d1STinghan Shen clock-names = "apb", "smi"; 24223b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 24233b5838d1STinghan Shen }; 24243b5838d1STinghan Shen 242537f25828STinghan Shen vdecsys_core1: clock-controller@1803f000 { 242637f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_core1"; 242737f25828STinghan Shen reg = <0 0x1803f000 0 0x1000>; 242837f25828STinghan Shen #clock-cells = <1>; 242937f25828STinghan Shen }; 243037f25828STinghan Shen 243137f25828STinghan Shen apusys_pll: clock-controller@190f3000 { 243237f25828STinghan Shen compatible = "mediatek,mt8195-apusys_pll"; 243337f25828STinghan Shen reg = <0 0x190f3000 0 0x1000>; 243437f25828STinghan Shen #clock-cells = <1>; 243537f25828STinghan Shen }; 243637f25828STinghan Shen 243737f25828STinghan Shen vencsys: clock-controller@1a000000 { 243837f25828STinghan Shen compatible = "mediatek,mt8195-vencsys"; 243937f25828STinghan Shen reg = <0 0x1a000000 0 0x1000>; 244037f25828STinghan Shen #clock-cells = <1>; 244137f25828STinghan Shen }; 244237f25828STinghan Shen 24433b5838d1STinghan Shen larb19: larb@1a010000 { 24443b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 24453b5838d1STinghan Shen reg = <0 0x1a010000 0 0x1000>; 24463b5838d1STinghan Shen mediatek,larb-id = <19>; 24473b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 24483b5838d1STinghan Shen clocks = <&vencsys CLK_VENC_VENC>, 24493b5838d1STinghan Shen <&vencsys CLK_VENC_GALS>; 24503b5838d1STinghan Shen clock-names = "apb", "smi"; 24513b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 24523b5838d1STinghan Shen }; 24533b5838d1STinghan Shen 2454ee3f54cfSTinghan Shen venc: video-codec@1a020000 { 2455ee3f54cfSTinghan Shen compatible = "mediatek,mt8195-vcodec-enc"; 2456ee3f54cfSTinghan Shen reg = <0 0x1a020000 0 0x10000>; 2457ee3f54cfSTinghan Shen iommus = <&iommu_vdo M4U_PORT_L19_VENC_RCPU>, 2458ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REC>, 2459ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_BSDMA>, 2460ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_SV_COMV>, 2461ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_RD_COMV>, 2462ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_LUMA>, 2463ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_CHROMA>, 2464ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_LUMA>, 2465ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_CHROMA>; 2466ee3f54cfSTinghan Shen interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 0>; 2467ee3f54cfSTinghan Shen mediatek,scp = <&scp>; 2468ee3f54cfSTinghan Shen clocks = <&vencsys CLK_VENC_VENC>; 2469ee3f54cfSTinghan Shen clock-names = "venc_sel"; 2470ee3f54cfSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_VENC>; 2471ee3f54cfSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 2472ee3f54cfSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 2473ee3f54cfSTinghan Shen #address-cells = <2>; 2474ee3f54cfSTinghan Shen #size-cells = <2>; 2475ee3f54cfSTinghan Shen }; 2476ee3f54cfSTinghan Shen 2477936f9741Skyrie wu jpgdec-master { 2478936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec"; 2479936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 2480936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2481936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2482936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2483936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2484936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2485936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2486936f9741Skyrie wu #address-cells = <2>; 2487936f9741Skyrie wu #size-cells = <2>; 2488936f9741Skyrie wu ranges; 2489936f9741Skyrie wu 2490936f9741Skyrie wu jpgdec@1a040000 { 2491936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2492936f9741Skyrie wu reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */ 2493936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2494936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2495936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2496936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2497936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2498936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2499936f9741Skyrie wu interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>; 2500936f9741Skyrie wu clocks = <&vencsys CLK_VENC_JPGDEC>; 2501936f9741Skyrie wu clock-names = "jpgdec"; 2502936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 2503936f9741Skyrie wu }; 2504936f9741Skyrie wu 2505936f9741Skyrie wu jpgdec@1a050000 { 2506936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2507936f9741Skyrie wu reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */ 2508936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2509936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2510936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2511936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2512936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2513936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2514936f9741Skyrie wu interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>; 2515936f9741Skyrie wu clocks = <&vencsys CLK_VENC_JPGDEC_C1>; 2516936f9741Skyrie wu clock-names = "jpgdec"; 2517936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 2518936f9741Skyrie wu }; 2519936f9741Skyrie wu 2520936f9741Skyrie wu jpgdec@1b040000 { 2521936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2522936f9741Skyrie wu reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */ 2523936f9741Skyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>, 2524936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>, 2525936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>, 2526936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>, 2527936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>, 2528936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>; 2529936f9741Skyrie wu interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>; 2530936f9741Skyrie wu clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>; 2531936f9741Skyrie wu clock-names = "jpgdec"; 2532936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 2533936f9741Skyrie wu }; 2534936f9741Skyrie wu }; 2535936f9741Skyrie wu 253637f25828STinghan Shen vencsys_core1: clock-controller@1b000000 { 253737f25828STinghan Shen compatible = "mediatek,mt8195-vencsys_core1"; 253837f25828STinghan Shen reg = <0 0x1b000000 0 0x1000>; 253937f25828STinghan Shen #clock-cells = <1>; 254037f25828STinghan Shen }; 25416aa5b46dSTinghan Shen 25426aa5b46dSTinghan Shen vdosys0: syscon@1c01a000 { 254397801cfcSChen-Yu Tsai compatible = "mediatek,mt8195-vdosys0", "mediatek,mt8195-mmsys", "syscon"; 25446aa5b46dSTinghan Shen reg = <0 0x1c01a000 0 0x1000>; 2545b852ee68SJason-JH.Lin mboxes = <&gce0 0 CMDQ_THR_PRIO_4>; 25466aa5b46dSTinghan Shen #clock-cells = <1>; 25476aa5b46dSTinghan Shen }; 25486aa5b46dSTinghan Shen 2549a32a371fSkyrie wu 2550a32a371fSkyrie wu jpgenc-master { 2551a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc"; 2552a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 2553a32a371fSkyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>, 2554a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>, 2555a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>, 2556a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>; 2557a32a371fSkyrie wu #address-cells = <2>; 2558a32a371fSkyrie wu #size-cells = <2>; 2559a32a371fSkyrie wu ranges; 2560a32a371fSkyrie wu 2561a32a371fSkyrie wu jpgenc@1a030000 { 2562a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc-hw"; 2563a32a371fSkyrie wu reg = <0 0x1a030000 0 0x10000>; 2564a32a371fSkyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGENC_Y_RDMA>, 2565a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_C_RDMA>, 2566a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_Q_TABLE>, 2567a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_BSDMA>; 2568a32a371fSkyrie wu interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH 0>; 2569a32a371fSkyrie wu clocks = <&vencsys CLK_VENC_JPGENC>; 2570a32a371fSkyrie wu clock-names = "jpgenc"; 2571a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 2572a32a371fSkyrie wu }; 2573a32a371fSkyrie wu 2574a32a371fSkyrie wu jpgenc@1b030000 { 2575a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc-hw"; 2576a32a371fSkyrie wu reg = <0 0x1b030000 0 0x10000>; 2577a32a371fSkyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>, 2578a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>, 2579a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>, 2580a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>; 2581a32a371fSkyrie wu interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH 0>; 2582a32a371fSkyrie wu clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGENC>; 2583a32a371fSkyrie wu clock-names = "jpgenc"; 2584a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 2585a32a371fSkyrie wu }; 2586a32a371fSkyrie wu }; 2587a32a371fSkyrie wu 25883b5838d1STinghan Shen larb20: larb@1b010000 { 25893b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 25903b5838d1STinghan Shen reg = <0 0x1b010000 0 0x1000>; 25913b5838d1STinghan Shen mediatek,larb-id = <20>; 25923b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 25933b5838d1STinghan Shen clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>, 25943b5838d1STinghan Shen <&vencsys_core1 CLK_VENC_CORE1_GALS>, 25953b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 25963b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 25973b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 25983b5838d1STinghan Shen }; 25993b5838d1STinghan Shen 2600b852ee68SJason-JH.Lin ovl0: ovl@1c000000 { 2601b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ovl", "mediatek,mt8183-disp-ovl"; 2602b852ee68SJason-JH.Lin reg = <0 0x1c000000 0 0x1000>; 2603b852ee68SJason-JH.Lin interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>; 2604b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2605b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>; 2606b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>; 2607b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>; 2608b852ee68SJason-JH.Lin }; 2609b852ee68SJason-JH.Lin 2610b852ee68SJason-JH.Lin rdma0: rdma@1c002000 { 2611b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-rdma"; 2612b852ee68SJason-JH.Lin reg = <0 0x1c002000 0 0x1000>; 2613b852ee68SJason-JH.Lin interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>; 2614b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2615b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>; 2616b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>; 2617b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>; 2618b852ee68SJason-JH.Lin }; 2619b852ee68SJason-JH.Lin 2620b852ee68SJason-JH.Lin color0: color@1c003000 { 2621b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-color", "mediatek,mt8173-disp-color"; 2622b852ee68SJason-JH.Lin reg = <0 0x1c003000 0 0x1000>; 2623b852ee68SJason-JH.Lin interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>; 2624b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2625b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>; 2626b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>; 2627b852ee68SJason-JH.Lin }; 2628b852ee68SJason-JH.Lin 2629b852ee68SJason-JH.Lin ccorr0: ccorr@1c004000 { 2630b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ccorr", "mediatek,mt8192-disp-ccorr"; 2631b852ee68SJason-JH.Lin reg = <0 0x1c004000 0 0x1000>; 2632b852ee68SJason-JH.Lin interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>; 2633b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2634b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>; 2635b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>; 2636b852ee68SJason-JH.Lin }; 2637b852ee68SJason-JH.Lin 2638b852ee68SJason-JH.Lin aal0: aal@1c005000 { 2639b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-aal", "mediatek,mt8183-disp-aal"; 2640b852ee68SJason-JH.Lin reg = <0 0x1c005000 0 0x1000>; 2641b852ee68SJason-JH.Lin interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>; 2642b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2643b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>; 2644b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>; 2645b852ee68SJason-JH.Lin }; 2646b852ee68SJason-JH.Lin 2647b852ee68SJason-JH.Lin gamma0: gamma@1c006000 { 2648b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-gamma", "mediatek,mt8183-disp-gamma"; 2649b852ee68SJason-JH.Lin reg = <0 0x1c006000 0 0x1000>; 2650b852ee68SJason-JH.Lin interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>; 2651b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2652b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>; 2653b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>; 2654b852ee68SJason-JH.Lin }; 2655b852ee68SJason-JH.Lin 2656b852ee68SJason-JH.Lin dither0: dither@1c007000 { 2657b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dither", "mediatek,mt8183-disp-dither"; 2658b852ee68SJason-JH.Lin reg = <0 0x1c007000 0 0x1000>; 2659b852ee68SJason-JH.Lin interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>; 2660b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2661b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>; 2662b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>; 2663b852ee68SJason-JH.Lin }; 2664b852ee68SJason-JH.Lin 2665b852ee68SJason-JH.Lin dsc0: dsc@1c009000 { 2666b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dsc"; 2667b852ee68SJason-JH.Lin reg = <0 0x1c009000 0 0x1000>; 2668b852ee68SJason-JH.Lin interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>; 2669b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2670b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>; 2671b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>; 2672b852ee68SJason-JH.Lin }; 2673b852ee68SJason-JH.Lin 2674b852ee68SJason-JH.Lin merge0: merge@1c014000 { 2675b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-merge"; 2676b852ee68SJason-JH.Lin reg = <0 0x1c014000 0 0x1000>; 2677b852ee68SJason-JH.Lin interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>; 2678b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2679b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>; 2680b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>; 2681b852ee68SJason-JH.Lin }; 2682b852ee68SJason-JH.Lin 26836c2503b5SBo-Chen Chen dp_intf0: dp-intf@1c015000 { 26846c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 26856c2503b5SBo-Chen Chen reg = <0 0x1c015000 0 0x1000>; 26866c2503b5SBo-Chen Chen interrupts = <GIC_SPI 657 IRQ_TYPE_LEVEL_HIGH 0>; 26876c2503b5SBo-Chen Chen clocks = <&vdosys0 CLK_VDO0_DP_INTF0>, 26886c2503b5SBo-Chen Chen <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>, 26896c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL1>; 26906c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 26916c2503b5SBo-Chen Chen status = "disabled"; 26926c2503b5SBo-Chen Chen }; 26936c2503b5SBo-Chen Chen 2694b852ee68SJason-JH.Lin mutex: mutex@1c016000 { 2695b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-mutex"; 2696b852ee68SJason-JH.Lin reg = <0 0x1c016000 0 0x1000>; 2697b852ee68SJason-JH.Lin interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>; 2698b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2699b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>; 2700b852ee68SJason-JH.Lin mediatek,gce-events = <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>; 2701b852ee68SJason-JH.Lin }; 2702b852ee68SJason-JH.Lin 27033b5838d1STinghan Shen larb0: larb@1c018000 { 27043b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27053b5838d1STinghan Shen reg = <0 0x1c018000 0 0x1000>; 27063b5838d1STinghan Shen mediatek,larb-id = <0>; 27073b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 27083b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 27093b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 27103b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>; 27113b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 27123b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 27133b5838d1STinghan Shen }; 27143b5838d1STinghan Shen 27153b5838d1STinghan Shen larb1: larb@1c019000 { 27163b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27173b5838d1STinghan Shen reg = <0 0x1c019000 0 0x1000>; 27183b5838d1STinghan Shen mediatek,larb-id = <1>; 27193b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 27203b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 27213b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>, 27223b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>; 27233b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 27243b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 27253b5838d1STinghan Shen }; 27263b5838d1STinghan Shen 27276aa5b46dSTinghan Shen vdosys1: syscon@1c100000 { 272897801cfcSChen-Yu Tsai compatible = "mediatek,mt8195-vdosys1", "syscon"; 27296aa5b46dSTinghan Shen reg = <0 0x1c100000 0 0x1000>; 273092d2c23dSNancy.Lin mboxes = <&gce0 1 CMDQ_THR_PRIO_4>; 273192d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x0000 0x1000>; 27326aa5b46dSTinghan Shen #clock-cells = <1>; 273392d2c23dSNancy.Lin #reset-cells = <1>; 27346aa5b46dSTinghan Shen }; 27353b5838d1STinghan Shen 27363b5838d1STinghan Shen smi_common_vdo: smi@1c01b000 { 27373b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vdo"; 27383b5838d1STinghan Shen reg = <0 0x1c01b000 0 0x1000>; 27393b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>, 27403b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 27413b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>, 27423b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>; 27433b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 27443b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 27453b5838d1STinghan Shen 27463b5838d1STinghan Shen }; 27473b5838d1STinghan Shen 27483b5838d1STinghan Shen iommu_vdo: iommu@1c01f000 { 27493b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vdo"; 27503b5838d1STinghan Shen reg = <0 0x1c01f000 0 0x1000>; 27513b5838d1STinghan Shen mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9 27523b5838d1STinghan Shen &larb10 &larb11 &larb13 &larb17 27533b5838d1STinghan Shen &larb19 &larb21 &larb24 &larb25 27543b5838d1STinghan Shen &larb28>; 27553b5838d1STinghan Shen interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>; 27563b5838d1STinghan Shen #iommu-cells = <1>; 27573b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>; 27583b5838d1STinghan Shen clock-names = "bclk"; 27593b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 27603b5838d1STinghan Shen }; 27613b5838d1STinghan Shen 276292d2c23dSNancy.Lin mutex1: mutex@1c101000 { 276392d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-mutex"; 276492d2c23dSNancy.Lin reg = <0 0x1c101000 0 0x1000>; 276592d2c23dSNancy.Lin reg-names = "vdo1_mutex"; 276692d2c23dSNancy.Lin interrupts = <GIC_SPI 494 IRQ_TYPE_LEVEL_HIGH 0>; 276792d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 276892d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_DISP_MUTEX>; 276992d2c23dSNancy.Lin clock-names = "vdo1_mutex"; 277092d2c23dSNancy.Lin mediatek,gce-events = <CMDQ_EVENT_VDO1_STREAM_DONE_ENG_0>; 277192d2c23dSNancy.Lin }; 277292d2c23dSNancy.Lin 27733b5838d1STinghan Shen larb2: larb@1c102000 { 27743b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27753b5838d1STinghan Shen reg = <0 0x1c102000 0 0x1000>; 27763b5838d1STinghan Shen mediatek,larb-id = <2>; 27773b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 27783b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>, 27793b5838d1STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 27803b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 27813b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 27823b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 27833b5838d1STinghan Shen }; 27843b5838d1STinghan Shen 27853b5838d1STinghan Shen larb3: larb@1c103000 { 27863b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27873b5838d1STinghan Shen reg = <0 0x1c103000 0 0x1000>; 27883b5838d1STinghan Shen mediatek,larb-id = <3>; 27893b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 27903b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>, 27913b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>, 27923b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 27933b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 27943b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 27953b5838d1STinghan Shen }; 27966c2503b5SBo-Chen Chen 279792d2c23dSNancy.Lin vdo1_rdma0: rdma@1c104000 { 279892d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 279992d2c23dSNancy.Lin reg = <0 0x1c104000 0 0x1000>; 280092d2c23dSNancy.Lin interrupts = <GIC_SPI 495 IRQ_TYPE_LEVEL_HIGH 0>; 280192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA0>; 280292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 280392d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA0>; 280492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x4000 0x1000>; 280592d2c23dSNancy.Lin }; 280692d2c23dSNancy.Lin 280792d2c23dSNancy.Lin vdo1_rdma1: rdma@1c105000 { 280892d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 280992d2c23dSNancy.Lin reg = <0 0x1c105000 0 0x1000>; 281092d2c23dSNancy.Lin interrupts = <GIC_SPI 496 IRQ_TYPE_LEVEL_HIGH 0>; 281192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA1>; 281292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 281392d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA1>; 281492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x5000 0x1000>; 281592d2c23dSNancy.Lin }; 281692d2c23dSNancy.Lin 281792d2c23dSNancy.Lin vdo1_rdma2: rdma@1c106000 { 281892d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 281992d2c23dSNancy.Lin reg = <0 0x1c106000 0 0x1000>; 282092d2c23dSNancy.Lin interrupts = <GIC_SPI 497 IRQ_TYPE_LEVEL_HIGH 0>; 282192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA2>; 282292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 282392d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA2>; 282492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x6000 0x1000>; 282592d2c23dSNancy.Lin }; 282692d2c23dSNancy.Lin 282792d2c23dSNancy.Lin vdo1_rdma3: rdma@1c107000 { 282892d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 282992d2c23dSNancy.Lin reg = <0 0x1c107000 0 0x1000>; 283092d2c23dSNancy.Lin interrupts = <GIC_SPI 498 IRQ_TYPE_LEVEL_HIGH 0>; 283192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA3>; 283292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 283392d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA3>; 283492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x7000 0x1000>; 283592d2c23dSNancy.Lin }; 283692d2c23dSNancy.Lin 283792d2c23dSNancy.Lin vdo1_rdma4: rdma@1c108000 { 283892d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 283992d2c23dSNancy.Lin reg = <0 0x1c108000 0 0x1000>; 284092d2c23dSNancy.Lin interrupts = <GIC_SPI 499 IRQ_TYPE_LEVEL_HIGH 0>; 284192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA4>; 284292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 284392d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA4>; 284492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x8000 0x1000>; 284592d2c23dSNancy.Lin }; 284692d2c23dSNancy.Lin 284792d2c23dSNancy.Lin vdo1_rdma5: rdma@1c109000 { 284892d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 284992d2c23dSNancy.Lin reg = <0 0x1c109000 0 0x1000>; 285092d2c23dSNancy.Lin interrupts = <GIC_SPI 500 IRQ_TYPE_LEVEL_HIGH 0>; 285192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA5>; 285292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 285392d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA5>; 285492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x9000 0x1000>; 285592d2c23dSNancy.Lin }; 285692d2c23dSNancy.Lin 285792d2c23dSNancy.Lin vdo1_rdma6: rdma@1c10a000 { 285892d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 285992d2c23dSNancy.Lin reg = <0 0x1c10a000 0 0x1000>; 286092d2c23dSNancy.Lin interrupts = <GIC_SPI 501 IRQ_TYPE_LEVEL_HIGH 0>; 286192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA6>; 286292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 286392d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA6>; 286492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xa000 0x1000>; 286592d2c23dSNancy.Lin }; 286692d2c23dSNancy.Lin 286792d2c23dSNancy.Lin vdo1_rdma7: rdma@1c10b000 { 286892d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 286992d2c23dSNancy.Lin reg = <0 0x1c10b000 0 0x1000>; 287092d2c23dSNancy.Lin interrupts = <GIC_SPI 502 IRQ_TYPE_LEVEL_HIGH 0>; 287192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA7>; 287292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 287392d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA7>; 287492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xb000 0x1000>; 287592d2c23dSNancy.Lin }; 287692d2c23dSNancy.Lin 287792d2c23dSNancy.Lin merge1: vpp-merge@1c10c000 { 287892d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 287992d2c23dSNancy.Lin reg = <0 0x1c10c000 0 0x1000>; 288092d2c23dSNancy.Lin interrupts = <GIC_SPI 503 IRQ_TYPE_LEVEL_HIGH 0>; 288192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE0>, 288292d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE0_DL_ASYNC>; 288392d2c23dSNancy.Lin clock-names = "merge","merge_async"; 288492d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 288592d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xc000 0x1000>; 288692d2c23dSNancy.Lin mediatek,merge-mute = <1>; 288792d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE0_DL_ASYNC>; 288892d2c23dSNancy.Lin }; 288992d2c23dSNancy.Lin 289092d2c23dSNancy.Lin merge2: vpp-merge@1c10d000 { 289192d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 289292d2c23dSNancy.Lin reg = <0 0x1c10d000 0 0x1000>; 289392d2c23dSNancy.Lin interrupts = <GIC_SPI 504 IRQ_TYPE_LEVEL_HIGH 0>; 289492d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE1>, 289592d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE1_DL_ASYNC>; 289692d2c23dSNancy.Lin clock-names = "merge","merge_async"; 289792d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 289892d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xd000 0x1000>; 289992d2c23dSNancy.Lin mediatek,merge-mute = <1>; 290092d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE1_DL_ASYNC>; 290192d2c23dSNancy.Lin }; 290292d2c23dSNancy.Lin 290392d2c23dSNancy.Lin merge3: vpp-merge@1c10e000 { 290492d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 290592d2c23dSNancy.Lin reg = <0 0x1c10e000 0 0x1000>; 290692d2c23dSNancy.Lin interrupts = <GIC_SPI 505 IRQ_TYPE_LEVEL_HIGH 0>; 290792d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE2>, 290892d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE2_DL_ASYNC>; 290992d2c23dSNancy.Lin clock-names = "merge","merge_async"; 291092d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 291192d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xe000 0x1000>; 291292d2c23dSNancy.Lin mediatek,merge-mute = <1>; 291392d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE2_DL_ASYNC>; 291492d2c23dSNancy.Lin }; 291592d2c23dSNancy.Lin 291692d2c23dSNancy.Lin merge4: vpp-merge@1c10f000 { 291792d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 291892d2c23dSNancy.Lin reg = <0 0x1c10f000 0 0x1000>; 291992d2c23dSNancy.Lin interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH 0>; 292092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE3>, 292192d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE3_DL_ASYNC>; 292292d2c23dSNancy.Lin clock-names = "merge","merge_async"; 292392d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 292492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xf000 0x1000>; 292592d2c23dSNancy.Lin mediatek,merge-mute = <1>; 292692d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE3_DL_ASYNC>; 292792d2c23dSNancy.Lin }; 292892d2c23dSNancy.Lin 292992d2c23dSNancy.Lin merge5: vpp-merge@1c110000 { 293092d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 293192d2c23dSNancy.Lin reg = <0 0x1c110000 0 0x1000>; 293292d2c23dSNancy.Lin interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH 0>; 293392d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE4>, 293492d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE4_DL_ASYNC>; 293592d2c23dSNancy.Lin clock-names = "merge","merge_async"; 293692d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 293792d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x0000 0x1000>; 293892d2c23dSNancy.Lin mediatek,merge-fifo-en = <1>; 293992d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE4_DL_ASYNC>; 294092d2c23dSNancy.Lin }; 294192d2c23dSNancy.Lin 29426c2503b5SBo-Chen Chen dp_intf1: dp-intf@1c113000 { 29436c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 29446c2503b5SBo-Chen Chen reg = <0 0x1c113000 0 0x1000>; 29456c2503b5SBo-Chen Chen interrupts = <GIC_SPI 513 IRQ_TYPE_LEVEL_HIGH 0>; 29466c2503b5SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 29476c2503b5SBo-Chen Chen clocks = <&vdosys1 CLK_VDO1_DP_INTF0_MM>, 29486c2503b5SBo-Chen Chen <&vdosys1 CLK_VDO1_DPINTF>, 29496c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL2>; 29506c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 29516c2503b5SBo-Chen Chen status = "disabled"; 29526c2503b5SBo-Chen Chen }; 295364196979SBo-Chen Chen 295492d2c23dSNancy.Lin ethdr0: hdr-engine@1c114000 { 295592d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-ethdr"; 295692d2c23dSNancy.Lin reg = <0 0x1c114000 0 0x1000>, 295792d2c23dSNancy.Lin <0 0x1c115000 0 0x1000>, 295892d2c23dSNancy.Lin <0 0x1c117000 0 0x1000>, 295992d2c23dSNancy.Lin <0 0x1c119000 0 0x1000>, 296092d2c23dSNancy.Lin <0 0x1c11a000 0 0x1000>, 296192d2c23dSNancy.Lin <0 0x1c11b000 0 0x1000>, 296292d2c23dSNancy.Lin <0 0x1c11c000 0 0x1000>; 296392d2c23dSNancy.Lin reg-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1", 296492d2c23dSNancy.Lin "vdo_be", "adl_ds"; 296592d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x4000 0x1000>, 296692d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x5000 0x1000>, 296792d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x7000 0x1000>, 296892d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x9000 0x1000>, 296992d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xa000 0x1000>, 297092d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xb000 0x1000>, 297192d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xc000 0x1000>; 297292d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_DISP_MIXER>, 297392d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE0>, 297492d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE1>, 297592d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE0>, 297692d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE1>, 297792d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_BE>, 297892d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_26M_SLOW>, 297992d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE0_DL_ASYNC>, 298092d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE1_DL_ASYNC>, 298192d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE0_DL_ASYNC>, 298292d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE1_DL_ASYNC>, 298392d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_BE_DL_ASYNC>, 298492d2c23dSNancy.Lin <&topckgen CLK_TOP_ETHDR>; 298592d2c23dSNancy.Lin clock-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1", 298692d2c23dSNancy.Lin "vdo_be", "adl_ds", "vdo_fe0_async", "vdo_fe1_async", 298792d2c23dSNancy.Lin "gfx_fe0_async", "gfx_fe1_async","vdo_be_async", 298892d2c23dSNancy.Lin "ethdr_top"; 298992d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 299092d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_HDR_DS>, 299192d2c23dSNancy.Lin <&iommu_vpp M4U_PORT_L3_HDR_ADL>; 299292d2c23dSNancy.Lin interrupts = <GIC_SPI 517 IRQ_TYPE_LEVEL_HIGH 0>; /* disp mixer */ 299392d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0_DL_ASYNC>, 299492d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1_DL_ASYNC>, 299592d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0_DL_ASYNC>, 299692d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1_DL_ASYNC>, 299792d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE_DL_ASYNC>; 299892d2c23dSNancy.Lin reset-names = "vdo_fe0_async", "vdo_fe1_async", "gfx_fe0_async", 299992d2c23dSNancy.Lin "gfx_fe1_async", "vdo_be_async"; 300092d2c23dSNancy.Lin }; 300192d2c23dSNancy.Lin 300264196979SBo-Chen Chen edp_tx: edp-tx@1c500000 { 300364196979SBo-Chen Chen compatible = "mediatek,mt8195-edp-tx"; 300464196979SBo-Chen Chen reg = <0 0x1c500000 0 0x8000>; 300564196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 300664196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 300764196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_EPD_TX>; 300864196979SBo-Chen Chen interrupts = <GIC_SPI 676 IRQ_TYPE_LEVEL_HIGH 0>; 300964196979SBo-Chen Chen max-linkrate-mhz = <8100>; 301064196979SBo-Chen Chen status = "disabled"; 301164196979SBo-Chen Chen }; 301264196979SBo-Chen Chen 301364196979SBo-Chen Chen dp_tx: dp-tx@1c600000 { 301464196979SBo-Chen Chen compatible = "mediatek,mt8195-dp-tx"; 301564196979SBo-Chen Chen reg = <0 0x1c600000 0 0x8000>; 301664196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 301764196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 301864196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_DP_TX>; 301964196979SBo-Chen Chen interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH 0>; 302064196979SBo-Chen Chen max-linkrate-mhz = <8100>; 302164196979SBo-Chen Chen status = "disabled"; 302264196979SBo-Chen Chen }; 302337f25828STinghan Shen }; 3024fd1c6f13SBalsam CHIHI 3025fd1c6f13SBalsam CHIHI thermal_zones: thermal-zones { 3026fd1c6f13SBalsam CHIHI cpu0-thermal { 30277f2fc184SBalsam CHIHI polling-delay = <1000>; 30287f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3029fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU0>; 30307f2fc184SBalsam CHIHI 3031fd1c6f13SBalsam CHIHI trips { 30327f2fc184SBalsam CHIHI cpu0_alert: trip-alert { 30337f2fc184SBalsam CHIHI temperature = <85000>; 30347f2fc184SBalsam CHIHI hysteresis = <2000>; 30357f2fc184SBalsam CHIHI type = "passive"; 30367f2fc184SBalsam CHIHI }; 30377f2fc184SBalsam CHIHI 3038fd1c6f13SBalsam CHIHI cpu0_crit: trip-crit { 3039fd1c6f13SBalsam CHIHI temperature = <100000>; 3040fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3041fd1c6f13SBalsam CHIHI type = "critical"; 3042fd1c6f13SBalsam CHIHI }; 3043fd1c6f13SBalsam CHIHI }; 30447f2fc184SBalsam CHIHI 30457f2fc184SBalsam CHIHI cooling-maps { 30467f2fc184SBalsam CHIHI map0 { 30477f2fc184SBalsam CHIHI trip = <&cpu0_alert>; 30487f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 30497f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 30507f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 30517f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 30527f2fc184SBalsam CHIHI }; 30537f2fc184SBalsam CHIHI }; 3054fd1c6f13SBalsam CHIHI }; 3055fd1c6f13SBalsam CHIHI 3056fd1c6f13SBalsam CHIHI cpu1-thermal { 30577f2fc184SBalsam CHIHI polling-delay = <1000>; 30587f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3059fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU1>; 30607f2fc184SBalsam CHIHI 3061fd1c6f13SBalsam CHIHI trips { 30627f2fc184SBalsam CHIHI cpu1_alert: trip-alert { 30637f2fc184SBalsam CHIHI temperature = <85000>; 30647f2fc184SBalsam CHIHI hysteresis = <2000>; 30657f2fc184SBalsam CHIHI type = "passive"; 30667f2fc184SBalsam CHIHI }; 30677f2fc184SBalsam CHIHI 3068fd1c6f13SBalsam CHIHI cpu1_crit: trip-crit { 3069fd1c6f13SBalsam CHIHI temperature = <100000>; 3070fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3071fd1c6f13SBalsam CHIHI type = "critical"; 3072fd1c6f13SBalsam CHIHI }; 3073fd1c6f13SBalsam CHIHI }; 30747f2fc184SBalsam CHIHI 30757f2fc184SBalsam CHIHI cooling-maps { 30767f2fc184SBalsam CHIHI map0 { 30777f2fc184SBalsam CHIHI trip = <&cpu1_alert>; 30787f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 30797f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 30807f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 30817f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 30827f2fc184SBalsam CHIHI }; 30837f2fc184SBalsam CHIHI }; 3084fd1c6f13SBalsam CHIHI }; 3085fd1c6f13SBalsam CHIHI 3086fd1c6f13SBalsam CHIHI cpu2-thermal { 30877f2fc184SBalsam CHIHI polling-delay = <1000>; 30887f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3089fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU2>; 30907f2fc184SBalsam CHIHI 3091fd1c6f13SBalsam CHIHI trips { 30927f2fc184SBalsam CHIHI cpu2_alert: trip-alert { 30937f2fc184SBalsam CHIHI temperature = <85000>; 30947f2fc184SBalsam CHIHI hysteresis = <2000>; 30957f2fc184SBalsam CHIHI type = "passive"; 30967f2fc184SBalsam CHIHI }; 30977f2fc184SBalsam CHIHI 3098fd1c6f13SBalsam CHIHI cpu2_crit: trip-crit { 3099fd1c6f13SBalsam CHIHI temperature = <100000>; 3100fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3101fd1c6f13SBalsam CHIHI type = "critical"; 3102fd1c6f13SBalsam CHIHI }; 3103fd1c6f13SBalsam CHIHI }; 31047f2fc184SBalsam CHIHI 31057f2fc184SBalsam CHIHI cooling-maps { 31067f2fc184SBalsam CHIHI map0 { 31077f2fc184SBalsam CHIHI trip = <&cpu2_alert>; 31087f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31097f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31107f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31117f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 31127f2fc184SBalsam CHIHI }; 31137f2fc184SBalsam CHIHI }; 3114fd1c6f13SBalsam CHIHI }; 3115fd1c6f13SBalsam CHIHI 3116fd1c6f13SBalsam CHIHI cpu3-thermal { 31177f2fc184SBalsam CHIHI polling-delay = <1000>; 31187f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3119fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU3>; 31207f2fc184SBalsam CHIHI 3121fd1c6f13SBalsam CHIHI trips { 31227f2fc184SBalsam CHIHI cpu3_alert: trip-alert { 31237f2fc184SBalsam CHIHI temperature = <85000>; 31247f2fc184SBalsam CHIHI hysteresis = <2000>; 31257f2fc184SBalsam CHIHI type = "passive"; 31267f2fc184SBalsam CHIHI }; 31277f2fc184SBalsam CHIHI 3128fd1c6f13SBalsam CHIHI cpu3_crit: trip-crit { 3129fd1c6f13SBalsam CHIHI temperature = <100000>; 3130fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3131fd1c6f13SBalsam CHIHI type = "critical"; 3132fd1c6f13SBalsam CHIHI }; 3133fd1c6f13SBalsam CHIHI }; 31347f2fc184SBalsam CHIHI 31357f2fc184SBalsam CHIHI cooling-maps { 31367f2fc184SBalsam CHIHI map0 { 31377f2fc184SBalsam CHIHI trip = <&cpu3_alert>; 31387f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31397f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31407f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31417f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 31427f2fc184SBalsam CHIHI }; 31437f2fc184SBalsam CHIHI }; 3144fd1c6f13SBalsam CHIHI }; 3145fd1c6f13SBalsam CHIHI 3146fd1c6f13SBalsam CHIHI cpu4-thermal { 31477f2fc184SBalsam CHIHI polling-delay = <1000>; 31487f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3149fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU0>; 31507f2fc184SBalsam CHIHI 3151fd1c6f13SBalsam CHIHI trips { 31527f2fc184SBalsam CHIHI cpu4_alert: trip-alert { 31537f2fc184SBalsam CHIHI temperature = <85000>; 31547f2fc184SBalsam CHIHI hysteresis = <2000>; 31557f2fc184SBalsam CHIHI type = "passive"; 31567f2fc184SBalsam CHIHI }; 31577f2fc184SBalsam CHIHI 3158fd1c6f13SBalsam CHIHI cpu4_crit: trip-crit { 3159fd1c6f13SBalsam CHIHI temperature = <100000>; 3160fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3161fd1c6f13SBalsam CHIHI type = "critical"; 3162fd1c6f13SBalsam CHIHI }; 3163fd1c6f13SBalsam CHIHI }; 31647f2fc184SBalsam CHIHI 31657f2fc184SBalsam CHIHI cooling-maps { 31667f2fc184SBalsam CHIHI map0 { 31677f2fc184SBalsam CHIHI trip = <&cpu4_alert>; 31687f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31697f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31707f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31717f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 31727f2fc184SBalsam CHIHI }; 31737f2fc184SBalsam CHIHI }; 3174fd1c6f13SBalsam CHIHI }; 3175fd1c6f13SBalsam CHIHI 3176fd1c6f13SBalsam CHIHI cpu5-thermal { 31777f2fc184SBalsam CHIHI polling-delay = <1000>; 31787f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3179fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU1>; 31807f2fc184SBalsam CHIHI 3181fd1c6f13SBalsam CHIHI trips { 31827f2fc184SBalsam CHIHI cpu5_alert: trip-alert { 31837f2fc184SBalsam CHIHI temperature = <85000>; 31847f2fc184SBalsam CHIHI hysteresis = <2000>; 31857f2fc184SBalsam CHIHI type = "passive"; 31867f2fc184SBalsam CHIHI }; 31877f2fc184SBalsam CHIHI 3188fd1c6f13SBalsam CHIHI cpu5_crit: trip-crit { 3189fd1c6f13SBalsam CHIHI temperature = <100000>; 3190fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3191fd1c6f13SBalsam CHIHI type = "critical"; 3192fd1c6f13SBalsam CHIHI }; 3193fd1c6f13SBalsam CHIHI }; 31947f2fc184SBalsam CHIHI 31957f2fc184SBalsam CHIHI cooling-maps { 31967f2fc184SBalsam CHIHI map0 { 31977f2fc184SBalsam CHIHI trip = <&cpu5_alert>; 31987f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31997f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32007f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32017f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 32027f2fc184SBalsam CHIHI }; 32037f2fc184SBalsam CHIHI }; 3204fd1c6f13SBalsam CHIHI }; 3205fd1c6f13SBalsam CHIHI 3206fd1c6f13SBalsam CHIHI cpu6-thermal { 32077f2fc184SBalsam CHIHI polling-delay = <1000>; 32087f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3209fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU2>; 32107f2fc184SBalsam CHIHI 3211fd1c6f13SBalsam CHIHI trips { 32127f2fc184SBalsam CHIHI cpu6_alert: trip-alert { 32137f2fc184SBalsam CHIHI temperature = <85000>; 32147f2fc184SBalsam CHIHI hysteresis = <2000>; 32157f2fc184SBalsam CHIHI type = "passive"; 32167f2fc184SBalsam CHIHI }; 32177f2fc184SBalsam CHIHI 3218fd1c6f13SBalsam CHIHI cpu6_crit: trip-crit { 3219fd1c6f13SBalsam CHIHI temperature = <100000>; 3220fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3221fd1c6f13SBalsam CHIHI type = "critical"; 3222fd1c6f13SBalsam CHIHI }; 3223fd1c6f13SBalsam CHIHI }; 32247f2fc184SBalsam CHIHI 32257f2fc184SBalsam CHIHI cooling-maps { 32267f2fc184SBalsam CHIHI map0 { 32277f2fc184SBalsam CHIHI trip = <&cpu6_alert>; 32287f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32297f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32307f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32317f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 32327f2fc184SBalsam CHIHI }; 32337f2fc184SBalsam CHIHI }; 3234fd1c6f13SBalsam CHIHI }; 3235fd1c6f13SBalsam CHIHI 3236fd1c6f13SBalsam CHIHI cpu7-thermal { 32377f2fc184SBalsam CHIHI polling-delay = <1000>; 32387f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3239fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU3>; 32407f2fc184SBalsam CHIHI 3241fd1c6f13SBalsam CHIHI trips { 32427f2fc184SBalsam CHIHI cpu7_alert: trip-alert { 32437f2fc184SBalsam CHIHI temperature = <85000>; 32447f2fc184SBalsam CHIHI hysteresis = <2000>; 32457f2fc184SBalsam CHIHI type = "passive"; 32467f2fc184SBalsam CHIHI }; 32477f2fc184SBalsam CHIHI 3248fd1c6f13SBalsam CHIHI cpu7_crit: trip-crit { 3249fd1c6f13SBalsam CHIHI temperature = <100000>; 3250fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3251fd1c6f13SBalsam CHIHI type = "critical"; 3252fd1c6f13SBalsam CHIHI }; 3253fd1c6f13SBalsam CHIHI }; 32547f2fc184SBalsam CHIHI 32557f2fc184SBalsam CHIHI cooling-maps { 32567f2fc184SBalsam CHIHI map0 { 32577f2fc184SBalsam CHIHI trip = <&cpu7_alert>; 32587f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32597f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32607f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32617f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 32627f2fc184SBalsam CHIHI }; 32637f2fc184SBalsam CHIHI }; 3264fd1c6f13SBalsam CHIHI }; 3265*1e5b6725SBalsam CHIHI 3266*1e5b6725SBalsam CHIHI vpu0-thermal { 3267*1e5b6725SBalsam CHIHI polling-delay = <1000>; 3268*1e5b6725SBalsam CHIHI polling-delay-passive = <250>; 3269*1e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_VPU0>; 3270*1e5b6725SBalsam CHIHI 3271*1e5b6725SBalsam CHIHI trips { 3272*1e5b6725SBalsam CHIHI vpu0_alert: trip-alert { 3273*1e5b6725SBalsam CHIHI temperature = <85000>; 3274*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3275*1e5b6725SBalsam CHIHI type = "passive"; 3276*1e5b6725SBalsam CHIHI }; 3277*1e5b6725SBalsam CHIHI 3278*1e5b6725SBalsam CHIHI vpu0_crit: trip-crit { 3279*1e5b6725SBalsam CHIHI temperature = <100000>; 3280*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3281*1e5b6725SBalsam CHIHI type = "critical"; 3282*1e5b6725SBalsam CHIHI }; 3283*1e5b6725SBalsam CHIHI }; 3284*1e5b6725SBalsam CHIHI }; 3285*1e5b6725SBalsam CHIHI 3286*1e5b6725SBalsam CHIHI vpu1-thermal { 3287*1e5b6725SBalsam CHIHI polling-delay = <1000>; 3288*1e5b6725SBalsam CHIHI polling-delay-passive = <250>; 3289*1e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_VPU1>; 3290*1e5b6725SBalsam CHIHI 3291*1e5b6725SBalsam CHIHI trips { 3292*1e5b6725SBalsam CHIHI vpu1_alert: trip-alert { 3293*1e5b6725SBalsam CHIHI temperature = <85000>; 3294*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3295*1e5b6725SBalsam CHIHI type = "passive"; 3296*1e5b6725SBalsam CHIHI }; 3297*1e5b6725SBalsam CHIHI 3298*1e5b6725SBalsam CHIHI vpu1_crit: trip-crit { 3299*1e5b6725SBalsam CHIHI temperature = <100000>; 3300*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3301*1e5b6725SBalsam CHIHI type = "critical"; 3302*1e5b6725SBalsam CHIHI }; 3303*1e5b6725SBalsam CHIHI }; 3304*1e5b6725SBalsam CHIHI }; 3305*1e5b6725SBalsam CHIHI 3306*1e5b6725SBalsam CHIHI gpu0-thermal { 3307*1e5b6725SBalsam CHIHI polling-delay = <1000>; 3308*1e5b6725SBalsam CHIHI polling-delay-passive = <250>; 3309*1e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_GPU0>; 3310*1e5b6725SBalsam CHIHI 3311*1e5b6725SBalsam CHIHI trips { 3312*1e5b6725SBalsam CHIHI gpu0_alert: trip-alert { 3313*1e5b6725SBalsam CHIHI temperature = <85000>; 3314*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3315*1e5b6725SBalsam CHIHI type = "passive"; 3316*1e5b6725SBalsam CHIHI }; 3317*1e5b6725SBalsam CHIHI 3318*1e5b6725SBalsam CHIHI gpu0_crit: trip-crit { 3319*1e5b6725SBalsam CHIHI temperature = <100000>; 3320*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3321*1e5b6725SBalsam CHIHI type = "critical"; 3322*1e5b6725SBalsam CHIHI }; 3323*1e5b6725SBalsam CHIHI }; 3324*1e5b6725SBalsam CHIHI }; 3325*1e5b6725SBalsam CHIHI 3326*1e5b6725SBalsam CHIHI gpu1-thermal { 3327*1e5b6725SBalsam CHIHI polling-delay = <1000>; 3328*1e5b6725SBalsam CHIHI polling-delay-passive = <250>; 3329*1e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_GPU1>; 3330*1e5b6725SBalsam CHIHI 3331*1e5b6725SBalsam CHIHI trips { 3332*1e5b6725SBalsam CHIHI gpu1_alert: trip-alert { 3333*1e5b6725SBalsam CHIHI temperature = <85000>; 3334*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3335*1e5b6725SBalsam CHIHI type = "passive"; 3336*1e5b6725SBalsam CHIHI }; 3337*1e5b6725SBalsam CHIHI 3338*1e5b6725SBalsam CHIHI gpu1_crit: trip-crit { 3339*1e5b6725SBalsam CHIHI temperature = <100000>; 3340*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3341*1e5b6725SBalsam CHIHI type = "critical"; 3342*1e5b6725SBalsam CHIHI }; 3343*1e5b6725SBalsam CHIHI }; 3344*1e5b6725SBalsam CHIHI }; 3345*1e5b6725SBalsam CHIHI 3346*1e5b6725SBalsam CHIHI vdec-thermal { 3347*1e5b6725SBalsam CHIHI polling-delay = <1000>; 3348*1e5b6725SBalsam CHIHI polling-delay-passive = <250>; 3349*1e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_VDEC>; 3350*1e5b6725SBalsam CHIHI 3351*1e5b6725SBalsam CHIHI trips { 3352*1e5b6725SBalsam CHIHI vdec_alert: trip-alert { 3353*1e5b6725SBalsam CHIHI temperature = <85000>; 3354*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3355*1e5b6725SBalsam CHIHI type = "passive"; 3356*1e5b6725SBalsam CHIHI }; 3357*1e5b6725SBalsam CHIHI 3358*1e5b6725SBalsam CHIHI vdec_crit: trip-crit { 3359*1e5b6725SBalsam CHIHI temperature = <100000>; 3360*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3361*1e5b6725SBalsam CHIHI type = "critical"; 3362*1e5b6725SBalsam CHIHI }; 3363*1e5b6725SBalsam CHIHI }; 3364*1e5b6725SBalsam CHIHI }; 3365*1e5b6725SBalsam CHIHI 3366*1e5b6725SBalsam CHIHI img-thermal { 3367*1e5b6725SBalsam CHIHI polling-delay = <1000>; 3368*1e5b6725SBalsam CHIHI polling-delay-passive = <250>; 3369*1e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_IMG>; 3370*1e5b6725SBalsam CHIHI 3371*1e5b6725SBalsam CHIHI trips { 3372*1e5b6725SBalsam CHIHI img_alert: trip-alert { 3373*1e5b6725SBalsam CHIHI temperature = <85000>; 3374*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3375*1e5b6725SBalsam CHIHI type = "passive"; 3376*1e5b6725SBalsam CHIHI }; 3377*1e5b6725SBalsam CHIHI 3378*1e5b6725SBalsam CHIHI img_crit: trip-crit { 3379*1e5b6725SBalsam CHIHI temperature = <100000>; 3380*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3381*1e5b6725SBalsam CHIHI type = "critical"; 3382*1e5b6725SBalsam CHIHI }; 3383*1e5b6725SBalsam CHIHI }; 3384*1e5b6725SBalsam CHIHI }; 3385*1e5b6725SBalsam CHIHI 3386*1e5b6725SBalsam CHIHI infra-thermal { 3387*1e5b6725SBalsam CHIHI polling-delay = <1000>; 3388*1e5b6725SBalsam CHIHI polling-delay-passive = <250>; 3389*1e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_INFRA>; 3390*1e5b6725SBalsam CHIHI 3391*1e5b6725SBalsam CHIHI trips { 3392*1e5b6725SBalsam CHIHI infra_alert: trip-alert { 3393*1e5b6725SBalsam CHIHI temperature = <85000>; 3394*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3395*1e5b6725SBalsam CHIHI type = "passive"; 3396*1e5b6725SBalsam CHIHI }; 3397*1e5b6725SBalsam CHIHI 3398*1e5b6725SBalsam CHIHI infra_crit: trip-crit { 3399*1e5b6725SBalsam CHIHI temperature = <100000>; 3400*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3401*1e5b6725SBalsam CHIHI type = "critical"; 3402*1e5b6725SBalsam CHIHI }; 3403*1e5b6725SBalsam CHIHI }; 3404*1e5b6725SBalsam CHIHI }; 3405*1e5b6725SBalsam CHIHI 3406*1e5b6725SBalsam CHIHI cam0-thermal { 3407*1e5b6725SBalsam CHIHI polling-delay = <1000>; 3408*1e5b6725SBalsam CHIHI polling-delay-passive = <250>; 3409*1e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_CAM0>; 3410*1e5b6725SBalsam CHIHI 3411*1e5b6725SBalsam CHIHI trips { 3412*1e5b6725SBalsam CHIHI cam0_alert: trip-alert { 3413*1e5b6725SBalsam CHIHI temperature = <85000>; 3414*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3415*1e5b6725SBalsam CHIHI type = "passive"; 3416*1e5b6725SBalsam CHIHI }; 3417*1e5b6725SBalsam CHIHI 3418*1e5b6725SBalsam CHIHI cam0_crit: trip-crit { 3419*1e5b6725SBalsam CHIHI temperature = <100000>; 3420*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3421*1e5b6725SBalsam CHIHI type = "critical"; 3422*1e5b6725SBalsam CHIHI }; 3423*1e5b6725SBalsam CHIHI }; 3424*1e5b6725SBalsam CHIHI }; 3425*1e5b6725SBalsam CHIHI 3426*1e5b6725SBalsam CHIHI cam1-thermal { 3427*1e5b6725SBalsam CHIHI polling-delay = <1000>; 3428*1e5b6725SBalsam CHIHI polling-delay-passive = <250>; 3429*1e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_CAM1>; 3430*1e5b6725SBalsam CHIHI 3431*1e5b6725SBalsam CHIHI trips { 3432*1e5b6725SBalsam CHIHI cam1_alert: trip-alert { 3433*1e5b6725SBalsam CHIHI temperature = <85000>; 3434*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3435*1e5b6725SBalsam CHIHI type = "passive"; 3436*1e5b6725SBalsam CHIHI }; 3437*1e5b6725SBalsam CHIHI 3438*1e5b6725SBalsam CHIHI cam1_crit: trip-crit { 3439*1e5b6725SBalsam CHIHI temperature = <100000>; 3440*1e5b6725SBalsam CHIHI hysteresis = <2000>; 3441*1e5b6725SBalsam CHIHI type = "critical"; 3442*1e5b6725SBalsam CHIHI }; 3443*1e5b6725SBalsam CHIHI }; 3444*1e5b6725SBalsam CHIHI }; 3445fd1c6f13SBalsam CHIHI }; 344637f25828STinghan Shen}; 3447