186e8f528SBintian Wang/* 286e8f528SBintian Wang * dts file for Hisilicon Hi6220 SoC 386e8f528SBintian Wang * 486e8f528SBintian Wang * Copyright (C) 2015, Hisilicon Ltd. 586e8f528SBintian Wang */ 686e8f528SBintian Wang 786e8f528SBintian Wang#include <dt-bindings/interrupt-controller/arm-gic.h> 8339d00cbSXinliang Liu#include <dt-bindings/reset/hisi,hi6220-resets.h> 9a362ec8fSTyler Baker#include <dt-bindings/clock/hi6220-clock.h> 10379e9bf5SZhong Kaihua#include <dt-bindings/pinctrl/hisi.h> 11cd0b69ecSLeo Yan#include <dt-bindings/thermal/thermal.h> 1286e8f528SBintian Wang 1386e8f528SBintian Wang/ { 1486e8f528SBintian Wang compatible = "hisilicon,hi6220"; 1586e8f528SBintian Wang interrupt-parent = <&gic>; 1686e8f528SBintian Wang #address-cells = <2>; 1786e8f528SBintian Wang #size-cells = <2>; 1886e8f528SBintian Wang 1986e8f528SBintian Wang psci { 2086e8f528SBintian Wang compatible = "arm,psci-0.2"; 2186e8f528SBintian Wang method = "smc"; 2286e8f528SBintian Wang }; 2386e8f528SBintian Wang 2486e8f528SBintian Wang cpus { 2586e8f528SBintian Wang #address-cells = <2>; 2686e8f528SBintian Wang #size-cells = <0>; 2786e8f528SBintian Wang 2886e8f528SBintian Wang cpu-map { 2986e8f528SBintian Wang cluster0 { 3086e8f528SBintian Wang core0 { 3186e8f528SBintian Wang cpu = <&cpu0>; 3286e8f528SBintian Wang }; 3386e8f528SBintian Wang core1 { 3486e8f528SBintian Wang cpu = <&cpu1>; 3586e8f528SBintian Wang }; 3686e8f528SBintian Wang core2 { 3786e8f528SBintian Wang cpu = <&cpu2>; 3886e8f528SBintian Wang }; 3986e8f528SBintian Wang core3 { 4086e8f528SBintian Wang cpu = <&cpu3>; 4186e8f528SBintian Wang }; 4286e8f528SBintian Wang }; 4386e8f528SBintian Wang cluster1 { 4486e8f528SBintian Wang core0 { 4586e8f528SBintian Wang cpu = <&cpu4>; 4686e8f528SBintian Wang }; 4786e8f528SBintian Wang core1 { 4886e8f528SBintian Wang cpu = <&cpu5>; 4986e8f528SBintian Wang }; 5086e8f528SBintian Wang core2 { 5186e8f528SBintian Wang cpu = <&cpu6>; 5286e8f528SBintian Wang }; 5386e8f528SBintian Wang core3 { 5486e8f528SBintian Wang cpu = <&cpu7>; 5586e8f528SBintian Wang }; 5686e8f528SBintian Wang }; 5786e8f528SBintian Wang }; 5886e8f528SBintian Wang 5958fa29bfSLeo Yan idle-states { 6058fa29bfSLeo Yan entry-method = "psci"; 6158fa29bfSLeo Yan 6258fa29bfSLeo Yan CPU_SLEEP: cpu-sleep { 6358fa29bfSLeo Yan compatible = "arm,idle-state"; 6458fa29bfSLeo Yan local-timer-stop; 6558fa29bfSLeo Yan arm,psci-suspend-param = <0x0010000>; 6658fa29bfSLeo Yan entry-latency-us = <700>; 6758fa29bfSLeo Yan exit-latency-us = <250>; 6858fa29bfSLeo Yan min-residency-us = <1000>; 6958fa29bfSLeo Yan }; 7058fa29bfSLeo Yan 7158fa29bfSLeo Yan CLUSTER_SLEEP: cluster-sleep { 7258fa29bfSLeo Yan compatible = "arm,idle-state"; 7358fa29bfSLeo Yan local-timer-stop; 7458fa29bfSLeo Yan arm,psci-suspend-param = <0x1010000>; 7558fa29bfSLeo Yan entry-latency-us = <1000>; 7658fa29bfSLeo Yan exit-latency-us = <700>; 7758fa29bfSLeo Yan min-residency-us = <2700>; 7858fa29bfSLeo Yan wakeup-latency-us = <1500>; 7958fa29bfSLeo Yan }; 8058fa29bfSLeo Yan }; 8158fa29bfSLeo Yan 8286e8f528SBintian Wang cpu0: cpu@0 { 8386e8f528SBintian Wang compatible = "arm,cortex-a53", "arm,armv8"; 8486e8f528SBintian Wang device_type = "cpu"; 8586e8f528SBintian Wang reg = <0x0 0x0>; 8686e8f528SBintian Wang enable-method = "psci"; 8764851603SLeo Yan next-level-cache = <&CLUSTER0_L2>; 8899860540SLeo Yan clocks = <&stub_clock 0>; 8999860540SLeo Yan operating-points-v2 = <&cpu_opp_table>; 9099860540SLeo Yan cooling-min-level = <4>; 9199860540SLeo Yan cooling-max-level = <0>; 9299860540SLeo Yan #cooling-cells = <2>; /* min followed by max */ 9358fa29bfSLeo Yan cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 94cd0b69ecSLeo Yan dynamic-power-coefficient = <311>; 9586e8f528SBintian Wang }; 9686e8f528SBintian Wang 9786e8f528SBintian Wang cpu1: cpu@1 { 9886e8f528SBintian Wang compatible = "arm,cortex-a53", "arm,armv8"; 9986e8f528SBintian Wang device_type = "cpu"; 10086e8f528SBintian Wang reg = <0x0 0x1>; 10186e8f528SBintian Wang enable-method = "psci"; 10264851603SLeo Yan next-level-cache = <&CLUSTER0_L2>; 10399860540SLeo Yan operating-points-v2 = <&cpu_opp_table>; 10458fa29bfSLeo Yan cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 10586e8f528SBintian Wang }; 10686e8f528SBintian Wang 10786e8f528SBintian Wang cpu2: cpu@2 { 10886e8f528SBintian Wang compatible = "arm,cortex-a53", "arm,armv8"; 10986e8f528SBintian Wang device_type = "cpu"; 11086e8f528SBintian Wang reg = <0x0 0x2>; 11186e8f528SBintian Wang enable-method = "psci"; 11264851603SLeo Yan next-level-cache = <&CLUSTER0_L2>; 11399860540SLeo Yan operating-points-v2 = <&cpu_opp_table>; 11458fa29bfSLeo Yan cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 11586e8f528SBintian Wang }; 11686e8f528SBintian Wang 11786e8f528SBintian Wang cpu3: cpu@3 { 11886e8f528SBintian Wang compatible = "arm,cortex-a53", "arm,armv8"; 11986e8f528SBintian Wang device_type = "cpu"; 12086e8f528SBintian Wang reg = <0x0 0x3>; 12186e8f528SBintian Wang enable-method = "psci"; 12264851603SLeo Yan next-level-cache = <&CLUSTER0_L2>; 12399860540SLeo Yan operating-points-v2 = <&cpu_opp_table>; 12458fa29bfSLeo Yan cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 12586e8f528SBintian Wang }; 12686e8f528SBintian Wang 12786e8f528SBintian Wang cpu4: cpu@100 { 12886e8f528SBintian Wang compatible = "arm,cortex-a53", "arm,armv8"; 12986e8f528SBintian Wang device_type = "cpu"; 13086e8f528SBintian Wang reg = <0x0 0x100>; 13186e8f528SBintian Wang enable-method = "psci"; 13264851603SLeo Yan next-level-cache = <&CLUSTER1_L2>; 13399860540SLeo Yan operating-points-v2 = <&cpu_opp_table>; 13458fa29bfSLeo Yan cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 13586e8f528SBintian Wang }; 13686e8f528SBintian Wang 13786e8f528SBintian Wang cpu5: cpu@101 { 13886e8f528SBintian Wang compatible = "arm,cortex-a53", "arm,armv8"; 13986e8f528SBintian Wang device_type = "cpu"; 14086e8f528SBintian Wang reg = <0x0 0x101>; 14186e8f528SBintian Wang enable-method = "psci"; 14264851603SLeo Yan next-level-cache = <&CLUSTER1_L2>; 14399860540SLeo Yan operating-points-v2 = <&cpu_opp_table>; 14458fa29bfSLeo Yan cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 14586e8f528SBintian Wang }; 14686e8f528SBintian Wang 14786e8f528SBintian Wang cpu6: cpu@102 { 14886e8f528SBintian Wang compatible = "arm,cortex-a53", "arm,armv8"; 14986e8f528SBintian Wang device_type = "cpu"; 15086e8f528SBintian Wang reg = <0x0 0x102>; 15186e8f528SBintian Wang enable-method = "psci"; 15264851603SLeo Yan next-level-cache = <&CLUSTER1_L2>; 15399860540SLeo Yan operating-points-v2 = <&cpu_opp_table>; 15458fa29bfSLeo Yan cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 15586e8f528SBintian Wang }; 15686e8f528SBintian Wang 15786e8f528SBintian Wang cpu7: cpu@103 { 15886e8f528SBintian Wang compatible = "arm,cortex-a53", "arm,armv8"; 15986e8f528SBintian Wang device_type = "cpu"; 16086e8f528SBintian Wang reg = <0x0 0x103>; 16186e8f528SBintian Wang enable-method = "psci"; 16264851603SLeo Yan next-level-cache = <&CLUSTER1_L2>; 16399860540SLeo Yan operating-points-v2 = <&cpu_opp_table>; 16458fa29bfSLeo Yan cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 16586e8f528SBintian Wang }; 16664851603SLeo Yan 16764851603SLeo Yan CLUSTER0_L2: l2-cache0 { 16864851603SLeo Yan compatible = "cache"; 16964851603SLeo Yan }; 17064851603SLeo Yan 17164851603SLeo Yan CLUSTER1_L2: l2-cache1 { 17264851603SLeo Yan compatible = "cache"; 17364851603SLeo Yan }; 17486e8f528SBintian Wang }; 17586e8f528SBintian Wang 17699860540SLeo Yan cpu_opp_table: cpu_opp_table { 17799860540SLeo Yan compatible = "operating-points-v2"; 17899860540SLeo Yan opp-shared; 17999860540SLeo Yan 18099860540SLeo Yan opp00 { 18199860540SLeo Yan opp-hz = /bits/ 64 <208000000>; 18299860540SLeo Yan opp-microvolt = <1040000>; 18399860540SLeo Yan clock-latency-ns = <500000>; 18499860540SLeo Yan }; 18599860540SLeo Yan opp01 { 18699860540SLeo Yan opp-hz = /bits/ 64 <432000000>; 18799860540SLeo Yan opp-microvolt = <1040000>; 18899860540SLeo Yan clock-latency-ns = <500000>; 18999860540SLeo Yan }; 19099860540SLeo Yan opp02 { 19199860540SLeo Yan opp-hz = /bits/ 64 <729000000>; 19299860540SLeo Yan opp-microvolt = <1090000>; 19399860540SLeo Yan clock-latency-ns = <500000>; 19499860540SLeo Yan }; 19599860540SLeo Yan opp03 { 19699860540SLeo Yan opp-hz = /bits/ 64 <960000000>; 19799860540SLeo Yan opp-microvolt = <1180000>; 19899860540SLeo Yan clock-latency-ns = <500000>; 19999860540SLeo Yan }; 20099860540SLeo Yan opp04 { 20199860540SLeo Yan opp-hz = /bits/ 64 <1200000000>; 20299860540SLeo Yan opp-microvolt = <1330000>; 20399860540SLeo Yan clock-latency-ns = <500000>; 20499860540SLeo Yan }; 20599860540SLeo Yan }; 20699860540SLeo Yan 20786e8f528SBintian Wang gic: interrupt-controller@f6801000 { 20886e8f528SBintian Wang compatible = "arm,gic-400"; 20986e8f528SBintian Wang reg = <0x0 0xf6801000 0 0x1000>, /* GICD */ 21086e8f528SBintian Wang <0x0 0xf6802000 0 0x2000>, /* GICC */ 21186e8f528SBintian Wang <0x0 0xf6804000 0 0x2000>, /* GICH */ 21286e8f528SBintian Wang <0x0 0xf6806000 0 0x2000>; /* GICV */ 21386e8f528SBintian Wang #address-cells = <0>; 21486e8f528SBintian Wang #interrupt-cells = <3>; 21586e8f528SBintian Wang interrupt-controller; 21686e8f528SBintian Wang interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>; 21786e8f528SBintian Wang }; 21886e8f528SBintian Wang 21986e8f528SBintian Wang timer { 22086e8f528SBintian Wang compatible = "arm,armv8-timer"; 22186e8f528SBintian Wang interrupt-parent = <&gic>; 22286e8f528SBintian Wang interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 22386e8f528SBintian Wang <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 22486e8f528SBintian Wang <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 22586e8f528SBintian Wang <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>; 22686e8f528SBintian Wang }; 22786e8f528SBintian Wang 22886e8f528SBintian Wang soc { 22986e8f528SBintian Wang compatible = "simple-bus"; 23086e8f528SBintian Wang #address-cells = <2>; 23186e8f528SBintian Wang #size-cells = <2>; 23286e8f528SBintian Wang ranges; 23386e8f528SBintian Wang 23499860540SLeo Yan sram: sram@fff80000 { 23599860540SLeo Yan compatible = "hisilicon,hi6220-sramctrl", "syscon"; 23699860540SLeo Yan reg = <0x0 0xfff80000 0x0 0x12000>; 23799860540SLeo Yan }; 23899860540SLeo Yan 23986e8f528SBintian Wang ao_ctrl: ao_ctrl@f7800000 { 24086e8f528SBintian Wang compatible = "hisilicon,hi6220-aoctrl", "syscon"; 24186e8f528SBintian Wang reg = <0x0 0xf7800000 0x0 0x2000>; 24286e8f528SBintian Wang #clock-cells = <1>; 24386e8f528SBintian Wang }; 24486e8f528SBintian Wang 24586e8f528SBintian Wang sys_ctrl: sys_ctrl@f7030000 { 24686e8f528SBintian Wang compatible = "hisilicon,hi6220-sysctrl", "syscon"; 24786e8f528SBintian Wang reg = <0x0 0xf7030000 0x0 0x2000>; 24886e8f528SBintian Wang #clock-cells = <1>; 2493e14cd4cSChen Feng #reset-cells = <1>; 25086e8f528SBintian Wang }; 25186e8f528SBintian Wang 25286e8f528SBintian Wang media_ctrl: media_ctrl@f4410000 { 25386e8f528SBintian Wang compatible = "hisilicon,hi6220-mediactrl", "syscon"; 25486e8f528SBintian Wang reg = <0x0 0xf4410000 0x0 0x1000>; 25586e8f528SBintian Wang #clock-cells = <1>; 256339d00cbSXinliang Liu #reset-cells = <1>; 25786e8f528SBintian Wang }; 25886e8f528SBintian Wang 25986e8f528SBintian Wang pm_ctrl: pm_ctrl@f7032000 { 26086e8f528SBintian Wang compatible = "hisilicon,hi6220-pmctrl", "syscon"; 26186e8f528SBintian Wang reg = <0x0 0xf7032000 0x0 0x1000>; 26286e8f528SBintian Wang #clock-cells = <1>; 26386e8f528SBintian Wang }; 26486e8f528SBintian Wang 26594d2d94bSZhangfei Gao acpu_sctrl: acpu_sctrl@f6504000 { 26694d2d94bSZhangfei Gao compatible = "hisilicon,hi6220-acpu-sctrl", "syscon"; 26794d2d94bSZhangfei Gao reg = <0x0 0xf6504000 0x0 0x1000>; 26894d2d94bSZhangfei Gao #clock-cells = <1>; 26994d2d94bSZhangfei Gao }; 27094d2d94bSZhangfei Gao 2713814b61bSXinliang Liu medianoc_ade: medianoc_ade@f4520000 { 2723814b61bSXinliang Liu compatible = "syscon"; 2733814b61bSXinliang Liu reg = <0x0 0xf4520000 0x0 0x4000>; 2743814b61bSXinliang Liu }; 2753814b61bSXinliang Liu 27699860540SLeo Yan stub_clock: stub_clock { 27799860540SLeo Yan compatible = "hisilicon,hi6220-stub-clk"; 27899860540SLeo Yan hisilicon,hi6220-clk-sram = <&sram>; 27999860540SLeo Yan #clock-cells = <1>; 28099860540SLeo Yan mbox-names = "mbox-tx"; 28199860540SLeo Yan mboxes = <&mailbox 1 0 11>; 28299860540SLeo Yan }; 28399860540SLeo Yan 28486e8f528SBintian Wang uart0: uart@f8015000 { /* console */ 28586e8f528SBintian Wang compatible = "arm,pl011", "arm,primecell"; 28686e8f528SBintian Wang reg = <0x0 0xf8015000 0x0 0x1000>; 28786e8f528SBintian Wang interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 288a362ec8fSTyler Baker clocks = <&ao_ctrl HI6220_UART0_PCLK>, 289a362ec8fSTyler Baker <&ao_ctrl HI6220_UART0_PCLK>; 29086e8f528SBintian Wang clock-names = "uartclk", "apb_pclk"; 29186e8f528SBintian Wang }; 292a362ec8fSTyler Baker 293a362ec8fSTyler Baker uart1: uart@f7111000 { 294a362ec8fSTyler Baker compatible = "arm,pl011", "arm,primecell"; 295a362ec8fSTyler Baker reg = <0x0 0xf7111000 0x0 0x1000>; 296a362ec8fSTyler Baker interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 297a362ec8fSTyler Baker clocks = <&sys_ctrl HI6220_UART1_PCLK>, 298a362ec8fSTyler Baker <&sys_ctrl HI6220_UART1_PCLK>; 299a362ec8fSTyler Baker clock-names = "uartclk", "apb_pclk"; 300c2aad932SGuodong Xu pinctrl-names = "default"; 301c2aad932SGuodong Xu pinctrl-0 = <&uart1_pmx_func &uart1_cfg_func1 &uart1_cfg_func2>; 302a362ec8fSTyler Baker status = "disabled"; 303a362ec8fSTyler Baker }; 304a362ec8fSTyler Baker 305a362ec8fSTyler Baker uart2: uart@f7112000 { 306a362ec8fSTyler Baker compatible = "arm,pl011", "arm,primecell"; 307a362ec8fSTyler Baker reg = <0x0 0xf7112000 0x0 0x1000>; 308a362ec8fSTyler Baker interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 309a362ec8fSTyler Baker clocks = <&sys_ctrl HI6220_UART2_PCLK>, 310a362ec8fSTyler Baker <&sys_ctrl HI6220_UART2_PCLK>; 311a362ec8fSTyler Baker clock-names = "uartclk", "apb_pclk"; 312c2aad932SGuodong Xu pinctrl-names = "default"; 313c2aad932SGuodong Xu pinctrl-0 = <&uart2_pmx_func &uart2_cfg_func>; 314a362ec8fSTyler Baker status = "disabled"; 315a362ec8fSTyler Baker }; 316a362ec8fSTyler Baker 317a362ec8fSTyler Baker uart3: uart@f7113000 { 318a362ec8fSTyler Baker compatible = "arm,pl011", "arm,primecell"; 319a362ec8fSTyler Baker reg = <0x0 0xf7113000 0x0 0x1000>; 320a362ec8fSTyler Baker interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 321a362ec8fSTyler Baker clocks = <&sys_ctrl HI6220_UART3_PCLK>, 322a362ec8fSTyler Baker <&sys_ctrl HI6220_UART3_PCLK>; 323a362ec8fSTyler Baker clock-names = "uartclk", "apb_pclk"; 324c2aad932SGuodong Xu pinctrl-names = "default"; 325c2aad932SGuodong Xu pinctrl-0 = <&uart3_pmx_func &uart3_cfg_func>; 326c2aad932SGuodong Xu status = "disabled"; 327a362ec8fSTyler Baker }; 328a362ec8fSTyler Baker 329a362ec8fSTyler Baker uart4: uart@f7114000 { 330a362ec8fSTyler Baker compatible = "arm,pl011", "arm,primecell"; 331a362ec8fSTyler Baker reg = <0x0 0xf7114000 0x0 0x1000>; 332a362ec8fSTyler Baker interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 333a362ec8fSTyler Baker clocks = <&sys_ctrl HI6220_UART4_PCLK>, 334a362ec8fSTyler Baker <&sys_ctrl HI6220_UART4_PCLK>; 335a362ec8fSTyler Baker clock-names = "uartclk", "apb_pclk"; 336c2aad932SGuodong Xu pinctrl-names = "default"; 337c2aad932SGuodong Xu pinctrl-0 = <&uart4_pmx_func &uart4_cfg_func>; 338a362ec8fSTyler Baker status = "disabled"; 339a362ec8fSTyler Baker }; 3409e927031SLeo Yan 3410cf6a8e2SJohn Stultz dma0: dma@f7370000 { 3420cf6a8e2SJohn Stultz compatible = "hisilicon,k3-dma-1.0"; 3430cf6a8e2SJohn Stultz reg = <0x0 0xf7370000 0x0 0x1000>; 3440cf6a8e2SJohn Stultz #dma-cells = <1>; 3450cf6a8e2SJohn Stultz dma-channels = <15>; 3460cf6a8e2SJohn Stultz dma-requests = <32>; 3470cf6a8e2SJohn Stultz interrupts = <0 84 4>; 3480cf6a8e2SJohn Stultz clocks = <&sys_ctrl HI6220_EDMAC_ACLK>; 3490cf6a8e2SJohn Stultz dma-no-cci; 3500cf6a8e2SJohn Stultz dma-type = "hi6220_dma"; 3510cf6a8e2SJohn Stultz status = "ok"; 3520cf6a8e2SJohn Stultz }; 3530cf6a8e2SJohn Stultz 3549e927031SLeo Yan dual_timer0: timer@f8008000 { 3559e927031SLeo Yan compatible = "arm,sp804", "arm,primecell"; 3569e927031SLeo Yan reg = <0x0 0xf8008000 0x0 0x1000>; 3579e927031SLeo Yan interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 3589e927031SLeo Yan <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 3599e927031SLeo Yan clocks = <&ao_ctrl HI6220_TIMER0_PCLK>, 3609e927031SLeo Yan <&ao_ctrl HI6220_TIMER0_PCLK>, 3619e927031SLeo Yan <&ao_ctrl HI6220_TIMER0_PCLK>; 3629e927031SLeo Yan clock-names = "timer1", "timer2", "apb_pclk"; 3639e927031SLeo Yan }; 364f2bfacf9SZhong Kaihua 365810bd15fSZhangfei Gao rtc0: rtc@f8003000 { 366810bd15fSZhangfei Gao compatible = "arm,pl031", "arm,primecell"; 367810bd15fSZhangfei Gao reg = <0x0 0xf8003000 0x0 0x1000>; 368810bd15fSZhangfei Gao interrupts = <0 12 4>; 369810bd15fSZhangfei Gao clocks = <&ao_ctrl HI6220_RTC0_PCLK>; 370810bd15fSZhangfei Gao clock-names = "apb_pclk"; 371810bd15fSZhangfei Gao }; 372810bd15fSZhangfei Gao 373810bd15fSZhangfei Gao rtc1: rtc@f8004000 { 374810bd15fSZhangfei Gao compatible = "arm,pl031", "arm,primecell"; 375810bd15fSZhangfei Gao reg = <0x0 0xf8004000 0x0 0x1000>; 376810bd15fSZhangfei Gao interrupts = <0 8 4>; 377810bd15fSZhangfei Gao clocks = <&ao_ctrl HI6220_RTC1_PCLK>; 378810bd15fSZhangfei Gao clock-names = "apb_pclk"; 379810bd15fSZhangfei Gao }; 380810bd15fSZhangfei Gao 381379e9bf5SZhong Kaihua pmx0: pinmux@f7010000 { 382379e9bf5SZhong Kaihua compatible = "pinctrl-single"; 383379e9bf5SZhong Kaihua reg = <0x0 0xf7010000 0x0 0x27c>; 384379e9bf5SZhong Kaihua #address-cells = <1>; 385379e9bf5SZhong Kaihua #size-cells = <1>; 386be76fd31STony Lindgren #pinctrl-cells = <1>; 387379e9bf5SZhong Kaihua #gpio-range-cells = <3>; 388379e9bf5SZhong Kaihua pinctrl-single,register-width = <32>; 389379e9bf5SZhong Kaihua pinctrl-single,function-mask = <7>; 390379e9bf5SZhong Kaihua pinctrl-single,gpio-range = < 391379e9bf5SZhong Kaihua &range 80 8 MUX_M0 /* gpio 3: [0..7] */ 392379e9bf5SZhong Kaihua &range 88 8 MUX_M0 /* gpio 4: [0..7] */ 393379e9bf5SZhong Kaihua &range 96 8 MUX_M0 /* gpio 5: [0..7] */ 394379e9bf5SZhong Kaihua &range 104 8 MUX_M0 /* gpio 6: [0..7] */ 395379e9bf5SZhong Kaihua &range 112 8 MUX_M0 /* gpio 7: [0..7] */ 396379e9bf5SZhong Kaihua &range 120 2 MUX_M0 /* gpio 8: [0..1] */ 397379e9bf5SZhong Kaihua &range 2 6 MUX_M1 /* gpio 8: [2..7] */ 398379e9bf5SZhong Kaihua &range 8 8 MUX_M1 /* gpio 9: [0..7] */ 399379e9bf5SZhong Kaihua &range 0 1 MUX_M1 /* gpio 10: [0] */ 400379e9bf5SZhong Kaihua &range 16 7 MUX_M1 /* gpio 10: [1..7] */ 401379e9bf5SZhong Kaihua &range 23 3 MUX_M1 /* gpio 11: [0..2] */ 402379e9bf5SZhong Kaihua &range 28 5 MUX_M1 /* gpio 11: [3..7] */ 403379e9bf5SZhong Kaihua &range 33 3 MUX_M1 /* gpio 12: [0..2] */ 404379e9bf5SZhong Kaihua &range 43 5 MUX_M1 /* gpio 12: [3..7] */ 405379e9bf5SZhong Kaihua &range 48 8 MUX_M1 /* gpio 13: [0..7] */ 406379e9bf5SZhong Kaihua &range 56 8 MUX_M1 /* gpio 14: [0..7] */ 407379e9bf5SZhong Kaihua &range 74 6 MUX_M1 /* gpio 15: [0..5] */ 408379e9bf5SZhong Kaihua &range 122 1 MUX_M1 /* gpio 15: [6] */ 409379e9bf5SZhong Kaihua &range 126 1 MUX_M1 /* gpio 15: [7] */ 410379e9bf5SZhong Kaihua &range 127 8 MUX_M1 /* gpio 16: [0..7] */ 411379e9bf5SZhong Kaihua &range 135 8 MUX_M1 /* gpio 17: [0..7] */ 412379e9bf5SZhong Kaihua &range 143 8 MUX_M1 /* gpio 18: [0..7] */ 413379e9bf5SZhong Kaihua &range 151 8 MUX_M1 /* gpio 19: [0..7] */ 414379e9bf5SZhong Kaihua >; 415379e9bf5SZhong Kaihua range: gpio-range { 416379e9bf5SZhong Kaihua #pinctrl-single,gpio-range-cells = <3>; 417379e9bf5SZhong Kaihua }; 418379e9bf5SZhong Kaihua }; 419379e9bf5SZhong Kaihua 420379e9bf5SZhong Kaihua pmx1: pinmux@f7010800 { 421379e9bf5SZhong Kaihua compatible = "pinconf-single"; 422379e9bf5SZhong Kaihua reg = <0x0 0xf7010800 0x0 0x28c>; 423379e9bf5SZhong Kaihua #address-cells = <1>; 424379e9bf5SZhong Kaihua #size-cells = <1>; 425be76fd31STony Lindgren #pinctrl-cells = <1>; 426379e9bf5SZhong Kaihua pinctrl-single,register-width = <32>; 427379e9bf5SZhong Kaihua }; 428379e9bf5SZhong Kaihua 429379e9bf5SZhong Kaihua pmx2: pinmux@f8001800 { 430379e9bf5SZhong Kaihua compatible = "pinconf-single"; 431379e9bf5SZhong Kaihua reg = <0x0 0xf8001800 0x0 0x78>; 432379e9bf5SZhong Kaihua #address-cells = <1>; 433379e9bf5SZhong Kaihua #size-cells = <1>; 434be76fd31STony Lindgren #pinctrl-cells = <1>; 435379e9bf5SZhong Kaihua pinctrl-single,register-width = <32>; 436379e9bf5SZhong Kaihua }; 437379e9bf5SZhong Kaihua 438f2bfacf9SZhong Kaihua gpio0: gpio@f8011000 { 439f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 440f2bfacf9SZhong Kaihua reg = <0x0 0xf8011000 0x0 0x1000>; 441f2bfacf9SZhong Kaihua interrupts = <0 52 0x4>; 442f2bfacf9SZhong Kaihua gpio-controller; 443f2bfacf9SZhong Kaihua #gpio-cells = <2>; 444f2bfacf9SZhong Kaihua interrupt-controller; 445f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 446f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 447f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 448f2bfacf9SZhong Kaihua }; 449f2bfacf9SZhong Kaihua 450f2bfacf9SZhong Kaihua gpio1: gpio@f8012000 { 451f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 452f2bfacf9SZhong Kaihua reg = <0x0 0xf8012000 0x0 0x1000>; 453f2bfacf9SZhong Kaihua interrupts = <0 53 0x4>; 454f2bfacf9SZhong Kaihua gpio-controller; 455f2bfacf9SZhong Kaihua #gpio-cells = <2>; 456f2bfacf9SZhong Kaihua interrupt-controller; 457f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 458f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 459f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 460f2bfacf9SZhong Kaihua }; 461f2bfacf9SZhong Kaihua 462f2bfacf9SZhong Kaihua gpio2: gpio@f8013000 { 463f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 464f2bfacf9SZhong Kaihua reg = <0x0 0xf8013000 0x0 0x1000>; 465f2bfacf9SZhong Kaihua interrupts = <0 54 0x4>; 466f2bfacf9SZhong Kaihua gpio-controller; 467f2bfacf9SZhong Kaihua #gpio-cells = <2>; 468f2bfacf9SZhong Kaihua interrupt-controller; 469f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 470f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 471f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 472f2bfacf9SZhong Kaihua }; 473f2bfacf9SZhong Kaihua 474f2bfacf9SZhong Kaihua gpio3: gpio@f8014000 { 475f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 476f2bfacf9SZhong Kaihua reg = <0x0 0xf8014000 0x0 0x1000>; 477f2bfacf9SZhong Kaihua interrupts = <0 55 0x4>; 478f2bfacf9SZhong Kaihua gpio-controller; 479f2bfacf9SZhong Kaihua #gpio-cells = <2>; 480379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 80 8>; 481f2bfacf9SZhong Kaihua interrupt-controller; 482f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 483f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 484f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 485f2bfacf9SZhong Kaihua }; 486f2bfacf9SZhong Kaihua 487f2bfacf9SZhong Kaihua gpio4: gpio@f7020000 { 488f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 489f2bfacf9SZhong Kaihua reg = <0x0 0xf7020000 0x0 0x1000>; 490f2bfacf9SZhong Kaihua interrupts = <0 56 0x4>; 491f2bfacf9SZhong Kaihua gpio-controller; 492f2bfacf9SZhong Kaihua #gpio-cells = <2>; 493379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 88 8>; 494f2bfacf9SZhong Kaihua interrupt-controller; 495f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 496f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 497f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 498f2bfacf9SZhong Kaihua }; 499f2bfacf9SZhong Kaihua 500f2bfacf9SZhong Kaihua gpio5: gpio@f7021000 { 501f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 502f2bfacf9SZhong Kaihua reg = <0x0 0xf7021000 0x0 0x1000>; 503f2bfacf9SZhong Kaihua interrupts = <0 57 0x4>; 504f2bfacf9SZhong Kaihua gpio-controller; 505f2bfacf9SZhong Kaihua #gpio-cells = <2>; 506379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 96 8>; 507f2bfacf9SZhong Kaihua interrupt-controller; 508f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 509f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 510f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 511f2bfacf9SZhong Kaihua }; 512f2bfacf9SZhong Kaihua 513f2bfacf9SZhong Kaihua gpio6: gpio@f7022000 { 514f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 515f2bfacf9SZhong Kaihua reg = <0x0 0xf7022000 0x0 0x1000>; 516f2bfacf9SZhong Kaihua interrupts = <0 58 0x4>; 517f2bfacf9SZhong Kaihua gpio-controller; 518f2bfacf9SZhong Kaihua #gpio-cells = <2>; 519379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 104 8>; 520f2bfacf9SZhong Kaihua interrupt-controller; 521f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 522f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 523f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 524f2bfacf9SZhong Kaihua }; 525f2bfacf9SZhong Kaihua 526f2bfacf9SZhong Kaihua gpio7: gpio@f7023000 { 527f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 528f2bfacf9SZhong Kaihua reg = <0x0 0xf7023000 0x0 0x1000>; 529f2bfacf9SZhong Kaihua interrupts = <0 59 0x4>; 530f2bfacf9SZhong Kaihua gpio-controller; 531f2bfacf9SZhong Kaihua #gpio-cells = <2>; 532379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 112 8>; 533f2bfacf9SZhong Kaihua interrupt-controller; 534f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 535f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 536f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 537f2bfacf9SZhong Kaihua }; 538f2bfacf9SZhong Kaihua 539f2bfacf9SZhong Kaihua gpio8: gpio@f7024000 { 540f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 541f2bfacf9SZhong Kaihua reg = <0x0 0xf7024000 0x0 0x1000>; 542f2bfacf9SZhong Kaihua interrupts = <0 60 0x4>; 543f2bfacf9SZhong Kaihua gpio-controller; 544f2bfacf9SZhong Kaihua #gpio-cells = <2>; 545379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 120 2 &pmx0 2 2 6>; 546f2bfacf9SZhong Kaihua interrupt-controller; 547f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 548f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 549f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 550f2bfacf9SZhong Kaihua }; 551f2bfacf9SZhong Kaihua 552f2bfacf9SZhong Kaihua gpio9: gpio@f7025000 { 553f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 554f2bfacf9SZhong Kaihua reg = <0x0 0xf7025000 0x0 0x1000>; 555f2bfacf9SZhong Kaihua interrupts = <0 61 0x4>; 556f2bfacf9SZhong Kaihua gpio-controller; 557f2bfacf9SZhong Kaihua #gpio-cells = <2>; 558379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 8 8>; 559f2bfacf9SZhong Kaihua interrupt-controller; 560f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 561f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 562f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 563f2bfacf9SZhong Kaihua }; 564f2bfacf9SZhong Kaihua 565f2bfacf9SZhong Kaihua gpio10: gpio@f7026000 { 566f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 567f2bfacf9SZhong Kaihua reg = <0x0 0xf7026000 0x0 0x1000>; 568f2bfacf9SZhong Kaihua interrupts = <0 62 0x4>; 569f2bfacf9SZhong Kaihua gpio-controller; 570f2bfacf9SZhong Kaihua #gpio-cells = <2>; 571379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 0 1 &pmx0 1 16 7>; 572f2bfacf9SZhong Kaihua interrupt-controller; 573f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 574f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 575f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 576f2bfacf9SZhong Kaihua }; 577f2bfacf9SZhong Kaihua 578f2bfacf9SZhong Kaihua gpio11: gpio@f7027000 { 579f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 580f2bfacf9SZhong Kaihua reg = <0x0 0xf7027000 0x0 0x1000>; 581f2bfacf9SZhong Kaihua interrupts = <0 63 0x4>; 582f2bfacf9SZhong Kaihua gpio-controller; 583f2bfacf9SZhong Kaihua #gpio-cells = <2>; 584379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 23 3 &pmx0 3 28 5>; 585f2bfacf9SZhong Kaihua interrupt-controller; 586f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 587f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 588f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 589f2bfacf9SZhong Kaihua }; 590f2bfacf9SZhong Kaihua 591f2bfacf9SZhong Kaihua gpio12: gpio@f7028000 { 592f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 593f2bfacf9SZhong Kaihua reg = <0x0 0xf7028000 0x0 0x1000>; 594f2bfacf9SZhong Kaihua interrupts = <0 64 0x4>; 595f2bfacf9SZhong Kaihua gpio-controller; 596f2bfacf9SZhong Kaihua #gpio-cells = <2>; 597379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 33 3 &pmx0 3 43 5>; 598f2bfacf9SZhong Kaihua interrupt-controller; 599f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 600f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 601f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 602f2bfacf9SZhong Kaihua }; 603f2bfacf9SZhong Kaihua 604f2bfacf9SZhong Kaihua gpio13: gpio@f7029000 { 605f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 606f2bfacf9SZhong Kaihua reg = <0x0 0xf7029000 0x0 0x1000>; 607f2bfacf9SZhong Kaihua interrupts = <0 65 0x4>; 608f2bfacf9SZhong Kaihua gpio-controller; 609379e9bf5SZhong Kaihua #gpio-cells = <2>; 610379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 48 8>; 611f2bfacf9SZhong Kaihua interrupt-controller; 612f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 613f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 614f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 615f2bfacf9SZhong Kaihua }; 616f2bfacf9SZhong Kaihua 617f2bfacf9SZhong Kaihua gpio14: gpio@f702a000 { 618f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 619f2bfacf9SZhong Kaihua reg = <0x0 0xf702a000 0x0 0x1000>; 620f2bfacf9SZhong Kaihua interrupts = <0 66 0x4>; 621f2bfacf9SZhong Kaihua gpio-controller; 622f2bfacf9SZhong Kaihua #gpio-cells = <2>; 623379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 56 8>; 624f2bfacf9SZhong Kaihua interrupt-controller; 625f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 626f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 627f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 628f2bfacf9SZhong Kaihua }; 629f2bfacf9SZhong Kaihua 630f2bfacf9SZhong Kaihua gpio15: gpio@f702b000 { 631f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 632f2bfacf9SZhong Kaihua reg = <0x0 0xf702b000 0x0 0x1000>; 633f2bfacf9SZhong Kaihua interrupts = <0 67 0x4>; 634f2bfacf9SZhong Kaihua gpio-controller; 635f2bfacf9SZhong Kaihua #gpio-cells = <2>; 636379e9bf5SZhong Kaihua gpio-ranges = < 637379e9bf5SZhong Kaihua &pmx0 0 74 6 638379e9bf5SZhong Kaihua &pmx0 6 122 1 639379e9bf5SZhong Kaihua &pmx0 7 126 1 640379e9bf5SZhong Kaihua >; 641f2bfacf9SZhong Kaihua interrupt-controller; 642f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 643f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 644f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 645f2bfacf9SZhong Kaihua }; 646f2bfacf9SZhong Kaihua 647f2bfacf9SZhong Kaihua gpio16: gpio@f702c000 { 648f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 649f2bfacf9SZhong Kaihua reg = <0x0 0xf702c000 0x0 0x1000>; 650f2bfacf9SZhong Kaihua interrupts = <0 68 0x4>; 651f2bfacf9SZhong Kaihua gpio-controller; 652f2bfacf9SZhong Kaihua #gpio-cells = <2>; 653379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 127 8>; 654f2bfacf9SZhong Kaihua interrupt-controller; 655f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 656f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 657f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 658f2bfacf9SZhong Kaihua }; 659f2bfacf9SZhong Kaihua 660f2bfacf9SZhong Kaihua gpio17: gpio@f702d000 { 661f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 662f2bfacf9SZhong Kaihua reg = <0x0 0xf702d000 0x0 0x1000>; 663f2bfacf9SZhong Kaihua interrupts = <0 69 0x4>; 664f2bfacf9SZhong Kaihua gpio-controller; 665f2bfacf9SZhong Kaihua #gpio-cells = <2>; 666379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 135 8>; 667f2bfacf9SZhong Kaihua interrupt-controller; 668f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 669f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 670f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 671f2bfacf9SZhong Kaihua }; 672f2bfacf9SZhong Kaihua 673f2bfacf9SZhong Kaihua gpio18: gpio@f702e000 { 674f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 675f2bfacf9SZhong Kaihua reg = <0x0 0xf702e000 0x0 0x1000>; 676f2bfacf9SZhong Kaihua interrupts = <0 70 0x4>; 677f2bfacf9SZhong Kaihua gpio-controller; 678f2bfacf9SZhong Kaihua #gpio-cells = <2>; 679379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 143 8>; 680f2bfacf9SZhong Kaihua interrupt-controller; 681f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 682f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 683f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 684f2bfacf9SZhong Kaihua }; 685f2bfacf9SZhong Kaihua 686f2bfacf9SZhong Kaihua gpio19: gpio@f702f000 { 687f2bfacf9SZhong Kaihua compatible = "arm,pl061", "arm,primecell"; 688f2bfacf9SZhong Kaihua reg = <0x0 0xf702f000 0x0 0x1000>; 689f2bfacf9SZhong Kaihua interrupts = <0 71 0x4>; 690f2bfacf9SZhong Kaihua gpio-controller; 691f2bfacf9SZhong Kaihua #gpio-cells = <2>; 692379e9bf5SZhong Kaihua gpio-ranges = <&pmx0 0 151 8>; 693f2bfacf9SZhong Kaihua interrupt-controller; 694f2bfacf9SZhong Kaihua #interrupt-cells = <2>; 695f2bfacf9SZhong Kaihua clocks = <&ao_ctrl 2>; 696f2bfacf9SZhong Kaihua clock-names = "apb_pclk"; 697f2bfacf9SZhong Kaihua }; 69860dac1b1SZhong Kaihua 69960dac1b1SZhong Kaihua spi0: spi@f7106000 { 70060dac1b1SZhong Kaihua compatible = "arm,pl022", "arm,primecell"; 70160dac1b1SZhong Kaihua reg = <0x0 0xf7106000 0x0 0x1000>; 70260dac1b1SZhong Kaihua interrupts = <0 50 4>; 70360dac1b1SZhong Kaihua bus-id = <0>; 70460dac1b1SZhong Kaihua enable-dma = <0>; 70560dac1b1SZhong Kaihua clocks = <&sys_ctrl HI6220_SPI_CLK>; 70660dac1b1SZhong Kaihua clock-names = "apb_pclk"; 70760dac1b1SZhong Kaihua pinctrl-names = "default"; 70860dac1b1SZhong Kaihua pinctrl-0 = <&spi0_pmx_func &spi0_cfg_func>; 70960dac1b1SZhong Kaihua num-cs = <1>; 71060dac1b1SZhong Kaihua cs-gpios = <&gpio6 2 0>; 71160dac1b1SZhong Kaihua status = "disabled"; 71260dac1b1SZhong Kaihua }; 7135ff3a4ddSXinwei Kong 7145ff3a4ddSXinwei Kong i2c0: i2c@f7100000 { 7155ff3a4ddSXinwei Kong compatible = "snps,designware-i2c"; 7165ff3a4ddSXinwei Kong reg = <0x0 0xf7100000 0x0 0x1000>; 7175ff3a4ddSXinwei Kong interrupts = <0 44 4>; 7185ff3a4ddSXinwei Kong clocks = <&sys_ctrl HI6220_I2C0_CLK>; 7195ff3a4ddSXinwei Kong i2c-sda-hold-time-ns = <300>; 7205ff3a4ddSXinwei Kong pinctrl-names = "default"; 7215ff3a4ddSXinwei Kong pinctrl-0 = <&i2c0_pmx_func &i2c0_cfg_func>; 7225ff3a4ddSXinwei Kong status = "disabled"; 7235ff3a4ddSXinwei Kong }; 7245ff3a4ddSXinwei Kong 7255ff3a4ddSXinwei Kong i2c1: i2c@f7101000 { 7265ff3a4ddSXinwei Kong compatible = "snps,designware-i2c"; 7275ff3a4ddSXinwei Kong reg = <0x0 0xf7101000 0x0 0x1000>; 7285ff3a4ddSXinwei Kong clocks = <&sys_ctrl HI6220_I2C1_CLK>; 7295ff3a4ddSXinwei Kong interrupts = <0 45 4>; 7305ff3a4ddSXinwei Kong i2c-sda-hold-time-ns = <300>; 7315ff3a4ddSXinwei Kong pinctrl-names = "default"; 7325ff3a4ddSXinwei Kong pinctrl-0 = <&i2c1_pmx_func &i2c1_cfg_func>; 7335ff3a4ddSXinwei Kong status = "disabled"; 7345ff3a4ddSXinwei Kong }; 7355ff3a4ddSXinwei Kong 7365ff3a4ddSXinwei Kong i2c2: i2c@f7102000 { 7375ff3a4ddSXinwei Kong compatible = "snps,designware-i2c"; 7385ff3a4ddSXinwei Kong reg = <0x0 0xf7102000 0x0 0x1000>; 7395ff3a4ddSXinwei Kong clocks = <&sys_ctrl HI6220_I2C2_CLK>; 7405ff3a4ddSXinwei Kong interrupts = <0 46 4>; 7415ff3a4ddSXinwei Kong i2c-sda-hold-time-ns = <300>; 7425ff3a4ddSXinwei Kong pinctrl-names = "default"; 7435ff3a4ddSXinwei Kong pinctrl-0 = <&i2c2_pmx_func &i2c2_cfg_func>; 7445ff3a4ddSXinwei Kong status = "disabled"; 7455ff3a4ddSXinwei Kong }; 746b4b31a7cSZhangfei Gao 747b4b31a7cSZhangfei Gao usb_phy: usbphy { 748b4b31a7cSZhangfei Gao compatible = "hisilicon,hi6220-usb-phy"; 749b4b31a7cSZhangfei Gao #phy-cells = <0>; 7501b32a5ffSUlf Hansson phy-supply = <®_5v_hub>; 751b4b31a7cSZhangfei Gao hisilicon,peripheral-syscon = <&sys_ctrl>; 752b4b31a7cSZhangfei Gao }; 753b4b31a7cSZhangfei Gao 754b4b31a7cSZhangfei Gao usb: usb@f72c0000 { 755b4b31a7cSZhangfei Gao compatible = "hisilicon,hi6220-usb"; 756b4b31a7cSZhangfei Gao reg = <0x0 0xf72c0000 0x0 0x40000>; 757b4b31a7cSZhangfei Gao phys = <&usb_phy>; 758b4b31a7cSZhangfei Gao phy-names = "usb2-phy"; 759b4b31a7cSZhangfei Gao clocks = <&sys_ctrl HI6220_USBOTG_HCLK>; 760b4b31a7cSZhangfei Gao clock-names = "otg"; 761b4b31a7cSZhangfei Gao dr_mode = "otg"; 762b4b31a7cSZhangfei Gao g-rx-fifo-size = <512>; 763b4b31a7cSZhangfei Gao g-np-tx-fifo-size = <128>; 764*341b26b7SShawn Guo g-tx-fifo-size = <128 128 128 128 128 128 128 128 765*341b26b7SShawn Guo 16 16 16 16 16 16 16>; 766b4b31a7cSZhangfei Gao interrupts = <0 77 0x4>; 767b4b31a7cSZhangfei Gao }; 76886073570SLeo Yan 76986073570SLeo Yan mailbox: mailbox@f7510000 { 77086073570SLeo Yan compatible = "hisilicon,hi6220-mbox"; 77186073570SLeo Yan reg = <0x0 0xf7510000 0x0 0x1000>, /* IPC_S */ 77286073570SLeo Yan <0x0 0x06dff800 0x0 0x0800>; /* Mailbox buffer */ 77386073570SLeo Yan interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 77486073570SLeo Yan #mbox-cells = <3>; 77586073570SLeo Yan }; 776d6b259d4SXinwei Kong 777d6b259d4SXinwei Kong dwmmc_0: dwmmc0@f723d000 { 778d6b259d4SXinwei Kong compatible = "hisilicon,hi6220-dw-mshc"; 779d6b259d4SXinwei Kong reg = <0x0 0xf723d000 0x0 0x1000>; 780d6b259d4SXinwei Kong interrupts = <0x0 0x48 0x4>; 781d6b259d4SXinwei Kong clocks = <&sys_ctrl 2>, <&sys_ctrl 1>; 782d6b259d4SXinwei Kong clock-names = "ciu", "biu"; 78394914fc8SGuodong Xu resets = <&sys_ctrl PERIPH_RSTDIS0_MMC0>; 7840fbdf995SDaniel Lezcano reset-names = "reset"; 785d6b259d4SXinwei Kong pinctrl-names = "default"; 786d6b259d4SXinwei Kong pinctrl-0 = <&emmc_pmx_func &emmc_clk_cfg_func 787d6b259d4SXinwei Kong &emmc_cfg_func &emmc_rst_cfg_func>; 788d6b259d4SXinwei Kong }; 789d6b259d4SXinwei Kong 790d6b259d4SXinwei Kong dwmmc_1: dwmmc1@f723e000 { 791d6b259d4SXinwei Kong compatible = "hisilicon,hi6220-dw-mshc"; 792d6b259d4SXinwei Kong hisilicon,peripheral-syscon = <&ao_ctrl>; 793d6b259d4SXinwei Kong reg = <0x0 0xf723e000 0x0 0x1000>; 794d6b259d4SXinwei Kong interrupts = <0x0 0x49 0x4>; 795d6b259d4SXinwei Kong #address-cells = <0x1>; 796d6b259d4SXinwei Kong #size-cells = <0x0>; 797d6b259d4SXinwei Kong clocks = <&sys_ctrl 4>, <&sys_ctrl 3>; 798d6b259d4SXinwei Kong clock-names = "ciu", "biu"; 79994914fc8SGuodong Xu resets = <&sys_ctrl PERIPH_RSTDIS0_MMC1>; 8000fbdf995SDaniel Lezcano reset-names = "reset"; 801d6b259d4SXinwei Kong pinctrl-names = "default", "idle"; 802d6b259d4SXinwei Kong pinctrl-0 = <&sd_pmx_func &sd_clk_cfg_func &sd_cfg_func>; 803d6b259d4SXinwei Kong pinctrl-1 = <&sd_pmx_idle &sd_clk_cfg_idle &sd_cfg_idle>; 804d6b259d4SXinwei Kong }; 805d6b259d4SXinwei Kong 806d6b259d4SXinwei Kong dwmmc_2: dwmmc2@f723f000 { 807d6b259d4SXinwei Kong compatible = "hisilicon,hi6220-dw-mshc"; 808d6b259d4SXinwei Kong reg = <0x0 0xf723f000 0x0 0x1000>; 809d6b259d4SXinwei Kong interrupts = <0x0 0x4a 0x4>; 810d6b259d4SXinwei Kong clocks = <&sys_ctrl HI6220_MMC2_CIUCLK>, <&sys_ctrl HI6220_MMC2_CLK>; 811d6b259d4SXinwei Kong clock-names = "ciu", "biu"; 81294914fc8SGuodong Xu resets = <&sys_ctrl PERIPH_RSTDIS0_MMC2>; 8130fbdf995SDaniel Lezcano reset-names = "reset"; 814d6b259d4SXinwei Kong pinctrl-names = "default", "idle"; 815d6b259d4SXinwei Kong pinctrl-0 = <&sdio_pmx_func &sdio_clk_cfg_func &sdio_cfg_func>; 816d6b259d4SXinwei Kong pinctrl-1 = <&sdio_pmx_idle &sdio_clk_cfg_idle &sdio_cfg_idle>; 817d6b259d4SXinwei Kong }; 8182158ab08SLeo Yan 8192158ab08SLeo Yan tsensor: tsensor@0,f7030700 { 8202158ab08SLeo Yan compatible = "hisilicon,tsensor"; 8212158ab08SLeo Yan reg = <0x0 0xf7030700 0x0 0x1000>; 8222158ab08SLeo Yan interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 8232158ab08SLeo Yan clocks = <&sys_ctrl 22>; 8242158ab08SLeo Yan clock-names = "thermal_clk"; 8252158ab08SLeo Yan #thermal-sensor-cells = <1>; 8262158ab08SLeo Yan }; 827cd0b69ecSLeo Yan 8280cf6a8e2SJohn Stultz i2s0: i2s@f7118000{ 8290cf6a8e2SJohn Stultz compatible = "hisilicon,hi6210-i2s"; 8300cf6a8e2SJohn Stultz reg = <0x0 0xf7118000 0x0 0x8000>; /* i2s unit */ 8310cf6a8e2SJohn Stultz interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>; /* 155 "DigACodec_intr"-32 */ 8320cf6a8e2SJohn Stultz clocks = <&sys_ctrl HI6220_DACODEC_PCLK>, 8330cf6a8e2SJohn Stultz <&sys_ctrl HI6220_BBPPLL0_DIV>; 8340cf6a8e2SJohn Stultz clock-names = "dacodec", "i2s-base"; 8350cf6a8e2SJohn Stultz dmas = <&dma0 15 &dma0 14>; 8360cf6a8e2SJohn Stultz dma-names = "rx", "tx"; 8370cf6a8e2SJohn Stultz hisilicon,sysctrl-syscon = <&sys_ctrl>; 8380cf6a8e2SJohn Stultz #sound-dai-cells = <1>; 8390cf6a8e2SJohn Stultz }; 8400cf6a8e2SJohn Stultz 841cd0b69ecSLeo Yan thermal-zones { 842cd0b69ecSLeo Yan 843cd0b69ecSLeo Yan cls0: cls0 { 844cd0b69ecSLeo Yan polling-delay = <1000>; 845cd0b69ecSLeo Yan polling-delay-passive = <100>; 846cd0b69ecSLeo Yan sustainable-power = <3326>; 847cd0b69ecSLeo Yan 848cd0b69ecSLeo Yan /* sensor ID */ 849cd0b69ecSLeo Yan thermal-sensors = <&tsensor 2>; 850cd0b69ecSLeo Yan 851cd0b69ecSLeo Yan trips { 852cd0b69ecSLeo Yan threshold: trip-point@0 { 853cd0b69ecSLeo Yan temperature = <65000>; 854cd0b69ecSLeo Yan hysteresis = <0>; 855cd0b69ecSLeo Yan type = "passive"; 856cd0b69ecSLeo Yan }; 857cd0b69ecSLeo Yan 858cd0b69ecSLeo Yan target: trip-point@1 { 859cd0b69ecSLeo Yan temperature = <75000>; 860cd0b69ecSLeo Yan hysteresis = <0>; 861cd0b69ecSLeo Yan type = "passive"; 862cd0b69ecSLeo Yan }; 863cd0b69ecSLeo Yan }; 864cd0b69ecSLeo Yan 865cd0b69ecSLeo Yan cooling-maps { 866cd0b69ecSLeo Yan map0 { 867cd0b69ecSLeo Yan trip = <&target>; 868cd0b69ecSLeo Yan cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 869cd0b69ecSLeo Yan }; 870cd0b69ecSLeo Yan }; 871cd0b69ecSLeo Yan }; 872cd0b69ecSLeo Yan }; 8733814b61bSXinliang Liu 8743814b61bSXinliang Liu ade: ade@f4100000 { 8753814b61bSXinliang Liu compatible = "hisilicon,hi6220-ade"; 8763814b61bSXinliang Liu reg = <0x0 0xf4100000 0x0 0x7800>; 8773814b61bSXinliang Liu reg-names = "ade_base"; 8783814b61bSXinliang Liu hisilicon,noc-syscon = <&medianoc_ade>; 8793814b61bSXinliang Liu resets = <&media_ctrl MEDIA_ADE>; 8803814b61bSXinliang Liu interrupts = <0 115 4>; /* ldi interrupt */ 8813814b61bSXinliang Liu 8823814b61bSXinliang Liu clocks = <&media_ctrl HI6220_ADE_CORE>, 8833814b61bSXinliang Liu <&media_ctrl HI6220_CODEC_JPEG>, 8843814b61bSXinliang Liu <&media_ctrl HI6220_ADE_PIX_SRC>; 8853814b61bSXinliang Liu /*clock name*/ 8863814b61bSXinliang Liu clock-names = "clk_ade_core", 8873814b61bSXinliang Liu "clk_codec_jpeg", 8883814b61bSXinliang Liu "clk_ade_pix"; 8893814b61bSXinliang Liu 8903814b61bSXinliang Liu assigned-clocks = <&media_ctrl HI6220_ADE_CORE>, 8913814b61bSXinliang Liu <&media_ctrl HI6220_CODEC_JPEG>; 8923814b61bSXinliang Liu assigned-clock-rates = <360000000>, <288000000>; 8933814b61bSXinliang Liu dma-coherent; 8943814b61bSXinliang Liu status = "disabled"; 8953814b61bSXinliang Liu 8963814b61bSXinliang Liu port { 8973814b61bSXinliang Liu ade_out: endpoint { 8983814b61bSXinliang Liu remote-endpoint = <&dsi_in>; 8993814b61bSXinliang Liu }; 9003814b61bSXinliang Liu }; 9013814b61bSXinliang Liu }; 9023814b61bSXinliang Liu 9033814b61bSXinliang Liu dsi: dsi@f4107800 { 9043814b61bSXinliang Liu compatible = "hisilicon,hi6220-dsi"; 9053814b61bSXinliang Liu reg = <0x0 0xf4107800 0x0 0x100>; 9063814b61bSXinliang Liu clocks = <&media_ctrl HI6220_DSI_PCLK>; 9073814b61bSXinliang Liu clock-names = "pclk"; 9083814b61bSXinliang Liu status = "disabled"; 9093814b61bSXinliang Liu 9103814b61bSXinliang Liu ports { 9113814b61bSXinliang Liu #address-cells = <1>; 9123814b61bSXinliang Liu #size-cells = <0>; 9133814b61bSXinliang Liu 9143814b61bSXinliang Liu /* 0 for input port */ 9153814b61bSXinliang Liu port@0 { 9163814b61bSXinliang Liu reg = <0>; 9173814b61bSXinliang Liu dsi_in: endpoint { 9183814b61bSXinliang Liu remote-endpoint = <&ade_out>; 9193814b61bSXinliang Liu }; 9203814b61bSXinliang Liu }; 9213814b61bSXinliang Liu }; 9223814b61bSXinliang Liu }; 9234fcf9a62SLeo Yan 9244fcf9a62SLeo Yan debug@f6590000 { 9254fcf9a62SLeo Yan compatible = "arm,coresight-cpu-debug","arm,primecell"; 9264fcf9a62SLeo Yan reg = <0 0xf6590000 0 0x1000>; 9274fcf9a62SLeo Yan clocks = <&sys_ctrl HI6220_DAPB_CLK>; 9284fcf9a62SLeo Yan clock-names = "apb_pclk"; 9294fcf9a62SLeo Yan cpu = <&cpu0>; 9304fcf9a62SLeo Yan }; 9314fcf9a62SLeo Yan 9324fcf9a62SLeo Yan debug@f6592000 { 9334fcf9a62SLeo Yan compatible = "arm,coresight-cpu-debug","arm,primecell"; 9344fcf9a62SLeo Yan reg = <0 0xf6592000 0 0x1000>; 9354fcf9a62SLeo Yan clocks = <&sys_ctrl HI6220_DAPB_CLK>; 9364fcf9a62SLeo Yan clock-names = "apb_pclk"; 9374fcf9a62SLeo Yan cpu = <&cpu1>; 9384fcf9a62SLeo Yan }; 9394fcf9a62SLeo Yan 9404fcf9a62SLeo Yan debug@f6594000 { 9414fcf9a62SLeo Yan compatible = "arm,coresight-cpu-debug","arm,primecell"; 9424fcf9a62SLeo Yan reg = <0 0xf6594000 0 0x1000>; 9434fcf9a62SLeo Yan clocks = <&sys_ctrl HI6220_DAPB_CLK>; 9444fcf9a62SLeo Yan clock-names = "apb_pclk"; 9454fcf9a62SLeo Yan cpu = <&cpu2>; 9464fcf9a62SLeo Yan }; 9474fcf9a62SLeo Yan 9484fcf9a62SLeo Yan debug@f6596000 { 9494fcf9a62SLeo Yan compatible = "arm,coresight-cpu-debug","arm,primecell"; 9504fcf9a62SLeo Yan reg = <0 0xf6596000 0 0x1000>; 9514fcf9a62SLeo Yan clocks = <&sys_ctrl HI6220_DAPB_CLK>; 9524fcf9a62SLeo Yan clock-names = "apb_pclk"; 9534fcf9a62SLeo Yan cpu = <&cpu3>; 9544fcf9a62SLeo Yan }; 9554fcf9a62SLeo Yan 9564fcf9a62SLeo Yan debug@f65d0000 { 9574fcf9a62SLeo Yan compatible = "arm,coresight-cpu-debug","arm,primecell"; 9584fcf9a62SLeo Yan reg = <0 0xf65d0000 0 0x1000>; 9594fcf9a62SLeo Yan clocks = <&sys_ctrl HI6220_DAPB_CLK>; 9604fcf9a62SLeo Yan clock-names = "apb_pclk"; 9614fcf9a62SLeo Yan cpu = <&cpu4>; 9624fcf9a62SLeo Yan }; 9634fcf9a62SLeo Yan 9644fcf9a62SLeo Yan debug@f65d2000 { 9654fcf9a62SLeo Yan compatible = "arm,coresight-cpu-debug","arm,primecell"; 9664fcf9a62SLeo Yan reg = <0 0xf65d2000 0 0x1000>; 9674fcf9a62SLeo Yan clocks = <&sys_ctrl HI6220_DAPB_CLK>; 9684fcf9a62SLeo Yan clock-names = "apb_pclk"; 9694fcf9a62SLeo Yan cpu = <&cpu5>; 9704fcf9a62SLeo Yan }; 9714fcf9a62SLeo Yan 9724fcf9a62SLeo Yan debug@f65d4000 { 9734fcf9a62SLeo Yan compatible = "arm,coresight-cpu-debug","arm,primecell"; 9744fcf9a62SLeo Yan reg = <0 0xf65d4000 0 0x1000>; 9754fcf9a62SLeo Yan clocks = <&sys_ctrl HI6220_DAPB_CLK>; 9764fcf9a62SLeo Yan clock-names = "apb_pclk"; 9774fcf9a62SLeo Yan cpu = <&cpu6>; 9784fcf9a62SLeo Yan }; 9794fcf9a62SLeo Yan 9804fcf9a62SLeo Yan debug@f65d6000 { 9814fcf9a62SLeo Yan compatible = "arm,coresight-cpu-debug","arm,primecell"; 9824fcf9a62SLeo Yan reg = <0 0xf65d6000 0 0x1000>; 9834fcf9a62SLeo Yan clocks = <&sys_ctrl HI6220_DAPB_CLK>; 9844fcf9a62SLeo Yan clock-names = "apb_pclk"; 9854fcf9a62SLeo Yan cpu = <&cpu7>; 9864fcf9a62SLeo Yan }; 98786e8f528SBintian Wang }; 98886e8f528SBintian Wang}; 989