1b2441318SGreg Kroah-Hartman// SPDX-License-Identifier: GPL-2.0 235ca8168SChen Feng/* 335ca8168SChen Feng * dts file for Hisilicon Hi3660 SoC 435ca8168SChen Feng * 535ca8168SChen Feng * Copyright (C) 2016, Hisilicon Ltd. 635ca8168SChen Feng */ 735ca8168SChen Feng 835ca8168SChen Feng#include <dt-bindings/interrupt-controller/arm-gic.h> 9a4e36ae0SZhangfei Gao#include <dt-bindings/clock/hi3660-clock.h> 108d93e94bSTao Wang#include <dt-bindings/thermal/thermal.h> 1135ca8168SChen Feng 1235ca8168SChen Feng/ { 1335ca8168SChen Feng compatible = "hisilicon,hi3660"; 1435ca8168SChen Feng interrupt-parent = <&gic>; 1535ca8168SChen Feng #address-cells = <2>; 1635ca8168SChen Feng #size-cells = <2>; 1735ca8168SChen Feng 1835ca8168SChen Feng psci { 1935ca8168SChen Feng compatible = "arm,psci-0.2"; 2035ca8168SChen Feng method = "smc"; 2135ca8168SChen Feng }; 2235ca8168SChen Feng 2335ca8168SChen Feng cpus { 2435ca8168SChen Feng #address-cells = <2>; 2535ca8168SChen Feng #size-cells = <0>; 2635ca8168SChen Feng 2735ca8168SChen Feng cpu-map { 2835ca8168SChen Feng cluster0 { 2935ca8168SChen Feng core0 { 3035ca8168SChen Feng cpu = <&cpu0>; 3135ca8168SChen Feng }; 3235ca8168SChen Feng core1 { 3335ca8168SChen Feng cpu = <&cpu1>; 3435ca8168SChen Feng }; 3535ca8168SChen Feng core2 { 3635ca8168SChen Feng cpu = <&cpu2>; 3735ca8168SChen Feng }; 3835ca8168SChen Feng core3 { 3935ca8168SChen Feng cpu = <&cpu3>; 4035ca8168SChen Feng }; 4135ca8168SChen Feng }; 4235ca8168SChen Feng cluster1 { 4335ca8168SChen Feng core0 { 4435ca8168SChen Feng cpu = <&cpu4>; 4535ca8168SChen Feng }; 4635ca8168SChen Feng core1 { 4735ca8168SChen Feng cpu = <&cpu5>; 4835ca8168SChen Feng }; 4935ca8168SChen Feng core2 { 5035ca8168SChen Feng cpu = <&cpu6>; 5135ca8168SChen Feng }; 5235ca8168SChen Feng core3 { 5335ca8168SChen Feng cpu = <&cpu7>; 5435ca8168SChen Feng }; 5535ca8168SChen Feng }; 5635ca8168SChen Feng }; 5735ca8168SChen Feng 5835ca8168SChen Feng cpu0: cpu@0 { 5931af04cdSRob Herring compatible = "arm,cortex-a53"; 6035ca8168SChen Feng device_type = "cpu"; 6135ca8168SChen Feng reg = <0x0 0x0>; 6235ca8168SChen Feng enable-method = "psci"; 63a6d08344SLeo Yan next-level-cache = <&A53_L2>; 64a5956defSVincent Guittot cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>; 659a9760deSValentin Schneider capacity-dmips-mhz = <592>; 66dfeae9e5SLeo Yan clocks = <&stub_clock HI3660_CLK_STUB_CLUSTER0>; 67dfeae9e5SLeo Yan operating-points-v2 = <&cluster0_opp>; 688d93e94bSTao Wang #cooling-cells = <2>; 698d93e94bSTao Wang dynamic-power-coefficient = <110>; 7035ca8168SChen Feng }; 7135ca8168SChen Feng 7235ca8168SChen Feng cpu1: cpu@1 { 7331af04cdSRob Herring compatible = "arm,cortex-a53"; 7435ca8168SChen Feng device_type = "cpu"; 7535ca8168SChen Feng reg = <0x0 0x1>; 7635ca8168SChen Feng enable-method = "psci"; 77a6d08344SLeo Yan next-level-cache = <&A53_L2>; 78a5956defSVincent Guittot cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>; 799a9760deSValentin Schneider capacity-dmips-mhz = <592>; 80dfeae9e5SLeo Yan clocks = <&stub_clock HI3660_CLK_STUB_CLUSTER0>; 81dfeae9e5SLeo Yan operating-points-v2 = <&cluster0_opp>; 82a7a6e2cbSViresh Kumar #cooling-cells = <2>; 8335ca8168SChen Feng }; 8435ca8168SChen Feng 8535ca8168SChen Feng cpu2: cpu@2 { 8631af04cdSRob Herring compatible = "arm,cortex-a53"; 8735ca8168SChen Feng device_type = "cpu"; 8835ca8168SChen Feng reg = <0x0 0x2>; 8935ca8168SChen Feng enable-method = "psci"; 90a6d08344SLeo Yan next-level-cache = <&A53_L2>; 91a5956defSVincent Guittot cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>; 929a9760deSValentin Schneider capacity-dmips-mhz = <592>; 93dfeae9e5SLeo Yan clocks = <&stub_clock HI3660_CLK_STUB_CLUSTER0>; 94dfeae9e5SLeo Yan operating-points-v2 = <&cluster0_opp>; 95a7a6e2cbSViresh Kumar #cooling-cells = <2>; 9635ca8168SChen Feng }; 9735ca8168SChen Feng 9835ca8168SChen Feng cpu3: cpu@3 { 9931af04cdSRob Herring compatible = "arm,cortex-a53"; 10035ca8168SChen Feng device_type = "cpu"; 10135ca8168SChen Feng reg = <0x0 0x3>; 10235ca8168SChen Feng enable-method = "psci"; 103a6d08344SLeo Yan next-level-cache = <&A53_L2>; 104a5956defSVincent Guittot cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>; 1059a9760deSValentin Schneider capacity-dmips-mhz = <592>; 106dfeae9e5SLeo Yan clocks = <&stub_clock HI3660_CLK_STUB_CLUSTER0>; 107dfeae9e5SLeo Yan operating-points-v2 = <&cluster0_opp>; 108a7a6e2cbSViresh Kumar #cooling-cells = <2>; 10935ca8168SChen Feng }; 11035ca8168SChen Feng 11135ca8168SChen Feng cpu4: cpu@100 { 11231af04cdSRob Herring compatible = "arm,cortex-a73"; 11335ca8168SChen Feng device_type = "cpu"; 11435ca8168SChen Feng reg = <0x0 0x100>; 11535ca8168SChen Feng enable-method = "psci"; 116a6d08344SLeo Yan next-level-cache = <&A73_L2>; 117a5956defSVincent Guittot cpu-idle-states = <&CPU_SLEEP_1 &CLUSTER_SLEEP_1>; 1189a9760deSValentin Schneider capacity-dmips-mhz = <1024>; 119dfeae9e5SLeo Yan clocks = <&stub_clock HI3660_CLK_STUB_CLUSTER1>; 120dfeae9e5SLeo Yan operating-points-v2 = <&cluster1_opp>; 1218d93e94bSTao Wang #cooling-cells = <2>; 1228d93e94bSTao Wang dynamic-power-coefficient = <550>; 12335ca8168SChen Feng }; 12435ca8168SChen Feng 12535ca8168SChen Feng cpu5: cpu@101 { 12631af04cdSRob Herring compatible = "arm,cortex-a73"; 12735ca8168SChen Feng device_type = "cpu"; 12835ca8168SChen Feng reg = <0x0 0x101>; 12935ca8168SChen Feng enable-method = "psci"; 130a6d08344SLeo Yan next-level-cache = <&A73_L2>; 131a5956defSVincent Guittot cpu-idle-states = <&CPU_SLEEP_1 &CLUSTER_SLEEP_1>; 1329a9760deSValentin Schneider capacity-dmips-mhz = <1024>; 133dfeae9e5SLeo Yan clocks = <&stub_clock HI3660_CLK_STUB_CLUSTER1>; 134dfeae9e5SLeo Yan operating-points-v2 = <&cluster1_opp>; 135a7a6e2cbSViresh Kumar #cooling-cells = <2>; 13635ca8168SChen Feng }; 13735ca8168SChen Feng 13835ca8168SChen Feng cpu6: cpu@102 { 13931af04cdSRob Herring compatible = "arm,cortex-a73"; 14035ca8168SChen Feng device_type = "cpu"; 14135ca8168SChen Feng reg = <0x0 0x102>; 14235ca8168SChen Feng enable-method = "psci"; 143a6d08344SLeo Yan next-level-cache = <&A73_L2>; 144a5956defSVincent Guittot cpu-idle-states = <&CPU_SLEEP_1 &CLUSTER_SLEEP_1>; 1459a9760deSValentin Schneider capacity-dmips-mhz = <1024>; 146dfeae9e5SLeo Yan clocks = <&stub_clock HI3660_CLK_STUB_CLUSTER1>; 147dfeae9e5SLeo Yan operating-points-v2 = <&cluster1_opp>; 148a7a6e2cbSViresh Kumar #cooling-cells = <2>; 14935ca8168SChen Feng }; 15035ca8168SChen Feng 15135ca8168SChen Feng cpu7: cpu@103 { 15231af04cdSRob Herring compatible = "arm,cortex-a73"; 15335ca8168SChen Feng device_type = "cpu"; 15435ca8168SChen Feng reg = <0x0 0x103>; 15535ca8168SChen Feng enable-method = "psci"; 156a6d08344SLeo Yan next-level-cache = <&A73_L2>; 157a5956defSVincent Guittot cpu-idle-states = <&CPU_SLEEP_1 &CLUSTER_SLEEP_1>; 1589a9760deSValentin Schneider capacity-dmips-mhz = <1024>; 159dfeae9e5SLeo Yan clocks = <&stub_clock HI3660_CLK_STUB_CLUSTER1>; 160dfeae9e5SLeo Yan operating-points-v2 = <&cluster1_opp>; 161a7a6e2cbSViresh Kumar #cooling-cells = <2>; 16230fec826SLeo Yan }; 16330fec826SLeo Yan 16430fec826SLeo Yan idle-states { 16530fec826SLeo Yan entry-method = "psci"; 16630fec826SLeo Yan 167a5956defSVincent Guittot CPU_SLEEP_0: cpu-sleep-0 { 16830fec826SLeo Yan compatible = "arm,idle-state"; 16930fec826SLeo Yan local-timer-stop; 17030fec826SLeo Yan arm,psci-suspend-param = <0x0010000>; 171a5956defSVincent Guittot entry-latency-us = <400>; 172a5956defSVincent Guittot exit-latency-us = <650>; 173a5956defSVincent Guittot min-residency-us = <1500>; 17430fec826SLeo Yan }; 17530fec826SLeo Yan CLUSTER_SLEEP_0: cluster-sleep-0 { 17630fec826SLeo Yan compatible = "arm,idle-state"; 17730fec826SLeo Yan local-timer-stop; 17830fec826SLeo Yan arm,psci-suspend-param = <0x1010000>; 17930fec826SLeo Yan entry-latency-us = <500>; 180a5956defSVincent Guittot exit-latency-us = <1600>; 181a5956defSVincent Guittot min-residency-us = <3500>; 182a5956defSVincent Guittot }; 183a5956defSVincent Guittot 184a5956defSVincent Guittot 185a5956defSVincent Guittot CPU_SLEEP_1: cpu-sleep-1 { 186a5956defSVincent Guittot compatible = "arm,idle-state"; 187a5956defSVincent Guittot local-timer-stop; 188a5956defSVincent Guittot arm,psci-suspend-param = <0x0010000>; 189a5956defSVincent Guittot entry-latency-us = <400>; 190a5956defSVincent Guittot exit-latency-us = <550>; 191a5956defSVincent Guittot min-residency-us = <1500>; 19230fec826SLeo Yan }; 19330fec826SLeo Yan 19430fec826SLeo Yan CLUSTER_SLEEP_1: cluster-sleep-1 { 19530fec826SLeo Yan compatible = "arm,idle-state"; 19630fec826SLeo Yan local-timer-stop; 19730fec826SLeo Yan arm,psci-suspend-param = <0x1010000>; 198a5956defSVincent Guittot entry-latency-us = <800>; 199a5956defSVincent Guittot exit-latency-us = <2900>; 200a5956defSVincent Guittot min-residency-us = <3500>; 20130fec826SLeo Yan }; 20235ca8168SChen Feng }; 203a6d08344SLeo Yan 204a6d08344SLeo Yan A53_L2: l2-cache0 { 205a6d08344SLeo Yan compatible = "cache"; 206a6d08344SLeo Yan }; 207a6d08344SLeo Yan 208a6d08344SLeo Yan A73_L2: l2-cache1 { 209a6d08344SLeo Yan compatible = "cache"; 210a6d08344SLeo Yan }; 21135ca8168SChen Feng }; 21235ca8168SChen Feng 213dfeae9e5SLeo Yan cluster0_opp: opp_table0 { 214dfeae9e5SLeo Yan compatible = "operating-points-v2"; 215dfeae9e5SLeo Yan opp-shared; 216dfeae9e5SLeo Yan 217dfeae9e5SLeo Yan opp00 { 218dfeae9e5SLeo Yan opp-hz = /bits/ 64 <533000000>; 219dfeae9e5SLeo Yan opp-microvolt = <700000>; 220dfeae9e5SLeo Yan clock-latency-ns = <300000>; 221dfeae9e5SLeo Yan }; 222dfeae9e5SLeo Yan 223dfeae9e5SLeo Yan opp01 { 224dfeae9e5SLeo Yan opp-hz = /bits/ 64 <999000000>; 225dfeae9e5SLeo Yan opp-microvolt = <800000>; 226dfeae9e5SLeo Yan clock-latency-ns = <300000>; 227dfeae9e5SLeo Yan }; 228dfeae9e5SLeo Yan 229dfeae9e5SLeo Yan opp02 { 230dfeae9e5SLeo Yan opp-hz = /bits/ 64 <1402000000>; 231dfeae9e5SLeo Yan opp-microvolt = <900000>; 232dfeae9e5SLeo Yan clock-latency-ns = <300000>; 233dfeae9e5SLeo Yan }; 234dfeae9e5SLeo Yan 235dfeae9e5SLeo Yan opp03 { 236dfeae9e5SLeo Yan opp-hz = /bits/ 64 <1709000000>; 237dfeae9e5SLeo Yan opp-microvolt = <1000000>; 238dfeae9e5SLeo Yan clock-latency-ns = <300000>; 239dfeae9e5SLeo Yan }; 240dfeae9e5SLeo Yan 241dfeae9e5SLeo Yan opp04 { 242dfeae9e5SLeo Yan opp-hz = /bits/ 64 <1844000000>; 243dfeae9e5SLeo Yan opp-microvolt = <1100000>; 244dfeae9e5SLeo Yan clock-latency-ns = <300000>; 245dfeae9e5SLeo Yan }; 246dfeae9e5SLeo Yan }; 247dfeae9e5SLeo Yan 248dfeae9e5SLeo Yan cluster1_opp: opp_table1 { 249dfeae9e5SLeo Yan compatible = "operating-points-v2"; 250dfeae9e5SLeo Yan opp-shared; 251dfeae9e5SLeo Yan 252dfeae9e5SLeo Yan opp10 { 253dfeae9e5SLeo Yan opp-hz = /bits/ 64 <903000000>; 254dfeae9e5SLeo Yan opp-microvolt = <700000>; 255dfeae9e5SLeo Yan clock-latency-ns = <300000>; 256dfeae9e5SLeo Yan }; 257dfeae9e5SLeo Yan 258dfeae9e5SLeo Yan opp11 { 259dfeae9e5SLeo Yan opp-hz = /bits/ 64 <1421000000>; 260dfeae9e5SLeo Yan opp-microvolt = <800000>; 261dfeae9e5SLeo Yan clock-latency-ns = <300000>; 262dfeae9e5SLeo Yan }; 263dfeae9e5SLeo Yan 264dfeae9e5SLeo Yan opp12 { 265dfeae9e5SLeo Yan opp-hz = /bits/ 64 <1805000000>; 266dfeae9e5SLeo Yan opp-microvolt = <900000>; 267dfeae9e5SLeo Yan clock-latency-ns = <300000>; 268dfeae9e5SLeo Yan }; 269dfeae9e5SLeo Yan 270dfeae9e5SLeo Yan opp13 { 271dfeae9e5SLeo Yan opp-hz = /bits/ 64 <2112000000>; 272dfeae9e5SLeo Yan opp-microvolt = <1000000>; 273dfeae9e5SLeo Yan clock-latency-ns = <300000>; 274dfeae9e5SLeo Yan }; 275dfeae9e5SLeo Yan 276dfeae9e5SLeo Yan opp14 { 277dfeae9e5SLeo Yan opp-hz = /bits/ 64 <2362000000>; 278dfeae9e5SLeo Yan opp-microvolt = <1100000>; 279dfeae9e5SLeo Yan clock-latency-ns = <300000>; 280dfeae9e5SLeo Yan }; 281dfeae9e5SLeo Yan }; 282dfeae9e5SLeo Yan 28335ca8168SChen Feng gic: interrupt-controller@e82b0000 { 28435ca8168SChen Feng compatible = "arm,gic-400"; 28535ca8168SChen Feng reg = <0x0 0xe82b1000 0 0x1000>, /* GICD */ 28635ca8168SChen Feng <0x0 0xe82b2000 0 0x2000>, /* GICC */ 28735ca8168SChen Feng <0x0 0xe82b4000 0 0x2000>, /* GICH */ 28835ca8168SChen Feng <0x0 0xe82b6000 0 0x2000>; /* GICV */ 28935ca8168SChen Feng #address-cells = <0>; 29035ca8168SChen Feng #interrupt-cells = <3>; 29135ca8168SChen Feng interrupt-controller; 29235ca8168SChen Feng interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) | 29335ca8168SChen Feng IRQ_TYPE_LEVEL_HIGH)>; 29435ca8168SChen Feng }; 29535ca8168SChen Feng 296e07642faSXu YiPing a53-pmu { 297e07642faSXu YiPing compatible = "arm,cortex-a53-pmu"; 298f8054fb8SYiPing Xu interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>, 299f8054fb8SYiPing Xu <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>, 300f8054fb8SYiPing Xu <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>, 301e07642faSXu YiPing <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 302f8054fb8SYiPing Xu interrupt-affinity = <&cpu0>, 303f8054fb8SYiPing Xu <&cpu1>, 304f8054fb8SYiPing Xu <&cpu2>, 305e07642faSXu YiPing <&cpu3>; 306e07642faSXu YiPing }; 307e07642faSXu YiPing 308e07642faSXu YiPing a73-pmu { 309e07642faSXu YiPing compatible = "arm,cortex-a73-pmu"; 310e07642faSXu YiPing interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 311e07642faSXu YiPing <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 312e07642faSXu YiPing <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 313e07642faSXu YiPing <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 314e07642faSXu YiPing interrupt-affinity = <&cpu4>, 315f8054fb8SYiPing Xu <&cpu5>, 316f8054fb8SYiPing Xu <&cpu6>, 317f8054fb8SYiPing Xu <&cpu7>; 318f8054fb8SYiPing Xu }; 319f8054fb8SYiPing Xu 32035ca8168SChen Feng timer { 32135ca8168SChen Feng compatible = "arm,armv8-timer"; 32235ca8168SChen Feng interrupt-parent = <&gic>; 32335ca8168SChen Feng interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | 32435ca8168SChen Feng IRQ_TYPE_LEVEL_LOW)>, 32535ca8168SChen Feng <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | 32635ca8168SChen Feng IRQ_TYPE_LEVEL_LOW)>, 32735ca8168SChen Feng <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | 32835ca8168SChen Feng IRQ_TYPE_LEVEL_LOW)>, 32935ca8168SChen Feng <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | 33035ca8168SChen Feng IRQ_TYPE_LEVEL_LOW)>; 33135ca8168SChen Feng }; 33235ca8168SChen Feng 33335ca8168SChen Feng soc { 33435ca8168SChen Feng compatible = "simple-bus"; 33535ca8168SChen Feng #address-cells = <2>; 33635ca8168SChen Feng #size-cells = <2>; 33735ca8168SChen Feng ranges; 33835ca8168SChen Feng 339a4e36ae0SZhangfei Gao crg_ctrl: crg_ctrl@fff35000 { 340a4e36ae0SZhangfei Gao compatible = "hisilicon,hi3660-crgctrl", "syscon"; 341a4e36ae0SZhangfei Gao reg = <0x0 0xfff35000 0x0 0x1000>; 342a4e36ae0SZhangfei Gao #clock-cells = <1>; 34335ca8168SChen Feng }; 34435ca8168SChen Feng 345a4e36ae0SZhangfei Gao crg_rst: crg_rst_controller { 346a4e36ae0SZhangfei Gao compatible = "hisilicon,hi3660-reset"; 347a4e36ae0SZhangfei Gao #reset-cells = <2>; 348a4e36ae0SZhangfei Gao hisi,rst-syscon = <&crg_ctrl>; 349a4e36ae0SZhangfei Gao }; 350a4e36ae0SZhangfei Gao 351a4e36ae0SZhangfei Gao 352a4e36ae0SZhangfei Gao pctrl: pctrl@e8a09000 { 353a4e36ae0SZhangfei Gao compatible = "hisilicon,hi3660-pctrl", "syscon"; 354a4e36ae0SZhangfei Gao reg = <0x0 0xe8a09000 0x0 0x2000>; 355a4e36ae0SZhangfei Gao #clock-cells = <1>; 356a4e36ae0SZhangfei Gao }; 357a4e36ae0SZhangfei Gao 358a4e36ae0SZhangfei Gao pmuctrl: crg_ctrl@fff34000 { 359a4e36ae0SZhangfei Gao compatible = "hisilicon,hi3660-pmuctrl", "syscon"; 360a4e36ae0SZhangfei Gao reg = <0x0 0xfff34000 0x0 0x1000>; 361a4e36ae0SZhangfei Gao #clock-cells = <1>; 362a4e36ae0SZhangfei Gao }; 363a4e36ae0SZhangfei Gao 364a4e36ae0SZhangfei Gao sctrl: sctrl@fff0a000 { 365a4e36ae0SZhangfei Gao compatible = "hisilicon,hi3660-sctrl", "syscon"; 366a4e36ae0SZhangfei Gao reg = <0x0 0xfff0a000 0x0 0x1000>; 367a4e36ae0SZhangfei Gao #clock-cells = <1>; 368a4e36ae0SZhangfei Gao }; 369a4e36ae0SZhangfei Gao 370a4e36ae0SZhangfei Gao iomcu: iomcu@ffd7e000 { 371a4e36ae0SZhangfei Gao compatible = "hisilicon,hi3660-iomcu", "syscon"; 372a4e36ae0SZhangfei Gao reg = <0x0 0xffd7e000 0x0 0x1000>; 373a4e36ae0SZhangfei Gao #clock-cells = <1>; 374a4e36ae0SZhangfei Gao 375a4e36ae0SZhangfei Gao }; 376a4e36ae0SZhangfei Gao 377a4e36ae0SZhangfei Gao iomcu_rst: reset { 378a4e36ae0SZhangfei Gao compatible = "hisilicon,hi3660-reset"; 379a4e36ae0SZhangfei Gao hisi,rst-syscon = <&iomcu>; 380a4e36ae0SZhangfei Gao #reset-cells = <2>; 381a4e36ae0SZhangfei Gao }; 382a4e36ae0SZhangfei Gao 383ca905780SKaihua Zhong mailbox: mailbox@e896b000 { 384ca905780SKaihua Zhong compatible = "hisilicon,hi3660-mbox"; 385ca905780SKaihua Zhong reg = <0x0 0xe896b000 0x0 0x1000>; 386ca905780SKaihua Zhong interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, 387ca905780SKaihua Zhong <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>; 388ca905780SKaihua Zhong #mbox-cells = <3>; 389ca905780SKaihua Zhong }; 390ca905780SKaihua Zhong 3916e2c52b3SKaihua Zhong stub_clock: stub_clock@e896b500 { 3926e2c52b3SKaihua Zhong compatible = "hisilicon,hi3660-stub-clk"; 3936e2c52b3SKaihua Zhong reg = <0x0 0xe896b500 0x0 0x0100>; 3946e2c52b3SKaihua Zhong #clock-cells = <1>; 3956e2c52b3SKaihua Zhong mboxes = <&mailbox 13 3 0>; 3966e2c52b3SKaihua Zhong }; 3976e2c52b3SKaihua Zhong 39875196330SLeo Yan dual_timer0: timer@fff14000 { 39975196330SLeo Yan compatible = "arm,sp804", "arm,primecell"; 40075196330SLeo Yan reg = <0x0 0xfff14000 0x0 0x1000>; 40175196330SLeo Yan interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 40275196330SLeo Yan <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 40375196330SLeo Yan clocks = <&crg_ctrl HI3660_OSC32K>, 40475196330SLeo Yan <&crg_ctrl HI3660_OSC32K>, 40575196330SLeo Yan <&crg_ctrl HI3660_OSC32K>; 40675196330SLeo Yan clock-names = "timer1", "timer2", "apb_pclk"; 40775196330SLeo Yan }; 40875196330SLeo Yan 4095f8a3b77SZhangfei Gao i2c0: i2c@ffd71000 { 4105f8a3b77SZhangfei Gao compatible = "snps,designware-i2c"; 4115f8a3b77SZhangfei Gao reg = <0x0 0xffd71000 0x0 0x1000>; 4125f8a3b77SZhangfei Gao interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 4135f8a3b77SZhangfei Gao #address-cells = <1>; 4145f8a3b77SZhangfei Gao #size-cells = <0>; 4155f8a3b77SZhangfei Gao clock-frequency = <400000>; 4165f8a3b77SZhangfei Gao clocks = <&crg_ctrl HI3660_CLK_GATE_I2C0>; 4175f8a3b77SZhangfei Gao resets = <&iomcu_rst 0x20 3>; 4185f8a3b77SZhangfei Gao pinctrl-names = "default"; 4195f8a3b77SZhangfei Gao pinctrl-0 = <&i2c0_pmx_func &i2c0_cfg_func>; 4205f8a3b77SZhangfei Gao status = "disabled"; 4215f8a3b77SZhangfei Gao }; 4225f8a3b77SZhangfei Gao 4235f8a3b77SZhangfei Gao i2c1: i2c@ffd72000 { 4245f8a3b77SZhangfei Gao compatible = "snps,designware-i2c"; 4255f8a3b77SZhangfei Gao reg = <0x0 0xffd72000 0x0 0x1000>; 4265f8a3b77SZhangfei Gao interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; 4275f8a3b77SZhangfei Gao #address-cells = <1>; 4285f8a3b77SZhangfei Gao #size-cells = <0>; 4295f8a3b77SZhangfei Gao clock-frequency = <400000>; 4305f8a3b77SZhangfei Gao clocks = <&crg_ctrl HI3660_CLK_GATE_I2C1>; 4315f8a3b77SZhangfei Gao resets = <&iomcu_rst 0x20 4>; 4325f8a3b77SZhangfei Gao pinctrl-names = "default"; 4335f8a3b77SZhangfei Gao pinctrl-0 = <&i2c1_pmx_func &i2c1_cfg_func>; 4345f8a3b77SZhangfei Gao status = "disabled"; 4355f8a3b77SZhangfei Gao }; 4365f8a3b77SZhangfei Gao 4375f8a3b77SZhangfei Gao i2c3: i2c@fdf0c000 { 4385f8a3b77SZhangfei Gao compatible = "snps,designware-i2c"; 4395f8a3b77SZhangfei Gao reg = <0x0 0xfdf0c000 0x0 0x1000>; 4405f8a3b77SZhangfei Gao interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 4415f8a3b77SZhangfei Gao #address-cells = <1>; 4425f8a3b77SZhangfei Gao #size-cells = <0>; 4435f8a3b77SZhangfei Gao clock-frequency = <400000>; 4445f8a3b77SZhangfei Gao clocks = <&crg_ctrl HI3660_CLK_GATE_I2C3>; 4455f8a3b77SZhangfei Gao resets = <&crg_rst 0x78 7>; 4465f8a3b77SZhangfei Gao pinctrl-names = "default"; 4475f8a3b77SZhangfei Gao pinctrl-0 = <&i2c3_pmx_func &i2c3_cfg_func>; 4485f8a3b77SZhangfei Gao status = "disabled"; 4495f8a3b77SZhangfei Gao }; 4505f8a3b77SZhangfei Gao 4515f8a3b77SZhangfei Gao i2c7: i2c@fdf0b000 { 4525f8a3b77SZhangfei Gao compatible = "snps,designware-i2c"; 4535f8a3b77SZhangfei Gao reg = <0x0 0xfdf0b000 0x0 0x1000>; 4545f8a3b77SZhangfei Gao interrupts = <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>; 4555f8a3b77SZhangfei Gao #address-cells = <1>; 4565f8a3b77SZhangfei Gao #size-cells = <0>; 4575f8a3b77SZhangfei Gao clock-frequency = <400000>; 4585f8a3b77SZhangfei Gao clocks = <&crg_ctrl HI3660_CLK_GATE_I2C7>; 4595f8a3b77SZhangfei Gao resets = <&crg_rst 0x60 14>; 4605f8a3b77SZhangfei Gao pinctrl-names = "default"; 4615f8a3b77SZhangfei Gao pinctrl-0 = <&i2c7_pmx_func &i2c7_cfg_func>; 4625f8a3b77SZhangfei Gao status = "disabled"; 4635f8a3b77SZhangfei Gao }; 4645f8a3b77SZhangfei Gao 465254b07b2SChen Feng uart0: serial@fdf02000 { 466254b07b2SChen Feng compatible = "arm,pl011", "arm,primecell"; 467254b07b2SChen Feng reg = <0x0 0xfdf02000 0x0 0x1000>; 468254b07b2SChen Feng interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 469254b07b2SChen Feng clocks = <&crg_ctrl HI3660_CLK_MUX_UART0>, 470254b07b2SChen Feng <&crg_ctrl HI3660_PCLK>; 471254b07b2SChen Feng clock-names = "uartclk", "apb_pclk"; 472254b07b2SChen Feng pinctrl-names = "default"; 473254b07b2SChen Feng pinctrl-0 = <&uart0_pmx_func &uart0_cfg_func>; 474254b07b2SChen Feng status = "disabled"; 475254b07b2SChen Feng }; 476254b07b2SChen Feng 477254b07b2SChen Feng uart1: serial@fdf00000 { 478254b07b2SChen Feng compatible = "arm,pl011", "arm,primecell"; 479254b07b2SChen Feng reg = <0x0 0xfdf00000 0x0 0x1000>; 480254b07b2SChen Feng interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 481792cea3fSJohn Stultz dma-names = "rx", "tx"; 482792cea3fSJohn Stultz dmas = <&dma0 2 &dma0 3>; 483254b07b2SChen Feng clocks = <&crg_ctrl HI3660_CLK_GATE_UART1>, 484254b07b2SChen Feng <&crg_ctrl HI3660_CLK_GATE_UART1>; 485254b07b2SChen Feng clock-names = "uartclk", "apb_pclk"; 486254b07b2SChen Feng pinctrl-names = "default"; 487254b07b2SChen Feng pinctrl-0 = <&uart1_pmx_func &uart1_cfg_func>; 488254b07b2SChen Feng status = "disabled"; 489254b07b2SChen Feng }; 490254b07b2SChen Feng 491254b07b2SChen Feng uart2: serial@fdf03000 { 492254b07b2SChen Feng compatible = "arm,pl011", "arm,primecell"; 493254b07b2SChen Feng reg = <0x0 0xfdf03000 0x0 0x1000>; 494254b07b2SChen Feng interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 495792cea3fSJohn Stultz dma-names = "rx", "tx"; 496792cea3fSJohn Stultz dmas = <&dma0 4 &dma0 5>; 497254b07b2SChen Feng clocks = <&crg_ctrl HI3660_CLK_GATE_UART2>, 498254b07b2SChen Feng <&crg_ctrl HI3660_PCLK>; 499254b07b2SChen Feng clock-names = "uartclk", "apb_pclk"; 500254b07b2SChen Feng pinctrl-names = "default"; 501254b07b2SChen Feng pinctrl-0 = <&uart2_pmx_func &uart2_cfg_func>; 502254b07b2SChen Feng status = "disabled"; 503254b07b2SChen Feng }; 504254b07b2SChen Feng 505254b07b2SChen Feng uart3: serial@ffd74000 { 506254b07b2SChen Feng compatible = "arm,pl011", "arm,primecell"; 507254b07b2SChen Feng reg = <0x0 0xffd74000 0x0 0x1000>; 508254b07b2SChen Feng interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 509254b07b2SChen Feng clocks = <&crg_ctrl HI3660_FACTOR_UART3>, 510254b07b2SChen Feng <&crg_ctrl HI3660_PCLK>; 511254b07b2SChen Feng clock-names = "uartclk", "apb_pclk"; 512254b07b2SChen Feng pinctrl-names = "default"; 513254b07b2SChen Feng pinctrl-0 = <&uart3_pmx_func &uart3_cfg_func>; 514254b07b2SChen Feng status = "disabled"; 515254b07b2SChen Feng }; 516254b07b2SChen Feng 517254b07b2SChen Feng uart4: serial@fdf01000 { 518254b07b2SChen Feng compatible = "arm,pl011", "arm,primecell"; 519254b07b2SChen Feng reg = <0x0 0xfdf01000 0x0 0x1000>; 520254b07b2SChen Feng interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 521792cea3fSJohn Stultz dma-names = "rx", "tx"; 522792cea3fSJohn Stultz dmas = <&dma0 6 &dma0 7>; 523254b07b2SChen Feng clocks = <&crg_ctrl HI3660_CLK_GATE_UART4>, 524254b07b2SChen Feng <&crg_ctrl HI3660_CLK_GATE_UART4>; 525254b07b2SChen Feng clock-names = "uartclk", "apb_pclk"; 526254b07b2SChen Feng pinctrl-names = "default"; 527254b07b2SChen Feng pinctrl-0 = <&uart4_pmx_func &uart4_cfg_func>; 528254b07b2SChen Feng status = "disabled"; 529254b07b2SChen Feng }; 530254b07b2SChen Feng 531a4e36ae0SZhangfei Gao uart5: serial@fdf05000 { 53235ca8168SChen Feng compatible = "arm,pl011", "arm,primecell"; 53335ca8168SChen Feng reg = <0x0 0xfdf05000 0x0 0x1000>; 53435ca8168SChen Feng interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 535792cea3fSJohn Stultz dma-names = "rx", "tx"; 536792cea3fSJohn Stultz dmas = <&dma0 8 &dma0 9>; 537a4e36ae0SZhangfei Gao clocks = <&crg_ctrl HI3660_CLK_GATE_UART5>, 538a4e36ae0SZhangfei Gao <&crg_ctrl HI3660_CLK_GATE_UART5>; 53935ca8168SChen Feng clock-names = "uartclk", "apb_pclk"; 540254b07b2SChen Feng pinctrl-names = "default"; 541254b07b2SChen Feng pinctrl-0 = <&uart5_pmx_func &uart5_cfg_func>; 542254b07b2SChen Feng status = "disabled"; 543254b07b2SChen Feng }; 544254b07b2SChen Feng 545254b07b2SChen Feng uart6: serial@fff32000 { 546254b07b2SChen Feng compatible = "arm,pl011", "arm,primecell"; 547254b07b2SChen Feng reg = <0x0 0xfff32000 0x0 0x1000>; 548254b07b2SChen Feng interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 549254b07b2SChen Feng clocks = <&crg_ctrl HI3660_CLK_UART6>, 550254b07b2SChen Feng <&crg_ctrl HI3660_PCLK>; 551254b07b2SChen Feng clock-names = "uartclk", "apb_pclk"; 552254b07b2SChen Feng pinctrl-names = "default"; 553254b07b2SChen Feng pinctrl-0 = <&uart6_pmx_func &uart6_cfg_func>; 55435ca8168SChen Feng status = "disabled"; 55535ca8168SChen Feng }; 556d94eab86SWang Xiaoyin 5570b507e91SWang Ruyi dma0: dma@fdf30000 { 5580b507e91SWang Ruyi compatible = "hisilicon,k3-dma-1.0"; 5590b507e91SWang Ruyi reg = <0x0 0xfdf30000 0x0 0x1000>; 5600b507e91SWang Ruyi #dma-cells = <1>; 5610b507e91SWang Ruyi dma-channels = <16>; 5620b507e91SWang Ruyi dma-requests = <32>; 5636d09e003SJohn Stultz dma-channel-mask = <0xfffe>; 5640b507e91SWang Ruyi interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 5650b507e91SWang Ruyi clocks = <&crg_ctrl HI3660_CLK_GATE_DMAC>; 5660b507e91SWang Ruyi dma-no-cci; 5670b507e91SWang Ruyi dma-type = "hi3660_dma"; 5680b507e91SWang Ruyi }; 5690b507e91SWang Ruyi 570c9726326SYoulin Wang asp_dmac: dma-controller@e804b000 { 571c9726326SYoulin Wang compatible = "hisilicon,hisi-pcm-asp-dma-1.0"; 572c9726326SYoulin Wang reg = <0x0 0xe804b000 0x0 0x1000>; 573c9726326SYoulin Wang #dma-cells = <1>; 574c9726326SYoulin Wang dma-channels = <16>; 575c9726326SYoulin Wang dma-requests = <32>; 576c9726326SYoulin Wang interrupts = <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>; 577c9726326SYoulin Wang interrupt-names = "asp_dma_irq"; 578c9726326SYoulin Wang }; 579c9726326SYoulin Wang 5800a0698f6SChen Feng rtc0: rtc@fff04000 { 5810a0698f6SChen Feng compatible = "arm,pl031", "arm,primecell"; 5820a0698f6SChen Feng reg = <0x0 0Xfff04000 0x0 0x1000>; 5830a0698f6SChen Feng interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 5840a0698f6SChen Feng clocks = <&crg_ctrl HI3660_PCLK>; 5850a0698f6SChen Feng clock-names = "apb_pclk"; 5860a0698f6SChen Feng }; 5870a0698f6SChen Feng 588d94eab86SWang Xiaoyin gpio0: gpio@e8a0b000 { 589d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 590d94eab86SWang Xiaoyin reg = <0 0xe8a0b000 0 0x1000>; 591d94eab86SWang Xiaoyin interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 592d94eab86SWang Xiaoyin gpio-controller; 593d94eab86SWang Xiaoyin #gpio-cells = <2>; 594d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 1 0 7>; 595d94eab86SWang Xiaoyin interrupt-controller; 596d94eab86SWang Xiaoyin #interrupt-cells = <2>; 597d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO0>; 598d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 599d94eab86SWang Xiaoyin }; 600d94eab86SWang Xiaoyin 601d94eab86SWang Xiaoyin gpio1: gpio@e8a0c000 { 602d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 603d94eab86SWang Xiaoyin reg = <0 0xe8a0c000 0 0x1000>; 604d94eab86SWang Xiaoyin interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 605d94eab86SWang Xiaoyin gpio-controller; 606d94eab86SWang Xiaoyin #gpio-cells = <2>; 607d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 1 7 7>; 608d94eab86SWang Xiaoyin interrupt-controller; 609d94eab86SWang Xiaoyin #interrupt-cells = <2>; 610d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO1>; 611d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 612d94eab86SWang Xiaoyin }; 613d94eab86SWang Xiaoyin 614d94eab86SWang Xiaoyin gpio2: gpio@e8a0d000 { 615d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 616d94eab86SWang Xiaoyin reg = <0 0xe8a0d000 0 0x1000>; 617d94eab86SWang Xiaoyin interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 618d94eab86SWang Xiaoyin gpio-controller; 619d94eab86SWang Xiaoyin #gpio-cells = <2>; 620d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 14 8>; 621d94eab86SWang Xiaoyin interrupt-controller; 622d94eab86SWang Xiaoyin #interrupt-cells = <2>; 623d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO2>; 624d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 625d94eab86SWang Xiaoyin }; 626d94eab86SWang Xiaoyin 627d94eab86SWang Xiaoyin gpio3: gpio@e8a0e000 { 628d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 629d94eab86SWang Xiaoyin reg = <0 0xe8a0e000 0 0x1000>; 630d94eab86SWang Xiaoyin interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 631d94eab86SWang Xiaoyin gpio-controller; 632d94eab86SWang Xiaoyin #gpio-cells = <2>; 633d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 22 8>; 634d94eab86SWang Xiaoyin interrupt-controller; 635d94eab86SWang Xiaoyin #interrupt-cells = <2>; 636d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO3>; 637d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 638d94eab86SWang Xiaoyin }; 639d94eab86SWang Xiaoyin 640d94eab86SWang Xiaoyin gpio4: gpio@e8a0f000 { 641d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 642d94eab86SWang Xiaoyin reg = <0 0xe8a0f000 0 0x1000>; 643d94eab86SWang Xiaoyin interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 644d94eab86SWang Xiaoyin gpio-controller; 645d94eab86SWang Xiaoyin #gpio-cells = <2>; 646d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 30 8>; 647d94eab86SWang Xiaoyin interrupt-controller; 648d94eab86SWang Xiaoyin #interrupt-cells = <2>; 649d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO4>; 650d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 651d94eab86SWang Xiaoyin }; 652d94eab86SWang Xiaoyin 653d94eab86SWang Xiaoyin gpio5: gpio@e8a10000 { 654d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 655d94eab86SWang Xiaoyin reg = <0 0xe8a10000 0 0x1000>; 656d94eab86SWang Xiaoyin interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 657d94eab86SWang Xiaoyin gpio-controller; 658d94eab86SWang Xiaoyin #gpio-cells = <2>; 659d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 38 8>; 660d94eab86SWang Xiaoyin interrupt-controller; 661d94eab86SWang Xiaoyin #interrupt-cells = <2>; 662d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO5>; 663d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 664d94eab86SWang Xiaoyin }; 665d94eab86SWang Xiaoyin 666d94eab86SWang Xiaoyin gpio6: gpio@e8a11000 { 667d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 668d94eab86SWang Xiaoyin reg = <0 0xe8a11000 0 0x1000>; 669d94eab86SWang Xiaoyin interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 670d94eab86SWang Xiaoyin gpio-controller; 671d94eab86SWang Xiaoyin #gpio-cells = <2>; 672d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 46 8>; 673d94eab86SWang Xiaoyin interrupt-controller; 674d94eab86SWang Xiaoyin #interrupt-cells = <2>; 675d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO6>; 676d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 677d94eab86SWang Xiaoyin }; 678d94eab86SWang Xiaoyin 679d94eab86SWang Xiaoyin gpio7: gpio@e8a12000 { 680d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 681d94eab86SWang Xiaoyin reg = <0 0xe8a12000 0 0x1000>; 682d94eab86SWang Xiaoyin interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 683d94eab86SWang Xiaoyin gpio-controller; 684d94eab86SWang Xiaoyin #gpio-cells = <2>; 685d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 54 8>; 686d94eab86SWang Xiaoyin interrupt-controller; 687d94eab86SWang Xiaoyin #interrupt-cells = <2>; 688d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO7>; 689d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 690d94eab86SWang Xiaoyin }; 691d94eab86SWang Xiaoyin 692d94eab86SWang Xiaoyin gpio8: gpio@e8a13000 { 693d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 694d94eab86SWang Xiaoyin reg = <0 0xe8a13000 0 0x1000>; 695d94eab86SWang Xiaoyin interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 696d94eab86SWang Xiaoyin gpio-controller; 697d94eab86SWang Xiaoyin #gpio-cells = <2>; 698d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 62 8>; 699d94eab86SWang Xiaoyin interrupt-controller; 700d94eab86SWang Xiaoyin #interrupt-cells = <2>; 701d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO8>; 702d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 703d94eab86SWang Xiaoyin }; 704d94eab86SWang Xiaoyin 705d94eab86SWang Xiaoyin gpio9: gpio@e8a14000 { 706d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 707d94eab86SWang Xiaoyin reg = <0 0xe8a14000 0 0x1000>; 708d94eab86SWang Xiaoyin interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 709d94eab86SWang Xiaoyin gpio-controller; 710d94eab86SWang Xiaoyin #gpio-cells = <2>; 711d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 70 8>; 712d94eab86SWang Xiaoyin interrupt-controller; 713d94eab86SWang Xiaoyin #interrupt-cells = <2>; 714d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO9>; 715d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 716d94eab86SWang Xiaoyin }; 717d94eab86SWang Xiaoyin 718d94eab86SWang Xiaoyin gpio10: gpio@e8a15000 { 719d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 720d94eab86SWang Xiaoyin reg = <0 0xe8a15000 0 0x1000>; 721d94eab86SWang Xiaoyin interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 722d94eab86SWang Xiaoyin gpio-controller; 723d94eab86SWang Xiaoyin #gpio-cells = <2>; 724d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 78 8>; 725d94eab86SWang Xiaoyin interrupt-controller; 726d94eab86SWang Xiaoyin #interrupt-cells = <2>; 727d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO10>; 728d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 729d94eab86SWang Xiaoyin }; 730d94eab86SWang Xiaoyin 731d94eab86SWang Xiaoyin gpio11: gpio@e8a16000 { 732d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 733d94eab86SWang Xiaoyin reg = <0 0xe8a16000 0 0x1000>; 734d94eab86SWang Xiaoyin interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 735d94eab86SWang Xiaoyin gpio-controller; 736d94eab86SWang Xiaoyin #gpio-cells = <2>; 737d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 86 8>; 738d94eab86SWang Xiaoyin interrupt-controller; 739d94eab86SWang Xiaoyin #interrupt-cells = <2>; 740d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO11>; 741d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 742d94eab86SWang Xiaoyin }; 743d94eab86SWang Xiaoyin 744d94eab86SWang Xiaoyin gpio12: gpio@e8a17000 { 745d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 746d94eab86SWang Xiaoyin reg = <0 0xe8a17000 0 0x1000>; 747d94eab86SWang Xiaoyin interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 748d94eab86SWang Xiaoyin gpio-controller; 749d94eab86SWang Xiaoyin #gpio-cells = <2>; 750d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 94 3 &pmx0 7 101 1>; 751d94eab86SWang Xiaoyin interrupt-controller; 752d94eab86SWang Xiaoyin #interrupt-cells = <2>; 753d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO12>; 754d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 755d94eab86SWang Xiaoyin }; 756d94eab86SWang Xiaoyin 757d94eab86SWang Xiaoyin gpio13: gpio@e8a18000 { 758d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 759d94eab86SWang Xiaoyin reg = <0 0xe8a18000 0 0x1000>; 760d94eab86SWang Xiaoyin interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 761d94eab86SWang Xiaoyin gpio-controller; 762d94eab86SWang Xiaoyin #gpio-cells = <2>; 763d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 102 8>; 764d94eab86SWang Xiaoyin interrupt-controller; 765d94eab86SWang Xiaoyin #interrupt-cells = <2>; 766d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO13>; 767d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 768d94eab86SWang Xiaoyin }; 769d94eab86SWang Xiaoyin 770d94eab86SWang Xiaoyin gpio14: gpio@e8a19000 { 771d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 772d94eab86SWang Xiaoyin reg = <0 0xe8a19000 0 0x1000>; 773d94eab86SWang Xiaoyin interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 774d94eab86SWang Xiaoyin gpio-controller; 775d94eab86SWang Xiaoyin #gpio-cells = <2>; 776d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 110 8>; 777d94eab86SWang Xiaoyin interrupt-controller; 778d94eab86SWang Xiaoyin #interrupt-cells = <2>; 779d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO14>; 780d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 781d94eab86SWang Xiaoyin }; 782d94eab86SWang Xiaoyin 783d94eab86SWang Xiaoyin gpio15: gpio@e8a1a000 { 784d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 785d94eab86SWang Xiaoyin reg = <0 0xe8a1a000 0 0x1000>; 786d94eab86SWang Xiaoyin interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; 787d94eab86SWang Xiaoyin gpio-controller; 788d94eab86SWang Xiaoyin #gpio-cells = <2>; 789d94eab86SWang Xiaoyin gpio-ranges = <&pmx0 0 118 6>; 790d94eab86SWang Xiaoyin interrupt-controller; 791d94eab86SWang Xiaoyin #interrupt-cells = <2>; 792d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO15>; 793d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 794d94eab86SWang Xiaoyin }; 795d94eab86SWang Xiaoyin 796d94eab86SWang Xiaoyin gpio16: gpio@e8a1b000 { 797d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 798d94eab86SWang Xiaoyin reg = <0 0xe8a1b000 0 0x1000>; 799d94eab86SWang Xiaoyin interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 800d94eab86SWang Xiaoyin gpio-controller; 801d94eab86SWang Xiaoyin #gpio-cells = <2>; 802d94eab86SWang Xiaoyin interrupt-controller; 803d94eab86SWang Xiaoyin #interrupt-cells = <2>; 804d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO16>; 805d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 806d94eab86SWang Xiaoyin }; 807d94eab86SWang Xiaoyin 808d94eab86SWang Xiaoyin gpio17: gpio@e8a1c000 { 809d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 810d94eab86SWang Xiaoyin reg = <0 0xe8a1c000 0 0x1000>; 811d94eab86SWang Xiaoyin interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 812d94eab86SWang Xiaoyin gpio-controller; 813d94eab86SWang Xiaoyin #gpio-cells = <2>; 814d94eab86SWang Xiaoyin interrupt-controller; 815d94eab86SWang Xiaoyin #interrupt-cells = <2>; 816d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO17>; 817d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 818d94eab86SWang Xiaoyin }; 819d94eab86SWang Xiaoyin 820d94eab86SWang Xiaoyin gpio18: gpio@ff3b4000 { 821d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 822d94eab86SWang Xiaoyin reg = <0 0xff3b4000 0 0x1000>; 823d94eab86SWang Xiaoyin interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 824d94eab86SWang Xiaoyin gpio-controller; 825d94eab86SWang Xiaoyin #gpio-cells = <2>; 826d94eab86SWang Xiaoyin gpio-ranges = <&pmx2 0 0 8>; 827d94eab86SWang Xiaoyin interrupt-controller; 828d94eab86SWang Xiaoyin #interrupt-cells = <2>; 829d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO18>; 830d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 831d94eab86SWang Xiaoyin }; 832d94eab86SWang Xiaoyin 833d94eab86SWang Xiaoyin gpio19: gpio@ff3b5000 { 834d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 835d94eab86SWang Xiaoyin reg = <0 0xff3b5000 0 0x1000>; 836d94eab86SWang Xiaoyin interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 837d94eab86SWang Xiaoyin gpio-controller; 838d94eab86SWang Xiaoyin #gpio-cells = <2>; 839d94eab86SWang Xiaoyin gpio-ranges = <&pmx2 0 8 4>; 840d94eab86SWang Xiaoyin interrupt-controller; 841d94eab86SWang Xiaoyin #interrupt-cells = <2>; 842d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO19>; 843d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 844d94eab86SWang Xiaoyin }; 845d94eab86SWang Xiaoyin 846d94eab86SWang Xiaoyin gpio20: gpio@e8a1f000 { 847d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 848d94eab86SWang Xiaoyin reg = <0 0xe8a1f000 0 0x1000>; 849d94eab86SWang Xiaoyin interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 850d94eab86SWang Xiaoyin gpio-controller; 851d94eab86SWang Xiaoyin #gpio-cells = <2>; 852d94eab86SWang Xiaoyin gpio-ranges = <&pmx1 0 0 6>; 853d94eab86SWang Xiaoyin interrupt-controller; 854d94eab86SWang Xiaoyin #interrupt-cells = <2>; 855d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO20>; 856d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 857d94eab86SWang Xiaoyin }; 858d94eab86SWang Xiaoyin 859d94eab86SWang Xiaoyin gpio21: gpio@e8a20000 { 860d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 861d94eab86SWang Xiaoyin reg = <0 0xe8a20000 0 0x1000>; 862d94eab86SWang Xiaoyin interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 863d94eab86SWang Xiaoyin gpio-controller; 864d94eab86SWang Xiaoyin #gpio-cells = <2>; 865d94eab86SWang Xiaoyin interrupt-controller; 866d94eab86SWang Xiaoyin #interrupt-cells = <2>; 867d94eab86SWang Xiaoyin gpio-ranges = <&pmx3 0 0 6>; 868d94eab86SWang Xiaoyin clocks = <&crg_ctrl HI3660_PCLK_GPIO21>; 869d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 870d94eab86SWang Xiaoyin }; 871d94eab86SWang Xiaoyin 872d94eab86SWang Xiaoyin gpio22: gpio@fff0b000 { 873d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 874d94eab86SWang Xiaoyin reg = <0 0xfff0b000 0 0x1000>; 875d94eab86SWang Xiaoyin interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 876d94eab86SWang Xiaoyin gpio-controller; 877d94eab86SWang Xiaoyin #gpio-cells = <2>; 878d94eab86SWang Xiaoyin /* GPIO176 */ 879d94eab86SWang Xiaoyin gpio-ranges = <&pmx4 2 0 6>; 880d94eab86SWang Xiaoyin interrupt-controller; 881d94eab86SWang Xiaoyin #interrupt-cells = <2>; 882d94eab86SWang Xiaoyin clocks = <&sctrl HI3660_PCLK_AO_GPIO0>; 883d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 884d94eab86SWang Xiaoyin }; 885d94eab86SWang Xiaoyin 886d94eab86SWang Xiaoyin gpio23: gpio@fff0c000 { 887d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 888d94eab86SWang Xiaoyin reg = <0 0xfff0c000 0 0x1000>; 889d94eab86SWang Xiaoyin interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 890d94eab86SWang Xiaoyin gpio-controller; 891d94eab86SWang Xiaoyin #gpio-cells = <2>; 892d94eab86SWang Xiaoyin /* GPIO184 */ 893d94eab86SWang Xiaoyin gpio-ranges = <&pmx4 0 6 7>; 894d94eab86SWang Xiaoyin interrupt-controller; 895d94eab86SWang Xiaoyin #interrupt-cells = <2>; 896d94eab86SWang Xiaoyin clocks = <&sctrl HI3660_PCLK_AO_GPIO1>; 897d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 898d94eab86SWang Xiaoyin }; 899d94eab86SWang Xiaoyin 900d94eab86SWang Xiaoyin gpio24: gpio@fff0d000 { 901d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 902d94eab86SWang Xiaoyin reg = <0 0xfff0d000 0 0x1000>; 903d94eab86SWang Xiaoyin interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 904d94eab86SWang Xiaoyin gpio-controller; 905d94eab86SWang Xiaoyin #gpio-cells = <2>; 906d94eab86SWang Xiaoyin /* GPIO192 */ 907d94eab86SWang Xiaoyin gpio-ranges = <&pmx4 0 13 8>; 908d94eab86SWang Xiaoyin interrupt-controller; 909d94eab86SWang Xiaoyin #interrupt-cells = <2>; 910d94eab86SWang Xiaoyin clocks = <&sctrl HI3660_PCLK_AO_GPIO2>; 911d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 912d94eab86SWang Xiaoyin }; 913d94eab86SWang Xiaoyin 914d94eab86SWang Xiaoyin gpio25: gpio@fff0e000 { 915d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 916d94eab86SWang Xiaoyin reg = <0 0xfff0e000 0 0x1000>; 917d94eab86SWang Xiaoyin interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 918d94eab86SWang Xiaoyin gpio-controller; 919d94eab86SWang Xiaoyin #gpio-cells = <2>; 920d94eab86SWang Xiaoyin /* GPIO200 */ 921d94eab86SWang Xiaoyin gpio-ranges = <&pmx4 0 21 4 &pmx4 5 25 3>; 922d94eab86SWang Xiaoyin interrupt-controller; 923d94eab86SWang Xiaoyin #interrupt-cells = <2>; 924d94eab86SWang Xiaoyin clocks = <&sctrl HI3660_PCLK_AO_GPIO3>; 925d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 926d94eab86SWang Xiaoyin }; 927d94eab86SWang Xiaoyin 928d94eab86SWang Xiaoyin gpio26: gpio@fff0f000 { 929d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 930d94eab86SWang Xiaoyin reg = <0 0xfff0f000 0 0x1000>; 931d94eab86SWang Xiaoyin interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 932d94eab86SWang Xiaoyin gpio-controller; 933d94eab86SWang Xiaoyin #gpio-cells = <2>; 934d94eab86SWang Xiaoyin /* GPIO208 */ 935d94eab86SWang Xiaoyin gpio-ranges = <&pmx4 0 28 8>; 936d94eab86SWang Xiaoyin interrupt-controller; 937d94eab86SWang Xiaoyin #interrupt-cells = <2>; 938d94eab86SWang Xiaoyin clocks = <&sctrl HI3660_PCLK_AO_GPIO4>; 939d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 940d94eab86SWang Xiaoyin }; 941d94eab86SWang Xiaoyin 942d94eab86SWang Xiaoyin gpio27: gpio@fff10000 { 943d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 944d94eab86SWang Xiaoyin reg = <0 0xfff10000 0 0x1000>; 945d94eab86SWang Xiaoyin interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 946d94eab86SWang Xiaoyin gpio-controller; 947d94eab86SWang Xiaoyin #gpio-cells = <2>; 948d94eab86SWang Xiaoyin /* GPIO216 */ 949d94eab86SWang Xiaoyin gpio-ranges = <&pmx4 0 36 6>; 950d94eab86SWang Xiaoyin interrupt-controller; 951d94eab86SWang Xiaoyin #interrupt-cells = <2>; 952d94eab86SWang Xiaoyin clocks = <&sctrl HI3660_PCLK_AO_GPIO5>; 953d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 954d94eab86SWang Xiaoyin }; 955d94eab86SWang Xiaoyin 956d94eab86SWang Xiaoyin gpio28: gpio@fff1d000 { 957d94eab86SWang Xiaoyin compatible = "arm,pl061", "arm,primecell"; 958d94eab86SWang Xiaoyin reg = <0 0xfff1d000 0 0x1000>; 959d94eab86SWang Xiaoyin interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>; 960d94eab86SWang Xiaoyin gpio-controller; 961d94eab86SWang Xiaoyin #gpio-cells = <2>; 962d94eab86SWang Xiaoyin interrupt-controller; 963d94eab86SWang Xiaoyin #interrupt-cells = <2>; 964d94eab86SWang Xiaoyin clocks = <&sctrl HI3660_PCLK_AO_GPIO6>; 965d94eab86SWang Xiaoyin clock-names = "apb_pclk"; 966d94eab86SWang Xiaoyin }; 96738810497SWang Xiaoyin 96838810497SWang Xiaoyin spi2: spi@ffd68000 { 96938810497SWang Xiaoyin compatible = "arm,pl022", "arm,primecell"; 97038810497SWang Xiaoyin reg = <0x0 0xffd68000 0x0 0x1000>; 97138810497SWang Xiaoyin #address-cells = <1>; 97238810497SWang Xiaoyin #size-cells = <0>; 97338810497SWang Xiaoyin interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 97438810497SWang Xiaoyin clocks = <&crg_ctrl HI3660_CLK_GATE_SPI2>; 97538810497SWang Xiaoyin clock-names = "apb_pclk"; 97638810497SWang Xiaoyin pinctrl-names = "default"; 97738810497SWang Xiaoyin pinctrl-0 = <&spi2_pmx_func>; 97838810497SWang Xiaoyin num-cs = <1>; 97938810497SWang Xiaoyin cs-gpios = <&gpio27 2 0>; 98038810497SWang Xiaoyin status = "disabled"; 98138810497SWang Xiaoyin }; 98238810497SWang Xiaoyin 98338810497SWang Xiaoyin spi3: spi@ff3b3000 { 98438810497SWang Xiaoyin compatible = "arm,pl022", "arm,primecell"; 98538810497SWang Xiaoyin reg = <0x0 0xff3b3000 0x0 0x1000>; 98638810497SWang Xiaoyin #address-cells = <1>; 98738810497SWang Xiaoyin #size-cells = <0>; 98838810497SWang Xiaoyin interrupts = <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>; 98938810497SWang Xiaoyin clocks = <&crg_ctrl HI3660_CLK_GATE_SPI3>; 99038810497SWang Xiaoyin clock-names = "apb_pclk"; 99138810497SWang Xiaoyin pinctrl-names = "default"; 99238810497SWang Xiaoyin pinctrl-0 = <&spi3_pmx_func>; 99338810497SWang Xiaoyin num-cs = <1>; 99438810497SWang Xiaoyin cs-gpios = <&gpio18 5 0>; 99538810497SWang Xiaoyin status = "disabled"; 99638810497SWang Xiaoyin }; 99796909778SXiaowei Song 99896909778SXiaowei Song pcie@f4000000 { 99996909778SXiaowei Song compatible = "hisilicon,kirin960-pcie"; 100096909778SXiaowei Song reg = <0x0 0xf4000000 0x0 0x1000>, 100196909778SXiaowei Song <0x0 0xff3fe000 0x0 0x1000>, 100296909778SXiaowei Song <0x0 0xf3f20000 0x0 0x40000>, 100396909778SXiaowei Song <0x0 0xf5000000 0x0 0x2000>; 100496909778SXiaowei Song reg-names = "dbi", "apb", "phy", "config"; 100596909778SXiaowei Song bus-range = <0x0 0x1>; 100696909778SXiaowei Song #address-cells = <3>; 100796909778SXiaowei Song #size-cells = <2>; 100896909778SXiaowei Song device_type = "pci"; 100996909778SXiaowei Song ranges = <0x02000000 0x0 0x00000000 101096909778SXiaowei Song 0x0 0xf6000000 101196909778SXiaowei Song 0x0 0x02000000>; 101296909778SXiaowei Song num-lanes = <1>; 101396909778SXiaowei Song #interrupt-cells = <1>; 10142bff3594SYao Chen interrupts = <0 283 4>; 10152bff3594SYao Chen interrupt-names = "msi"; 101696909778SXiaowei Song interrupt-map-mask = <0xf800 0 0 7>; 101796909778SXiaowei Song interrupt-map = <0x0 0 0 1 101896909778SXiaowei Song &gic GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>, 101996909778SXiaowei Song <0x0 0 0 2 102096909778SXiaowei Song &gic GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>, 102196909778SXiaowei Song <0x0 0 0 3 102296909778SXiaowei Song &gic GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>, 102396909778SXiaowei Song <0x0 0 0 4 102496909778SXiaowei Song &gic GIC_SPI 285 IRQ_TYPE_LEVEL_HIGH>; 102596909778SXiaowei Song clocks = <&crg_ctrl HI3660_PCIEPHY_REF>, 102696909778SXiaowei Song <&crg_ctrl HI3660_CLK_GATE_PCIEAUX>, 102796909778SXiaowei Song <&crg_ctrl HI3660_PCLK_GATE_PCIE_PHY>, 102896909778SXiaowei Song <&crg_ctrl HI3660_PCLK_GATE_PCIE_SYS>, 102996909778SXiaowei Song <&crg_ctrl HI3660_ACLK_GATE_PCIE>; 103096909778SXiaowei Song clock-names = "pcie_phy_ref", "pcie_aux", 103196909778SXiaowei Song "pcie_apb_phy", "pcie_apb_sys", 103296909778SXiaowei Song "pcie_aclk"; 103396909778SXiaowei Song reset-gpios = <&gpio11 1 0 >; 103496909778SXiaowei Song }; 1035804d7d7aSLi Wei 1036360249d2Sliwei /* UFS */ 1037360249d2Sliwei ufs: ufs@ff3b0000 { 1038360249d2Sliwei compatible = "hisilicon,hi3660-ufs", "jedec,ufs-1.1"; 1039360249d2Sliwei /* 0: HCI standard */ 1040360249d2Sliwei /* 1: UFS SYS CTRL */ 1041360249d2Sliwei reg = <0x0 0xff3b0000 0x0 0x1000>, 1042360249d2Sliwei <0x0 0xff3b1000 0x0 0x1000>; 1043360249d2Sliwei interrupt-parent = <&gic>; 1044360249d2Sliwei interrupts = <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>; 1045360249d2Sliwei clocks = <&crg_ctrl HI3660_CLK_GATE_UFSIO_REF>, 1046360249d2Sliwei <&crg_ctrl HI3660_CLK_GATE_UFSPHY_CFG>; 1047360249d2Sliwei clock-names = "ref_clk", "phy_clk"; 1048360249d2Sliwei freq-table-hz = <0 0>, <0 0>; 1049360249d2Sliwei /* offset: 0x84; bit: 12 */ 1050360249d2Sliwei resets = <&crg_rst 0x84 12>; 1051360249d2Sliwei reset-names = "rst"; 1052360249d2Sliwei }; 1053360249d2Sliwei 1054804d7d7aSLi Wei /* SD */ 1055804d7d7aSLi Wei dwmmc1: dwmmc1@ff37f000 { 1056f0ab786fSoscardagrach compatible = "hisilicon,hi3660-dw-mshc"; 1057f0ab786fSoscardagrach reg = <0x0 0xff37f000 0x0 0x1000>; 1058804d7d7aSLi Wei #address-cells = <1>; 1059804d7d7aSLi Wei #size-cells = <0>; 1060804d7d7aSLi Wei interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>; 1061804d7d7aSLi Wei clocks = <&crg_ctrl HI3660_CLK_GATE_SD>, 1062804d7d7aSLi Wei <&crg_ctrl HI3660_HCLK_GATE_SD>; 1063804d7d7aSLi Wei clock-names = "ciu", "biu"; 1064804d7d7aSLi Wei clock-frequency = <3200000>; 1065804d7d7aSLi Wei resets = <&crg_rst 0x94 18>; 1066996707d7SGuodong Xu reset-names = "reset"; 1067804d7d7aSLi Wei hisilicon,peripheral-syscon = <&sctrl>; 1068f0ab786fSoscardagrach card-detect-delay = <200>; 1069804d7d7aSLi Wei status = "disabled"; 1070804d7d7aSLi Wei }; 1071804d7d7aSLi Wei 1072804d7d7aSLi Wei /* SDIO */ 1073804d7d7aSLi Wei dwmmc2: dwmmc2@ff3ff000 { 1074804d7d7aSLi Wei compatible = "hisilicon,hi3660-dw-mshc"; 1075804d7d7aSLi Wei reg = <0x0 0xff3ff000 0x0 0x1000>; 1076f0ab786fSoscardagrach #address-cells = <0x1>; 1077f0ab786fSoscardagrach #size-cells = <0x0>; 1078804d7d7aSLi Wei interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 1079804d7d7aSLi Wei clocks = <&crg_ctrl HI3660_CLK_GATE_SDIO0>, 1080804d7d7aSLi Wei <&crg_ctrl HI3660_HCLK_GATE_SDIO0>; 1081804d7d7aSLi Wei clock-names = "ciu", "biu"; 1082804d7d7aSLi Wei resets = <&crg_rst 0x94 20>; 1083996707d7SGuodong Xu reset-names = "reset"; 1084804d7d7aSLi Wei card-detect-delay = <200>; 1085804d7d7aSLi Wei status = "disabled"; 1086804d7d7aSLi Wei }; 1087487f00d4SLeo Yan 1088487f00d4SLeo Yan watchdog0: watchdog@e8a06000 { 1089487f00d4SLeo Yan compatible = "arm,sp805-wdt", "arm,primecell"; 1090487f00d4SLeo Yan reg = <0x0 0xe8a06000 0x0 0x1000>; 1091487f00d4SLeo Yan interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 1092487f00d4SLeo Yan clocks = <&crg_ctrl HI3660_OSC32K>; 1093487f00d4SLeo Yan clock-names = "apb_pclk"; 1094487f00d4SLeo Yan }; 1095487f00d4SLeo Yan 1096487f00d4SLeo Yan watchdog1: watchdog@e8a07000 { 1097487f00d4SLeo Yan compatible = "arm,sp805-wdt", "arm,primecell"; 1098487f00d4SLeo Yan reg = <0x0 0xe8a07000 0x0 0x1000>; 1099487f00d4SLeo Yan interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 1100487f00d4SLeo Yan clocks = <&crg_ctrl HI3660_OSC32K>; 1101487f00d4SLeo Yan clock-names = "apb_pclk"; 1102487f00d4SLeo Yan }; 1103a7ab4cb4SKevin Wangtao 1104a7ab4cb4SKevin Wangtao tsensor: tsensor@fff30000 { 1105a7ab4cb4SKevin Wangtao compatible = "hisilicon,hi3660-tsensor"; 1106a7ab4cb4SKevin Wangtao reg = <0x0 0xfff30000 0x0 0x1000>; 1107a7ab4cb4SKevin Wangtao interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 1108a7ab4cb4SKevin Wangtao #thermal-sensor-cells = <1>; 1109a7ab4cb4SKevin Wangtao }; 11108d93e94bSTao Wang 11118d93e94bSTao Wang thermal-zones { 11128d93e94bSTao Wang 11138d93e94bSTao Wang cls0: cls0 { 11148d93e94bSTao Wang polling-delay = <1000>; 11158d93e94bSTao Wang polling-delay-passive = <100>; 11168d93e94bSTao Wang sustainable-power = <4500>; 11178d93e94bSTao Wang 11188d93e94bSTao Wang /* sensor ID */ 11198d93e94bSTao Wang thermal-sensors = <&tsensor 1>; 11208d93e94bSTao Wang 11218d93e94bSTao Wang trips { 11228d93e94bSTao Wang threshold: trip-point@0 { 11238d93e94bSTao Wang temperature = <65000>; 11248d93e94bSTao Wang hysteresis = <1000>; 11258d93e94bSTao Wang type = "passive"; 11268d93e94bSTao Wang }; 11278d93e94bSTao Wang 11288d93e94bSTao Wang target: trip-point@1 { 11298d93e94bSTao Wang temperature = <75000>; 11308d93e94bSTao Wang hysteresis = <1000>; 11318d93e94bSTao Wang type = "passive"; 11328d93e94bSTao Wang }; 11338d93e94bSTao Wang }; 11348d93e94bSTao Wang 11358d93e94bSTao Wang cooling-maps { 11368d93e94bSTao Wang map0 { 11378d93e94bSTao Wang trip = <&target>; 11388d93e94bSTao Wang contribution = <1024>; 11396ad5506eSViresh Kumar cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 11406ad5506eSViresh Kumar <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 11416ad5506eSViresh Kumar <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 11426ad5506eSViresh Kumar <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 11438d93e94bSTao Wang }; 11448d93e94bSTao Wang map1 { 11458d93e94bSTao Wang trip = <&target>; 11468d93e94bSTao Wang contribution = <512>; 11476ad5506eSViresh Kumar cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 11486ad5506eSViresh Kumar <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 11496ad5506eSViresh Kumar <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 11506ad5506eSViresh Kumar <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 11518d93e94bSTao Wang }; 11528d93e94bSTao Wang }; 11538d93e94bSTao Wang }; 11548d93e94bSTao Wang }; 115535ca8168SChen Feng }; 115635ca8168SChen Feng}; 1157*9500ff14SWanglai Shi 1158*9500ff14SWanglai Shi#include "hi3660-coresight.dtsi" 1159