xref: /linux/scripts/dtc/include-prefixes/arm64/apm/apm-storm.dtsi (revision 8e694cd2762c36b4104bbddaaf72740e59fdee5e)
1ca5b3410SRobert Richter/*
2ca5b3410SRobert Richter * dts file for AppliedMicro (APM) X-Gene Storm SOC
3ca5b3410SRobert Richter *
4ca5b3410SRobert Richter * Copyright (C) 2013, Applied Micro Circuits Corporation
5ca5b3410SRobert Richter *
6ca5b3410SRobert Richter * This program is free software; you can redistribute it and/or
7ca5b3410SRobert Richter * modify it under the terms of the GNU General Public License as
8ca5b3410SRobert Richter * published by the Free Software Foundation; either version 2 of
9ca5b3410SRobert Richter * the License, or (at your option) any later version.
10ca5b3410SRobert Richter */
11ca5b3410SRobert Richter
12ca5b3410SRobert Richter/ {
13ca5b3410SRobert Richter	compatible = "apm,xgene-storm";
14ca5b3410SRobert Richter	interrupt-parent = <&gic>;
15ca5b3410SRobert Richter	#address-cells = <2>;
16ca5b3410SRobert Richter	#size-cells = <2>;
17ca5b3410SRobert Richter
18ca5b3410SRobert Richter	cpus {
19ca5b3410SRobert Richter		#address-cells = <2>;
20ca5b3410SRobert Richter		#size-cells = <0>;
21ca5b3410SRobert Richter
22ca5b3410SRobert Richter		cpu@000 {
23ca5b3410SRobert Richter			device_type = "cpu";
24ca5b3410SRobert Richter			compatible = "apm,potenza", "arm,armv8";
25ca5b3410SRobert Richter			reg = <0x0 0x000>;
26ca5b3410SRobert Richter			enable-method = "spin-table";
27ca5b3410SRobert Richter			cpu-release-addr = <0x1 0x0000fff8>;
288000bc3fSDuc Dang			next-level-cache = <&xgene_L2_0>;
29ca5b3410SRobert Richter		};
30ca5b3410SRobert Richter		cpu@001 {
31ca5b3410SRobert Richter			device_type = "cpu";
32ca5b3410SRobert Richter			compatible = "apm,potenza", "arm,armv8";
33ca5b3410SRobert Richter			reg = <0x0 0x001>;
34ca5b3410SRobert Richter			enable-method = "spin-table";
35ca5b3410SRobert Richter			cpu-release-addr = <0x1 0x0000fff8>;
368000bc3fSDuc Dang			next-level-cache = <&xgene_L2_0>;
37ca5b3410SRobert Richter		};
38ca5b3410SRobert Richter		cpu@100 {
39ca5b3410SRobert Richter			device_type = "cpu";
40ca5b3410SRobert Richter			compatible = "apm,potenza", "arm,armv8";
41ca5b3410SRobert Richter			reg = <0x0 0x100>;
42ca5b3410SRobert Richter			enable-method = "spin-table";
43ca5b3410SRobert Richter			cpu-release-addr = <0x1 0x0000fff8>;
448000bc3fSDuc Dang			next-level-cache = <&xgene_L2_1>;
45ca5b3410SRobert Richter		};
46ca5b3410SRobert Richter		cpu@101 {
47ca5b3410SRobert Richter			device_type = "cpu";
48ca5b3410SRobert Richter			compatible = "apm,potenza", "arm,armv8";
49ca5b3410SRobert Richter			reg = <0x0 0x101>;
50ca5b3410SRobert Richter			enable-method = "spin-table";
51ca5b3410SRobert Richter			cpu-release-addr = <0x1 0x0000fff8>;
528000bc3fSDuc Dang			next-level-cache = <&xgene_L2_1>;
53ca5b3410SRobert Richter		};
54ca5b3410SRobert Richter		cpu@200 {
55ca5b3410SRobert Richter			device_type = "cpu";
56ca5b3410SRobert Richter			compatible = "apm,potenza", "arm,armv8";
57ca5b3410SRobert Richter			reg = <0x0 0x200>;
58ca5b3410SRobert Richter			enable-method = "spin-table";
59ca5b3410SRobert Richter			cpu-release-addr = <0x1 0x0000fff8>;
608000bc3fSDuc Dang			next-level-cache = <&xgene_L2_2>;
61ca5b3410SRobert Richter		};
62ca5b3410SRobert Richter		cpu@201 {
63ca5b3410SRobert Richter			device_type = "cpu";
64ca5b3410SRobert Richter			compatible = "apm,potenza", "arm,armv8";
65ca5b3410SRobert Richter			reg = <0x0 0x201>;
66ca5b3410SRobert Richter			enable-method = "spin-table";
67ca5b3410SRobert Richter			cpu-release-addr = <0x1 0x0000fff8>;
688000bc3fSDuc Dang			next-level-cache = <&xgene_L2_2>;
69ca5b3410SRobert Richter		};
70ca5b3410SRobert Richter		cpu@300 {
71ca5b3410SRobert Richter			device_type = "cpu";
72ca5b3410SRobert Richter			compatible = "apm,potenza", "arm,armv8";
73ca5b3410SRobert Richter			reg = <0x0 0x300>;
74ca5b3410SRobert Richter			enable-method = "spin-table";
75ca5b3410SRobert Richter			cpu-release-addr = <0x1 0x0000fff8>;
768000bc3fSDuc Dang			next-level-cache = <&xgene_L2_3>;
77ca5b3410SRobert Richter		};
78ca5b3410SRobert Richter		cpu@301 {
79ca5b3410SRobert Richter			device_type = "cpu";
80ca5b3410SRobert Richter			compatible = "apm,potenza", "arm,armv8";
81ca5b3410SRobert Richter			reg = <0x0 0x301>;
82ca5b3410SRobert Richter			enable-method = "spin-table";
83ca5b3410SRobert Richter			cpu-release-addr = <0x1 0x0000fff8>;
848000bc3fSDuc Dang			next-level-cache = <&xgene_L2_3>;
858000bc3fSDuc Dang		};
868000bc3fSDuc Dang		xgene_L2_0: l2-cache-0 {
878000bc3fSDuc Dang			compatible = "cache";
888000bc3fSDuc Dang		};
898000bc3fSDuc Dang		xgene_L2_1: l2-cache-1 {
908000bc3fSDuc Dang			compatible = "cache";
918000bc3fSDuc Dang		};
928000bc3fSDuc Dang		xgene_L2_2: l2-cache-2 {
938000bc3fSDuc Dang			compatible = "cache";
948000bc3fSDuc Dang		};
958000bc3fSDuc Dang		xgene_L2_3: l2-cache-3 {
968000bc3fSDuc Dang			compatible = "cache";
97ca5b3410SRobert Richter		};
98ca5b3410SRobert Richter	};
99ca5b3410SRobert Richter
100ca5b3410SRobert Richter	gic: interrupt-controller@78010000 {
101ca5b3410SRobert Richter		compatible = "arm,cortex-a15-gic";
102ca5b3410SRobert Richter		#interrupt-cells = <3>;
103ca5b3410SRobert Richter		interrupt-controller;
104ca5b3410SRobert Richter		reg = <0x0 0x78010000 0x0 0x1000>,	/* GIC Dist */
105ca5b3410SRobert Richter		      <0x0 0x78020000 0x0 0x1000>,	/* GIC CPU */
106ca5b3410SRobert Richter		      <0x0 0x78040000 0x0 0x2000>,	/* GIC VCPU Control */
107ca5b3410SRobert Richter		      <0x0 0x78060000 0x0 0x2000>;	/* GIC VCPU */
108ca5b3410SRobert Richter		interrupts = <1 9 0xf04>;	/* GIC Maintenence IRQ */
109ca5b3410SRobert Richter	};
110ca5b3410SRobert Richter
111ca5b3410SRobert Richter	timer {
112ca5b3410SRobert Richter		compatible = "arm,armv8-timer";
113ca5b3410SRobert Richter		interrupts = <1 0 0xff01>,	/* Secure Phys IRQ */
114ca5b3410SRobert Richter			     <1 13 0xff01>,	/* Non-secure Phys IRQ */
115ca5b3410SRobert Richter			     <1 14 0xff01>,	/* Virt IRQ */
116ca5b3410SRobert Richter			     <1 15 0xff01>;	/* Hyp IRQ */
117ca5b3410SRobert Richter		clock-frequency = <50000000>;
118ca5b3410SRobert Richter	};
119ca5b3410SRobert Richter
1207434f42bSFeng Kan	pmu {
1217434f42bSFeng Kan		compatible = "apm,potenza-pmu", "arm,armv8-pmuv3";
1227434f42bSFeng Kan		interrupts = <1 12 0xff04>;
1237434f42bSFeng Kan	};
1247434f42bSFeng Kan
125ca5b3410SRobert Richter	soc {
126ca5b3410SRobert Richter		compatible = "simple-bus";
127ca5b3410SRobert Richter		#address-cells = <2>;
128ca5b3410SRobert Richter		#size-cells = <2>;
129ca5b3410SRobert Richter		ranges;
13074e353e1SRameshwar Prasad Sahu		dma-ranges = <0x0 0x0 0x0 0x0 0x400 0x0>;
131ca5b3410SRobert Richter
132ca5b3410SRobert Richter		clocks {
133ca5b3410SRobert Richter			#address-cells = <2>;
134ca5b3410SRobert Richter			#size-cells = <2>;
135ca5b3410SRobert Richter			ranges;
136ca5b3410SRobert Richter			refclk: refclk {
137ca5b3410SRobert Richter				compatible = "fixed-clock";
138ca5b3410SRobert Richter				#clock-cells = <1>;
139ca5b3410SRobert Richter				clock-frequency = <100000000>;
140ca5b3410SRobert Richter				clock-output-names = "refclk";
141ca5b3410SRobert Richter			};
142ca5b3410SRobert Richter
143ca5b3410SRobert Richter			pcppll: pcppll@17000100 {
144ca5b3410SRobert Richter				compatible = "apm,xgene-pcppll-clock";
145ca5b3410SRobert Richter				#clock-cells = <1>;
146ca5b3410SRobert Richter				clocks = <&refclk 0>;
147ca5b3410SRobert Richter				clock-names = "pcppll";
148ca5b3410SRobert Richter				reg = <0x0 0x17000100 0x0 0x1000>;
149ca5b3410SRobert Richter				clock-output-names = "pcppll";
150ca5b3410SRobert Richter				type = <0>;
151ca5b3410SRobert Richter			};
152ca5b3410SRobert Richter
153ca5b3410SRobert Richter			socpll: socpll@17000120 {
154ca5b3410SRobert Richter				compatible = "apm,xgene-socpll-clock";
155ca5b3410SRobert Richter				#clock-cells = <1>;
156ca5b3410SRobert Richter				clocks = <&refclk 0>;
157ca5b3410SRobert Richter				clock-names = "socpll";
158ca5b3410SRobert Richter				reg = <0x0 0x17000120 0x0 0x1000>;
159ca5b3410SRobert Richter				clock-output-names = "socpll";
160ca5b3410SRobert Richter				type = <1>;
161ca5b3410SRobert Richter			};
162ca5b3410SRobert Richter
163ca5b3410SRobert Richter			socplldiv2: socplldiv2  {
164ca5b3410SRobert Richter				compatible = "fixed-factor-clock";
165ca5b3410SRobert Richter				#clock-cells = <1>;
166ca5b3410SRobert Richter				clocks = <&socpll 0>;
167ca5b3410SRobert Richter				clock-names = "socplldiv2";
168ca5b3410SRobert Richter				clock-mult = <1>;
169ca5b3410SRobert Richter				clock-div = <2>;
170ca5b3410SRobert Richter				clock-output-names = "socplldiv2";
171ca5b3410SRobert Richter			};
172ca5b3410SRobert Richter
173b0e7a85aSDuc Dang			ahbclk: ahbclk@17000000 {
1748f74e861SSuman Tripathi				compatible = "apm,xgene-device-clock";
1758f74e861SSuman Tripathi				#clock-cells = <1>;
1768f74e861SSuman Tripathi				clocks = <&socplldiv2 0>;
177b0e7a85aSDuc Dang				reg = <0x0 0x17000000 0x0 0x2000>;
178b0e7a85aSDuc Dang				reg-names = "div-reg";
1798f74e861SSuman Tripathi				divider-offset = <0x164>;
1808f74e861SSuman Tripathi				divider-width = <0x5>;
1818f74e861SSuman Tripathi				divider-shift = <0x0>;
1828f74e861SSuman Tripathi				clock-output-names = "ahbclk";
1838f74e861SSuman Tripathi			};
1848f74e861SSuman Tripathi
1858f74e861SSuman Tripathi			sdioclk: sdioclk@1f2ac000 {
1868f74e861SSuman Tripathi				compatible = "apm,xgene-device-clock";
1878f74e861SSuman Tripathi				#clock-cells = <1>;
1888f74e861SSuman Tripathi				clocks = <&socplldiv2 0>;
1898f74e861SSuman Tripathi				reg = <0x0 0x1f2ac000 0x0 0x1000
1908f74e861SSuman Tripathi					0x0 0x17000000 0x0 0x2000>;
1918f74e861SSuman Tripathi				reg-names = "csr-reg", "div-reg";
1928f74e861SSuman Tripathi				csr-offset = <0x0>;
1938f74e861SSuman Tripathi				csr-mask = <0x2>;
1948f74e861SSuman Tripathi				enable-offset = <0x8>;
1958f74e861SSuman Tripathi				enable-mask = <0x2>;
1968f74e861SSuman Tripathi				divider-offset = <0x178>;
1978f74e861SSuman Tripathi				divider-width = <0x8>;
1988f74e861SSuman Tripathi				divider-shift = <0x0>;
1998f74e861SSuman Tripathi				clock-output-names = "sdioclk";
2008f74e861SSuman Tripathi			};
2018f74e861SSuman Tripathi
202ca5b3410SRobert Richter			qmlclk: qmlclk {
203ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
204ca5b3410SRobert Richter				#clock-cells = <1>;
205ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
206ca5b3410SRobert Richter				clock-names = "qmlclk";
207ca5b3410SRobert Richter				reg = <0x0 0x1703C000 0x0 0x1000>;
208ca5b3410SRobert Richter				reg-names = "csr-reg";
209ca5b3410SRobert Richter				clock-output-names = "qmlclk";
210ca5b3410SRobert Richter			};
211ca5b3410SRobert Richter
212ca5b3410SRobert Richter			ethclk: ethclk {
213ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
214ca5b3410SRobert Richter				#clock-cells = <1>;
215ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
216ca5b3410SRobert Richter				clock-names = "ethclk";
217ca5b3410SRobert Richter				reg = <0x0 0x17000000 0x0 0x1000>;
218ca5b3410SRobert Richter				reg-names = "div-reg";
219ca5b3410SRobert Richter				divider-offset = <0x238>;
220ca5b3410SRobert Richter				divider-width = <0x9>;
221ca5b3410SRobert Richter				divider-shift = <0x0>;
222ca5b3410SRobert Richter				clock-output-names = "ethclk";
223ca5b3410SRobert Richter			};
224ca5b3410SRobert Richter
225ca5b3410SRobert Richter			menetclk: menetclk {
226ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
227ca5b3410SRobert Richter				#clock-cells = <1>;
228ca5b3410SRobert Richter				clocks = <&ethclk 0>;
229ca5b3410SRobert Richter				reg = <0x0 0x1702C000 0x0 0x1000>;
230ca5b3410SRobert Richter				reg-names = "csr-reg";
231ca5b3410SRobert Richter				clock-output-names = "menetclk";
232ca5b3410SRobert Richter			};
233ca5b3410SRobert Richter
234ca5b3410SRobert Richter			sge0clk: sge0clk@1f21c000 {
235ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
236ca5b3410SRobert Richter				#clock-cells = <1>;
237ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
238ca5b3410SRobert Richter				reg = <0x0 0x1f21c000 0x0 0x1000>;
239ca5b3410SRobert Richter				reg-names = "csr-reg";
240*8e694cd2SIyappan Subramanian				csr-mask = <0xa>;
241*8e694cd2SIyappan Subramanian				enable-mask = <0xf>;
242ca5b3410SRobert Richter				clock-output-names = "sge0clk";
243ca5b3410SRobert Richter			};
244ca5b3410SRobert Richter
245ca5b3410SRobert Richter			xge0clk: xge0clk@1f61c000 {
246ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
247ca5b3410SRobert Richter				#clock-cells = <1>;
248ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
249ca5b3410SRobert Richter				reg = <0x0 0x1f61c000 0x0 0x1000>;
250ca5b3410SRobert Richter				reg-names = "csr-reg";
251ca5b3410SRobert Richter				csr-mask = <0x3>;
252ca5b3410SRobert Richter				clock-output-names = "xge0clk";
253ca5b3410SRobert Richter			};
254ca5b3410SRobert Richter
255e63c7a09SIyappan Subramanian			xge1clk: xge1clk@1f62c000 {
256e63c7a09SIyappan Subramanian				compatible = "apm,xgene-device-clock";
257e63c7a09SIyappan Subramanian				status = "disabled";
258e63c7a09SIyappan Subramanian				#clock-cells = <1>;
259e63c7a09SIyappan Subramanian				clocks = <&socplldiv2 0>;
260e63c7a09SIyappan Subramanian				reg = <0x0 0x1f62c000 0x0 0x1000>;
261e63c7a09SIyappan Subramanian				reg-names = "csr-reg";
262e63c7a09SIyappan Subramanian				csr-mask = <0x3>;
263e63c7a09SIyappan Subramanian				clock-output-names = "xge1clk";
264e63c7a09SIyappan Subramanian			};
265e63c7a09SIyappan Subramanian
266ca5b3410SRobert Richter			sataphy1clk: sataphy1clk@1f21c000 {
267ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
268ca5b3410SRobert Richter				#clock-cells = <1>;
269ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
270ca5b3410SRobert Richter				reg = <0x0 0x1f21c000 0x0 0x1000>;
271ca5b3410SRobert Richter				reg-names = "csr-reg";
272ca5b3410SRobert Richter				clock-output-names = "sataphy1clk";
273ca5b3410SRobert Richter				status = "disabled";
274ca5b3410SRobert Richter				csr-offset = <0x4>;
275ca5b3410SRobert Richter				csr-mask = <0x00>;
276ca5b3410SRobert Richter				enable-offset = <0x0>;
277ca5b3410SRobert Richter				enable-mask = <0x06>;
278ca5b3410SRobert Richter			};
279ca5b3410SRobert Richter
280ca5b3410SRobert Richter			sataphy2clk: sataphy1clk@1f22c000 {
281ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
282ca5b3410SRobert Richter				#clock-cells = <1>;
283ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
284ca5b3410SRobert Richter				reg = <0x0 0x1f22c000 0x0 0x1000>;
285ca5b3410SRobert Richter				reg-names = "csr-reg";
286ca5b3410SRobert Richter				clock-output-names = "sataphy2clk";
287ca5b3410SRobert Richter				status = "ok";
288ca5b3410SRobert Richter				csr-offset = <0x4>;
289ca5b3410SRobert Richter				csr-mask = <0x3a>;
290ca5b3410SRobert Richter				enable-offset = <0x0>;
291ca5b3410SRobert Richter				enable-mask = <0x06>;
292ca5b3410SRobert Richter			};
293ca5b3410SRobert Richter
294ca5b3410SRobert Richter			sataphy3clk: sataphy1clk@1f23c000 {
295ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
296ca5b3410SRobert Richter				#clock-cells = <1>;
297ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
298ca5b3410SRobert Richter				reg = <0x0 0x1f23c000 0x0 0x1000>;
299ca5b3410SRobert Richter				reg-names = "csr-reg";
300ca5b3410SRobert Richter				clock-output-names = "sataphy3clk";
301ca5b3410SRobert Richter				status = "ok";
302ca5b3410SRobert Richter				csr-offset = <0x4>;
303ca5b3410SRobert Richter				csr-mask = <0x3a>;
304ca5b3410SRobert Richter				enable-offset = <0x0>;
305ca5b3410SRobert Richter				enable-mask = <0x06>;
306ca5b3410SRobert Richter			};
307ca5b3410SRobert Richter
308ca5b3410SRobert Richter			sata01clk: sata01clk@1f21c000 {
309ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
310ca5b3410SRobert Richter				#clock-cells = <1>;
311ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
312ca5b3410SRobert Richter				reg = <0x0 0x1f21c000 0x0 0x1000>;
313ca5b3410SRobert Richter				reg-names = "csr-reg";
314ca5b3410SRobert Richter				clock-output-names = "sata01clk";
315ca5b3410SRobert Richter				csr-offset = <0x4>;
316ca5b3410SRobert Richter				csr-mask = <0x05>;
317ca5b3410SRobert Richter				enable-offset = <0x0>;
318ca5b3410SRobert Richter				enable-mask = <0x39>;
319ca5b3410SRobert Richter			};
320ca5b3410SRobert Richter
321ca5b3410SRobert Richter			sata23clk: sata23clk@1f22c000 {
322ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
323ca5b3410SRobert Richter				#clock-cells = <1>;
324ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
325ca5b3410SRobert Richter				reg = <0x0 0x1f22c000 0x0 0x1000>;
326ca5b3410SRobert Richter				reg-names = "csr-reg";
327ca5b3410SRobert Richter				clock-output-names = "sata23clk";
328ca5b3410SRobert Richter				csr-offset = <0x4>;
329ca5b3410SRobert Richter				csr-mask = <0x05>;
330ca5b3410SRobert Richter				enable-offset = <0x0>;
331ca5b3410SRobert Richter				enable-mask = <0x39>;
332ca5b3410SRobert Richter			};
333ca5b3410SRobert Richter
334ca5b3410SRobert Richter			sata45clk: sata45clk@1f23c000 {
335ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
336ca5b3410SRobert Richter				#clock-cells = <1>;
337ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
338ca5b3410SRobert Richter				reg = <0x0 0x1f23c000 0x0 0x1000>;
339ca5b3410SRobert Richter				reg-names = "csr-reg";
340ca5b3410SRobert Richter				clock-output-names = "sata45clk";
341ca5b3410SRobert Richter				csr-offset = <0x4>;
342ca5b3410SRobert Richter				csr-mask = <0x05>;
343ca5b3410SRobert Richter				enable-offset = <0x0>;
344ca5b3410SRobert Richter				enable-mask = <0x39>;
345ca5b3410SRobert Richter			};
346ca5b3410SRobert Richter
347ca5b3410SRobert Richter			rtcclk: rtcclk@17000000 {
348ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
349ca5b3410SRobert Richter				#clock-cells = <1>;
350ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
351ca5b3410SRobert Richter				reg = <0x0 0x17000000 0x0 0x2000>;
352ca5b3410SRobert Richter				reg-names = "csr-reg";
353ca5b3410SRobert Richter				csr-offset = <0xc>;
354ca5b3410SRobert Richter				csr-mask = <0x2>;
355ca5b3410SRobert Richter				enable-offset = <0x10>;
356ca5b3410SRobert Richter				enable-mask = <0x2>;
357ca5b3410SRobert Richter				clock-output-names = "rtcclk";
358ca5b3410SRobert Richter			};
359ca5b3410SRobert Richter
360ca5b3410SRobert Richter			rngpkaclk: rngpkaclk@17000000 {
361ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
362ca5b3410SRobert Richter				#clock-cells = <1>;
363ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
364ca5b3410SRobert Richter				reg = <0x0 0x17000000 0x0 0x2000>;
365ca5b3410SRobert Richter				reg-names = "csr-reg";
366ca5b3410SRobert Richter				csr-offset = <0xc>;
367ca5b3410SRobert Richter				csr-mask = <0x10>;
368ca5b3410SRobert Richter				enable-offset = <0x10>;
369ca5b3410SRobert Richter				enable-mask = <0x10>;
370ca5b3410SRobert Richter				clock-output-names = "rngpkaclk";
371ca5b3410SRobert Richter			};
372ca5b3410SRobert Richter
373ca5b3410SRobert Richter			pcie0clk: pcie0clk@1f2bc000 {
374ca5b3410SRobert Richter				status = "disabled";
375ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
376ca5b3410SRobert Richter				#clock-cells = <1>;
377ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
378ca5b3410SRobert Richter				reg = <0x0 0x1f2bc000 0x0 0x1000>;
379ca5b3410SRobert Richter				reg-names = "csr-reg";
380ca5b3410SRobert Richter				clock-output-names = "pcie0clk";
381ca5b3410SRobert Richter			};
382ca5b3410SRobert Richter
383ca5b3410SRobert Richter			pcie1clk: pcie1clk@1f2cc000 {
384ca5b3410SRobert Richter				status = "disabled";
385ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
386ca5b3410SRobert Richter				#clock-cells = <1>;
387ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
388ca5b3410SRobert Richter				reg = <0x0 0x1f2cc000 0x0 0x1000>;
389ca5b3410SRobert Richter				reg-names = "csr-reg";
390ca5b3410SRobert Richter				clock-output-names = "pcie1clk";
391ca5b3410SRobert Richter			};
392ca5b3410SRobert Richter
393ca5b3410SRobert Richter			pcie2clk: pcie2clk@1f2dc000 {
394ca5b3410SRobert Richter				status = "disabled";
395ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
396ca5b3410SRobert Richter				#clock-cells = <1>;
397ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
398ca5b3410SRobert Richter				reg = <0x0 0x1f2dc000 0x0 0x1000>;
399ca5b3410SRobert Richter				reg-names = "csr-reg";
400ca5b3410SRobert Richter				clock-output-names = "pcie2clk";
401ca5b3410SRobert Richter			};
402ca5b3410SRobert Richter
403ca5b3410SRobert Richter			pcie3clk: pcie3clk@1f50c000 {
404ca5b3410SRobert Richter				status = "disabled";
405ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
406ca5b3410SRobert Richter				#clock-cells = <1>;
407ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
408ca5b3410SRobert Richter				reg = <0x0 0x1f50c000 0x0 0x1000>;
409ca5b3410SRobert Richter				reg-names = "csr-reg";
410ca5b3410SRobert Richter				clock-output-names = "pcie3clk";
411ca5b3410SRobert Richter			};
412ca5b3410SRobert Richter
413ca5b3410SRobert Richter			pcie4clk: pcie4clk@1f51c000 {
414ca5b3410SRobert Richter				status = "disabled";
415ca5b3410SRobert Richter				compatible = "apm,xgene-device-clock";
416ca5b3410SRobert Richter				#clock-cells = <1>;
417ca5b3410SRobert Richter				clocks = <&socplldiv2 0>;
418ca5b3410SRobert Richter				reg = <0x0 0x1f51c000 0x0 0x1000>;
419ca5b3410SRobert Richter				reg-names = "csr-reg";
420ca5b3410SRobert Richter				clock-output-names = "pcie4clk";
421ca5b3410SRobert Richter			};
42274e353e1SRameshwar Prasad Sahu
42374e353e1SRameshwar Prasad Sahu			dmaclk: dmaclk@1f27c000 {
42474e353e1SRameshwar Prasad Sahu				compatible = "apm,xgene-device-clock";
42574e353e1SRameshwar Prasad Sahu				#clock-cells = <1>;
42674e353e1SRameshwar Prasad Sahu				clocks = <&socplldiv2 0>;
42774e353e1SRameshwar Prasad Sahu				reg = <0x0 0x1f27c000 0x0 0x1000>;
42874e353e1SRameshwar Prasad Sahu				reg-names = "csr-reg";
42974e353e1SRameshwar Prasad Sahu				clock-output-names = "dmaclk";
43074e353e1SRameshwar Prasad Sahu			};
431ca5b3410SRobert Richter		};
432ca5b3410SRobert Richter
433e1e6e5c4SDuc Dang		msi: msi@79000000 {
434e1e6e5c4SDuc Dang			compatible = "apm,xgene1-msi";
435e1e6e5c4SDuc Dang			msi-controller;
436e1e6e5c4SDuc Dang			reg = <0x00 0x79000000 0x0 0x900000>;
437e1e6e5c4SDuc Dang			interrupts = <  0x0 0x10 0x4
438e1e6e5c4SDuc Dang					0x0 0x11 0x4
439e1e6e5c4SDuc Dang					0x0 0x12 0x4
440e1e6e5c4SDuc Dang					0x0 0x13 0x4
441e1e6e5c4SDuc Dang					0x0 0x14 0x4
442e1e6e5c4SDuc Dang					0x0 0x15 0x4
443e1e6e5c4SDuc Dang					0x0 0x16 0x4
444e1e6e5c4SDuc Dang					0x0 0x17 0x4
445e1e6e5c4SDuc Dang					0x0 0x18 0x4
446e1e6e5c4SDuc Dang					0x0 0x19 0x4
447e1e6e5c4SDuc Dang					0x0 0x1a 0x4
448e1e6e5c4SDuc Dang					0x0 0x1b 0x4
449e1e6e5c4SDuc Dang					0x0 0x1c 0x4
450e1e6e5c4SDuc Dang					0x0 0x1d 0x4
451e1e6e5c4SDuc Dang					0x0 0x1e 0x4
452e1e6e5c4SDuc Dang					0x0 0x1f 0x4>;
453e1e6e5c4SDuc Dang		};
454e1e6e5c4SDuc Dang
4555c3a87e3SFeng Kan		scu: system-clk-controller@17000000 {
4565c3a87e3SFeng Kan			compatible = "apm,xgene-scu","syscon";
4575c3a87e3SFeng Kan			reg = <0x0 0x17000000 0x0 0x400>;
4585c3a87e3SFeng Kan		};
4595c3a87e3SFeng Kan
4605c3a87e3SFeng Kan		reboot: reboot@17000014 {
4615c3a87e3SFeng Kan			compatible = "syscon-reboot";
4625c3a87e3SFeng Kan			regmap = <&scu>;
4635c3a87e3SFeng Kan			offset = <0x14>;
4645c3a87e3SFeng Kan			mask = <0x1>;
4655c3a87e3SFeng Kan		};
4665c3a87e3SFeng Kan
4678f2ae6f3SLoc Ho		csw: csw@7e200000 {
4688f2ae6f3SLoc Ho			compatible = "apm,xgene-csw", "syscon";
4698f2ae6f3SLoc Ho			reg = <0x0 0x7e200000 0x0 0x1000>;
4708f2ae6f3SLoc Ho		};
4718f2ae6f3SLoc Ho
4728f2ae6f3SLoc Ho		mcba: mcba@7e700000 {
4738f2ae6f3SLoc Ho			compatible = "apm,xgene-mcb", "syscon";
4748f2ae6f3SLoc Ho			reg = <0x0 0x7e700000 0x0 0x1000>;
4758f2ae6f3SLoc Ho		};
4768f2ae6f3SLoc Ho
4778f2ae6f3SLoc Ho		mcbb: mcbb@7e720000 {
4788f2ae6f3SLoc Ho			compatible = "apm,xgene-mcb", "syscon";
4798f2ae6f3SLoc Ho			reg = <0x0 0x7e720000 0x0 0x1000>;
4808f2ae6f3SLoc Ho		};
4818f2ae6f3SLoc Ho
4828f2ae6f3SLoc Ho		efuse: efuse@1054a000 {
4838f2ae6f3SLoc Ho			compatible = "apm,xgene-efuse", "syscon";
4848f2ae6f3SLoc Ho			reg = <0x0 0x1054a000 0x0 0x20>;
4858f2ae6f3SLoc Ho		};
4868f2ae6f3SLoc Ho
487f5793c97SLoc Ho		rb: rb@7e000000 {
488f5793c97SLoc Ho			compatible = "apm,xgene-rb", "syscon";
489f5793c97SLoc Ho			reg = <0x0 0x7e000000 0x0 0x10>;
490f5793c97SLoc Ho		};
491f5793c97SLoc Ho
4928f2ae6f3SLoc Ho		edac@78800000 {
4938f2ae6f3SLoc Ho			compatible = "apm,xgene-edac";
4948f2ae6f3SLoc Ho			#address-cells = <2>;
4958f2ae6f3SLoc Ho			#size-cells = <2>;
4968f2ae6f3SLoc Ho			ranges;
4978f2ae6f3SLoc Ho			regmap-csw = <&csw>;
4988f2ae6f3SLoc Ho			regmap-mcba = <&mcba>;
4998f2ae6f3SLoc Ho			regmap-mcbb = <&mcbb>;
5008f2ae6f3SLoc Ho			regmap-efuse = <&efuse>;
501f5793c97SLoc Ho			regmap-rb = <&rb>;
5028f2ae6f3SLoc Ho			reg = <0x0 0x78800000 0x0 0x100>;
5038f2ae6f3SLoc Ho			interrupts = <0x0 0x20 0x4>,
5048f2ae6f3SLoc Ho				     <0x0 0x21 0x4>,
5058f2ae6f3SLoc Ho				     <0x0 0x27 0x4>;
5068f2ae6f3SLoc Ho
5078f2ae6f3SLoc Ho			edacmc@7e800000 {
5088f2ae6f3SLoc Ho				compatible = "apm,xgene-edac-mc";
5098f2ae6f3SLoc Ho				reg = <0x0 0x7e800000 0x0 0x1000>;
5108f2ae6f3SLoc Ho				memory-controller = <0>;
5118f2ae6f3SLoc Ho			};
5128f2ae6f3SLoc Ho
5138f2ae6f3SLoc Ho			edacmc@7e840000 {
5148f2ae6f3SLoc Ho				compatible = "apm,xgene-edac-mc";
5158f2ae6f3SLoc Ho				reg = <0x0 0x7e840000 0x0 0x1000>;
5168f2ae6f3SLoc Ho				memory-controller = <1>;
5178f2ae6f3SLoc Ho			};
5188f2ae6f3SLoc Ho
5198f2ae6f3SLoc Ho			edacmc@7e880000 {
5208f2ae6f3SLoc Ho				compatible = "apm,xgene-edac-mc";
5218f2ae6f3SLoc Ho				reg = <0x0 0x7e880000 0x0 0x1000>;
5228f2ae6f3SLoc Ho				memory-controller = <2>;
5238f2ae6f3SLoc Ho			};
5248f2ae6f3SLoc Ho
5258f2ae6f3SLoc Ho			edacmc@7e8c0000 {
5268f2ae6f3SLoc Ho				compatible = "apm,xgene-edac-mc";
5278f2ae6f3SLoc Ho				reg = <0x0 0x7e8c0000 0x0 0x1000>;
5288f2ae6f3SLoc Ho				memory-controller = <3>;
5298f2ae6f3SLoc Ho			};
5308f2ae6f3SLoc Ho
5318f2ae6f3SLoc Ho			edacpmd@7c000000 {
5328f2ae6f3SLoc Ho				compatible = "apm,xgene-edac-pmd";
5338f2ae6f3SLoc Ho				reg = <0x0 0x7c000000 0x0 0x200000>;
5348f2ae6f3SLoc Ho				pmd-controller = <0>;
5358f2ae6f3SLoc Ho			};
5368f2ae6f3SLoc Ho
5378f2ae6f3SLoc Ho			edacpmd@7c200000 {
5388f2ae6f3SLoc Ho				compatible = "apm,xgene-edac-pmd";
5398f2ae6f3SLoc Ho				reg = <0x0 0x7c200000 0x0 0x200000>;
5408f2ae6f3SLoc Ho				pmd-controller = <1>;
5418f2ae6f3SLoc Ho			};
5428f2ae6f3SLoc Ho
5438f2ae6f3SLoc Ho			edacpmd@7c400000 {
5448f2ae6f3SLoc Ho				compatible = "apm,xgene-edac-pmd";
5458f2ae6f3SLoc Ho				reg = <0x0 0x7c400000 0x0 0x200000>;
5468f2ae6f3SLoc Ho				pmd-controller = <2>;
5478f2ae6f3SLoc Ho			};
5488f2ae6f3SLoc Ho
5498f2ae6f3SLoc Ho			edacpmd@7c600000 {
5508f2ae6f3SLoc Ho				compatible = "apm,xgene-edac-pmd";
5518f2ae6f3SLoc Ho				reg = <0x0 0x7c600000 0x0 0x200000>;
5528f2ae6f3SLoc Ho				pmd-controller = <3>;
5538f2ae6f3SLoc Ho			};
554043cba96SLoc Ho
555043cba96SLoc Ho			edacl3@7e600000 {
556043cba96SLoc Ho				compatible = "apm,xgene-edac-l3";
557043cba96SLoc Ho				reg = <0x0 0x7e600000 0x0 0x1000>;
558043cba96SLoc Ho			};
559043cba96SLoc Ho
560043cba96SLoc Ho			edacsoc@7e930000 {
561043cba96SLoc Ho				compatible = "apm,xgene-edac-soc-v1";
562043cba96SLoc Ho				reg = <0x0 0x7e930000 0x0 0x1000>;
563043cba96SLoc Ho			};
5648f2ae6f3SLoc Ho		};
5658f2ae6f3SLoc Ho
566ca5b3410SRobert Richter		pcie0: pcie@1f2b0000 {
567ca5b3410SRobert Richter			status = "disabled";
568ca5b3410SRobert Richter			device_type = "pci";
569ca5b3410SRobert Richter			compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie";
570ca5b3410SRobert Richter			#interrupt-cells = <1>;
571ca5b3410SRobert Richter			#size-cells = <2>;
572ca5b3410SRobert Richter			#address-cells = <3>;
573ca5b3410SRobert Richter			reg = < 0x00 0x1f2b0000 0x0 0x00010000   /* Controller registers */
574ca5b3410SRobert Richter				0xe0 0xd0000000 0x0 0x00040000>; /* PCI config space */
575ca5b3410SRobert Richter			reg-names = "csr", "cfg";
576ca5b3410SRobert Richter			ranges = <0x01000000 0x00 0x00000000 0xe0 0x10000000 0x00 0x00010000   /* io */
57780bb3edaSDuc Dang				  0x02000000 0x00 0x80000000 0xe1 0x80000000 0x00 0x80000000   /* mem */
57880bb3edaSDuc Dang				  0x43000000 0xf0 0x00000000 0xf0 0x00000000 0x10 0x00000000>; /* mem */
579ca5b3410SRobert Richter			dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000
580ca5b3410SRobert Richter				      0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>;
581ca5b3410SRobert Richter			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
582ca5b3410SRobert Richter			interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xc2 0x1
583ca5b3410SRobert Richter					 0x0 0x0 0x0 0x2 &gic 0x0 0xc3 0x1
584ca5b3410SRobert Richter					 0x0 0x0 0x0 0x3 &gic 0x0 0xc4 0x1
585ca5b3410SRobert Richter					 0x0 0x0 0x0 0x4 &gic 0x0 0xc5 0x1>;
586ca5b3410SRobert Richter			dma-coherent;
587ca5b3410SRobert Richter			clocks = <&pcie0clk 0>;
588e1e6e5c4SDuc Dang			msi-parent = <&msi>;
589ca5b3410SRobert Richter		};
590ca5b3410SRobert Richter
591ca5b3410SRobert Richter		pcie1: pcie@1f2c0000 {
592ca5b3410SRobert Richter			status = "disabled";
593ca5b3410SRobert Richter			device_type = "pci";
594ca5b3410SRobert Richter			compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie";
595ca5b3410SRobert Richter			#interrupt-cells = <1>;
596ca5b3410SRobert Richter			#size-cells = <2>;
597ca5b3410SRobert Richter			#address-cells = <3>;
598ca5b3410SRobert Richter			reg = < 0x00 0x1f2c0000 0x0 0x00010000   /* Controller registers */
599ca5b3410SRobert Richter				0xd0 0xd0000000 0x0 0x00040000>; /* PCI config space */
600ca5b3410SRobert Richter			reg-names = "csr", "cfg";
60180bb3edaSDuc Dang			ranges = <0x01000000 0x00 0x00000000 0xd0 0x10000000 0x00 0x00010000   /* io  */
60280bb3edaSDuc Dang				  0x02000000 0x00 0x80000000 0xd1 0x80000000 0x00 0x80000000   /* mem */
60380bb3edaSDuc Dang				  0x43000000 0xd8 0x00000000 0xd8 0x00000000 0x08 0x00000000>; /* mem */
604ca5b3410SRobert Richter			dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000
605ca5b3410SRobert Richter				      0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>;
606ca5b3410SRobert Richter			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
607ca5b3410SRobert Richter			interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xc8 0x1
608ca5b3410SRobert Richter					 0x0 0x0 0x0 0x2 &gic 0x0 0xc9 0x1
609ca5b3410SRobert Richter					 0x0 0x0 0x0 0x3 &gic 0x0 0xca 0x1
610ca5b3410SRobert Richter					 0x0 0x0 0x0 0x4 &gic 0x0 0xcb 0x1>;
611ca5b3410SRobert Richter			dma-coherent;
612ca5b3410SRobert Richter			clocks = <&pcie1clk 0>;
613e1e6e5c4SDuc Dang			msi-parent = <&msi>;
614ca5b3410SRobert Richter		};
615ca5b3410SRobert Richter
616ca5b3410SRobert Richter		pcie2: pcie@1f2d0000 {
617ca5b3410SRobert Richter			status = "disabled";
618ca5b3410SRobert Richter			device_type = "pci";
619ca5b3410SRobert Richter			compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie";
620ca5b3410SRobert Richter			#interrupt-cells = <1>;
621ca5b3410SRobert Richter			#size-cells = <2>;
622ca5b3410SRobert Richter			#address-cells = <3>;
623ca5b3410SRobert Richter			reg =  < 0x00 0x1f2d0000 0x0 0x00010000   /* Controller registers */
624ca5b3410SRobert Richter				 0x90 0xd0000000 0x0 0x00040000>; /* PCI config space */
625ca5b3410SRobert Richter			reg-names = "csr", "cfg";
62680bb3edaSDuc Dang			ranges = <0x01000000 0x00 0x00000000 0x90 0x10000000 0x00 0x00010000   /* io  */
62780bb3edaSDuc Dang				  0x02000000 0x00 0x80000000 0x91 0x80000000 0x00 0x80000000   /* mem */
62880bb3edaSDuc Dang				  0x43000000 0x94 0x00000000 0x94 0x00000000 0x04 0x00000000>; /* mem */
629ca5b3410SRobert Richter			dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000
630ca5b3410SRobert Richter				      0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>;
631ca5b3410SRobert Richter			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
632ca5b3410SRobert Richter			interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xce 0x1
633ca5b3410SRobert Richter					 0x0 0x0 0x0 0x2 &gic 0x0 0xcf 0x1
634ca5b3410SRobert Richter					 0x0 0x0 0x0 0x3 &gic 0x0 0xd0 0x1
635ca5b3410SRobert Richter					 0x0 0x0 0x0 0x4 &gic 0x0 0xd1 0x1>;
636ca5b3410SRobert Richter			dma-coherent;
637ca5b3410SRobert Richter			clocks = <&pcie2clk 0>;
638e1e6e5c4SDuc Dang			msi-parent = <&msi>;
639ca5b3410SRobert Richter		};
640ca5b3410SRobert Richter
641ca5b3410SRobert Richter		pcie3: pcie@1f500000 {
642ca5b3410SRobert Richter			status = "disabled";
643ca5b3410SRobert Richter			device_type = "pci";
644ca5b3410SRobert Richter			compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie";
645ca5b3410SRobert Richter			#interrupt-cells = <1>;
646ca5b3410SRobert Richter			#size-cells = <2>;
647ca5b3410SRobert Richter			#address-cells = <3>;
648ca5b3410SRobert Richter			reg = < 0x00 0x1f500000 0x0 0x00010000   /* Controller registers */
649ca5b3410SRobert Richter				0xa0 0xd0000000 0x0 0x00040000>; /* PCI config space */
650ca5b3410SRobert Richter			reg-names = "csr", "cfg";
65180bb3edaSDuc Dang			ranges = <0x01000000 0x00 0x00000000 0xa0 0x10000000 0x00 0x00010000   /* io  */
65280bb3edaSDuc Dang				  0x02000000 0x00 0x80000000 0xa1 0x80000000 0x00 0x80000000   /* mem */
65380bb3edaSDuc Dang				  0x43000000 0xb0 0x00000000 0xb0 0x00000000 0x10 0x00000000>; /* mem */
654ca5b3410SRobert Richter			dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000
655ca5b3410SRobert Richter				      0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>;
656ca5b3410SRobert Richter			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
657ca5b3410SRobert Richter			interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xd4 0x1
658ca5b3410SRobert Richter					 0x0 0x0 0x0 0x2 &gic 0x0 0xd5 0x1
659ca5b3410SRobert Richter					 0x0 0x0 0x0 0x3 &gic 0x0 0xd6 0x1
660ca5b3410SRobert Richter					 0x0 0x0 0x0 0x4 &gic 0x0 0xd7 0x1>;
661ca5b3410SRobert Richter			dma-coherent;
662ca5b3410SRobert Richter			clocks = <&pcie3clk 0>;
663e1e6e5c4SDuc Dang			msi-parent = <&msi>;
664ca5b3410SRobert Richter		};
665ca5b3410SRobert Richter
666ca5b3410SRobert Richter		pcie4: pcie@1f510000 {
667ca5b3410SRobert Richter			status = "disabled";
668ca5b3410SRobert Richter			device_type = "pci";
669ca5b3410SRobert Richter			compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie";
670ca5b3410SRobert Richter			#interrupt-cells = <1>;
671ca5b3410SRobert Richter			#size-cells = <2>;
672ca5b3410SRobert Richter			#address-cells = <3>;
673ca5b3410SRobert Richter			reg = < 0x00 0x1f510000 0x0 0x00010000   /* Controller registers */
674ca5b3410SRobert Richter				0xc0 0xd0000000 0x0 0x00200000>; /* PCI config space */
675ca5b3410SRobert Richter			reg-names = "csr", "cfg";
67680bb3edaSDuc Dang			ranges = <0x01000000 0x00 0x00000000 0xc0 0x10000000 0x00 0x00010000   /* io  */
67780bb3edaSDuc Dang				  0x02000000 0x00 0x80000000 0xc1 0x80000000 0x00 0x80000000   /* mem */
67880bb3edaSDuc Dang				  0x43000000 0xc8 0x00000000 0xc8 0x00000000 0x08 0x00000000>; /* mem */
679ca5b3410SRobert Richter			dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000
680ca5b3410SRobert Richter				      0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>;
681ca5b3410SRobert Richter			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
682ca5b3410SRobert Richter			interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xda 0x1
683ca5b3410SRobert Richter					 0x0 0x0 0x0 0x2 &gic 0x0 0xdb 0x1
684ca5b3410SRobert Richter					 0x0 0x0 0x0 0x3 &gic 0x0 0xdc 0x1
685ca5b3410SRobert Richter					 0x0 0x0 0x0 0x4 &gic 0x0 0xdd 0x1>;
686ca5b3410SRobert Richter			dma-coherent;
687ca5b3410SRobert Richter			clocks = <&pcie4clk 0>;
688e1e6e5c4SDuc Dang			msi-parent = <&msi>;
689ca5b3410SRobert Richter		};
690ca5b3410SRobert Richter
691b0e4563cSDuc Dang		mailbox: mailbox@10540000 {
692b0e4563cSDuc Dang			compatible = "apm,xgene-slimpro-mbox";
693b0e4563cSDuc Dang			reg = <0x0 0x10540000 0x0 0xa000>;
694b0e4563cSDuc Dang			#mbox-cells = <1>;
695b0e4563cSDuc Dang			interrupts =    <0x0 0x0 0x4>,
696b0e4563cSDuc Dang					<0x0 0x1 0x4>,
697b0e4563cSDuc Dang					<0x0 0x2 0x4>,
698b0e4563cSDuc Dang					<0x0 0x3 0x4>,
699b0e4563cSDuc Dang					<0x0 0x4 0x4>,
700b0e4563cSDuc Dang					<0x0 0x5 0x4>,
701b0e4563cSDuc Dang					<0x0 0x6 0x4>,
702b0e4563cSDuc Dang					<0x0 0x7 0x4>;
703b0e4563cSDuc Dang		};
704b0e4563cSDuc Dang
705778b5cbcSDuc Dang		i2cslimpro {
706778b5cbcSDuc Dang			compatible = "apm,xgene-slimpro-i2c";
707778b5cbcSDuc Dang			mboxes = <&mailbox 0>;
708778b5cbcSDuc Dang		};
709778b5cbcSDuc Dang
710ca5b3410SRobert Richter		serial0: serial@1c020000 {
711ca5b3410SRobert Richter			status = "disabled";
712ca5b3410SRobert Richter			device_type = "serial";
713ca5b3410SRobert Richter			compatible = "ns16550a";
714ca5b3410SRobert Richter			reg = <0 0x1c020000 0x0 0x1000>;
715ca5b3410SRobert Richter			reg-shift = <2>;
716ca5b3410SRobert Richter			clock-frequency = <10000000>; /* Updated by bootloader */
717ca5b3410SRobert Richter			interrupt-parent = <&gic>;
718ca5b3410SRobert Richter			interrupts = <0x0 0x4c 0x4>;
719ca5b3410SRobert Richter		};
720ca5b3410SRobert Richter
721ca5b3410SRobert Richter		serial1: serial@1c021000 {
722ca5b3410SRobert Richter			status = "disabled";
723ca5b3410SRobert Richter			device_type = "serial";
724ca5b3410SRobert Richter			compatible = "ns16550a";
725ca5b3410SRobert Richter			reg = <0 0x1c021000 0x0 0x1000>;
726ca5b3410SRobert Richter			reg-shift = <2>;
727ca5b3410SRobert Richter			clock-frequency = <10000000>; /* Updated by bootloader */
728ca5b3410SRobert Richter			interrupt-parent = <&gic>;
729ca5b3410SRobert Richter			interrupts = <0x0 0x4d 0x4>;
730ca5b3410SRobert Richter		};
731ca5b3410SRobert Richter
732ca5b3410SRobert Richter		serial2: serial@1c022000 {
733ca5b3410SRobert Richter			status = "disabled";
734ca5b3410SRobert Richter			device_type = "serial";
735ca5b3410SRobert Richter			compatible = "ns16550a";
736ca5b3410SRobert Richter			reg = <0 0x1c022000 0x0 0x1000>;
737ca5b3410SRobert Richter			reg-shift = <2>;
738ca5b3410SRobert Richter			clock-frequency = <10000000>; /* Updated by bootloader */
739ca5b3410SRobert Richter			interrupt-parent = <&gic>;
740ca5b3410SRobert Richter			interrupts = <0x0 0x4e 0x4>;
741ca5b3410SRobert Richter		};
742ca5b3410SRobert Richter
743ca5b3410SRobert Richter		serial3: serial@1c023000 {
744ca5b3410SRobert Richter			status = "disabled";
745ca5b3410SRobert Richter			device_type = "serial";
746ca5b3410SRobert Richter			compatible = "ns16550a";
747ca5b3410SRobert Richter			reg = <0 0x1c023000 0x0 0x1000>;
748ca5b3410SRobert Richter			reg-shift = <2>;
749ca5b3410SRobert Richter			clock-frequency = <10000000>; /* Updated by bootloader */
750ca5b3410SRobert Richter			interrupt-parent = <&gic>;
751ca5b3410SRobert Richter			interrupts = <0x0 0x4f 0x4>;
752ca5b3410SRobert Richter		};
753ca5b3410SRobert Richter
7548f74e861SSuman Tripathi		mmc0: mmc@1c000000 {
7558f74e861SSuman Tripathi			compatible = "arasan,sdhci-4.9a";
7568f74e861SSuman Tripathi			reg = <0x0 0x1c000000 0x0 0x100>;
7578f74e861SSuman Tripathi			interrupts = <0x0 0x49 0x4>;
7588f74e861SSuman Tripathi			dma-coherent;
7598f74e861SSuman Tripathi			no-1-8-v;
7608f74e861SSuman Tripathi			clock-names = "clk_xin", "clk_ahb";
7618f74e861SSuman Tripathi			clocks = <&sdioclk 0>, <&ahbclk 0>;
7628f74e861SSuman Tripathi		};
7638f74e861SSuman Tripathi
76493beff2cSDuc Dang		gfcgpio: gpio0@1701c000 {
7650a09223fSDuc Dang			compatible = "apm,xgene-gpio";
7660a09223fSDuc Dang			reg = <0x0 0x1701c000 0x0 0x40>;
7670a09223fSDuc Dang			gpio-controller;
7680a09223fSDuc Dang			#gpio-cells = <2>;
7690a09223fSDuc Dang		};
7700a09223fSDuc Dang
77193beff2cSDuc Dang		dwgpio: gpio@1c024000 {
772e38ec5b9SDuc Dang			compatible = "snps,dw-apb-gpio";
773e38ec5b9SDuc Dang			reg = <0x0 0x1c024000 0x0 0x1000>;
774e38ec5b9SDuc Dang			reg-io-width = <4>;
775e38ec5b9SDuc Dang			#address-cells = <1>;
776e38ec5b9SDuc Dang			#size-cells = <0>;
777e38ec5b9SDuc Dang
778e38ec5b9SDuc Dang			porta: gpio-controller@0 {
779e38ec5b9SDuc Dang				compatible = "snps,dw-apb-gpio-port";
780e38ec5b9SDuc Dang				gpio-controller;
781e38ec5b9SDuc Dang				snps,nr-gpios = <32>;
782e38ec5b9SDuc Dang				reg = <0>;
783e38ec5b9SDuc Dang			};
784e38ec5b9SDuc Dang		};
785e38ec5b9SDuc Dang
78693beff2cSDuc Dang		i2c0: i2c@10512000 {
78762ff9683SDuc Dang			status = "disabled";
78862ff9683SDuc Dang			#address-cells = <1>;
78962ff9683SDuc Dang			#size-cells = <0>;
79062ff9683SDuc Dang			compatible = "snps,designware-i2c";
79162ff9683SDuc Dang			reg = <0x0 0x10512000 0x0 0x1000>;
79262ff9683SDuc Dang			interrupts = <0 0x44 0x4>;
79362ff9683SDuc Dang			#clock-cells = <1>;
7940fe8588fSDuc Dang			clocks = <&ahbclk 0>;
79562ff9683SDuc Dang			bus_num = <0>;
79662ff9683SDuc Dang		};
79762ff9683SDuc Dang
798ca5b3410SRobert Richter		phy1: phy@1f21a000 {
799ca5b3410SRobert Richter			compatible = "apm,xgene-phy";
800ca5b3410SRobert Richter			reg = <0x0 0x1f21a000 0x0 0x100>;
801ca5b3410SRobert Richter			#phy-cells = <1>;
802ca5b3410SRobert Richter			clocks = <&sataphy1clk 0>;
803ca5b3410SRobert Richter			status = "disabled";
804ca5b3410SRobert Richter			apm,tx-boost-gain = <30 30 30 30 30 30>;
805ca5b3410SRobert Richter			apm,tx-eye-tuning = <2 10 10 2 10 10>;
806ca5b3410SRobert Richter		};
807ca5b3410SRobert Richter
808ca5b3410SRobert Richter		phy2: phy@1f22a000 {
809ca5b3410SRobert Richter			compatible = "apm,xgene-phy";
810ca5b3410SRobert Richter			reg = <0x0 0x1f22a000 0x0 0x100>;
811ca5b3410SRobert Richter			#phy-cells = <1>;
812ca5b3410SRobert Richter			clocks = <&sataphy2clk 0>;
813ca5b3410SRobert Richter			status = "ok";
814ca5b3410SRobert Richter			apm,tx-boost-gain = <30 30 30 30 30 30>;
815ca5b3410SRobert Richter			apm,tx-eye-tuning = <1 10 10 2 10 10>;
816ca5b3410SRobert Richter		};
817ca5b3410SRobert Richter
818ca5b3410SRobert Richter		phy3: phy@1f23a000 {
819ca5b3410SRobert Richter			compatible = "apm,xgene-phy";
820ca5b3410SRobert Richter			reg = <0x0 0x1f23a000 0x0 0x100>;
821ca5b3410SRobert Richter			#phy-cells = <1>;
822ca5b3410SRobert Richter			clocks = <&sataphy3clk 0>;
823ca5b3410SRobert Richter			status = "ok";
824ca5b3410SRobert Richter			apm,tx-boost-gain = <31 31 31 31 31 31>;
825ca5b3410SRobert Richter			apm,tx-eye-tuning = <2 10 10 2 10 10>;
826ca5b3410SRobert Richter		};
827ca5b3410SRobert Richter
828ca5b3410SRobert Richter		sata1: sata@1a000000 {
829ca5b3410SRobert Richter			compatible = "apm,xgene-ahci";
830ca5b3410SRobert Richter			reg = <0x0 0x1a000000 0x0 0x1000>,
831ca5b3410SRobert Richter			      <0x0 0x1f210000 0x0 0x1000>,
832ca5b3410SRobert Richter			      <0x0 0x1f21d000 0x0 0x1000>,
833ca5b3410SRobert Richter			      <0x0 0x1f21e000 0x0 0x1000>,
834ca5b3410SRobert Richter			      <0x0 0x1f217000 0x0 0x1000>;
835ca5b3410SRobert Richter			interrupts = <0x0 0x86 0x4>;
836ca5b3410SRobert Richter			dma-coherent;
837ca5b3410SRobert Richter			status = "disabled";
838ca5b3410SRobert Richter			clocks = <&sata01clk 0>;
839ca5b3410SRobert Richter			phys = <&phy1 0>;
840ca5b3410SRobert Richter			phy-names = "sata-phy";
841ca5b3410SRobert Richter		};
842ca5b3410SRobert Richter
843ca5b3410SRobert Richter		sata2: sata@1a400000 {
844ca5b3410SRobert Richter			compatible = "apm,xgene-ahci";
845ca5b3410SRobert Richter			reg = <0x0 0x1a400000 0x0 0x1000>,
846ca5b3410SRobert Richter			      <0x0 0x1f220000 0x0 0x1000>,
847ca5b3410SRobert Richter			      <0x0 0x1f22d000 0x0 0x1000>,
848ca5b3410SRobert Richter			      <0x0 0x1f22e000 0x0 0x1000>,
849ca5b3410SRobert Richter			      <0x0 0x1f227000 0x0 0x1000>;
850ca5b3410SRobert Richter			interrupts = <0x0 0x87 0x4>;
851ca5b3410SRobert Richter			dma-coherent;
852ca5b3410SRobert Richter			status = "ok";
853ca5b3410SRobert Richter			clocks = <&sata23clk 0>;
854ca5b3410SRobert Richter			phys = <&phy2 0>;
855ca5b3410SRobert Richter			phy-names = "sata-phy";
856ca5b3410SRobert Richter		};
857ca5b3410SRobert Richter
858ca5b3410SRobert Richter		sata3: sata@1a800000 {
859ca5b3410SRobert Richter			compatible = "apm,xgene-ahci";
860ca5b3410SRobert Richter			reg = <0x0 0x1a800000 0x0 0x1000>,
861ca5b3410SRobert Richter			      <0x0 0x1f230000 0x0 0x1000>,
862ca5b3410SRobert Richter			      <0x0 0x1f23d000 0x0 0x1000>,
863ca5b3410SRobert Richter			      <0x0 0x1f23e000 0x0 0x1000>;
864ca5b3410SRobert Richter			interrupts = <0x0 0x88 0x4>;
865ca5b3410SRobert Richter			dma-coherent;
866ca5b3410SRobert Richter			status = "ok";
867ca5b3410SRobert Richter			clocks = <&sata45clk 0>;
868ca5b3410SRobert Richter			phys = <&phy3 0>;
869ca5b3410SRobert Richter			phy-names = "sata-phy";
870ca5b3410SRobert Richter		};
871ca5b3410SRobert Richter
872bd410233SDuc Dang		/* Do not change dwusb name, coded for backward compatibility */
873bd410233SDuc Dang		usb0: dwusb@19000000 {
874bd410233SDuc Dang			status = "disabled";
875bd410233SDuc Dang			compatible = "snps,dwc3";
876bd410233SDuc Dang			reg =  <0x0 0x19000000 0x0 0x100000>;
877bd410233SDuc Dang			interrupts = <0x0 0x89 0x4>;
878bd410233SDuc Dang			dma-coherent;
879bd410233SDuc Dang			dr_mode = "host";
880bd410233SDuc Dang		};
881bd410233SDuc Dang
882bd410233SDuc Dang		usb1: dwusb@19800000 {
883bd410233SDuc Dang			status = "disabled";
884bd410233SDuc Dang			compatible = "snps,dwc3";
885bd410233SDuc Dang			reg =  <0x0 0x19800000 0x0 0x100000>;
886bd410233SDuc Dang			interrupts = <0x0 0x8a 0x4>;
887bd410233SDuc Dang			dma-coherent;
888bd410233SDuc Dang			dr_mode = "host";
889bd410233SDuc Dang		};
890bd410233SDuc Dang
89193beff2cSDuc Dang		sbgpio: gpio@17001000{
892ea21feb3SY Vo			compatible = "apm,xgene-gpio-sb";
893ea21feb3SY Vo			reg = <0x0 0x17001000 0x0 0x400>;
894ea21feb3SY Vo			#gpio-cells = <2>;
895ea21feb3SY Vo			gpio-controller;
896ea21feb3SY Vo			interrupts = 	<0x0 0x28 0x1>,
897ea21feb3SY Vo					<0x0 0x29 0x1>,
898ea21feb3SY Vo					<0x0 0x2a 0x1>,
899ea21feb3SY Vo					<0x0 0x2b 0x1>,
900ea21feb3SY Vo					<0x0 0x2c 0x1>,
901ea21feb3SY Vo					<0x0 0x2d 0x1>;
90247f134a2SQuan Nguyen			interrupt-parent = <&gic>;
90347f134a2SQuan Nguyen			#interrupt-cells = <2>;
90447f134a2SQuan Nguyen			interrupt-controller;
905ea21feb3SY Vo		};
906ea21feb3SY Vo
907ca5b3410SRobert Richter		rtc: rtc@10510000 {
908ca5b3410SRobert Richter			compatible = "apm,xgene-rtc";
909ca5b3410SRobert Richter			reg = <0x0 0x10510000 0x0 0x400>;
910ca5b3410SRobert Richter			interrupts = <0x0 0x46 0x4>;
911ca5b3410SRobert Richter			#clock-cells = <1>;
912ca5b3410SRobert Richter			clocks = <&rtcclk 0>;
913ca5b3410SRobert Richter		};
914ca5b3410SRobert Richter
915*8e694cd2SIyappan Subramanian		mdio: mdio@17020000 {
916*8e694cd2SIyappan Subramanian			compatible = "apm,xgene-mdio-rgmii";
917*8e694cd2SIyappan Subramanian			#address-cells = <1>;
918*8e694cd2SIyappan Subramanian			#size-cells = <0>;
919*8e694cd2SIyappan Subramanian			reg = <0x0 0x17020000 0x0 0xd100>;
920*8e694cd2SIyappan Subramanian			clocks = <&menetclk 0>;
921*8e694cd2SIyappan Subramanian		};
922*8e694cd2SIyappan Subramanian
923ca5b3410SRobert Richter		menet: ethernet@17020000 {
924ca5b3410SRobert Richter			compatible = "apm,xgene-enet";
925ca5b3410SRobert Richter			status = "disabled";
926ca5b3410SRobert Richter			reg = <0x0 0x17020000 0x0 0xd100>,
9276c9e9247SLinus Torvalds			      <0x0 0X17030000 0x0 0Xc300>,
928ca5b3410SRobert Richter			      <0x0 0X10000000 0x0 0X200>;
929ca5b3410SRobert Richter			reg-names = "enet_csr", "ring_csr", "ring_cmd";
930ca5b3410SRobert Richter			interrupts = <0x0 0x3c 0x4>;
931ca5b3410SRobert Richter			dma-coherent;
932ca5b3410SRobert Richter			clocks = <&menetclk 0>;
933ca5b3410SRobert Richter			/* mac address will be overwritten by the bootloader */
934ca5b3410SRobert Richter			local-mac-address = [00 00 00 00 00 00];
935ca5b3410SRobert Richter			phy-connection-type = "rgmii";
936*8e694cd2SIyappan Subramanian			phy-handle = <&menet0phy>,<&menetphy>;
937ca5b3410SRobert Richter			mdio {
938ca5b3410SRobert Richter				compatible = "apm,xgene-mdio";
939ca5b3410SRobert Richter				#address-cells = <1>;
940ca5b3410SRobert Richter				#size-cells = <0>;
941ca5b3410SRobert Richter				menetphy: menetphy@3 {
942ca5b3410SRobert Richter					compatible = "ethernet-phy-id001c.c915";
943ca5b3410SRobert Richter					reg = <0x3>;
944ca5b3410SRobert Richter				};
945ca5b3410SRobert Richter
946ca5b3410SRobert Richter			};
947ca5b3410SRobert Richter		};
948ca5b3410SRobert Richter
949ca5b3410SRobert Richter		sgenet0: ethernet@1f210000 {
9502a91eb72SIyappan Subramanian			compatible = "apm,xgene1-sgenet";
951ca5b3410SRobert Richter			status = "disabled";
9526c9e9247SLinus Torvalds			reg = <0x0 0x1f210000 0x0 0xd100>,
9536c9e9247SLinus Torvalds			      <0x0 0x1f200000 0x0 0Xc300>,
9546c9e9247SLinus Torvalds			      <0x0 0x1B000000 0x0 0X200>;
955ca5b3410SRobert Richter			reg-names = "enet_csr", "ring_csr", "ring_cmd";
956d3134649SIyappan Subramanian			interrupts = <0x0 0xA0 0x4>,
957d3134649SIyappan Subramanian				     <0x0 0xA1 0x4>;
958ca5b3410SRobert Richter			dma-coherent;
959ca5b3410SRobert Richter			clocks = <&sge0clk 0>;
960ca5b3410SRobert Richter			local-mac-address = [00 00 00 00 00 00];
961ca5b3410SRobert Richter			phy-connection-type = "sgmii";
962*8e694cd2SIyappan Subramanian			phy-handle = <&sgenet0phy>;
963ca5b3410SRobert Richter		};
964ca5b3410SRobert Richter
9652d33394eSKeyur Chudgar		sgenet1: ethernet@1f210030 {
9662d33394eSKeyur Chudgar			compatible = "apm,xgene1-sgenet";
9672d33394eSKeyur Chudgar			status = "disabled";
9682d33394eSKeyur Chudgar			reg = <0x0 0x1f210030 0x0 0xd100>,
9692d33394eSKeyur Chudgar			      <0x0 0x1f200000 0x0 0Xc300>,
9702d33394eSKeyur Chudgar			      <0x0 0x1B000000 0x0 0X8000>;
9712d33394eSKeyur Chudgar			reg-names = "enet_csr", "ring_csr", "ring_cmd";
972d3134649SIyappan Subramanian			interrupts = <0x0 0xAC 0x4>,
973d3134649SIyappan Subramanian				     <0x0 0xAD 0x4>;
9742d33394eSKeyur Chudgar			port-id = <1>;
9752d33394eSKeyur Chudgar			dma-coherent;
9762d33394eSKeyur Chudgar			local-mac-address = [00 00 00 00 00 00];
9772d33394eSKeyur Chudgar			phy-connection-type = "sgmii";
978*8e694cd2SIyappan Subramanian			phy-handle = <&sgenet1phy>;
9792d33394eSKeyur Chudgar		};
9802d33394eSKeyur Chudgar
981ca5b3410SRobert Richter		xgenet: ethernet@1f610000 {
9822a91eb72SIyappan Subramanian			compatible = "apm,xgene1-xgenet";
983ca5b3410SRobert Richter			status = "disabled";
984ca5b3410SRobert Richter			reg = <0x0 0x1f610000 0x0 0xd100>,
9856c9e9247SLinus Torvalds			      <0x0 0x1f600000 0x0 0Xc300>,
986ca5b3410SRobert Richter			      <0x0 0x18000000 0x0 0X200>;
987ca5b3410SRobert Richter			reg-names = "enet_csr", "ring_csr", "ring_cmd";
988d3134649SIyappan Subramanian			interrupts = <0x0 0x60 0x4>,
9890d2c2515SIyappan Subramanian				     <0x0 0x61 0x4>,
9900d2c2515SIyappan Subramanian				     <0x0 0x62 0x4>,
9910d2c2515SIyappan Subramanian				     <0x0 0x63 0x4>,
9920d2c2515SIyappan Subramanian				     <0x0 0x64 0x4>,
9930d2c2515SIyappan Subramanian				     <0x0 0x65 0x4>,
9940d2c2515SIyappan Subramanian				     <0x0 0x66 0x4>,
9950d2c2515SIyappan Subramanian				     <0x0 0x67 0x4>;
9966619ac5aSIyappan Subramanian			channel = <0>;
997ca5b3410SRobert Richter			dma-coherent;
998ca5b3410SRobert Richter			clocks = <&xge0clk 0>;
999ca5b3410SRobert Richter			/* mac address will be overwritten by the bootloader */
1000ca5b3410SRobert Richter			local-mac-address = [00 00 00 00 00 00];
1001ca5b3410SRobert Richter			phy-connection-type = "xgmii";
1002ca5b3410SRobert Richter		};
1003ca5b3410SRobert Richter
1004e63c7a09SIyappan Subramanian		xgenet1: ethernet@1f620000 {
1005e63c7a09SIyappan Subramanian			compatible = "apm,xgene1-xgenet";
1006e63c7a09SIyappan Subramanian			status = "disabled";
1007e63c7a09SIyappan Subramanian			reg = <0x0 0x1f620000 0x0 0xd100>,
1008e63c7a09SIyappan Subramanian			      <0x0 0x1f600000 0x0 0Xc300>,
1009e63c7a09SIyappan Subramanian			      <0x0 0x18000000 0x0 0X8000>;
1010e63c7a09SIyappan Subramanian			reg-names = "enet_csr", "ring_csr", "ring_cmd";
1011e63c7a09SIyappan Subramanian			interrupts = <0x0 0x6C 0x4>,
1012e63c7a09SIyappan Subramanian				     <0x0 0x6D 0x4>;
1013e63c7a09SIyappan Subramanian			port-id = <1>;
1014e63c7a09SIyappan Subramanian			dma-coherent;
1015e63c7a09SIyappan Subramanian			clocks = <&xge1clk 0>;
1016e63c7a09SIyappan Subramanian			/* mac address will be overwritten by the bootloader */
1017e63c7a09SIyappan Subramanian			local-mac-address = [00 00 00 00 00 00];
1018e63c7a09SIyappan Subramanian			phy-connection-type = "xgmii";
1019e63c7a09SIyappan Subramanian		};
1020e63c7a09SIyappan Subramanian
1021ca5b3410SRobert Richter		rng: rng@10520000 {
1022ca5b3410SRobert Richter			compatible = "apm,xgene-rng";
1023ca5b3410SRobert Richter			reg = <0x0 0x10520000 0x0 0x100>;
1024ca5b3410SRobert Richter			interrupts = <0x0 0x41 0x4>;
1025ca5b3410SRobert Richter			clocks = <&rngpkaclk 0>;
1026ca5b3410SRobert Richter		};
102774e353e1SRameshwar Prasad Sahu
102874e353e1SRameshwar Prasad Sahu		dma: dma@1f270000 {
102974e353e1SRameshwar Prasad Sahu			compatible = "apm,xgene-storm-dma";
103074e353e1SRameshwar Prasad Sahu			device_type = "dma";
103174e353e1SRameshwar Prasad Sahu			reg = <0x0 0x1f270000 0x0 0x10000>,
103274e353e1SRameshwar Prasad Sahu			      <0x0 0x1f200000 0x0 0x10000>,
1033cda8e937SRameshwar Prasad Sahu			      <0x0 0x1b000000 0x0 0x400000>,
103474e353e1SRameshwar Prasad Sahu			      <0x0 0x1054a000 0x0 0x100>;
103574e353e1SRameshwar Prasad Sahu			interrupts = <0x0 0x82 0x4>,
103674e353e1SRameshwar Prasad Sahu				     <0x0 0xb8 0x4>,
103774e353e1SRameshwar Prasad Sahu				     <0x0 0xb9 0x4>,
103874e353e1SRameshwar Prasad Sahu				     <0x0 0xba 0x4>,
103974e353e1SRameshwar Prasad Sahu				     <0x0 0xbb 0x4>;
104074e353e1SRameshwar Prasad Sahu			dma-coherent;
104174e353e1SRameshwar Prasad Sahu			clocks = <&dmaclk 0>;
104274e353e1SRameshwar Prasad Sahu		};
1043ca5b3410SRobert Richter	};
1044ca5b3410SRobert Richter};
1045