xref: /linux/scripts/dtc/include-prefixes/arm64/amd/amd-seattle-xgbe-b.dtsi (revision 2f24482304ebd32c5aa374f31465b9941a860b92)
1b2441318SGreg Kroah-Hartman// SPDX-License-Identifier: GPL-2.0
208b8940eSTom Lendacky/*
308b8940eSTom Lendacky * DTS file for AMD Seattle XGBE (RevB)
408b8940eSTom Lendacky *
508b8940eSTom Lendacky * Copyright (C) 2015 Advanced Micro Devices, Inc.
608b8940eSTom Lendacky */
708b8940eSTom Lendacky
8*6268ac36SRob Herring (Arm)	xgmac0: ethernet@e0700000 {
908b8940eSTom Lendacky		compatible = "amd,xgbe-seattle-v1a";
1008b8940eSTom Lendacky		reg = <0 0xe0700000 0 0x80000>,
1108b8940eSTom Lendacky		      <0 0xe0780000 0 0x80000>,
1208b8940eSTom Lendacky		      <0 0xe1240800 0 0x00400>, /* SERDES RX/TX0 */
1308b8940eSTom Lendacky		      <0 0xe1250000 0 0x00060>, /* SERDES IR 1/2 */
1408b8940eSTom Lendacky		      <0 0xe12500f8 0 0x00004>; /* SERDES IR 2/2 */
1508b8940eSTom Lendacky		interrupts = <0 325 4>,
1608b8940eSTom Lendacky			     <0 346 1>, <0 347 1>, <0 348 1>, <0 349 1>,
1708b8940eSTom Lendacky			     <0 323 4>;
1808b8940eSTom Lendacky		amd,per-channel-interrupt;
1908b8940eSTom Lendacky		amd,speed-set = <0>;
2008b8940eSTom Lendacky		amd,serdes-blwc = <1>, <1>, <0>;
2108b8940eSTom Lendacky		amd,serdes-cdr-rate = <2>, <2>, <7>;
2208b8940eSTom Lendacky		amd,serdes-pq-skew = <10>, <10>, <18>;
2308b8940eSTom Lendacky		amd,serdes-tx-amp = <0>, <0>, <0>;
2408b8940eSTom Lendacky		amd,serdes-dfe-tap-config = <3>, <3>, <3>;
2508b8940eSTom Lendacky		amd,serdes-dfe-tap-enable = <0>, <0>, <7>;
2608b8940eSTom Lendacky		mac-address = [ 02 A1 A2 A3 A4 A5 ];
2708b8940eSTom Lendacky		clocks = <&xgmacclk0_dma_250mhz>, <&xgmacclk0_ptp_250mhz>;
2808b8940eSTom Lendacky		clock-names = "dma_clk", "ptp_clk";
2908b8940eSTom Lendacky		phy-mode = "xgmii";
309bd9a063SArd Biesheuvel		iommus = <&xgmac0_smmu 0x00 0x17>; /* 0-7, 16-23 */
3108b8940eSTom Lendacky		dma-coherent;
3208b8940eSTom Lendacky	};
3308b8940eSTom Lendacky
34*6268ac36SRob Herring (Arm)	xgmac1: ethernet@e0900000 {
3508b8940eSTom Lendacky		compatible = "amd,xgbe-seattle-v1a";
3608b8940eSTom Lendacky		reg = <0 0xe0900000 0 0x80000>,
3708b8940eSTom Lendacky		      <0 0xe0980000 0 0x80000>,
3808b8940eSTom Lendacky		      <0 0xe1240c00 0 0x00400>, /* SERDES RX/TX1 */
3908b8940eSTom Lendacky		      <0 0xe1250080 0 0x00060>, /* SERDES IR 1/2 */
4008b8940eSTom Lendacky		      <0 0xe12500fc 0 0x00004>; /* SERDES IR 2/2 */
4108b8940eSTom Lendacky		interrupts = <0 324 4>,
4208b8940eSTom Lendacky			     <0 341 1>, <0 342 1>, <0 343 1>, <0 344 1>,
4308b8940eSTom Lendacky			     <0 322 4>;
4408b8940eSTom Lendacky		amd,per-channel-interrupt;
4508b8940eSTom Lendacky		amd,speed-set = <0>;
4608b8940eSTom Lendacky		amd,serdes-blwc = <1>, <1>, <0>;
4708b8940eSTom Lendacky		amd,serdes-cdr-rate = <2>, <2>, <7>;
4808b8940eSTom Lendacky		amd,serdes-pq-skew = <10>, <10>, <18>;
4908b8940eSTom Lendacky		amd,serdes-tx-amp = <0>, <0>, <0>;
5008b8940eSTom Lendacky		amd,serdes-dfe-tap-config = <3>, <3>, <3>;
5108b8940eSTom Lendacky		amd,serdes-dfe-tap-enable = <0>, <0>, <7>;
5208b8940eSTom Lendacky		mac-address = [ 02 B1 B2 B3 B4 B5 ];
5308b8940eSTom Lendacky		clocks = <&xgmacclk1_dma_250mhz>, <&xgmacclk1_ptp_250mhz>;
5408b8940eSTom Lendacky		clock-names = "dma_clk", "ptp_clk";
5508b8940eSTom Lendacky		phy-mode = "xgmii";
569bd9a063SArd Biesheuvel		iommus = <&xgmac1_smmu 0x00 0x17>; /* 0-7, 16-23 */
5708b8940eSTom Lendacky		dma-coherent;
5808b8940eSTom Lendacky	};
5908b8940eSTom Lendacky
609bd9a063SArd Biesheuvel	xgmac0_smmu: iommu@e0600000 {
6108b8940eSTom Lendacky		 compatible = "arm,mmu-401";
6208b8940eSTom Lendacky		 reg = <0 0xe0600000 0 0x10000>;
6308b8940eSTom Lendacky		 #global-interrupts = <1>;
6408b8940eSTom Lendacky		 interrupts = /* Uses combined intr for both
6508b8940eSTom Lendacky			       * global and context
6608b8940eSTom Lendacky			       */
6708b8940eSTom Lendacky			      <0 336 4>,
6808b8940eSTom Lendacky			      <0 336 4>;
699bd9a063SArd Biesheuvel		#iommu-cells = <2>;
709bd9a063SArd Biesheuvel		dma-coherent;
7108b8940eSTom Lendacky	 };
7208b8940eSTom Lendacky
739bd9a063SArd Biesheuvel	 xgmac1_smmu: iommu@e0800000 {
7408b8940eSTom Lendacky		 compatible = "arm,mmu-401";
7508b8940eSTom Lendacky		 reg = <0 0xe0800000 0 0x10000>;
7608b8940eSTom Lendacky		 #global-interrupts = <1>;
7708b8940eSTom Lendacky		 interrupts = /* Uses combined intr for both
7808b8940eSTom Lendacky			       * global and context
7908b8940eSTom Lendacky			       */
8008b8940eSTom Lendacky			      <0 335 4>,
8108b8940eSTom Lendacky			      <0 335 4>;
829bd9a063SArd Biesheuvel		#iommu-cells = <2>;
839bd9a063SArd Biesheuvel		dma-coherent;
8408b8940eSTom Lendacky	 };
85