1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Device Tree Source for OMAP4 clock data 4*724ba675SRob Herring * 5*724ba675SRob Herring * Copyright (C) 2013 Texas Instruments, Inc. 6*724ba675SRob Herring */ 7*724ba675SRob Herring&cm1_clocks { 8*724ba675SRob Herring extalt_clkin_ck: extalt_clkin_ck { 9*724ba675SRob Herring #clock-cells = <0>; 10*724ba675SRob Herring compatible = "fixed-clock"; 11*724ba675SRob Herring clock-output-names = "extalt_clkin_ck"; 12*724ba675SRob Herring clock-frequency = <59000000>; 13*724ba675SRob Herring }; 14*724ba675SRob Herring 15*724ba675SRob Herring pad_clks_src_ck: pad_clks_src_ck { 16*724ba675SRob Herring #clock-cells = <0>; 17*724ba675SRob Herring compatible = "fixed-clock"; 18*724ba675SRob Herring clock-output-names = "pad_clks_src_ck"; 19*724ba675SRob Herring clock-frequency = <12000000>; 20*724ba675SRob Herring }; 21*724ba675SRob Herring 22*724ba675SRob Herring pad_clks_ck: pad_clks_ck@108 { 23*724ba675SRob Herring #clock-cells = <0>; 24*724ba675SRob Herring compatible = "ti,gate-clock"; 25*724ba675SRob Herring clock-output-names = "pad_clks_ck"; 26*724ba675SRob Herring clocks = <&pad_clks_src_ck>; 27*724ba675SRob Herring ti,bit-shift = <8>; 28*724ba675SRob Herring reg = <0x0108>; 29*724ba675SRob Herring }; 30*724ba675SRob Herring 31*724ba675SRob Herring pad_slimbus_core_clks_ck: pad_slimbus_core_clks_ck { 32*724ba675SRob Herring #clock-cells = <0>; 33*724ba675SRob Herring compatible = "fixed-clock"; 34*724ba675SRob Herring clock-output-names = "pad_slimbus_core_clks_ck"; 35*724ba675SRob Herring clock-frequency = <12000000>; 36*724ba675SRob Herring }; 37*724ba675SRob Herring 38*724ba675SRob Herring secure_32k_clk_src_ck: secure_32k_clk_src_ck { 39*724ba675SRob Herring #clock-cells = <0>; 40*724ba675SRob Herring compatible = "fixed-clock"; 41*724ba675SRob Herring clock-output-names = "secure_32k_clk_src_ck"; 42*724ba675SRob Herring clock-frequency = <32768>; 43*724ba675SRob Herring }; 44*724ba675SRob Herring 45*724ba675SRob Herring slimbus_src_clk: slimbus_src_clk { 46*724ba675SRob Herring #clock-cells = <0>; 47*724ba675SRob Herring compatible = "fixed-clock"; 48*724ba675SRob Herring clock-output-names = "slimbus_src_clk"; 49*724ba675SRob Herring clock-frequency = <12000000>; 50*724ba675SRob Herring }; 51*724ba675SRob Herring 52*724ba675SRob Herring slimbus_clk: slimbus_clk@108 { 53*724ba675SRob Herring #clock-cells = <0>; 54*724ba675SRob Herring compatible = "ti,gate-clock"; 55*724ba675SRob Herring clock-output-names = "slimbus_clk"; 56*724ba675SRob Herring clocks = <&slimbus_src_clk>; 57*724ba675SRob Herring ti,bit-shift = <10>; 58*724ba675SRob Herring reg = <0x0108>; 59*724ba675SRob Herring }; 60*724ba675SRob Herring 61*724ba675SRob Herring sys_32k_ck: sys_32k_ck { 62*724ba675SRob Herring #clock-cells = <0>; 63*724ba675SRob Herring compatible = "fixed-clock"; 64*724ba675SRob Herring clock-output-names = "sys_32k_ck"; 65*724ba675SRob Herring clock-frequency = <32768>; 66*724ba675SRob Herring }; 67*724ba675SRob Herring 68*724ba675SRob Herring virt_12000000_ck: virt_12000000_ck { 69*724ba675SRob Herring #clock-cells = <0>; 70*724ba675SRob Herring compatible = "fixed-clock"; 71*724ba675SRob Herring clock-output-names = "virt_12000000_ck"; 72*724ba675SRob Herring clock-frequency = <12000000>; 73*724ba675SRob Herring }; 74*724ba675SRob Herring 75*724ba675SRob Herring virt_13000000_ck: virt_13000000_ck { 76*724ba675SRob Herring #clock-cells = <0>; 77*724ba675SRob Herring compatible = "fixed-clock"; 78*724ba675SRob Herring clock-output-names = "virt_13000000_ck"; 79*724ba675SRob Herring clock-frequency = <13000000>; 80*724ba675SRob Herring }; 81*724ba675SRob Herring 82*724ba675SRob Herring virt_16800000_ck: virt_16800000_ck { 83*724ba675SRob Herring #clock-cells = <0>; 84*724ba675SRob Herring compatible = "fixed-clock"; 85*724ba675SRob Herring clock-output-names = "virt_16800000_ck"; 86*724ba675SRob Herring clock-frequency = <16800000>; 87*724ba675SRob Herring }; 88*724ba675SRob Herring 89*724ba675SRob Herring virt_19200000_ck: virt_19200000_ck { 90*724ba675SRob Herring #clock-cells = <0>; 91*724ba675SRob Herring compatible = "fixed-clock"; 92*724ba675SRob Herring clock-output-names = "virt_19200000_ck"; 93*724ba675SRob Herring clock-frequency = <19200000>; 94*724ba675SRob Herring }; 95*724ba675SRob Herring 96*724ba675SRob Herring virt_26000000_ck: virt_26000000_ck { 97*724ba675SRob Herring #clock-cells = <0>; 98*724ba675SRob Herring compatible = "fixed-clock"; 99*724ba675SRob Herring clock-output-names = "virt_26000000_ck"; 100*724ba675SRob Herring clock-frequency = <26000000>; 101*724ba675SRob Herring }; 102*724ba675SRob Herring 103*724ba675SRob Herring virt_27000000_ck: virt_27000000_ck { 104*724ba675SRob Herring #clock-cells = <0>; 105*724ba675SRob Herring compatible = "fixed-clock"; 106*724ba675SRob Herring clock-output-names = "virt_27000000_ck"; 107*724ba675SRob Herring clock-frequency = <27000000>; 108*724ba675SRob Herring }; 109*724ba675SRob Herring 110*724ba675SRob Herring virt_38400000_ck: virt_38400000_ck { 111*724ba675SRob Herring #clock-cells = <0>; 112*724ba675SRob Herring compatible = "fixed-clock"; 113*724ba675SRob Herring clock-output-names = "virt_38400000_ck"; 114*724ba675SRob Herring clock-frequency = <38400000>; 115*724ba675SRob Herring }; 116*724ba675SRob Herring 117*724ba675SRob Herring tie_low_clock_ck: tie_low_clock_ck { 118*724ba675SRob Herring #clock-cells = <0>; 119*724ba675SRob Herring compatible = "fixed-clock"; 120*724ba675SRob Herring clock-output-names = "tie_low_clock_ck"; 121*724ba675SRob Herring clock-frequency = <0>; 122*724ba675SRob Herring }; 123*724ba675SRob Herring 124*724ba675SRob Herring utmi_phy_clkout_ck: utmi_phy_clkout_ck { 125*724ba675SRob Herring #clock-cells = <0>; 126*724ba675SRob Herring compatible = "fixed-clock"; 127*724ba675SRob Herring clock-output-names = "utmi_phy_clkout_ck"; 128*724ba675SRob Herring clock-frequency = <60000000>; 129*724ba675SRob Herring }; 130*724ba675SRob Herring 131*724ba675SRob Herring xclk60mhsp1_ck: xclk60mhsp1_ck { 132*724ba675SRob Herring #clock-cells = <0>; 133*724ba675SRob Herring compatible = "fixed-clock"; 134*724ba675SRob Herring clock-output-names = "xclk60mhsp1_ck"; 135*724ba675SRob Herring clock-frequency = <60000000>; 136*724ba675SRob Herring }; 137*724ba675SRob Herring 138*724ba675SRob Herring xclk60mhsp2_ck: xclk60mhsp2_ck { 139*724ba675SRob Herring #clock-cells = <0>; 140*724ba675SRob Herring compatible = "fixed-clock"; 141*724ba675SRob Herring clock-output-names = "xclk60mhsp2_ck"; 142*724ba675SRob Herring clock-frequency = <60000000>; 143*724ba675SRob Herring }; 144*724ba675SRob Herring 145*724ba675SRob Herring xclk60motg_ck: xclk60motg_ck { 146*724ba675SRob Herring #clock-cells = <0>; 147*724ba675SRob Herring compatible = "fixed-clock"; 148*724ba675SRob Herring clock-output-names = "xclk60motg_ck"; 149*724ba675SRob Herring clock-frequency = <60000000>; 150*724ba675SRob Herring }; 151*724ba675SRob Herring 152*724ba675SRob Herring dpll_abe_ck: dpll_abe_ck@1e0 { 153*724ba675SRob Herring #clock-cells = <0>; 154*724ba675SRob Herring compatible = "ti,omap4-dpll-m4xen-clock"; 155*724ba675SRob Herring clock-output-names = "dpll_abe_ck"; 156*724ba675SRob Herring clocks = <&abe_dpll_refclk_mux_ck>, <&abe_dpll_bypass_clk_mux_ck>; 157*724ba675SRob Herring reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>; 158*724ba675SRob Herring }; 159*724ba675SRob Herring 160*724ba675SRob Herring dpll_abe_x2_ck: dpll_abe_x2_ck@1f0 { 161*724ba675SRob Herring #clock-cells = <0>; 162*724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 163*724ba675SRob Herring clock-output-names = "dpll_abe_x2_ck"; 164*724ba675SRob Herring clocks = <&dpll_abe_ck>; 165*724ba675SRob Herring reg = <0x01f0>; 166*724ba675SRob Herring }; 167*724ba675SRob Herring 168*724ba675SRob Herring dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 { 169*724ba675SRob Herring #clock-cells = <0>; 170*724ba675SRob Herring compatible = "ti,divider-clock"; 171*724ba675SRob Herring clock-output-names = "dpll_abe_m2x2_ck"; 172*724ba675SRob Herring clocks = <&dpll_abe_x2_ck>; 173*724ba675SRob Herring ti,max-div = <31>; 174*724ba675SRob Herring ti,autoidle-shift = <8>; 175*724ba675SRob Herring reg = <0x01f0>; 176*724ba675SRob Herring ti,index-starts-at-one; 177*724ba675SRob Herring ti,invert-autoidle-bit; 178*724ba675SRob Herring }; 179*724ba675SRob Herring 180*724ba675SRob Herring abe_24m_fclk: abe_24m_fclk { 181*724ba675SRob Herring #clock-cells = <0>; 182*724ba675SRob Herring compatible = "fixed-factor-clock"; 183*724ba675SRob Herring clock-output-names = "abe_24m_fclk"; 184*724ba675SRob Herring clocks = <&dpll_abe_m2x2_ck>; 185*724ba675SRob Herring clock-mult = <1>; 186*724ba675SRob Herring clock-div = <8>; 187*724ba675SRob Herring }; 188*724ba675SRob Herring 189*724ba675SRob Herring abe_clk: abe_clk@108 { 190*724ba675SRob Herring #clock-cells = <0>; 191*724ba675SRob Herring compatible = "ti,divider-clock"; 192*724ba675SRob Herring clock-output-names = "abe_clk"; 193*724ba675SRob Herring clocks = <&dpll_abe_m2x2_ck>; 194*724ba675SRob Herring ti,max-div = <4>; 195*724ba675SRob Herring reg = <0x0108>; 196*724ba675SRob Herring ti,index-power-of-two; 197*724ba675SRob Herring }; 198*724ba675SRob Herring 199*724ba675SRob Herring 200*724ba675SRob Herring dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 { 201*724ba675SRob Herring #clock-cells = <0>; 202*724ba675SRob Herring compatible = "ti,divider-clock"; 203*724ba675SRob Herring clock-output-names = "dpll_abe_m3x2_ck"; 204*724ba675SRob Herring clocks = <&dpll_abe_x2_ck>; 205*724ba675SRob Herring ti,max-div = <31>; 206*724ba675SRob Herring ti,autoidle-shift = <8>; 207*724ba675SRob Herring reg = <0x01f4>; 208*724ba675SRob Herring ti,index-starts-at-one; 209*724ba675SRob Herring ti,invert-autoidle-bit; 210*724ba675SRob Herring }; 211*724ba675SRob Herring 212*724ba675SRob Herring core_hsd_byp_clk_mux_ck: core_hsd_byp_clk_mux_ck@12c { 213*724ba675SRob Herring #clock-cells = <0>; 214*724ba675SRob Herring compatible = "ti,mux-clock"; 215*724ba675SRob Herring clock-output-names = "core_hsd_byp_clk_mux_ck"; 216*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&dpll_abe_m3x2_ck>; 217*724ba675SRob Herring ti,bit-shift = <23>; 218*724ba675SRob Herring reg = <0x012c>; 219*724ba675SRob Herring }; 220*724ba675SRob Herring 221*724ba675SRob Herring dpll_core_ck: dpll_core_ck@120 { 222*724ba675SRob Herring #clock-cells = <0>; 223*724ba675SRob Herring compatible = "ti,omap4-dpll-core-clock"; 224*724ba675SRob Herring clock-output-names = "dpll_core_ck"; 225*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&core_hsd_byp_clk_mux_ck>; 226*724ba675SRob Herring reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>; 227*724ba675SRob Herring }; 228*724ba675SRob Herring 229*724ba675SRob Herring dpll_core_x2_ck: dpll_core_x2_ck { 230*724ba675SRob Herring #clock-cells = <0>; 231*724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 232*724ba675SRob Herring clock-output-names = "dpll_core_x2_ck"; 233*724ba675SRob Herring clocks = <&dpll_core_ck>; 234*724ba675SRob Herring }; 235*724ba675SRob Herring 236*724ba675SRob Herring dpll_core_m6x2_ck: dpll_core_m6x2_ck@140 { 237*724ba675SRob Herring #clock-cells = <0>; 238*724ba675SRob Herring compatible = "ti,divider-clock"; 239*724ba675SRob Herring clock-output-names = "dpll_core_m6x2_ck"; 240*724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 241*724ba675SRob Herring ti,max-div = <31>; 242*724ba675SRob Herring ti,autoidle-shift = <8>; 243*724ba675SRob Herring reg = <0x0140>; 244*724ba675SRob Herring ti,index-starts-at-one; 245*724ba675SRob Herring ti,invert-autoidle-bit; 246*724ba675SRob Herring }; 247*724ba675SRob Herring 248*724ba675SRob Herring dpll_core_m2_ck: dpll_core_m2_ck@130 { 249*724ba675SRob Herring #clock-cells = <0>; 250*724ba675SRob Herring compatible = "ti,divider-clock"; 251*724ba675SRob Herring clock-output-names = "dpll_core_m2_ck"; 252*724ba675SRob Herring clocks = <&dpll_core_ck>; 253*724ba675SRob Herring ti,max-div = <31>; 254*724ba675SRob Herring ti,autoidle-shift = <8>; 255*724ba675SRob Herring reg = <0x0130>; 256*724ba675SRob Herring ti,index-starts-at-one; 257*724ba675SRob Herring ti,invert-autoidle-bit; 258*724ba675SRob Herring }; 259*724ba675SRob Herring 260*724ba675SRob Herring ddrphy_ck: ddrphy_ck { 261*724ba675SRob Herring #clock-cells = <0>; 262*724ba675SRob Herring compatible = "fixed-factor-clock"; 263*724ba675SRob Herring clock-output-names = "ddrphy_ck"; 264*724ba675SRob Herring clocks = <&dpll_core_m2_ck>; 265*724ba675SRob Herring clock-mult = <1>; 266*724ba675SRob Herring clock-div = <2>; 267*724ba675SRob Herring }; 268*724ba675SRob Herring 269*724ba675SRob Herring dpll_core_m5x2_ck: dpll_core_m5x2_ck@13c { 270*724ba675SRob Herring #clock-cells = <0>; 271*724ba675SRob Herring compatible = "ti,divider-clock"; 272*724ba675SRob Herring clock-output-names = "dpll_core_m5x2_ck"; 273*724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 274*724ba675SRob Herring ti,max-div = <31>; 275*724ba675SRob Herring ti,autoidle-shift = <8>; 276*724ba675SRob Herring reg = <0x013c>; 277*724ba675SRob Herring ti,index-starts-at-one; 278*724ba675SRob Herring ti,invert-autoidle-bit; 279*724ba675SRob Herring }; 280*724ba675SRob Herring 281*724ba675SRob Herring div_core_ck: div_core_ck@100 { 282*724ba675SRob Herring #clock-cells = <0>; 283*724ba675SRob Herring compatible = "ti,divider-clock"; 284*724ba675SRob Herring clock-output-names = "div_core_ck"; 285*724ba675SRob Herring clocks = <&dpll_core_m5x2_ck>; 286*724ba675SRob Herring reg = <0x0100>; 287*724ba675SRob Herring ti,max-div = <2>; 288*724ba675SRob Herring }; 289*724ba675SRob Herring 290*724ba675SRob Herring div_iva_hs_clk: div_iva_hs_clk@1dc { 291*724ba675SRob Herring #clock-cells = <0>; 292*724ba675SRob Herring compatible = "ti,divider-clock"; 293*724ba675SRob Herring clock-output-names = "div_iva_hs_clk"; 294*724ba675SRob Herring clocks = <&dpll_core_m5x2_ck>; 295*724ba675SRob Herring ti,max-div = <4>; 296*724ba675SRob Herring reg = <0x01dc>; 297*724ba675SRob Herring ti,index-power-of-two; 298*724ba675SRob Herring }; 299*724ba675SRob Herring 300*724ba675SRob Herring div_mpu_hs_clk: div_mpu_hs_clk@19c { 301*724ba675SRob Herring #clock-cells = <0>; 302*724ba675SRob Herring compatible = "ti,divider-clock"; 303*724ba675SRob Herring clock-output-names = "div_mpu_hs_clk"; 304*724ba675SRob Herring clocks = <&dpll_core_m5x2_ck>; 305*724ba675SRob Herring ti,max-div = <4>; 306*724ba675SRob Herring reg = <0x019c>; 307*724ba675SRob Herring ti,index-power-of-two; 308*724ba675SRob Herring }; 309*724ba675SRob Herring 310*724ba675SRob Herring dpll_core_m4x2_ck: dpll_core_m4x2_ck@138 { 311*724ba675SRob Herring #clock-cells = <0>; 312*724ba675SRob Herring compatible = "ti,divider-clock"; 313*724ba675SRob Herring clock-output-names = "dpll_core_m4x2_ck"; 314*724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 315*724ba675SRob Herring ti,max-div = <31>; 316*724ba675SRob Herring ti,autoidle-shift = <8>; 317*724ba675SRob Herring reg = <0x0138>; 318*724ba675SRob Herring ti,index-starts-at-one; 319*724ba675SRob Herring ti,invert-autoidle-bit; 320*724ba675SRob Herring }; 321*724ba675SRob Herring 322*724ba675SRob Herring dll_clk_div_ck: dll_clk_div_ck { 323*724ba675SRob Herring #clock-cells = <0>; 324*724ba675SRob Herring compatible = "fixed-factor-clock"; 325*724ba675SRob Herring clock-output-names = "dll_clk_div_ck"; 326*724ba675SRob Herring clocks = <&dpll_core_m4x2_ck>; 327*724ba675SRob Herring clock-mult = <1>; 328*724ba675SRob Herring clock-div = <2>; 329*724ba675SRob Herring }; 330*724ba675SRob Herring 331*724ba675SRob Herring dpll_abe_m2_ck: dpll_abe_m2_ck@1f0 { 332*724ba675SRob Herring #clock-cells = <0>; 333*724ba675SRob Herring compatible = "ti,divider-clock"; 334*724ba675SRob Herring clock-output-names = "dpll_abe_m2_ck"; 335*724ba675SRob Herring clocks = <&dpll_abe_ck>; 336*724ba675SRob Herring ti,max-div = <31>; 337*724ba675SRob Herring reg = <0x01f0>; 338*724ba675SRob Herring ti,index-starts-at-one; 339*724ba675SRob Herring }; 340*724ba675SRob Herring 341*724ba675SRob Herring dpll_core_m3x2_gate_ck: dpll_core_m3x2_gate_ck@134 { 342*724ba675SRob Herring #clock-cells = <0>; 343*724ba675SRob Herring compatible = "ti,composite-no-wait-gate-clock"; 344*724ba675SRob Herring clock-output-names = "dpll_core_m3x2_gate_ck"; 345*724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 346*724ba675SRob Herring ti,bit-shift = <8>; 347*724ba675SRob Herring reg = <0x0134>; 348*724ba675SRob Herring }; 349*724ba675SRob Herring 350*724ba675SRob Herring dpll_core_m3x2_div_ck: dpll_core_m3x2_div_ck@134 { 351*724ba675SRob Herring #clock-cells = <0>; 352*724ba675SRob Herring compatible = "ti,composite-divider-clock"; 353*724ba675SRob Herring clock-output-names = "dpll_core_m3x2_div_ck"; 354*724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 355*724ba675SRob Herring ti,max-div = <31>; 356*724ba675SRob Herring reg = <0x0134>; 357*724ba675SRob Herring ti,index-starts-at-one; 358*724ba675SRob Herring }; 359*724ba675SRob Herring 360*724ba675SRob Herring dpll_core_m3x2_ck: dpll_core_m3x2_ck { 361*724ba675SRob Herring #clock-cells = <0>; 362*724ba675SRob Herring compatible = "ti,composite-clock"; 363*724ba675SRob Herring clock-output-names = "dpll_core_m3x2_ck"; 364*724ba675SRob Herring clocks = <&dpll_core_m3x2_gate_ck>, <&dpll_core_m3x2_div_ck>; 365*724ba675SRob Herring }; 366*724ba675SRob Herring 367*724ba675SRob Herring dpll_core_m7x2_ck: dpll_core_m7x2_ck@144 { 368*724ba675SRob Herring #clock-cells = <0>; 369*724ba675SRob Herring compatible = "ti,divider-clock"; 370*724ba675SRob Herring clock-output-names = "dpll_core_m7x2_ck"; 371*724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 372*724ba675SRob Herring ti,max-div = <31>; 373*724ba675SRob Herring ti,autoidle-shift = <8>; 374*724ba675SRob Herring reg = <0x0144>; 375*724ba675SRob Herring ti,index-starts-at-one; 376*724ba675SRob Herring ti,invert-autoidle-bit; 377*724ba675SRob Herring }; 378*724ba675SRob Herring 379*724ba675SRob Herring iva_hsd_byp_clk_mux_ck: iva_hsd_byp_clk_mux_ck@1ac { 380*724ba675SRob Herring #clock-cells = <0>; 381*724ba675SRob Herring compatible = "ti,mux-clock"; 382*724ba675SRob Herring clock-output-names = "iva_hsd_byp_clk_mux_ck"; 383*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&div_iva_hs_clk>; 384*724ba675SRob Herring ti,bit-shift = <23>; 385*724ba675SRob Herring reg = <0x01ac>; 386*724ba675SRob Herring }; 387*724ba675SRob Herring 388*724ba675SRob Herring dpll_iva_ck: dpll_iva_ck@1a0 { 389*724ba675SRob Herring #clock-cells = <0>; 390*724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 391*724ba675SRob Herring clock-output-names = "dpll_iva_ck"; 392*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&iva_hsd_byp_clk_mux_ck>; 393*724ba675SRob Herring reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>; 394*724ba675SRob Herring assigned-clocks = <&dpll_iva_ck>; 395*724ba675SRob Herring assigned-clock-rates = <931200000>; 396*724ba675SRob Herring }; 397*724ba675SRob Herring 398*724ba675SRob Herring dpll_iva_x2_ck: dpll_iva_x2_ck { 399*724ba675SRob Herring #clock-cells = <0>; 400*724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 401*724ba675SRob Herring clock-output-names = "dpll_iva_x2_ck"; 402*724ba675SRob Herring clocks = <&dpll_iva_ck>; 403*724ba675SRob Herring }; 404*724ba675SRob Herring 405*724ba675SRob Herring dpll_iva_m4x2_ck: dpll_iva_m4x2_ck@1b8 { 406*724ba675SRob Herring #clock-cells = <0>; 407*724ba675SRob Herring compatible = "ti,divider-clock"; 408*724ba675SRob Herring clock-output-names = "dpll_iva_m4x2_ck"; 409*724ba675SRob Herring clocks = <&dpll_iva_x2_ck>; 410*724ba675SRob Herring ti,max-div = <31>; 411*724ba675SRob Herring ti,autoidle-shift = <8>; 412*724ba675SRob Herring reg = <0x01b8>; 413*724ba675SRob Herring ti,index-starts-at-one; 414*724ba675SRob Herring ti,invert-autoidle-bit; 415*724ba675SRob Herring assigned-clocks = <&dpll_iva_m4x2_ck>; 416*724ba675SRob Herring assigned-clock-rates = <465600000>; 417*724ba675SRob Herring }; 418*724ba675SRob Herring 419*724ba675SRob Herring dpll_iva_m5x2_ck: dpll_iva_m5x2_ck@1bc { 420*724ba675SRob Herring #clock-cells = <0>; 421*724ba675SRob Herring compatible = "ti,divider-clock"; 422*724ba675SRob Herring clock-output-names = "dpll_iva_m5x2_ck"; 423*724ba675SRob Herring clocks = <&dpll_iva_x2_ck>; 424*724ba675SRob Herring ti,max-div = <31>; 425*724ba675SRob Herring ti,autoidle-shift = <8>; 426*724ba675SRob Herring reg = <0x01bc>; 427*724ba675SRob Herring ti,index-starts-at-one; 428*724ba675SRob Herring ti,invert-autoidle-bit; 429*724ba675SRob Herring assigned-clocks = <&dpll_iva_m5x2_ck>; 430*724ba675SRob Herring assigned-clock-rates = <266100000>; 431*724ba675SRob Herring }; 432*724ba675SRob Herring 433*724ba675SRob Herring dpll_mpu_ck: dpll_mpu_ck@160 { 434*724ba675SRob Herring #clock-cells = <0>; 435*724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 436*724ba675SRob Herring clock-output-names = "dpll_mpu_ck"; 437*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&div_mpu_hs_clk>; 438*724ba675SRob Herring reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>; 439*724ba675SRob Herring }; 440*724ba675SRob Herring 441*724ba675SRob Herring dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 { 442*724ba675SRob Herring #clock-cells = <0>; 443*724ba675SRob Herring compatible = "ti,divider-clock"; 444*724ba675SRob Herring clock-output-names = "dpll_mpu_m2_ck"; 445*724ba675SRob Herring clocks = <&dpll_mpu_ck>; 446*724ba675SRob Herring ti,max-div = <31>; 447*724ba675SRob Herring ti,autoidle-shift = <8>; 448*724ba675SRob Herring reg = <0x0170>; 449*724ba675SRob Herring ti,index-starts-at-one; 450*724ba675SRob Herring ti,invert-autoidle-bit; 451*724ba675SRob Herring }; 452*724ba675SRob Herring 453*724ba675SRob Herring per_hs_clk_div_ck: per_hs_clk_div_ck { 454*724ba675SRob Herring #clock-cells = <0>; 455*724ba675SRob Herring compatible = "fixed-factor-clock"; 456*724ba675SRob Herring clock-output-names = "per_hs_clk_div_ck"; 457*724ba675SRob Herring clocks = <&dpll_abe_m3x2_ck>; 458*724ba675SRob Herring clock-mult = <1>; 459*724ba675SRob Herring clock-div = <2>; 460*724ba675SRob Herring }; 461*724ba675SRob Herring 462*724ba675SRob Herring usb_hs_clk_div_ck: usb_hs_clk_div_ck { 463*724ba675SRob Herring #clock-cells = <0>; 464*724ba675SRob Herring compatible = "fixed-factor-clock"; 465*724ba675SRob Herring clock-output-names = "usb_hs_clk_div_ck"; 466*724ba675SRob Herring clocks = <&dpll_abe_m3x2_ck>; 467*724ba675SRob Herring clock-mult = <1>; 468*724ba675SRob Herring clock-div = <3>; 469*724ba675SRob Herring }; 470*724ba675SRob Herring 471*724ba675SRob Herring l3_div_ck: l3_div_ck@100 { 472*724ba675SRob Herring #clock-cells = <0>; 473*724ba675SRob Herring compatible = "ti,divider-clock"; 474*724ba675SRob Herring clock-output-names = "l3_div_ck"; 475*724ba675SRob Herring clocks = <&div_core_ck>; 476*724ba675SRob Herring ti,bit-shift = <4>; 477*724ba675SRob Herring ti,max-div = <2>; 478*724ba675SRob Herring reg = <0x0100>; 479*724ba675SRob Herring }; 480*724ba675SRob Herring 481*724ba675SRob Herring l4_div_ck: l4_div_ck@100 { 482*724ba675SRob Herring #clock-cells = <0>; 483*724ba675SRob Herring compatible = "ti,divider-clock"; 484*724ba675SRob Herring clock-output-names = "l4_div_ck"; 485*724ba675SRob Herring clocks = <&l3_div_ck>; 486*724ba675SRob Herring ti,bit-shift = <8>; 487*724ba675SRob Herring ti,max-div = <2>; 488*724ba675SRob Herring reg = <0x0100>; 489*724ba675SRob Herring }; 490*724ba675SRob Herring 491*724ba675SRob Herring lp_clk_div_ck: lp_clk_div_ck { 492*724ba675SRob Herring #clock-cells = <0>; 493*724ba675SRob Herring compatible = "fixed-factor-clock"; 494*724ba675SRob Herring clock-output-names = "lp_clk_div_ck"; 495*724ba675SRob Herring clocks = <&dpll_abe_m2x2_ck>; 496*724ba675SRob Herring clock-mult = <1>; 497*724ba675SRob Herring clock-div = <16>; 498*724ba675SRob Herring }; 499*724ba675SRob Herring 500*724ba675SRob Herring mpu_periphclk: mpu_periphclk { 501*724ba675SRob Herring #clock-cells = <0>; 502*724ba675SRob Herring compatible = "fixed-factor-clock"; 503*724ba675SRob Herring clock-output-names = "mpu_periphclk"; 504*724ba675SRob Herring clocks = <&dpll_mpu_ck>; 505*724ba675SRob Herring clock-mult = <1>; 506*724ba675SRob Herring clock-div = <2>; 507*724ba675SRob Herring }; 508*724ba675SRob Herring 509*724ba675SRob Herring ocp_abe_iclk: ocp_abe_iclk@528 { 510*724ba675SRob Herring #clock-cells = <0>; 511*724ba675SRob Herring compatible = "ti,divider-clock"; 512*724ba675SRob Herring clock-output-names = "ocp_abe_iclk"; 513*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 24>; 514*724ba675SRob Herring ti,bit-shift = <24>; 515*724ba675SRob Herring reg = <0x0528>; 516*724ba675SRob Herring ti,dividers = <2>, <1>; 517*724ba675SRob Herring }; 518*724ba675SRob Herring 519*724ba675SRob Herring per_abe_24m_fclk: per_abe_24m_fclk { 520*724ba675SRob Herring #clock-cells = <0>; 521*724ba675SRob Herring compatible = "fixed-factor-clock"; 522*724ba675SRob Herring clock-output-names = "per_abe_24m_fclk"; 523*724ba675SRob Herring clocks = <&dpll_abe_m2_ck>; 524*724ba675SRob Herring clock-mult = <1>; 525*724ba675SRob Herring clock-div = <4>; 526*724ba675SRob Herring }; 527*724ba675SRob Herring 528*724ba675SRob Herring dummy_ck: dummy_ck { 529*724ba675SRob Herring #clock-cells = <0>; 530*724ba675SRob Herring compatible = "fixed-clock"; 531*724ba675SRob Herring clock-output-names = "dummy_ck"; 532*724ba675SRob Herring clock-frequency = <0>; 533*724ba675SRob Herring }; 534*724ba675SRob Herring}; 535*724ba675SRob Herring 536*724ba675SRob Herring&prm_clocks { 537*724ba675SRob Herring sys_clkin_ck: sys_clkin_ck@110 { 538*724ba675SRob Herring #clock-cells = <0>; 539*724ba675SRob Herring compatible = "ti,mux-clock"; 540*724ba675SRob Herring clock-output-names = "sys_clkin_ck"; 541*724ba675SRob Herring clocks = <&virt_12000000_ck>, <&virt_13000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>; 542*724ba675SRob Herring reg = <0x0110>; 543*724ba675SRob Herring ti,index-starts-at-one; 544*724ba675SRob Herring }; 545*724ba675SRob Herring 546*724ba675SRob Herring abe_dpll_bypass_clk_mux_ck: abe_dpll_bypass_clk_mux_ck@108 { 547*724ba675SRob Herring #clock-cells = <0>; 548*724ba675SRob Herring compatible = "ti,mux-clock"; 549*724ba675SRob Herring clock-output-names = "abe_dpll_bypass_clk_mux_ck"; 550*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&sys_32k_ck>; 551*724ba675SRob Herring ti,bit-shift = <24>; 552*724ba675SRob Herring reg = <0x0108>; 553*724ba675SRob Herring }; 554*724ba675SRob Herring 555*724ba675SRob Herring abe_dpll_refclk_mux_ck: abe_dpll_refclk_mux_ck@10c { 556*724ba675SRob Herring #clock-cells = <0>; 557*724ba675SRob Herring compatible = "ti,mux-clock"; 558*724ba675SRob Herring clock-output-names = "abe_dpll_refclk_mux_ck"; 559*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&sys_32k_ck>; 560*724ba675SRob Herring reg = <0x010c>; 561*724ba675SRob Herring }; 562*724ba675SRob Herring 563*724ba675SRob Herring dbgclk_mux_ck: dbgclk_mux_ck { 564*724ba675SRob Herring #clock-cells = <0>; 565*724ba675SRob Herring compatible = "fixed-factor-clock"; 566*724ba675SRob Herring clock-output-names = "dbgclk_mux_ck"; 567*724ba675SRob Herring clocks = <&sys_clkin_ck>; 568*724ba675SRob Herring clock-mult = <1>; 569*724ba675SRob Herring clock-div = <1>; 570*724ba675SRob Herring }; 571*724ba675SRob Herring 572*724ba675SRob Herring l4_wkup_clk_mux_ck: l4_wkup_clk_mux_ck@108 { 573*724ba675SRob Herring #clock-cells = <0>; 574*724ba675SRob Herring compatible = "ti,mux-clock"; 575*724ba675SRob Herring clock-output-names = "l4_wkup_clk_mux_ck"; 576*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&lp_clk_div_ck>; 577*724ba675SRob Herring reg = <0x0108>; 578*724ba675SRob Herring }; 579*724ba675SRob Herring 580*724ba675SRob Herring syc_clk_div_ck: syc_clk_div_ck@100 { 581*724ba675SRob Herring #clock-cells = <0>; 582*724ba675SRob Herring compatible = "ti,divider-clock"; 583*724ba675SRob Herring clock-output-names = "syc_clk_div_ck"; 584*724ba675SRob Herring clocks = <&sys_clkin_ck>; 585*724ba675SRob Herring reg = <0x0100>; 586*724ba675SRob Herring ti,max-div = <2>; 587*724ba675SRob Herring }; 588*724ba675SRob Herring 589*724ba675SRob Herring usim_ck: usim_ck@1858 { 590*724ba675SRob Herring #clock-cells = <0>; 591*724ba675SRob Herring compatible = "ti,divider-clock"; 592*724ba675SRob Herring clock-output-names = "usim_ck"; 593*724ba675SRob Herring clocks = <&dpll_per_m4x2_ck>; 594*724ba675SRob Herring ti,bit-shift = <24>; 595*724ba675SRob Herring reg = <0x1858>; 596*724ba675SRob Herring ti,dividers = <14>, <18>; 597*724ba675SRob Herring }; 598*724ba675SRob Herring 599*724ba675SRob Herring usim_fclk: usim_fclk@1858 { 600*724ba675SRob Herring #clock-cells = <0>; 601*724ba675SRob Herring compatible = "ti,gate-clock"; 602*724ba675SRob Herring clock-output-names = "usim_fclk"; 603*724ba675SRob Herring clocks = <&usim_ck>; 604*724ba675SRob Herring ti,bit-shift = <8>; 605*724ba675SRob Herring reg = <0x1858>; 606*724ba675SRob Herring }; 607*724ba675SRob Herring 608*724ba675SRob Herring trace_clk_div_ck: trace_clk_div_ck { 609*724ba675SRob Herring #clock-cells = <0>; 610*724ba675SRob Herring compatible = "ti,clkdm-gate-clock"; 611*724ba675SRob Herring clock-output-names = "trace_clk_div_ck"; 612*724ba675SRob Herring clocks = <&emu_sys_clkctrl OMAP4_DEBUGSS_CLKCTRL 24>; 613*724ba675SRob Herring }; 614*724ba675SRob Herring}; 615*724ba675SRob Herring 616*724ba675SRob Herring&prm_clockdomains { 617*724ba675SRob Herring emu_sys_clkdm: emu_sys_clkdm { 618*724ba675SRob Herring compatible = "ti,clockdomain"; 619*724ba675SRob Herring clock-output-names = "emu_sys_clkdm"; 620*724ba675SRob Herring clocks = <&trace_clk_div_ck>; 621*724ba675SRob Herring }; 622*724ba675SRob Herring}; 623*724ba675SRob Herring 624*724ba675SRob Herring&cm2_clocks { 625*724ba675SRob Herring per_hsd_byp_clk_mux_ck: per_hsd_byp_clk_mux_ck@14c { 626*724ba675SRob Herring #clock-cells = <0>; 627*724ba675SRob Herring compatible = "ti,mux-clock"; 628*724ba675SRob Herring clock-output-names = "per_hsd_byp_clk_mux_ck"; 629*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&per_hs_clk_div_ck>; 630*724ba675SRob Herring ti,bit-shift = <23>; 631*724ba675SRob Herring reg = <0x014c>; 632*724ba675SRob Herring }; 633*724ba675SRob Herring 634*724ba675SRob Herring dpll_per_ck: dpll_per_ck@140 { 635*724ba675SRob Herring #clock-cells = <0>; 636*724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 637*724ba675SRob Herring clock-output-names = "dpll_per_ck"; 638*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&per_hsd_byp_clk_mux_ck>; 639*724ba675SRob Herring reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>; 640*724ba675SRob Herring }; 641*724ba675SRob Herring 642*724ba675SRob Herring dpll_per_m2_ck: dpll_per_m2_ck@150 { 643*724ba675SRob Herring #clock-cells = <0>; 644*724ba675SRob Herring compatible = "ti,divider-clock"; 645*724ba675SRob Herring clock-output-names = "dpll_per_m2_ck"; 646*724ba675SRob Herring clocks = <&dpll_per_ck>; 647*724ba675SRob Herring ti,max-div = <31>; 648*724ba675SRob Herring reg = <0x0150>; 649*724ba675SRob Herring ti,index-starts-at-one; 650*724ba675SRob Herring }; 651*724ba675SRob Herring 652*724ba675SRob Herring dpll_per_x2_ck: dpll_per_x2_ck@150 { 653*724ba675SRob Herring #clock-cells = <0>; 654*724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 655*724ba675SRob Herring clock-output-names = "dpll_per_x2_ck"; 656*724ba675SRob Herring clocks = <&dpll_per_ck>; 657*724ba675SRob Herring reg = <0x0150>; 658*724ba675SRob Herring }; 659*724ba675SRob Herring 660*724ba675SRob Herring dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 { 661*724ba675SRob Herring #clock-cells = <0>; 662*724ba675SRob Herring compatible = "ti,divider-clock"; 663*724ba675SRob Herring clock-output-names = "dpll_per_m2x2_ck"; 664*724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 665*724ba675SRob Herring ti,max-div = <31>; 666*724ba675SRob Herring ti,autoidle-shift = <8>; 667*724ba675SRob Herring reg = <0x0150>; 668*724ba675SRob Herring ti,index-starts-at-one; 669*724ba675SRob Herring ti,invert-autoidle-bit; 670*724ba675SRob Herring }; 671*724ba675SRob Herring 672*724ba675SRob Herring dpll_per_m3x2_gate_ck: dpll_per_m3x2_gate_ck@154 { 673*724ba675SRob Herring #clock-cells = <0>; 674*724ba675SRob Herring compatible = "ti,composite-no-wait-gate-clock"; 675*724ba675SRob Herring clock-output-names = "dpll_per_m3x2_gate_ck"; 676*724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 677*724ba675SRob Herring ti,bit-shift = <8>; 678*724ba675SRob Herring reg = <0x0154>; 679*724ba675SRob Herring }; 680*724ba675SRob Herring 681*724ba675SRob Herring dpll_per_m3x2_div_ck: dpll_per_m3x2_div_ck@154 { 682*724ba675SRob Herring #clock-cells = <0>; 683*724ba675SRob Herring compatible = "ti,composite-divider-clock"; 684*724ba675SRob Herring clock-output-names = "dpll_per_m3x2_div_ck"; 685*724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 686*724ba675SRob Herring ti,max-div = <31>; 687*724ba675SRob Herring reg = <0x0154>; 688*724ba675SRob Herring ti,index-starts-at-one; 689*724ba675SRob Herring }; 690*724ba675SRob Herring 691*724ba675SRob Herring dpll_per_m3x2_ck: dpll_per_m3x2_ck { 692*724ba675SRob Herring #clock-cells = <0>; 693*724ba675SRob Herring compatible = "ti,composite-clock"; 694*724ba675SRob Herring clock-output-names = "dpll_per_m3x2_ck"; 695*724ba675SRob Herring clocks = <&dpll_per_m3x2_gate_ck>, <&dpll_per_m3x2_div_ck>; 696*724ba675SRob Herring }; 697*724ba675SRob Herring 698*724ba675SRob Herring dpll_per_m4x2_ck: dpll_per_m4x2_ck@158 { 699*724ba675SRob Herring #clock-cells = <0>; 700*724ba675SRob Herring compatible = "ti,divider-clock"; 701*724ba675SRob Herring clock-output-names = "dpll_per_m4x2_ck"; 702*724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 703*724ba675SRob Herring ti,max-div = <31>; 704*724ba675SRob Herring ti,autoidle-shift = <8>; 705*724ba675SRob Herring reg = <0x0158>; 706*724ba675SRob Herring ti,index-starts-at-one; 707*724ba675SRob Herring ti,invert-autoidle-bit; 708*724ba675SRob Herring }; 709*724ba675SRob Herring 710*724ba675SRob Herring dpll_per_m5x2_ck: dpll_per_m5x2_ck@15c { 711*724ba675SRob Herring #clock-cells = <0>; 712*724ba675SRob Herring compatible = "ti,divider-clock"; 713*724ba675SRob Herring clock-output-names = "dpll_per_m5x2_ck"; 714*724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 715*724ba675SRob Herring ti,max-div = <31>; 716*724ba675SRob Herring ti,autoidle-shift = <8>; 717*724ba675SRob Herring reg = <0x015c>; 718*724ba675SRob Herring ti,index-starts-at-one; 719*724ba675SRob Herring ti,invert-autoidle-bit; 720*724ba675SRob Herring }; 721*724ba675SRob Herring 722*724ba675SRob Herring dpll_per_m6x2_ck: dpll_per_m6x2_ck@160 { 723*724ba675SRob Herring #clock-cells = <0>; 724*724ba675SRob Herring compatible = "ti,divider-clock"; 725*724ba675SRob Herring clock-output-names = "dpll_per_m6x2_ck"; 726*724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 727*724ba675SRob Herring ti,max-div = <31>; 728*724ba675SRob Herring ti,autoidle-shift = <8>; 729*724ba675SRob Herring reg = <0x0160>; 730*724ba675SRob Herring ti,index-starts-at-one; 731*724ba675SRob Herring ti,invert-autoidle-bit; 732*724ba675SRob Herring }; 733*724ba675SRob Herring 734*724ba675SRob Herring dpll_per_m7x2_ck: dpll_per_m7x2_ck@164 { 735*724ba675SRob Herring #clock-cells = <0>; 736*724ba675SRob Herring compatible = "ti,divider-clock"; 737*724ba675SRob Herring clock-output-names = "dpll_per_m7x2_ck"; 738*724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 739*724ba675SRob Herring ti,max-div = <31>; 740*724ba675SRob Herring ti,autoidle-shift = <8>; 741*724ba675SRob Herring reg = <0x0164>; 742*724ba675SRob Herring ti,index-starts-at-one; 743*724ba675SRob Herring ti,invert-autoidle-bit; 744*724ba675SRob Herring }; 745*724ba675SRob Herring 746*724ba675SRob Herring dpll_usb_ck: dpll_usb_ck@180 { 747*724ba675SRob Herring #clock-cells = <0>; 748*724ba675SRob Herring compatible = "ti,omap4-dpll-j-type-clock"; 749*724ba675SRob Herring clock-output-names = "dpll_usb_ck"; 750*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&usb_hs_clk_div_ck>; 751*724ba675SRob Herring reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>; 752*724ba675SRob Herring }; 753*724ba675SRob Herring 754*724ba675SRob Herring dpll_usb_clkdcoldo_ck: dpll_usb_clkdcoldo_ck@1b4 { 755*724ba675SRob Herring #clock-cells = <0>; 756*724ba675SRob Herring compatible = "ti,fixed-factor-clock"; 757*724ba675SRob Herring clock-output-names = "dpll_usb_clkdcoldo_ck"; 758*724ba675SRob Herring clocks = <&dpll_usb_ck>; 759*724ba675SRob Herring ti,clock-div = <1>; 760*724ba675SRob Herring ti,autoidle-shift = <8>; 761*724ba675SRob Herring reg = <0x01b4>; 762*724ba675SRob Herring ti,clock-mult = <1>; 763*724ba675SRob Herring ti,invert-autoidle-bit; 764*724ba675SRob Herring }; 765*724ba675SRob Herring 766*724ba675SRob Herring dpll_usb_m2_ck: dpll_usb_m2_ck@190 { 767*724ba675SRob Herring #clock-cells = <0>; 768*724ba675SRob Herring compatible = "ti,divider-clock"; 769*724ba675SRob Herring clock-output-names = "dpll_usb_m2_ck"; 770*724ba675SRob Herring clocks = <&dpll_usb_ck>; 771*724ba675SRob Herring ti,max-div = <127>; 772*724ba675SRob Herring ti,autoidle-shift = <8>; 773*724ba675SRob Herring reg = <0x0190>; 774*724ba675SRob Herring ti,index-starts-at-one; 775*724ba675SRob Herring ti,invert-autoidle-bit; 776*724ba675SRob Herring }; 777*724ba675SRob Herring 778*724ba675SRob Herring ducati_clk_mux_ck: ducati_clk_mux_ck@100 { 779*724ba675SRob Herring #clock-cells = <0>; 780*724ba675SRob Herring compatible = "ti,mux-clock"; 781*724ba675SRob Herring clock-output-names = "ducati_clk_mux_ck"; 782*724ba675SRob Herring clocks = <&div_core_ck>, <&dpll_per_m6x2_ck>; 783*724ba675SRob Herring reg = <0x0100>; 784*724ba675SRob Herring }; 785*724ba675SRob Herring 786*724ba675SRob Herring func_12m_fclk: func_12m_fclk { 787*724ba675SRob Herring #clock-cells = <0>; 788*724ba675SRob Herring compatible = "fixed-factor-clock"; 789*724ba675SRob Herring clock-output-names = "func_12m_fclk"; 790*724ba675SRob Herring clocks = <&dpll_per_m2x2_ck>; 791*724ba675SRob Herring clock-mult = <1>; 792*724ba675SRob Herring clock-div = <16>; 793*724ba675SRob Herring }; 794*724ba675SRob Herring 795*724ba675SRob Herring func_24m_clk: func_24m_clk { 796*724ba675SRob Herring #clock-cells = <0>; 797*724ba675SRob Herring compatible = "fixed-factor-clock"; 798*724ba675SRob Herring clock-output-names = "func_24m_clk"; 799*724ba675SRob Herring clocks = <&dpll_per_m2_ck>; 800*724ba675SRob Herring clock-mult = <1>; 801*724ba675SRob Herring clock-div = <4>; 802*724ba675SRob Herring }; 803*724ba675SRob Herring 804*724ba675SRob Herring func_24mc_fclk: func_24mc_fclk { 805*724ba675SRob Herring #clock-cells = <0>; 806*724ba675SRob Herring compatible = "fixed-factor-clock"; 807*724ba675SRob Herring clock-output-names = "func_24mc_fclk"; 808*724ba675SRob Herring clocks = <&dpll_per_m2x2_ck>; 809*724ba675SRob Herring clock-mult = <1>; 810*724ba675SRob Herring clock-div = <8>; 811*724ba675SRob Herring }; 812*724ba675SRob Herring 813*724ba675SRob Herring func_48m_fclk: func_48m_fclk@108 { 814*724ba675SRob Herring #clock-cells = <0>; 815*724ba675SRob Herring compatible = "ti,divider-clock"; 816*724ba675SRob Herring clock-output-names = "func_48m_fclk"; 817*724ba675SRob Herring clocks = <&dpll_per_m2x2_ck>; 818*724ba675SRob Herring reg = <0x0108>; 819*724ba675SRob Herring ti,dividers = <4>, <8>; 820*724ba675SRob Herring }; 821*724ba675SRob Herring 822*724ba675SRob Herring func_48mc_fclk: func_48mc_fclk { 823*724ba675SRob Herring #clock-cells = <0>; 824*724ba675SRob Herring compatible = "fixed-factor-clock"; 825*724ba675SRob Herring clock-output-names = "func_48mc_fclk"; 826*724ba675SRob Herring clocks = <&dpll_per_m2x2_ck>; 827*724ba675SRob Herring clock-mult = <1>; 828*724ba675SRob Herring clock-div = <4>; 829*724ba675SRob Herring }; 830*724ba675SRob Herring 831*724ba675SRob Herring func_64m_fclk: func_64m_fclk@108 { 832*724ba675SRob Herring #clock-cells = <0>; 833*724ba675SRob Herring compatible = "ti,divider-clock"; 834*724ba675SRob Herring clock-output-names = "func_64m_fclk"; 835*724ba675SRob Herring clocks = <&dpll_per_m4x2_ck>; 836*724ba675SRob Herring reg = <0x0108>; 837*724ba675SRob Herring ti,dividers = <2>, <4>; 838*724ba675SRob Herring }; 839*724ba675SRob Herring 840*724ba675SRob Herring func_96m_fclk: func_96m_fclk@108 { 841*724ba675SRob Herring #clock-cells = <0>; 842*724ba675SRob Herring compatible = "ti,divider-clock"; 843*724ba675SRob Herring clock-output-names = "func_96m_fclk"; 844*724ba675SRob Herring clocks = <&dpll_per_m2x2_ck>; 845*724ba675SRob Herring reg = <0x0108>; 846*724ba675SRob Herring ti,dividers = <2>, <4>; 847*724ba675SRob Herring }; 848*724ba675SRob Herring 849*724ba675SRob Herring init_60m_fclk: init_60m_fclk@104 { 850*724ba675SRob Herring #clock-cells = <0>; 851*724ba675SRob Herring compatible = "ti,divider-clock"; 852*724ba675SRob Herring clock-output-names = "init_60m_fclk"; 853*724ba675SRob Herring clocks = <&dpll_usb_m2_ck>; 854*724ba675SRob Herring reg = <0x0104>; 855*724ba675SRob Herring ti,dividers = <1>, <8>; 856*724ba675SRob Herring }; 857*724ba675SRob Herring 858*724ba675SRob Herring per_abe_nc_fclk: per_abe_nc_fclk@108 { 859*724ba675SRob Herring #clock-cells = <0>; 860*724ba675SRob Herring compatible = "ti,divider-clock"; 861*724ba675SRob Herring clock-output-names = "per_abe_nc_fclk"; 862*724ba675SRob Herring clocks = <&dpll_abe_m2_ck>; 863*724ba675SRob Herring reg = <0x0108>; 864*724ba675SRob Herring ti,max-div = <2>; 865*724ba675SRob Herring }; 866*724ba675SRob Herring 867*724ba675SRob Herring usb_phy_cm_clk32k: usb_phy_cm_clk32k@640 { 868*724ba675SRob Herring #clock-cells = <0>; 869*724ba675SRob Herring compatible = "ti,gate-clock"; 870*724ba675SRob Herring clock-output-names = "usb_phy_cm_clk32k"; 871*724ba675SRob Herring clocks = <&sys_32k_ck>; 872*724ba675SRob Herring ti,bit-shift = <8>; 873*724ba675SRob Herring reg = <0x0640>; 874*724ba675SRob Herring }; 875*724ba675SRob Herring}; 876*724ba675SRob Herring 877*724ba675SRob Herring&cm2_clockdomains { 878*724ba675SRob Herring l3_init_clkdm: l3_init_clkdm { 879*724ba675SRob Herring compatible = "ti,clockdomain"; 880*724ba675SRob Herring clock-output-names = "l3_init_clkdm"; 881*724ba675SRob Herring clocks = <&dpll_usb_ck>; 882*724ba675SRob Herring }; 883*724ba675SRob Herring}; 884*724ba675SRob Herring 885*724ba675SRob Herring&scrm_clocks { 886*724ba675SRob Herring auxclk0_src_gate_ck: auxclk0_src_gate_ck@310 { 887*724ba675SRob Herring #clock-cells = <0>; 888*724ba675SRob Herring compatible = "ti,composite-no-wait-gate-clock"; 889*724ba675SRob Herring clock-output-names = "auxclk0_src_gate_ck"; 890*724ba675SRob Herring clocks = <&dpll_core_m3x2_ck>; 891*724ba675SRob Herring ti,bit-shift = <8>; 892*724ba675SRob Herring reg = <0x0310>; 893*724ba675SRob Herring }; 894*724ba675SRob Herring 895*724ba675SRob Herring auxclk0_src_mux_ck: auxclk0_src_mux_ck@310 { 896*724ba675SRob Herring #clock-cells = <0>; 897*724ba675SRob Herring compatible = "ti,composite-mux-clock"; 898*724ba675SRob Herring clock-output-names = "auxclk0_src_mux_ck"; 899*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 900*724ba675SRob Herring ti,bit-shift = <1>; 901*724ba675SRob Herring reg = <0x0310>; 902*724ba675SRob Herring }; 903*724ba675SRob Herring 904*724ba675SRob Herring auxclk0_src_ck: auxclk0_src_ck { 905*724ba675SRob Herring #clock-cells = <0>; 906*724ba675SRob Herring compatible = "ti,composite-clock"; 907*724ba675SRob Herring clock-output-names = "auxclk0_src_ck"; 908*724ba675SRob Herring clocks = <&auxclk0_src_gate_ck>, <&auxclk0_src_mux_ck>; 909*724ba675SRob Herring }; 910*724ba675SRob Herring 911*724ba675SRob Herring auxclk0_ck: auxclk0_ck@310 { 912*724ba675SRob Herring #clock-cells = <0>; 913*724ba675SRob Herring compatible = "ti,divider-clock"; 914*724ba675SRob Herring clock-output-names = "auxclk0_ck"; 915*724ba675SRob Herring clocks = <&auxclk0_src_ck>; 916*724ba675SRob Herring ti,bit-shift = <16>; 917*724ba675SRob Herring ti,max-div = <16>; 918*724ba675SRob Herring reg = <0x0310>; 919*724ba675SRob Herring }; 920*724ba675SRob Herring 921*724ba675SRob Herring auxclk1_src_gate_ck: auxclk1_src_gate_ck@314 { 922*724ba675SRob Herring #clock-cells = <0>; 923*724ba675SRob Herring compatible = "ti,composite-no-wait-gate-clock"; 924*724ba675SRob Herring clock-output-names = "auxclk1_src_gate_ck"; 925*724ba675SRob Herring clocks = <&dpll_core_m3x2_ck>; 926*724ba675SRob Herring ti,bit-shift = <8>; 927*724ba675SRob Herring reg = <0x0314>; 928*724ba675SRob Herring }; 929*724ba675SRob Herring 930*724ba675SRob Herring auxclk1_src_mux_ck: auxclk1_src_mux_ck@314 { 931*724ba675SRob Herring #clock-cells = <0>; 932*724ba675SRob Herring compatible = "ti,composite-mux-clock"; 933*724ba675SRob Herring clock-output-names = "auxclk1_src_mux_ck"; 934*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 935*724ba675SRob Herring ti,bit-shift = <1>; 936*724ba675SRob Herring reg = <0x0314>; 937*724ba675SRob Herring }; 938*724ba675SRob Herring 939*724ba675SRob Herring auxclk1_src_ck: auxclk1_src_ck { 940*724ba675SRob Herring #clock-cells = <0>; 941*724ba675SRob Herring compatible = "ti,composite-clock"; 942*724ba675SRob Herring clock-output-names = "auxclk1_src_ck"; 943*724ba675SRob Herring clocks = <&auxclk1_src_gate_ck>, <&auxclk1_src_mux_ck>; 944*724ba675SRob Herring }; 945*724ba675SRob Herring 946*724ba675SRob Herring auxclk1_ck: auxclk1_ck@314 { 947*724ba675SRob Herring #clock-cells = <0>; 948*724ba675SRob Herring compatible = "ti,divider-clock"; 949*724ba675SRob Herring clock-output-names = "auxclk1_ck"; 950*724ba675SRob Herring clocks = <&auxclk1_src_ck>; 951*724ba675SRob Herring ti,bit-shift = <16>; 952*724ba675SRob Herring ti,max-div = <16>; 953*724ba675SRob Herring reg = <0x0314>; 954*724ba675SRob Herring }; 955*724ba675SRob Herring 956*724ba675SRob Herring auxclk2_src_gate_ck: auxclk2_src_gate_ck@318 { 957*724ba675SRob Herring #clock-cells = <0>; 958*724ba675SRob Herring compatible = "ti,composite-no-wait-gate-clock"; 959*724ba675SRob Herring clock-output-names = "auxclk2_src_gate_ck"; 960*724ba675SRob Herring clocks = <&dpll_core_m3x2_ck>; 961*724ba675SRob Herring ti,bit-shift = <8>; 962*724ba675SRob Herring reg = <0x0318>; 963*724ba675SRob Herring }; 964*724ba675SRob Herring 965*724ba675SRob Herring auxclk2_src_mux_ck: auxclk2_src_mux_ck@318 { 966*724ba675SRob Herring #clock-cells = <0>; 967*724ba675SRob Herring compatible = "ti,composite-mux-clock"; 968*724ba675SRob Herring clock-output-names = "auxclk2_src_mux_ck"; 969*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 970*724ba675SRob Herring ti,bit-shift = <1>; 971*724ba675SRob Herring reg = <0x0318>; 972*724ba675SRob Herring }; 973*724ba675SRob Herring 974*724ba675SRob Herring auxclk2_src_ck: auxclk2_src_ck { 975*724ba675SRob Herring #clock-cells = <0>; 976*724ba675SRob Herring compatible = "ti,composite-clock"; 977*724ba675SRob Herring clock-output-names = "auxclk2_src_ck"; 978*724ba675SRob Herring clocks = <&auxclk2_src_gate_ck>, <&auxclk2_src_mux_ck>; 979*724ba675SRob Herring }; 980*724ba675SRob Herring 981*724ba675SRob Herring auxclk2_ck: auxclk2_ck@318 { 982*724ba675SRob Herring #clock-cells = <0>; 983*724ba675SRob Herring compatible = "ti,divider-clock"; 984*724ba675SRob Herring clock-output-names = "auxclk2_ck"; 985*724ba675SRob Herring clocks = <&auxclk2_src_ck>; 986*724ba675SRob Herring ti,bit-shift = <16>; 987*724ba675SRob Herring ti,max-div = <16>; 988*724ba675SRob Herring reg = <0x0318>; 989*724ba675SRob Herring }; 990*724ba675SRob Herring 991*724ba675SRob Herring auxclk3_src_gate_ck: auxclk3_src_gate_ck@31c { 992*724ba675SRob Herring #clock-cells = <0>; 993*724ba675SRob Herring compatible = "ti,composite-no-wait-gate-clock"; 994*724ba675SRob Herring clock-output-names = "auxclk3_src_gate_ck"; 995*724ba675SRob Herring clocks = <&dpll_core_m3x2_ck>; 996*724ba675SRob Herring ti,bit-shift = <8>; 997*724ba675SRob Herring reg = <0x031c>; 998*724ba675SRob Herring }; 999*724ba675SRob Herring 1000*724ba675SRob Herring auxclk3_src_mux_ck: auxclk3_src_mux_ck@31c { 1001*724ba675SRob Herring #clock-cells = <0>; 1002*724ba675SRob Herring compatible = "ti,composite-mux-clock"; 1003*724ba675SRob Herring clock-output-names = "auxclk3_src_mux_ck"; 1004*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 1005*724ba675SRob Herring ti,bit-shift = <1>; 1006*724ba675SRob Herring reg = <0x031c>; 1007*724ba675SRob Herring }; 1008*724ba675SRob Herring 1009*724ba675SRob Herring auxclk3_src_ck: auxclk3_src_ck { 1010*724ba675SRob Herring #clock-cells = <0>; 1011*724ba675SRob Herring compatible = "ti,composite-clock"; 1012*724ba675SRob Herring clock-output-names = "auxclk3_src_ck"; 1013*724ba675SRob Herring clocks = <&auxclk3_src_gate_ck>, <&auxclk3_src_mux_ck>; 1014*724ba675SRob Herring }; 1015*724ba675SRob Herring 1016*724ba675SRob Herring auxclk3_ck: auxclk3_ck@31c { 1017*724ba675SRob Herring #clock-cells = <0>; 1018*724ba675SRob Herring compatible = "ti,divider-clock"; 1019*724ba675SRob Herring clock-output-names = "auxclk3_ck"; 1020*724ba675SRob Herring clocks = <&auxclk3_src_ck>; 1021*724ba675SRob Herring ti,bit-shift = <16>; 1022*724ba675SRob Herring ti,max-div = <16>; 1023*724ba675SRob Herring reg = <0x031c>; 1024*724ba675SRob Herring }; 1025*724ba675SRob Herring 1026*724ba675SRob Herring auxclk4_src_gate_ck: auxclk4_src_gate_ck@320 { 1027*724ba675SRob Herring #clock-cells = <0>; 1028*724ba675SRob Herring compatible = "ti,composite-no-wait-gate-clock"; 1029*724ba675SRob Herring clock-output-names = "auxclk4_src_gate_ck"; 1030*724ba675SRob Herring clocks = <&dpll_core_m3x2_ck>; 1031*724ba675SRob Herring ti,bit-shift = <8>; 1032*724ba675SRob Herring reg = <0x0320>; 1033*724ba675SRob Herring }; 1034*724ba675SRob Herring 1035*724ba675SRob Herring auxclk4_src_mux_ck: auxclk4_src_mux_ck@320 { 1036*724ba675SRob Herring #clock-cells = <0>; 1037*724ba675SRob Herring compatible = "ti,composite-mux-clock"; 1038*724ba675SRob Herring clock-output-names = "auxclk4_src_mux_ck"; 1039*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 1040*724ba675SRob Herring ti,bit-shift = <1>; 1041*724ba675SRob Herring reg = <0x0320>; 1042*724ba675SRob Herring }; 1043*724ba675SRob Herring 1044*724ba675SRob Herring auxclk4_src_ck: auxclk4_src_ck { 1045*724ba675SRob Herring #clock-cells = <0>; 1046*724ba675SRob Herring compatible = "ti,composite-clock"; 1047*724ba675SRob Herring clock-output-names = "auxclk4_src_ck"; 1048*724ba675SRob Herring clocks = <&auxclk4_src_gate_ck>, <&auxclk4_src_mux_ck>; 1049*724ba675SRob Herring }; 1050*724ba675SRob Herring 1051*724ba675SRob Herring auxclk4_ck: auxclk4_ck@320 { 1052*724ba675SRob Herring #clock-cells = <0>; 1053*724ba675SRob Herring compatible = "ti,divider-clock"; 1054*724ba675SRob Herring clock-output-names = "auxclk4_ck"; 1055*724ba675SRob Herring clocks = <&auxclk4_src_ck>; 1056*724ba675SRob Herring ti,bit-shift = <16>; 1057*724ba675SRob Herring ti,max-div = <16>; 1058*724ba675SRob Herring reg = <0x0320>; 1059*724ba675SRob Herring }; 1060*724ba675SRob Herring 1061*724ba675SRob Herring auxclk5_src_gate_ck: auxclk5_src_gate_ck@324 { 1062*724ba675SRob Herring #clock-cells = <0>; 1063*724ba675SRob Herring compatible = "ti,composite-no-wait-gate-clock"; 1064*724ba675SRob Herring clock-output-names = "auxclk5_src_gate_ck"; 1065*724ba675SRob Herring clocks = <&dpll_core_m3x2_ck>; 1066*724ba675SRob Herring ti,bit-shift = <8>; 1067*724ba675SRob Herring reg = <0x0324>; 1068*724ba675SRob Herring }; 1069*724ba675SRob Herring 1070*724ba675SRob Herring auxclk5_src_mux_ck: auxclk5_src_mux_ck@324 { 1071*724ba675SRob Herring #clock-cells = <0>; 1072*724ba675SRob Herring compatible = "ti,composite-mux-clock"; 1073*724ba675SRob Herring clock-output-names = "auxclk5_src_mux_ck"; 1074*724ba675SRob Herring clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; 1075*724ba675SRob Herring ti,bit-shift = <1>; 1076*724ba675SRob Herring reg = <0x0324>; 1077*724ba675SRob Herring }; 1078*724ba675SRob Herring 1079*724ba675SRob Herring auxclk5_src_ck: auxclk5_src_ck { 1080*724ba675SRob Herring #clock-cells = <0>; 1081*724ba675SRob Herring compatible = "ti,composite-clock"; 1082*724ba675SRob Herring clock-output-names = "auxclk5_src_ck"; 1083*724ba675SRob Herring clocks = <&auxclk5_src_gate_ck>, <&auxclk5_src_mux_ck>; 1084*724ba675SRob Herring }; 1085*724ba675SRob Herring 1086*724ba675SRob Herring auxclk5_ck: auxclk5_ck@324 { 1087*724ba675SRob Herring #clock-cells = <0>; 1088*724ba675SRob Herring compatible = "ti,divider-clock"; 1089*724ba675SRob Herring clock-output-names = "auxclk5_ck"; 1090*724ba675SRob Herring clocks = <&auxclk5_src_ck>; 1091*724ba675SRob Herring ti,bit-shift = <16>; 1092*724ba675SRob Herring ti,max-div = <16>; 1093*724ba675SRob Herring reg = <0x0324>; 1094*724ba675SRob Herring }; 1095*724ba675SRob Herring 1096*724ba675SRob Herring auxclkreq0_ck: auxclkreq0_ck@210 { 1097*724ba675SRob Herring #clock-cells = <0>; 1098*724ba675SRob Herring compatible = "ti,mux-clock"; 1099*724ba675SRob Herring clock-output-names = "auxclkreq0_ck"; 1100*724ba675SRob Herring clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 1101*724ba675SRob Herring ti,bit-shift = <2>; 1102*724ba675SRob Herring reg = <0x0210>; 1103*724ba675SRob Herring }; 1104*724ba675SRob Herring 1105*724ba675SRob Herring auxclkreq1_ck: auxclkreq1_ck@214 { 1106*724ba675SRob Herring #clock-cells = <0>; 1107*724ba675SRob Herring compatible = "ti,mux-clock"; 1108*724ba675SRob Herring clock-output-names = "auxclkreq1_ck"; 1109*724ba675SRob Herring clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 1110*724ba675SRob Herring ti,bit-shift = <2>; 1111*724ba675SRob Herring reg = <0x0214>; 1112*724ba675SRob Herring }; 1113*724ba675SRob Herring 1114*724ba675SRob Herring auxclkreq2_ck: auxclkreq2_ck@218 { 1115*724ba675SRob Herring #clock-cells = <0>; 1116*724ba675SRob Herring compatible = "ti,mux-clock"; 1117*724ba675SRob Herring clock-output-names = "auxclkreq2_ck"; 1118*724ba675SRob Herring clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 1119*724ba675SRob Herring ti,bit-shift = <2>; 1120*724ba675SRob Herring reg = <0x0218>; 1121*724ba675SRob Herring }; 1122*724ba675SRob Herring 1123*724ba675SRob Herring auxclkreq3_ck: auxclkreq3_ck@21c { 1124*724ba675SRob Herring #clock-cells = <0>; 1125*724ba675SRob Herring compatible = "ti,mux-clock"; 1126*724ba675SRob Herring clock-output-names = "auxclkreq3_ck"; 1127*724ba675SRob Herring clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 1128*724ba675SRob Herring ti,bit-shift = <2>; 1129*724ba675SRob Herring reg = <0x021c>; 1130*724ba675SRob Herring }; 1131*724ba675SRob Herring 1132*724ba675SRob Herring auxclkreq4_ck: auxclkreq4_ck@220 { 1133*724ba675SRob Herring #clock-cells = <0>; 1134*724ba675SRob Herring compatible = "ti,mux-clock"; 1135*724ba675SRob Herring clock-output-names = "auxclkreq4_ck"; 1136*724ba675SRob Herring clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 1137*724ba675SRob Herring ti,bit-shift = <2>; 1138*724ba675SRob Herring reg = <0x0220>; 1139*724ba675SRob Herring }; 1140*724ba675SRob Herring 1141*724ba675SRob Herring auxclkreq5_ck: auxclkreq5_ck@224 { 1142*724ba675SRob Herring #clock-cells = <0>; 1143*724ba675SRob Herring compatible = "ti,mux-clock"; 1144*724ba675SRob Herring clock-output-names = "auxclkreq5_ck"; 1145*724ba675SRob Herring clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 1146*724ba675SRob Herring ti,bit-shift = <2>; 1147*724ba675SRob Herring reg = <0x0224>; 1148*724ba675SRob Herring }; 1149*724ba675SRob Herring}; 1150*724ba675SRob Herring 1151*724ba675SRob Herring&cm1 { 1152*724ba675SRob Herring mpuss_cm: mpuss_cm@300 { 1153*724ba675SRob Herring compatible = "ti,omap4-cm"; 1154*724ba675SRob Herring clock-output-names = "mpuss_cm"; 1155*724ba675SRob Herring reg = <0x300 0x100>; 1156*724ba675SRob Herring #address-cells = <1>; 1157*724ba675SRob Herring #size-cells = <1>; 1158*724ba675SRob Herring ranges = <0 0x300 0x100>; 1159*724ba675SRob Herring 1160*724ba675SRob Herring mpuss_clkctrl: clk@20 { 1161*724ba675SRob Herring compatible = "ti,clkctrl"; 1162*724ba675SRob Herring clock-output-names = "mpuss_clkctrl"; 1163*724ba675SRob Herring reg = <0x20 0x4>; 1164*724ba675SRob Herring #clock-cells = <2>; 1165*724ba675SRob Herring }; 1166*724ba675SRob Herring }; 1167*724ba675SRob Herring 1168*724ba675SRob Herring tesla_cm: tesla_cm@400 { 1169*724ba675SRob Herring compatible = "ti,omap4-cm"; 1170*724ba675SRob Herring clock-output-names = "tesla_cm"; 1171*724ba675SRob Herring reg = <0x400 0x100>; 1172*724ba675SRob Herring #address-cells = <1>; 1173*724ba675SRob Herring #size-cells = <1>; 1174*724ba675SRob Herring ranges = <0 0x400 0x100>; 1175*724ba675SRob Herring 1176*724ba675SRob Herring tesla_clkctrl: clk@20 { 1177*724ba675SRob Herring compatible = "ti,clkctrl"; 1178*724ba675SRob Herring clock-output-names = "tesla_clkctrl"; 1179*724ba675SRob Herring reg = <0x20 0x4>; 1180*724ba675SRob Herring #clock-cells = <2>; 1181*724ba675SRob Herring }; 1182*724ba675SRob Herring }; 1183*724ba675SRob Herring 1184*724ba675SRob Herring abe_cm: abe_cm@500 { 1185*724ba675SRob Herring compatible = "ti,omap4-cm"; 1186*724ba675SRob Herring clock-output-names = "abe_cm"; 1187*724ba675SRob Herring reg = <0x500 0x100>; 1188*724ba675SRob Herring #address-cells = <1>; 1189*724ba675SRob Herring #size-cells = <1>; 1190*724ba675SRob Herring ranges = <0 0x500 0x100>; 1191*724ba675SRob Herring 1192*724ba675SRob Herring abe_clkctrl: clk@20 { 1193*724ba675SRob Herring compatible = "ti,clkctrl"; 1194*724ba675SRob Herring clock-output-names = "abe_clkctrl"; 1195*724ba675SRob Herring reg = <0x20 0x6c>; 1196*724ba675SRob Herring #clock-cells = <2>; 1197*724ba675SRob Herring }; 1198*724ba675SRob Herring }; 1199*724ba675SRob Herring 1200*724ba675SRob Herring}; 1201*724ba675SRob Herring 1202*724ba675SRob Herring&cm2 { 1203*724ba675SRob Herring l4_ao_cm: l4_ao_cm@600 { 1204*724ba675SRob Herring compatible = "ti,omap4-cm"; 1205*724ba675SRob Herring clock-output-names = "l4_ao_cm"; 1206*724ba675SRob Herring reg = <0x600 0x100>; 1207*724ba675SRob Herring #address-cells = <1>; 1208*724ba675SRob Herring #size-cells = <1>; 1209*724ba675SRob Herring ranges = <0 0x600 0x100>; 1210*724ba675SRob Herring 1211*724ba675SRob Herring l4_ao_clkctrl: clk@20 { 1212*724ba675SRob Herring compatible = "ti,clkctrl"; 1213*724ba675SRob Herring clock-output-names = "l4_ao_clkctrl"; 1214*724ba675SRob Herring reg = <0x20 0x1c>; 1215*724ba675SRob Herring #clock-cells = <2>; 1216*724ba675SRob Herring }; 1217*724ba675SRob Herring }; 1218*724ba675SRob Herring 1219*724ba675SRob Herring l3_1_cm: l3_1_cm@700 { 1220*724ba675SRob Herring compatible = "ti,omap4-cm"; 1221*724ba675SRob Herring clock-output-names = "l3_1_cm"; 1222*724ba675SRob Herring reg = <0x700 0x100>; 1223*724ba675SRob Herring #address-cells = <1>; 1224*724ba675SRob Herring #size-cells = <1>; 1225*724ba675SRob Herring ranges = <0 0x700 0x100>; 1226*724ba675SRob Herring 1227*724ba675SRob Herring l3_1_clkctrl: clk@20 { 1228*724ba675SRob Herring compatible = "ti,clkctrl"; 1229*724ba675SRob Herring clock-output-names = "l3_1_clkctrl"; 1230*724ba675SRob Herring reg = <0x20 0x4>; 1231*724ba675SRob Herring #clock-cells = <2>; 1232*724ba675SRob Herring }; 1233*724ba675SRob Herring }; 1234*724ba675SRob Herring 1235*724ba675SRob Herring l3_2_cm: l3_2_cm@800 { 1236*724ba675SRob Herring compatible = "ti,omap4-cm"; 1237*724ba675SRob Herring clock-output-names = "l3_2_cm"; 1238*724ba675SRob Herring reg = <0x800 0x100>; 1239*724ba675SRob Herring #address-cells = <1>; 1240*724ba675SRob Herring #size-cells = <1>; 1241*724ba675SRob Herring ranges = <0 0x800 0x100>; 1242*724ba675SRob Herring 1243*724ba675SRob Herring l3_2_clkctrl: clk@20 { 1244*724ba675SRob Herring compatible = "ti,clkctrl"; 1245*724ba675SRob Herring clock-output-names = "l3_2_clkctrl"; 1246*724ba675SRob Herring reg = <0x20 0x14>; 1247*724ba675SRob Herring #clock-cells = <2>; 1248*724ba675SRob Herring }; 1249*724ba675SRob Herring }; 1250*724ba675SRob Herring 1251*724ba675SRob Herring ducati_cm: ducati_cm@900 { 1252*724ba675SRob Herring compatible = "ti,omap4-cm"; 1253*724ba675SRob Herring clock-output-names = "ducati_cm"; 1254*724ba675SRob Herring reg = <0x900 0x100>; 1255*724ba675SRob Herring #address-cells = <1>; 1256*724ba675SRob Herring #size-cells = <1>; 1257*724ba675SRob Herring ranges = <0 0x900 0x100>; 1258*724ba675SRob Herring 1259*724ba675SRob Herring ducati_clkctrl: clk@20 { 1260*724ba675SRob Herring compatible = "ti,clkctrl"; 1261*724ba675SRob Herring clock-output-names = "ducati_clkctrl"; 1262*724ba675SRob Herring reg = <0x20 0x4>; 1263*724ba675SRob Herring #clock-cells = <2>; 1264*724ba675SRob Herring }; 1265*724ba675SRob Herring }; 1266*724ba675SRob Herring 1267*724ba675SRob Herring l3_dma_cm: l3_dma_cm@a00 { 1268*724ba675SRob Herring compatible = "ti,omap4-cm"; 1269*724ba675SRob Herring clock-output-names = "l3_dma_cm"; 1270*724ba675SRob Herring reg = <0xa00 0x100>; 1271*724ba675SRob Herring #address-cells = <1>; 1272*724ba675SRob Herring #size-cells = <1>; 1273*724ba675SRob Herring ranges = <0 0xa00 0x100>; 1274*724ba675SRob Herring 1275*724ba675SRob Herring l3_dma_clkctrl: clk@20 { 1276*724ba675SRob Herring compatible = "ti,clkctrl"; 1277*724ba675SRob Herring clock-output-names = "l3_dma_clkctrl"; 1278*724ba675SRob Herring reg = <0x20 0x4>; 1279*724ba675SRob Herring #clock-cells = <2>; 1280*724ba675SRob Herring }; 1281*724ba675SRob Herring }; 1282*724ba675SRob Herring 1283*724ba675SRob Herring l3_emif_cm: l3_emif_cm@b00 { 1284*724ba675SRob Herring compatible = "ti,omap4-cm"; 1285*724ba675SRob Herring clock-output-names = "l3_emif_cm"; 1286*724ba675SRob Herring reg = <0xb00 0x100>; 1287*724ba675SRob Herring #address-cells = <1>; 1288*724ba675SRob Herring #size-cells = <1>; 1289*724ba675SRob Herring ranges = <0 0xb00 0x100>; 1290*724ba675SRob Herring 1291*724ba675SRob Herring l3_emif_clkctrl: clk@20 { 1292*724ba675SRob Herring compatible = "ti,clkctrl"; 1293*724ba675SRob Herring clock-output-names = "l3_emif_clkctrl"; 1294*724ba675SRob Herring reg = <0x20 0x1c>; 1295*724ba675SRob Herring #clock-cells = <2>; 1296*724ba675SRob Herring }; 1297*724ba675SRob Herring }; 1298*724ba675SRob Herring 1299*724ba675SRob Herring d2d_cm: d2d_cm@c00 { 1300*724ba675SRob Herring compatible = "ti,omap4-cm"; 1301*724ba675SRob Herring clock-output-names = "d2d_cm"; 1302*724ba675SRob Herring reg = <0xc00 0x100>; 1303*724ba675SRob Herring #address-cells = <1>; 1304*724ba675SRob Herring #size-cells = <1>; 1305*724ba675SRob Herring ranges = <0 0xc00 0x100>; 1306*724ba675SRob Herring 1307*724ba675SRob Herring d2d_clkctrl: clk@20 { 1308*724ba675SRob Herring compatible = "ti,clkctrl"; 1309*724ba675SRob Herring clock-output-names = "d2d_clkctrl"; 1310*724ba675SRob Herring reg = <0x20 0x4>; 1311*724ba675SRob Herring #clock-cells = <2>; 1312*724ba675SRob Herring }; 1313*724ba675SRob Herring }; 1314*724ba675SRob Herring 1315*724ba675SRob Herring l4_cfg_cm: l4_cfg_cm@d00 { 1316*724ba675SRob Herring compatible = "ti,omap4-cm"; 1317*724ba675SRob Herring clock-output-names = "l4_cfg_cm"; 1318*724ba675SRob Herring reg = <0xd00 0x100>; 1319*724ba675SRob Herring #address-cells = <1>; 1320*724ba675SRob Herring #size-cells = <1>; 1321*724ba675SRob Herring ranges = <0 0xd00 0x100>; 1322*724ba675SRob Herring 1323*724ba675SRob Herring l4_cfg_clkctrl: clk@20 { 1324*724ba675SRob Herring compatible = "ti,clkctrl"; 1325*724ba675SRob Herring clock-output-names = "l4_cfg_clkctrl"; 1326*724ba675SRob Herring reg = <0x20 0x14>; 1327*724ba675SRob Herring #clock-cells = <2>; 1328*724ba675SRob Herring }; 1329*724ba675SRob Herring }; 1330*724ba675SRob Herring 1331*724ba675SRob Herring l3_instr_cm: l3_instr_cm@e00 { 1332*724ba675SRob Herring compatible = "ti,omap4-cm"; 1333*724ba675SRob Herring clock-output-names = "l3_instr_cm"; 1334*724ba675SRob Herring reg = <0xe00 0x100>; 1335*724ba675SRob Herring #address-cells = <1>; 1336*724ba675SRob Herring #size-cells = <1>; 1337*724ba675SRob Herring ranges = <0 0xe00 0x100>; 1338*724ba675SRob Herring 1339*724ba675SRob Herring l3_instr_clkctrl: clk@20 { 1340*724ba675SRob Herring compatible = "ti,clkctrl"; 1341*724ba675SRob Herring clock-output-names = "l3_instr_clkctrl"; 1342*724ba675SRob Herring reg = <0x20 0x24>; 1343*724ba675SRob Herring #clock-cells = <2>; 1344*724ba675SRob Herring }; 1345*724ba675SRob Herring }; 1346*724ba675SRob Herring 1347*724ba675SRob Herring ivahd_cm: ivahd_cm@f00 { 1348*724ba675SRob Herring compatible = "ti,omap4-cm"; 1349*724ba675SRob Herring clock-output-names = "ivahd_cm"; 1350*724ba675SRob Herring reg = <0xf00 0x100>; 1351*724ba675SRob Herring #address-cells = <1>; 1352*724ba675SRob Herring #size-cells = <1>; 1353*724ba675SRob Herring ranges = <0 0xf00 0x100>; 1354*724ba675SRob Herring 1355*724ba675SRob Herring ivahd_clkctrl: clk@20 { 1356*724ba675SRob Herring compatible = "ti,clkctrl"; 1357*724ba675SRob Herring clock-output-names = "ivahd_clkctrl"; 1358*724ba675SRob Herring reg = <0x20 0xc>; 1359*724ba675SRob Herring #clock-cells = <2>; 1360*724ba675SRob Herring }; 1361*724ba675SRob Herring }; 1362*724ba675SRob Herring 1363*724ba675SRob Herring iss_cm: iss_cm@1000 { 1364*724ba675SRob Herring compatible = "ti,omap4-cm"; 1365*724ba675SRob Herring clock-output-names = "iss_cm"; 1366*724ba675SRob Herring reg = <0x1000 0x100>; 1367*724ba675SRob Herring #address-cells = <1>; 1368*724ba675SRob Herring #size-cells = <1>; 1369*724ba675SRob Herring ranges = <0 0x1000 0x100>; 1370*724ba675SRob Herring 1371*724ba675SRob Herring iss_clkctrl: clk@20 { 1372*724ba675SRob Herring compatible = "ti,clkctrl"; 1373*724ba675SRob Herring clock-output-names = "iss_clkctrl"; 1374*724ba675SRob Herring reg = <0x20 0xc>; 1375*724ba675SRob Herring #clock-cells = <2>; 1376*724ba675SRob Herring }; 1377*724ba675SRob Herring }; 1378*724ba675SRob Herring 1379*724ba675SRob Herring l3_dss_cm: l3_dss_cm@1100 { 1380*724ba675SRob Herring compatible = "ti,omap4-cm"; 1381*724ba675SRob Herring clock-output-names = "l3_dss_cm"; 1382*724ba675SRob Herring reg = <0x1100 0x100>; 1383*724ba675SRob Herring #address-cells = <1>; 1384*724ba675SRob Herring #size-cells = <1>; 1385*724ba675SRob Herring ranges = <0 0x1100 0x100>; 1386*724ba675SRob Herring 1387*724ba675SRob Herring l3_dss_clkctrl: clk@20 { 1388*724ba675SRob Herring compatible = "ti,clkctrl"; 1389*724ba675SRob Herring clock-output-names = "l3_dss_clkctrl"; 1390*724ba675SRob Herring reg = <0x20 0x4>; 1391*724ba675SRob Herring #clock-cells = <2>; 1392*724ba675SRob Herring }; 1393*724ba675SRob Herring }; 1394*724ba675SRob Herring 1395*724ba675SRob Herring l3_gfx_cm: l3_gfx_cm@1200 { 1396*724ba675SRob Herring compatible = "ti,omap4-cm"; 1397*724ba675SRob Herring clock-output-names = "l3_gfx_cm"; 1398*724ba675SRob Herring reg = <0x1200 0x100>; 1399*724ba675SRob Herring #address-cells = <1>; 1400*724ba675SRob Herring #size-cells = <1>; 1401*724ba675SRob Herring ranges = <0 0x1200 0x100>; 1402*724ba675SRob Herring 1403*724ba675SRob Herring l3_gfx_clkctrl: clk@20 { 1404*724ba675SRob Herring compatible = "ti,clkctrl"; 1405*724ba675SRob Herring clock-output-names = "l3_gfx_clkctrl"; 1406*724ba675SRob Herring reg = <0x20 0x4>; 1407*724ba675SRob Herring #clock-cells = <2>; 1408*724ba675SRob Herring }; 1409*724ba675SRob Herring }; 1410*724ba675SRob Herring 1411*724ba675SRob Herring l3_init_cm: l3_init_cm@1300 { 1412*724ba675SRob Herring compatible = "ti,omap4-cm"; 1413*724ba675SRob Herring clock-output-names = "l3_init_cm"; 1414*724ba675SRob Herring reg = <0x1300 0x100>; 1415*724ba675SRob Herring #address-cells = <1>; 1416*724ba675SRob Herring #size-cells = <1>; 1417*724ba675SRob Herring ranges = <0 0x1300 0x100>; 1418*724ba675SRob Herring 1419*724ba675SRob Herring l3_init_clkctrl: clk@20 { 1420*724ba675SRob Herring compatible = "ti,clkctrl"; 1421*724ba675SRob Herring clock-output-names = "l3_init_clkctrl"; 1422*724ba675SRob Herring reg = <0x20 0xc4>; 1423*724ba675SRob Herring #clock-cells = <2>; 1424*724ba675SRob Herring }; 1425*724ba675SRob Herring }; 1426*724ba675SRob Herring 1427*724ba675SRob Herring l4_per_cm: clock@1400 { 1428*724ba675SRob Herring compatible = "ti,omap4-cm"; 1429*724ba675SRob Herring clock-output-names = "l4_per_cm"; 1430*724ba675SRob Herring reg = <0x1400 0x200>; 1431*724ba675SRob Herring #address-cells = <1>; 1432*724ba675SRob Herring #size-cells = <1>; 1433*724ba675SRob Herring ranges = <0 0x1400 0x200>; 1434*724ba675SRob Herring 1435*724ba675SRob Herring l4_per_clkctrl: clock@20 { 1436*724ba675SRob Herring compatible = "ti,clkctrl"; 1437*724ba675SRob Herring clock-output-names = "l4_per_clkctrl"; 1438*724ba675SRob Herring reg = <0x20 0x144>; 1439*724ba675SRob Herring #clock-cells = <2>; 1440*724ba675SRob Herring }; 1441*724ba675SRob Herring 1442*724ba675SRob Herring l4_secure_clkctrl: clock@1a0 { 1443*724ba675SRob Herring compatible = "ti,clkctrl"; 1444*724ba675SRob Herring clock-output-names = "l4_secure_clkctrl"; 1445*724ba675SRob Herring reg = <0x1a0 0x3c>; 1446*724ba675SRob Herring #clock-cells = <2>; 1447*724ba675SRob Herring }; 1448*724ba675SRob Herring }; 1449*724ba675SRob Herring}; 1450*724ba675SRob Herring 1451*724ba675SRob Herring&prm { 1452*724ba675SRob Herring l4_wkup_cm: l4_wkup_cm@1800 { 1453*724ba675SRob Herring compatible = "ti,omap4-cm"; 1454*724ba675SRob Herring clock-output-names = "l4_wkup_cm"; 1455*724ba675SRob Herring reg = <0x1800 0x100>; 1456*724ba675SRob Herring #address-cells = <1>; 1457*724ba675SRob Herring #size-cells = <1>; 1458*724ba675SRob Herring ranges = <0 0x1800 0x100>; 1459*724ba675SRob Herring 1460*724ba675SRob Herring l4_wkup_clkctrl: clk@20 { 1461*724ba675SRob Herring compatible = "ti,clkctrl"; 1462*724ba675SRob Herring clock-output-names = "l4_wkup_clkctrl"; 1463*724ba675SRob Herring reg = <0x20 0x5c>; 1464*724ba675SRob Herring #clock-cells = <2>; 1465*724ba675SRob Herring }; 1466*724ba675SRob Herring }; 1467*724ba675SRob Herring 1468*724ba675SRob Herring emu_sys_cm: emu_sys_cm@1a00 { 1469*724ba675SRob Herring compatible = "ti,omap4-cm"; 1470*724ba675SRob Herring clock-output-names = "emu_sys_cm"; 1471*724ba675SRob Herring reg = <0x1a00 0x100>; 1472*724ba675SRob Herring #address-cells = <1>; 1473*724ba675SRob Herring #size-cells = <1>; 1474*724ba675SRob Herring ranges = <0 0x1a00 0x100>; 1475*724ba675SRob Herring 1476*724ba675SRob Herring emu_sys_clkctrl: clk@20 { 1477*724ba675SRob Herring compatible = "ti,clkctrl"; 1478*724ba675SRob Herring clock-output-names = "emu_sys_clkctrl"; 1479*724ba675SRob Herring reg = <0x20 0x4>; 1480*724ba675SRob Herring #clock-cells = <2>; 1481*724ba675SRob Herring }; 1482*724ba675SRob Herring }; 1483*724ba675SRob Herring}; 1484