xref: /linux/scripts/dtc/include-prefixes/arm/ti/omap/omap3430es1-clocks.dtsi (revision 724ba6751532055db75992fc6ae21c3e322e94a7)
1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Device Tree Source for OMAP3430 ES1 clock data
4*724ba675SRob Herring *
5*724ba675SRob Herring * Copyright (C) 2013 Texas Instruments, Inc.
6*724ba675SRob Herring */
7*724ba675SRob Herring&cm_clocks {
8*724ba675SRob Herring	gfx_l3_ck: gfx_l3_ck@b10 {
9*724ba675SRob Herring		#clock-cells = <0>;
10*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
11*724ba675SRob Herring		clocks = <&l3_ick>;
12*724ba675SRob Herring		reg = <0x0b10>;
13*724ba675SRob Herring		ti,bit-shift = <0>;
14*724ba675SRob Herring	};
15*724ba675SRob Herring
16*724ba675SRob Herring	gfx_l3_fck: gfx_l3_fck@b40 {
17*724ba675SRob Herring		#clock-cells = <0>;
18*724ba675SRob Herring		compatible = "ti,divider-clock";
19*724ba675SRob Herring		clocks = <&l3_ick>;
20*724ba675SRob Herring		ti,max-div = <7>;
21*724ba675SRob Herring		reg = <0x0b40>;
22*724ba675SRob Herring		ti,index-starts-at-one;
23*724ba675SRob Herring	};
24*724ba675SRob Herring
25*724ba675SRob Herring	gfx_l3_ick: gfx_l3_ick {
26*724ba675SRob Herring		#clock-cells = <0>;
27*724ba675SRob Herring		compatible = "fixed-factor-clock";
28*724ba675SRob Herring		clocks = <&gfx_l3_ck>;
29*724ba675SRob Herring		clock-mult = <1>;
30*724ba675SRob Herring		clock-div = <1>;
31*724ba675SRob Herring	};
32*724ba675SRob Herring
33*724ba675SRob Herring	gfx_cg1_ck: gfx_cg1_ck@b00 {
34*724ba675SRob Herring		#clock-cells = <0>;
35*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
36*724ba675SRob Herring		clocks = <&gfx_l3_fck>;
37*724ba675SRob Herring		reg = <0x0b00>;
38*724ba675SRob Herring		ti,bit-shift = <1>;
39*724ba675SRob Herring	};
40*724ba675SRob Herring
41*724ba675SRob Herring	gfx_cg2_ck: gfx_cg2_ck@b00 {
42*724ba675SRob Herring		#clock-cells = <0>;
43*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
44*724ba675SRob Herring		clocks = <&gfx_l3_fck>;
45*724ba675SRob Herring		reg = <0x0b00>;
46*724ba675SRob Herring		ti,bit-shift = <2>;
47*724ba675SRob Herring	};
48*724ba675SRob Herring
49*724ba675SRob Herring	clock@a00 {
50*724ba675SRob Herring		compatible = "ti,clksel";
51*724ba675SRob Herring		reg = <0xa00>;
52*724ba675SRob Herring		#clock-cells = <2>;
53*724ba675SRob Herring		#address-cells = <0>;
54*724ba675SRob Herring
55*724ba675SRob Herring		d2d_26m_fck: clock-d2d-26m-fck {
56*724ba675SRob Herring			#clock-cells = <0>;
57*724ba675SRob Herring			compatible = "ti,wait-gate-clock";
58*724ba675SRob Herring			clock-output-names = "d2d_26m_fck";
59*724ba675SRob Herring			clocks = <&sys_ck>;
60*724ba675SRob Herring			ti,bit-shift = <3>;
61*724ba675SRob Herring		};
62*724ba675SRob Herring
63*724ba675SRob Herring		fshostusb_fck: clock-fshostusb-fck {
64*724ba675SRob Herring			#clock-cells = <0>;
65*724ba675SRob Herring			compatible = "ti,wait-gate-clock";
66*724ba675SRob Herring			clock-output-names = "fshostusb_fck";
67*724ba675SRob Herring			clocks = <&core_48m_fck>;
68*724ba675SRob Herring			ti,bit-shift = <5>;
69*724ba675SRob Herring		};
70*724ba675SRob Herring
71*724ba675SRob Herring		ssi_ssr_gate_fck_3430es1: clock-ssi-ssr-gate-fck-3430es1 {
72*724ba675SRob Herring			#clock-cells = <0>;
73*724ba675SRob Herring			compatible = "ti,composite-no-wait-gate-clock";
74*724ba675SRob Herring			clock-output-names = "ssi_ssr_gate_fck_3430es1";
75*724ba675SRob Herring			clocks = <&corex2_fck>;
76*724ba675SRob Herring			ti,bit-shift = <0>;
77*724ba675SRob Herring		};
78*724ba675SRob Herring	};
79*724ba675SRob Herring
80*724ba675SRob Herring	clock@a40 {
81*724ba675SRob Herring		compatible = "ti,clksel";
82*724ba675SRob Herring		reg = <0xa40>;
83*724ba675SRob Herring		#clock-cells = <2>;
84*724ba675SRob Herring		#address-cells = <0>;
85*724ba675SRob Herring
86*724ba675SRob Herring		ssi_ssr_div_fck_3430es1: clock-ssi-ssr-div-fck-3430es1 {
87*724ba675SRob Herring			#clock-cells = <0>;
88*724ba675SRob Herring			compatible = "ti,composite-divider-clock";
89*724ba675SRob Herring			clock-output-names = "ssi_ssr_div_fck_3430es1";
90*724ba675SRob Herring			clocks = <&corex2_fck>;
91*724ba675SRob Herring			ti,bit-shift = <8>;
92*724ba675SRob Herring			ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>;
93*724ba675SRob Herring		};
94*724ba675SRob Herring
95*724ba675SRob Herring		usb_l4_div_ick: clock-usb-l4-div-ick {
96*724ba675SRob Herring			#clock-cells = <0>;
97*724ba675SRob Herring			compatible = "ti,composite-divider-clock";
98*724ba675SRob Herring			clock-output-names = "usb_l4_div_ick";
99*724ba675SRob Herring			clocks = <&l4_ick>;
100*724ba675SRob Herring			ti,bit-shift = <4>;
101*724ba675SRob Herring			ti,max-div = <1>;
102*724ba675SRob Herring			ti,index-starts-at-one;
103*724ba675SRob Herring		};
104*724ba675SRob Herring	};
105*724ba675SRob Herring
106*724ba675SRob Herring	ssi_ssr_fck: ssi_ssr_fck_3430es1 {
107*724ba675SRob Herring		#clock-cells = <0>;
108*724ba675SRob Herring		compatible = "ti,composite-clock";
109*724ba675SRob Herring		clocks = <&ssi_ssr_gate_fck_3430es1>, <&ssi_ssr_div_fck_3430es1>;
110*724ba675SRob Herring	};
111*724ba675SRob Herring
112*724ba675SRob Herring	ssi_sst_fck: ssi_sst_fck_3430es1 {
113*724ba675SRob Herring		#clock-cells = <0>;
114*724ba675SRob Herring		compatible = "fixed-factor-clock";
115*724ba675SRob Herring		clocks = <&ssi_ssr_fck>;
116*724ba675SRob Herring		clock-mult = <1>;
117*724ba675SRob Herring		clock-div = <2>;
118*724ba675SRob Herring	};
119*724ba675SRob Herring
120*724ba675SRob Herring	clock@a10 {
121*724ba675SRob Herring		compatible = "ti,clksel";
122*724ba675SRob Herring		reg = <0xa10>;
123*724ba675SRob Herring		#clock-cells = <2>;
124*724ba675SRob Herring		#address-cells = <0>;
125*724ba675SRob Herring
126*724ba675SRob Herring		hsotgusb_ick_3430es1: clock-hsotgusb-ick-3430es1 {
127*724ba675SRob Herring			#clock-cells = <0>;
128*724ba675SRob Herring			compatible = "ti,omap3-no-wait-interface-clock";
129*724ba675SRob Herring			clock-output-names = "hsotgusb_ick_3430es1";
130*724ba675SRob Herring			clocks = <&core_l3_ick>;
131*724ba675SRob Herring			ti,bit-shift = <4>;
132*724ba675SRob Herring		};
133*724ba675SRob Herring
134*724ba675SRob Herring		fac_ick: clock-fac-ick {
135*724ba675SRob Herring			#clock-cells = <0>;
136*724ba675SRob Herring			compatible = "ti,omap3-interface-clock";
137*724ba675SRob Herring			clock-output-names = "fac_ick";
138*724ba675SRob Herring			clocks = <&core_l4_ick>;
139*724ba675SRob Herring			ti,bit-shift = <8>;
140*724ba675SRob Herring		};
141*724ba675SRob Herring
142*724ba675SRob Herring		ssi_ick: clock-ssi-ick-3430es1 {
143*724ba675SRob Herring			#clock-cells = <0>;
144*724ba675SRob Herring			compatible = "ti,omap3-no-wait-interface-clock";
145*724ba675SRob Herring			clock-output-names = "ssi_ick_3430es1";
146*724ba675SRob Herring			clocks = <&ssi_l4_ick>;
147*724ba675SRob Herring			ti,bit-shift = <0>;
148*724ba675SRob Herring		};
149*724ba675SRob Herring
150*724ba675SRob Herring		usb_l4_gate_ick: clock-usb-l4-gate-ick {
151*724ba675SRob Herring			#clock-cells = <0>;
152*724ba675SRob Herring			compatible = "ti,composite-interface-clock";
153*724ba675SRob Herring			clock-output-names = "usb_l4_gate_ick";
154*724ba675SRob Herring			clocks = <&l4_ick>;
155*724ba675SRob Herring			ti,bit-shift = <5>;
156*724ba675SRob Herring		};
157*724ba675SRob Herring	};
158*724ba675SRob Herring
159*724ba675SRob Herring	ssi_l4_ick: ssi_l4_ick {
160*724ba675SRob Herring		#clock-cells = <0>;
161*724ba675SRob Herring		compatible = "fixed-factor-clock";
162*724ba675SRob Herring		clocks = <&l4_ick>;
163*724ba675SRob Herring		clock-mult = <1>;
164*724ba675SRob Herring		clock-div = <1>;
165*724ba675SRob Herring	};
166*724ba675SRob Herring
167*724ba675SRob Herring	usb_l4_ick: usb_l4_ick {
168*724ba675SRob Herring		#clock-cells = <0>;
169*724ba675SRob Herring		compatible = "ti,composite-clock";
170*724ba675SRob Herring		clocks = <&usb_l4_gate_ick>, <&usb_l4_div_ick>;
171*724ba675SRob Herring	};
172*724ba675SRob Herring
173*724ba675SRob Herring	clock@e00 {
174*724ba675SRob Herring		compatible = "ti,clksel";
175*724ba675SRob Herring		reg = <0xe00>;
176*724ba675SRob Herring		#clock-cells = <2>;
177*724ba675SRob Herring		#address-cells = <0>;
178*724ba675SRob Herring
179*724ba675SRob Herring		dss1_alwon_fck: clock-dss1-alwon-fck-3430es1 {
180*724ba675SRob Herring			#clock-cells = <0>;
181*724ba675SRob Herring			compatible = "ti,gate-clock";
182*724ba675SRob Herring			clock-output-names = "dss1_alwon_fck_3430es1";
183*724ba675SRob Herring			clocks = <&dpll4_m4x2_ck>;
184*724ba675SRob Herring			ti,bit-shift = <0>;
185*724ba675SRob Herring			ti,set-rate-parent;
186*724ba675SRob Herring		};
187*724ba675SRob Herring	};
188*724ba675SRob Herring
189*724ba675SRob Herring	dss_ick: dss_ick_3430es1@e10 {
190*724ba675SRob Herring		#clock-cells = <0>;
191*724ba675SRob Herring		compatible = "ti,omap3-no-wait-interface-clock";
192*724ba675SRob Herring		clocks = <&l4_ick>;
193*724ba675SRob Herring		reg = <0x0e10>;
194*724ba675SRob Herring		ti,bit-shift = <0>;
195*724ba675SRob Herring	};
196*724ba675SRob Herring};
197*724ba675SRob Herring
198*724ba675SRob Herring&cm_clockdomains {
199*724ba675SRob Herring	core_l3_clkdm: core_l3_clkdm {
200*724ba675SRob Herring		compatible = "ti,clockdomain";
201*724ba675SRob Herring		clocks = <&sdrc_ick>, <&hsotgusb_ick_3430es1>;
202*724ba675SRob Herring	};
203*724ba675SRob Herring
204*724ba675SRob Herring	gfx_3430es1_clkdm: gfx_3430es1_clkdm {
205*724ba675SRob Herring		compatible = "ti,clockdomain";
206*724ba675SRob Herring		clocks = <&gfx_l3_ck>, <&gfx_cg1_ck>, <&gfx_cg2_ck>;
207*724ba675SRob Herring	};
208*724ba675SRob Herring
209*724ba675SRob Herring	dss_clkdm: dss_clkdm {
210*724ba675SRob Herring		compatible = "ti,clockdomain";
211*724ba675SRob Herring		clocks = <&dss_tv_fck>, <&dss_96m_fck>, <&dss2_alwon_fck>,
212*724ba675SRob Herring			 <&dss1_alwon_fck>, <&dss_ick>;
213*724ba675SRob Herring	};
214*724ba675SRob Herring
215*724ba675SRob Herring	d2d_clkdm: d2d_clkdm {
216*724ba675SRob Herring		compatible = "ti,clockdomain";
217*724ba675SRob Herring		clocks = <&d2d_26m_fck>;
218*724ba675SRob Herring	};
219*724ba675SRob Herring
220*724ba675SRob Herring	core_l4_clkdm: core_l4_clkdm {
221*724ba675SRob Herring		compatible = "ti,clockdomain";
222*724ba675SRob Herring		clocks = <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>,
223*724ba675SRob Herring			 <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>,
224*724ba675SRob Herring			 <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>,
225*724ba675SRob Herring			 <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>,
226*724ba675SRob Herring			 <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>,
227*724ba675SRob Herring			 <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>,
228*724ba675SRob Herring			 <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>,
229*724ba675SRob Herring			 <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>,
230*724ba675SRob Herring			 <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>,
231*724ba675SRob Herring			 <&fshostusb_fck>, <&fac_ick>, <&ssi_ick>;
232*724ba675SRob Herring	};
233*724ba675SRob Herring};
234