xref: /linux/scripts/dtc/include-prefixes/arm/ti/omap/omap24xx-clocks.dtsi (revision cdd5b5a9761fd66d17586e4f4ba6588c70e640ea)
1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Device Tree Source for OMAP24xx clock data
4*724ba675SRob Herring *
5*724ba675SRob Herring * Copyright (C) 2014 Texas Instruments, Inc.
6*724ba675SRob Herring */
7*724ba675SRob Herring&scm_clocks {
8*724ba675SRob Herring	mcbsp1_mux_fck: mcbsp1_mux_fck@4 {
9*724ba675SRob Herring		#clock-cells = <0>;
10*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
11*724ba675SRob Herring		clocks = <&func_96m_ck>, <&mcbsp_clks>;
12*724ba675SRob Herring		ti,bit-shift = <2>;
13*724ba675SRob Herring		reg = <0x4>;
14*724ba675SRob Herring	};
15*724ba675SRob Herring
16*724ba675SRob Herring	mcbsp1_fck: mcbsp1_fck {
17*724ba675SRob Herring		#clock-cells = <0>;
18*724ba675SRob Herring		compatible = "ti,composite-clock";
19*724ba675SRob Herring		clocks = <&mcbsp1_gate_fck>, <&mcbsp1_mux_fck>;
20*724ba675SRob Herring	};
21*724ba675SRob Herring
22*724ba675SRob Herring	mcbsp2_mux_fck: mcbsp2_mux_fck@4 {
23*724ba675SRob Herring		#clock-cells = <0>;
24*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
25*724ba675SRob Herring		clocks = <&func_96m_ck>, <&mcbsp_clks>;
26*724ba675SRob Herring		ti,bit-shift = <6>;
27*724ba675SRob Herring		reg = <0x4>;
28*724ba675SRob Herring	};
29*724ba675SRob Herring
30*724ba675SRob Herring	mcbsp2_fck: mcbsp2_fck {
31*724ba675SRob Herring		#clock-cells = <0>;
32*724ba675SRob Herring		compatible = "ti,composite-clock";
33*724ba675SRob Herring		clocks = <&mcbsp2_gate_fck>, <&mcbsp2_mux_fck>;
34*724ba675SRob Herring	};
35*724ba675SRob Herring};
36*724ba675SRob Herring
37*724ba675SRob Herring&prcm_clocks {
38*724ba675SRob Herring	func_32k_ck: func_32k_ck {
39*724ba675SRob Herring		#clock-cells = <0>;
40*724ba675SRob Herring		compatible = "fixed-clock";
41*724ba675SRob Herring		clock-frequency = <32768>;
42*724ba675SRob Herring	};
43*724ba675SRob Herring
44*724ba675SRob Herring	secure_32k_ck: secure_32k_ck {
45*724ba675SRob Herring		#clock-cells = <0>;
46*724ba675SRob Herring		compatible = "fixed-clock";
47*724ba675SRob Herring		clock-frequency = <32768>;
48*724ba675SRob Herring	};
49*724ba675SRob Herring
50*724ba675SRob Herring	virt_12m_ck: virt_12m_ck {
51*724ba675SRob Herring		#clock-cells = <0>;
52*724ba675SRob Herring		compatible = "fixed-clock";
53*724ba675SRob Herring		clock-frequency = <12000000>;
54*724ba675SRob Herring	};
55*724ba675SRob Herring
56*724ba675SRob Herring	virt_13m_ck: virt_13m_ck {
57*724ba675SRob Herring		#clock-cells = <0>;
58*724ba675SRob Herring		compatible = "fixed-clock";
59*724ba675SRob Herring		clock-frequency = <13000000>;
60*724ba675SRob Herring	};
61*724ba675SRob Herring
62*724ba675SRob Herring	virt_19200000_ck: virt_19200000_ck {
63*724ba675SRob Herring		#clock-cells = <0>;
64*724ba675SRob Herring		compatible = "fixed-clock";
65*724ba675SRob Herring		clock-frequency = <19200000>;
66*724ba675SRob Herring	};
67*724ba675SRob Herring
68*724ba675SRob Herring	virt_26m_ck: virt_26m_ck {
69*724ba675SRob Herring		#clock-cells = <0>;
70*724ba675SRob Herring		compatible = "fixed-clock";
71*724ba675SRob Herring		clock-frequency = <26000000>;
72*724ba675SRob Herring	};
73*724ba675SRob Herring
74*724ba675SRob Herring	aplls_clkin_ck: aplls_clkin_ck@540 {
75*724ba675SRob Herring		#clock-cells = <0>;
76*724ba675SRob Herring		compatible = "ti,mux-clock";
77*724ba675SRob Herring		clocks = <&virt_19200000_ck>, <&virt_26m_ck>, <&virt_13m_ck>, <&virt_12m_ck>;
78*724ba675SRob Herring		ti,bit-shift = <23>;
79*724ba675SRob Herring		reg = <0x0540>;
80*724ba675SRob Herring	};
81*724ba675SRob Herring
82*724ba675SRob Herring	aplls_clkin_x2_ck: aplls_clkin_x2_ck {
83*724ba675SRob Herring		#clock-cells = <0>;
84*724ba675SRob Herring		compatible = "fixed-factor-clock";
85*724ba675SRob Herring		clocks = <&aplls_clkin_ck>;
86*724ba675SRob Herring		clock-mult = <2>;
87*724ba675SRob Herring		clock-div = <1>;
88*724ba675SRob Herring	};
89*724ba675SRob Herring
90*724ba675SRob Herring	osc_ck: osc_ck@60 {
91*724ba675SRob Herring		#clock-cells = <0>;
92*724ba675SRob Herring		compatible = "ti,mux-clock";
93*724ba675SRob Herring		clocks = <&aplls_clkin_ck>, <&aplls_clkin_x2_ck>;
94*724ba675SRob Herring		ti,bit-shift = <6>;
95*724ba675SRob Herring		reg = <0x0060>;
96*724ba675SRob Herring		ti,index-starts-at-one;
97*724ba675SRob Herring	};
98*724ba675SRob Herring
99*724ba675SRob Herring	sys_ck: sys_ck@60 {
100*724ba675SRob Herring		#clock-cells = <0>;
101*724ba675SRob Herring		compatible = "ti,divider-clock";
102*724ba675SRob Herring		clocks = <&osc_ck>;
103*724ba675SRob Herring		ti,bit-shift = <6>;
104*724ba675SRob Herring		ti,max-div = <3>;
105*724ba675SRob Herring		reg = <0x0060>;
106*724ba675SRob Herring		ti,index-starts-at-one;
107*724ba675SRob Herring	};
108*724ba675SRob Herring
109*724ba675SRob Herring	alt_ck: alt_ck {
110*724ba675SRob Herring		#clock-cells = <0>;
111*724ba675SRob Herring		compatible = "fixed-clock";
112*724ba675SRob Herring		clock-frequency = <54000000>;
113*724ba675SRob Herring	};
114*724ba675SRob Herring
115*724ba675SRob Herring	mcbsp_clks: mcbsp_clks {
116*724ba675SRob Herring		#clock-cells = <0>;
117*724ba675SRob Herring		compatible = "fixed-clock";
118*724ba675SRob Herring		clock-frequency = <0x0>;
119*724ba675SRob Herring	};
120*724ba675SRob Herring
121*724ba675SRob Herring	dpll_ck: dpll_ck@500 {
122*724ba675SRob Herring		#clock-cells = <0>;
123*724ba675SRob Herring		compatible = "ti,omap2-dpll-core-clock";
124*724ba675SRob Herring		clocks = <&sys_ck>, <&sys_ck>;
125*724ba675SRob Herring		reg = <0x0500>, <0x0540>;
126*724ba675SRob Herring	};
127*724ba675SRob Herring
128*724ba675SRob Herring	apll96_ck: apll96_ck@500 {
129*724ba675SRob Herring		#clock-cells = <0>;
130*724ba675SRob Herring		compatible = "ti,omap2-apll-clock";
131*724ba675SRob Herring		clocks = <&sys_ck>;
132*724ba675SRob Herring		ti,bit-shift = <2>;
133*724ba675SRob Herring		ti,idlest-shift = <8>;
134*724ba675SRob Herring		ti,clock-frequency = <96000000>;
135*724ba675SRob Herring		reg = <0x0500>, <0x0530>, <0x0520>;
136*724ba675SRob Herring	};
137*724ba675SRob Herring
138*724ba675SRob Herring	apll54_ck: apll54_ck@500 {
139*724ba675SRob Herring		#clock-cells = <0>;
140*724ba675SRob Herring		compatible = "ti,omap2-apll-clock";
141*724ba675SRob Herring		clocks = <&sys_ck>;
142*724ba675SRob Herring		ti,bit-shift = <6>;
143*724ba675SRob Herring		ti,idlest-shift = <9>;
144*724ba675SRob Herring		ti,clock-frequency = <54000000>;
145*724ba675SRob Herring		reg = <0x0500>, <0x0530>, <0x0520>;
146*724ba675SRob Herring	};
147*724ba675SRob Herring
148*724ba675SRob Herring	func_54m_ck: func_54m_ck@540 {
149*724ba675SRob Herring		#clock-cells = <0>;
150*724ba675SRob Herring		compatible = "ti,mux-clock";
151*724ba675SRob Herring		clocks = <&apll54_ck>, <&alt_ck>;
152*724ba675SRob Herring		ti,bit-shift = <5>;
153*724ba675SRob Herring		reg = <0x0540>;
154*724ba675SRob Herring	};
155*724ba675SRob Herring
156*724ba675SRob Herring	core_ck: core_ck {
157*724ba675SRob Herring		#clock-cells = <0>;
158*724ba675SRob Herring		compatible = "fixed-factor-clock";
159*724ba675SRob Herring		clocks = <&dpll_ck>;
160*724ba675SRob Herring		clock-mult = <1>;
161*724ba675SRob Herring		clock-div = <1>;
162*724ba675SRob Herring	};
163*724ba675SRob Herring
164*724ba675SRob Herring	func_96m_ck: func_96m_ck@540 {
165*724ba675SRob Herring		#clock-cells = <0>;
166*724ba675SRob Herring	};
167*724ba675SRob Herring
168*724ba675SRob Herring	apll96_d2_ck: apll96_d2_ck {
169*724ba675SRob Herring		#clock-cells = <0>;
170*724ba675SRob Herring		compatible = "fixed-factor-clock";
171*724ba675SRob Herring		clocks = <&apll96_ck>;
172*724ba675SRob Herring		clock-mult = <1>;
173*724ba675SRob Herring		clock-div = <2>;
174*724ba675SRob Herring	};
175*724ba675SRob Herring
176*724ba675SRob Herring	func_48m_ck: func_48m_ck@540 {
177*724ba675SRob Herring		#clock-cells = <0>;
178*724ba675SRob Herring		compatible = "ti,mux-clock";
179*724ba675SRob Herring		clocks = <&apll96_d2_ck>, <&alt_ck>;
180*724ba675SRob Herring		ti,bit-shift = <3>;
181*724ba675SRob Herring		reg = <0x0540>;
182*724ba675SRob Herring	};
183*724ba675SRob Herring
184*724ba675SRob Herring	func_12m_ck: func_12m_ck {
185*724ba675SRob Herring		#clock-cells = <0>;
186*724ba675SRob Herring		compatible = "fixed-factor-clock";
187*724ba675SRob Herring		clocks = <&func_48m_ck>;
188*724ba675SRob Herring		clock-mult = <1>;
189*724ba675SRob Herring		clock-div = <4>;
190*724ba675SRob Herring	};
191*724ba675SRob Herring
192*724ba675SRob Herring	sys_clkout_src_gate: sys_clkout_src_gate@70 {
193*724ba675SRob Herring		#clock-cells = <0>;
194*724ba675SRob Herring		compatible = "ti,composite-no-wait-gate-clock";
195*724ba675SRob Herring		clocks = <&core_ck>;
196*724ba675SRob Herring		ti,bit-shift = <7>;
197*724ba675SRob Herring		reg = <0x0070>;
198*724ba675SRob Herring	};
199*724ba675SRob Herring
200*724ba675SRob Herring	sys_clkout_src_mux: sys_clkout_src_mux@70 {
201*724ba675SRob Herring		#clock-cells = <0>;
202*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
203*724ba675SRob Herring		clocks = <&core_ck>, <&sys_ck>, <&func_96m_ck>, <&func_54m_ck>;
204*724ba675SRob Herring		reg = <0x0070>;
205*724ba675SRob Herring	};
206*724ba675SRob Herring
207*724ba675SRob Herring	sys_clkout_src: sys_clkout_src {
208*724ba675SRob Herring		#clock-cells = <0>;
209*724ba675SRob Herring		compatible = "ti,composite-clock";
210*724ba675SRob Herring		clocks = <&sys_clkout_src_gate>, <&sys_clkout_src_mux>;
211*724ba675SRob Herring	};
212*724ba675SRob Herring
213*724ba675SRob Herring	sys_clkout: sys_clkout@70 {
214*724ba675SRob Herring		#clock-cells = <0>;
215*724ba675SRob Herring		compatible = "ti,divider-clock";
216*724ba675SRob Herring		clocks = <&sys_clkout_src>;
217*724ba675SRob Herring		ti,bit-shift = <3>;
218*724ba675SRob Herring		ti,max-div = <64>;
219*724ba675SRob Herring		reg = <0x0070>;
220*724ba675SRob Herring		ti,index-power-of-two;
221*724ba675SRob Herring	};
222*724ba675SRob Herring
223*724ba675SRob Herring	emul_ck: emul_ck@78 {
224*724ba675SRob Herring		#clock-cells = <0>;
225*724ba675SRob Herring		compatible = "ti,gate-clock";
226*724ba675SRob Herring		clocks = <&func_54m_ck>;
227*724ba675SRob Herring		ti,bit-shift = <0>;
228*724ba675SRob Herring		reg = <0x0078>;
229*724ba675SRob Herring	};
230*724ba675SRob Herring
231*724ba675SRob Herring	mpu_ck: mpu_ck@140 {
232*724ba675SRob Herring		#clock-cells = <0>;
233*724ba675SRob Herring		compatible = "ti,divider-clock";
234*724ba675SRob Herring		clocks = <&core_ck>;
235*724ba675SRob Herring		ti,max-div = <31>;
236*724ba675SRob Herring		reg = <0x0140>;
237*724ba675SRob Herring		ti,index-starts-at-one;
238*724ba675SRob Herring	};
239*724ba675SRob Herring
240*724ba675SRob Herring	dsp_gate_fck: dsp_gate_fck@800 {
241*724ba675SRob Herring		#clock-cells = <0>;
242*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
243*724ba675SRob Herring		clocks = <&core_ck>;
244*724ba675SRob Herring		ti,bit-shift = <0>;
245*724ba675SRob Herring		reg = <0x0800>;
246*724ba675SRob Herring	};
247*724ba675SRob Herring
248*724ba675SRob Herring	dsp_div_fck: dsp_div_fck@840 {
249*724ba675SRob Herring		#clock-cells = <0>;
250*724ba675SRob Herring		compatible = "ti,composite-divider-clock";
251*724ba675SRob Herring		clocks = <&core_ck>;
252*724ba675SRob Herring		reg = <0x0840>;
253*724ba675SRob Herring	};
254*724ba675SRob Herring
255*724ba675SRob Herring	dsp_fck: dsp_fck {
256*724ba675SRob Herring		#clock-cells = <0>;
257*724ba675SRob Herring		compatible = "ti,composite-clock";
258*724ba675SRob Herring		clocks = <&dsp_gate_fck>, <&dsp_div_fck>;
259*724ba675SRob Herring	};
260*724ba675SRob Herring
261*724ba675SRob Herring	core_l3_ck: core_l3_ck@240 {
262*724ba675SRob Herring		#clock-cells = <0>;
263*724ba675SRob Herring		compatible = "ti,divider-clock";
264*724ba675SRob Herring		clocks = <&core_ck>;
265*724ba675SRob Herring		ti,max-div = <31>;
266*724ba675SRob Herring		reg = <0x0240>;
267*724ba675SRob Herring		ti,index-starts-at-one;
268*724ba675SRob Herring	};
269*724ba675SRob Herring
270*724ba675SRob Herring	gfx_3d_gate_fck: gfx_3d_gate_fck@300 {
271*724ba675SRob Herring		#clock-cells = <0>;
272*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
273*724ba675SRob Herring		clocks = <&core_l3_ck>;
274*724ba675SRob Herring		ti,bit-shift = <2>;
275*724ba675SRob Herring		reg = <0x0300>;
276*724ba675SRob Herring	};
277*724ba675SRob Herring
278*724ba675SRob Herring	gfx_3d_div_fck: gfx_3d_div_fck@340 {
279*724ba675SRob Herring		#clock-cells = <0>;
280*724ba675SRob Herring		compatible = "ti,composite-divider-clock";
281*724ba675SRob Herring		clocks = <&core_l3_ck>;
282*724ba675SRob Herring		ti,max-div = <4>;
283*724ba675SRob Herring		reg = <0x0340>;
284*724ba675SRob Herring		ti,index-starts-at-one;
285*724ba675SRob Herring	};
286*724ba675SRob Herring
287*724ba675SRob Herring	gfx_3d_fck: gfx_3d_fck {
288*724ba675SRob Herring		#clock-cells = <0>;
289*724ba675SRob Herring		compatible = "ti,composite-clock";
290*724ba675SRob Herring		clocks = <&gfx_3d_gate_fck>, <&gfx_3d_div_fck>;
291*724ba675SRob Herring	};
292*724ba675SRob Herring
293*724ba675SRob Herring	gfx_2d_gate_fck: gfx_2d_gate_fck@300 {
294*724ba675SRob Herring		#clock-cells = <0>;
295*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
296*724ba675SRob Herring		clocks = <&core_l3_ck>;
297*724ba675SRob Herring		ti,bit-shift = <1>;
298*724ba675SRob Herring		reg = <0x0300>;
299*724ba675SRob Herring	};
300*724ba675SRob Herring
301*724ba675SRob Herring	gfx_2d_div_fck: gfx_2d_div_fck@340 {
302*724ba675SRob Herring		#clock-cells = <0>;
303*724ba675SRob Herring		compatible = "ti,composite-divider-clock";
304*724ba675SRob Herring		clocks = <&core_l3_ck>;
305*724ba675SRob Herring		ti,max-div = <4>;
306*724ba675SRob Herring		reg = <0x0340>;
307*724ba675SRob Herring		ti,index-starts-at-one;
308*724ba675SRob Herring	};
309*724ba675SRob Herring
310*724ba675SRob Herring	gfx_2d_fck: gfx_2d_fck {
311*724ba675SRob Herring		#clock-cells = <0>;
312*724ba675SRob Herring		compatible = "ti,composite-clock";
313*724ba675SRob Herring		clocks = <&gfx_2d_gate_fck>, <&gfx_2d_div_fck>;
314*724ba675SRob Herring	};
315*724ba675SRob Herring
316*724ba675SRob Herring	gfx_ick: gfx_ick@310 {
317*724ba675SRob Herring		#clock-cells = <0>;
318*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
319*724ba675SRob Herring		clocks = <&core_l3_ck>;
320*724ba675SRob Herring		ti,bit-shift = <0>;
321*724ba675SRob Herring		reg = <0x0310>;
322*724ba675SRob Herring	};
323*724ba675SRob Herring
324*724ba675SRob Herring	l4_ck: l4_ck@240 {
325*724ba675SRob Herring		#clock-cells = <0>;
326*724ba675SRob Herring		compatible = "ti,divider-clock";
327*724ba675SRob Herring		clocks = <&core_l3_ck>;
328*724ba675SRob Herring		ti,bit-shift = <5>;
329*724ba675SRob Herring		ti,max-div = <3>;
330*724ba675SRob Herring		reg = <0x0240>;
331*724ba675SRob Herring		ti,index-starts-at-one;
332*724ba675SRob Herring	};
333*724ba675SRob Herring
334*724ba675SRob Herring	dss_ick: dss_ick@210 {
335*724ba675SRob Herring		#clock-cells = <0>;
336*724ba675SRob Herring		compatible = "ti,omap3-no-wait-interface-clock";
337*724ba675SRob Herring		clocks = <&l4_ck>;
338*724ba675SRob Herring		ti,bit-shift = <0>;
339*724ba675SRob Herring		reg = <0x0210>;
340*724ba675SRob Herring	};
341*724ba675SRob Herring
342*724ba675SRob Herring	dss1_gate_fck: dss1_gate_fck@200 {
343*724ba675SRob Herring		#clock-cells = <0>;
344*724ba675SRob Herring		compatible = "ti,composite-no-wait-gate-clock";
345*724ba675SRob Herring		clocks = <&core_ck>;
346*724ba675SRob Herring		ti,bit-shift = <0>;
347*724ba675SRob Herring		reg = <0x0200>;
348*724ba675SRob Herring	};
349*724ba675SRob Herring
350*724ba675SRob Herring	core_d2_ck: core_d2_ck {
351*724ba675SRob Herring		#clock-cells = <0>;
352*724ba675SRob Herring		compatible = "fixed-factor-clock";
353*724ba675SRob Herring		clocks = <&core_ck>;
354*724ba675SRob Herring		clock-mult = <1>;
355*724ba675SRob Herring		clock-div = <2>;
356*724ba675SRob Herring	};
357*724ba675SRob Herring
358*724ba675SRob Herring	core_d3_ck: core_d3_ck {
359*724ba675SRob Herring		#clock-cells = <0>;
360*724ba675SRob Herring		compatible = "fixed-factor-clock";
361*724ba675SRob Herring		clocks = <&core_ck>;
362*724ba675SRob Herring		clock-mult = <1>;
363*724ba675SRob Herring		clock-div = <3>;
364*724ba675SRob Herring	};
365*724ba675SRob Herring
366*724ba675SRob Herring	core_d4_ck: core_d4_ck {
367*724ba675SRob Herring		#clock-cells = <0>;
368*724ba675SRob Herring		compatible = "fixed-factor-clock";
369*724ba675SRob Herring		clocks = <&core_ck>;
370*724ba675SRob Herring		clock-mult = <1>;
371*724ba675SRob Herring		clock-div = <4>;
372*724ba675SRob Herring	};
373*724ba675SRob Herring
374*724ba675SRob Herring	core_d5_ck: core_d5_ck {
375*724ba675SRob Herring		#clock-cells = <0>;
376*724ba675SRob Herring		compatible = "fixed-factor-clock";
377*724ba675SRob Herring		clocks = <&core_ck>;
378*724ba675SRob Herring		clock-mult = <1>;
379*724ba675SRob Herring		clock-div = <5>;
380*724ba675SRob Herring	};
381*724ba675SRob Herring
382*724ba675SRob Herring	core_d6_ck: core_d6_ck {
383*724ba675SRob Herring		#clock-cells = <0>;
384*724ba675SRob Herring		compatible = "fixed-factor-clock";
385*724ba675SRob Herring		clocks = <&core_ck>;
386*724ba675SRob Herring		clock-mult = <1>;
387*724ba675SRob Herring		clock-div = <6>;
388*724ba675SRob Herring	};
389*724ba675SRob Herring
390*724ba675SRob Herring	dummy_ck: dummy_ck {
391*724ba675SRob Herring		#clock-cells = <0>;
392*724ba675SRob Herring		compatible = "fixed-clock";
393*724ba675SRob Herring		clock-frequency = <0>;
394*724ba675SRob Herring	};
395*724ba675SRob Herring
396*724ba675SRob Herring	core_d8_ck: core_d8_ck {
397*724ba675SRob Herring		#clock-cells = <0>;
398*724ba675SRob Herring		compatible = "fixed-factor-clock";
399*724ba675SRob Herring		clocks = <&core_ck>;
400*724ba675SRob Herring		clock-mult = <1>;
401*724ba675SRob Herring		clock-div = <8>;
402*724ba675SRob Herring	};
403*724ba675SRob Herring
404*724ba675SRob Herring	core_d9_ck: core_d9_ck {
405*724ba675SRob Herring		#clock-cells = <0>;
406*724ba675SRob Herring		compatible = "fixed-factor-clock";
407*724ba675SRob Herring		clocks = <&core_ck>;
408*724ba675SRob Herring		clock-mult = <1>;
409*724ba675SRob Herring		clock-div = <9>;
410*724ba675SRob Herring	};
411*724ba675SRob Herring
412*724ba675SRob Herring	core_d12_ck: core_d12_ck {
413*724ba675SRob Herring		#clock-cells = <0>;
414*724ba675SRob Herring		compatible = "fixed-factor-clock";
415*724ba675SRob Herring		clocks = <&core_ck>;
416*724ba675SRob Herring		clock-mult = <1>;
417*724ba675SRob Herring		clock-div = <12>;
418*724ba675SRob Herring	};
419*724ba675SRob Herring
420*724ba675SRob Herring	core_d16_ck: core_d16_ck {
421*724ba675SRob Herring		#clock-cells = <0>;
422*724ba675SRob Herring		compatible = "fixed-factor-clock";
423*724ba675SRob Herring		clocks = <&core_ck>;
424*724ba675SRob Herring		clock-mult = <1>;
425*724ba675SRob Herring		clock-div = <16>;
426*724ba675SRob Herring	};
427*724ba675SRob Herring
428*724ba675SRob Herring	dss1_mux_fck: dss1_mux_fck@240 {
429*724ba675SRob Herring		#clock-cells = <0>;
430*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
431*724ba675SRob Herring		clocks = <&sys_ck>, <&core_ck>, <&core_d2_ck>, <&core_d3_ck>, <&core_d4_ck>, <&core_d5_ck>, <&core_d6_ck>, <&core_d8_ck>, <&core_d9_ck>, <&core_d12_ck>, <&core_d16_ck>;
432*724ba675SRob Herring		ti,bit-shift = <8>;
433*724ba675SRob Herring		reg = <0x0240>;
434*724ba675SRob Herring	};
435*724ba675SRob Herring
436*724ba675SRob Herring	dss1_fck: dss1_fck {
437*724ba675SRob Herring		#clock-cells = <0>;
438*724ba675SRob Herring		compatible = "ti,composite-clock";
439*724ba675SRob Herring		clocks = <&dss1_gate_fck>, <&dss1_mux_fck>;
440*724ba675SRob Herring	};
441*724ba675SRob Herring
442*724ba675SRob Herring	dss2_gate_fck: dss2_gate_fck@200 {
443*724ba675SRob Herring		#clock-cells = <0>;
444*724ba675SRob Herring		compatible = "ti,composite-no-wait-gate-clock";
445*724ba675SRob Herring		clocks = <&func_48m_ck>;
446*724ba675SRob Herring		ti,bit-shift = <1>;
447*724ba675SRob Herring		reg = <0x0200>;
448*724ba675SRob Herring	};
449*724ba675SRob Herring
450*724ba675SRob Herring	dss2_mux_fck: dss2_mux_fck@240 {
451*724ba675SRob Herring		#clock-cells = <0>;
452*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
453*724ba675SRob Herring		clocks = <&sys_ck>, <&func_48m_ck>;
454*724ba675SRob Herring		ti,bit-shift = <13>;
455*724ba675SRob Herring		reg = <0x0240>;
456*724ba675SRob Herring	};
457*724ba675SRob Herring
458*724ba675SRob Herring	dss2_fck: dss2_fck {
459*724ba675SRob Herring		#clock-cells = <0>;
460*724ba675SRob Herring		compatible = "ti,composite-clock";
461*724ba675SRob Herring		clocks = <&dss2_gate_fck>, <&dss2_mux_fck>;
462*724ba675SRob Herring	};
463*724ba675SRob Herring
464*724ba675SRob Herring	dss_54m_fck: dss_54m_fck@200 {
465*724ba675SRob Herring		#clock-cells = <0>;
466*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
467*724ba675SRob Herring		clocks = <&func_54m_ck>;
468*724ba675SRob Herring		ti,bit-shift = <2>;
469*724ba675SRob Herring		reg = <0x0200>;
470*724ba675SRob Herring	};
471*724ba675SRob Herring
472*724ba675SRob Herring	ssi_ssr_sst_gate_fck: ssi_ssr_sst_gate_fck@204 {
473*724ba675SRob Herring		#clock-cells = <0>;
474*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
475*724ba675SRob Herring		clocks = <&core_ck>;
476*724ba675SRob Herring		ti,bit-shift = <1>;
477*724ba675SRob Herring		reg = <0x0204>;
478*724ba675SRob Herring	};
479*724ba675SRob Herring
480*724ba675SRob Herring	ssi_ssr_sst_div_fck: ssi_ssr_sst_div_fck@240 {
481*724ba675SRob Herring		#clock-cells = <0>;
482*724ba675SRob Herring		compatible = "ti,composite-divider-clock";
483*724ba675SRob Herring		clocks = <&core_ck>;
484*724ba675SRob Herring		ti,bit-shift = <20>;
485*724ba675SRob Herring		reg = <0x0240>;
486*724ba675SRob Herring	};
487*724ba675SRob Herring
488*724ba675SRob Herring	ssi_ssr_sst_fck: ssi_ssr_sst_fck {
489*724ba675SRob Herring		#clock-cells = <0>;
490*724ba675SRob Herring		compatible = "ti,composite-clock";
491*724ba675SRob Herring		clocks = <&ssi_ssr_sst_gate_fck>, <&ssi_ssr_sst_div_fck>;
492*724ba675SRob Herring	};
493*724ba675SRob Herring
494*724ba675SRob Herring	usb_l4_gate_ick: usb_l4_gate_ick@214 {
495*724ba675SRob Herring		#clock-cells = <0>;
496*724ba675SRob Herring		compatible = "ti,composite-interface-clock";
497*724ba675SRob Herring		clocks = <&core_l3_ck>;
498*724ba675SRob Herring		ti,bit-shift = <0>;
499*724ba675SRob Herring		reg = <0x0214>;
500*724ba675SRob Herring	};
501*724ba675SRob Herring
502*724ba675SRob Herring	usb_l4_div_ick: usb_l4_div_ick@240 {
503*724ba675SRob Herring		#clock-cells = <0>;
504*724ba675SRob Herring		compatible = "ti,composite-divider-clock";
505*724ba675SRob Herring		clocks = <&core_l3_ck>;
506*724ba675SRob Herring		ti,bit-shift = <25>;
507*724ba675SRob Herring		reg = <0x0240>;
508*724ba675SRob Herring		ti,dividers = <0>, <1>, <2>, <0>, <4>;
509*724ba675SRob Herring	};
510*724ba675SRob Herring
511*724ba675SRob Herring	usb_l4_ick: usb_l4_ick {
512*724ba675SRob Herring		#clock-cells = <0>;
513*724ba675SRob Herring		compatible = "ti,composite-clock";
514*724ba675SRob Herring		clocks = <&usb_l4_gate_ick>, <&usb_l4_div_ick>;
515*724ba675SRob Herring	};
516*724ba675SRob Herring
517*724ba675SRob Herring	ssi_l4_ick: ssi_l4_ick@214 {
518*724ba675SRob Herring		#clock-cells = <0>;
519*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
520*724ba675SRob Herring		clocks = <&l4_ck>;
521*724ba675SRob Herring		ti,bit-shift = <1>;
522*724ba675SRob Herring		reg = <0x0214>;
523*724ba675SRob Herring	};
524*724ba675SRob Herring
525*724ba675SRob Herring	gpt1_ick: gpt1_ick@410 {
526*724ba675SRob Herring		#clock-cells = <0>;
527*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
528*724ba675SRob Herring		clocks = <&sys_ck>;
529*724ba675SRob Herring		ti,bit-shift = <0>;
530*724ba675SRob Herring		reg = <0x0410>;
531*724ba675SRob Herring	};
532*724ba675SRob Herring
533*724ba675SRob Herring	gpt1_gate_fck: gpt1_gate_fck@400 {
534*724ba675SRob Herring		#clock-cells = <0>;
535*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
536*724ba675SRob Herring		clocks = <&func_32k_ck>;
537*724ba675SRob Herring		ti,bit-shift = <0>;
538*724ba675SRob Herring		reg = <0x0400>;
539*724ba675SRob Herring	};
540*724ba675SRob Herring
541*724ba675SRob Herring	gpt1_mux_fck: gpt1_mux_fck@440 {
542*724ba675SRob Herring		#clock-cells = <0>;
543*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
544*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
545*724ba675SRob Herring		reg = <0x0440>;
546*724ba675SRob Herring	};
547*724ba675SRob Herring
548*724ba675SRob Herring	gpt1_fck: gpt1_fck {
549*724ba675SRob Herring		#clock-cells = <0>;
550*724ba675SRob Herring		compatible = "ti,composite-clock";
551*724ba675SRob Herring		clocks = <&gpt1_gate_fck>, <&gpt1_mux_fck>;
552*724ba675SRob Herring	};
553*724ba675SRob Herring
554*724ba675SRob Herring	gpt2_ick: gpt2_ick@210 {
555*724ba675SRob Herring		#clock-cells = <0>;
556*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
557*724ba675SRob Herring		clocks = <&l4_ck>;
558*724ba675SRob Herring		ti,bit-shift = <4>;
559*724ba675SRob Herring		reg = <0x0210>;
560*724ba675SRob Herring	};
561*724ba675SRob Herring
562*724ba675SRob Herring	gpt2_gate_fck: gpt2_gate_fck@200 {
563*724ba675SRob Herring		#clock-cells = <0>;
564*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
565*724ba675SRob Herring		clocks = <&func_32k_ck>;
566*724ba675SRob Herring		ti,bit-shift = <4>;
567*724ba675SRob Herring		reg = <0x0200>;
568*724ba675SRob Herring	};
569*724ba675SRob Herring
570*724ba675SRob Herring	gpt2_mux_fck: gpt2_mux_fck@244 {
571*724ba675SRob Herring		#clock-cells = <0>;
572*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
573*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
574*724ba675SRob Herring		ti,bit-shift = <2>;
575*724ba675SRob Herring		reg = <0x0244>;
576*724ba675SRob Herring	};
577*724ba675SRob Herring
578*724ba675SRob Herring	gpt2_fck: gpt2_fck {
579*724ba675SRob Herring		#clock-cells = <0>;
580*724ba675SRob Herring		compatible = "ti,composite-clock";
581*724ba675SRob Herring		clocks = <&gpt2_gate_fck>, <&gpt2_mux_fck>;
582*724ba675SRob Herring	};
583*724ba675SRob Herring
584*724ba675SRob Herring	gpt3_ick: gpt3_ick@210 {
585*724ba675SRob Herring		#clock-cells = <0>;
586*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
587*724ba675SRob Herring		clocks = <&l4_ck>;
588*724ba675SRob Herring		ti,bit-shift = <5>;
589*724ba675SRob Herring		reg = <0x0210>;
590*724ba675SRob Herring	};
591*724ba675SRob Herring
592*724ba675SRob Herring	gpt3_gate_fck: gpt3_gate_fck@200 {
593*724ba675SRob Herring		#clock-cells = <0>;
594*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
595*724ba675SRob Herring		clocks = <&func_32k_ck>;
596*724ba675SRob Herring		ti,bit-shift = <5>;
597*724ba675SRob Herring		reg = <0x0200>;
598*724ba675SRob Herring	};
599*724ba675SRob Herring
600*724ba675SRob Herring	gpt3_mux_fck: gpt3_mux_fck@244 {
601*724ba675SRob Herring		#clock-cells = <0>;
602*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
603*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
604*724ba675SRob Herring		ti,bit-shift = <4>;
605*724ba675SRob Herring		reg = <0x0244>;
606*724ba675SRob Herring	};
607*724ba675SRob Herring
608*724ba675SRob Herring	gpt3_fck: gpt3_fck {
609*724ba675SRob Herring		#clock-cells = <0>;
610*724ba675SRob Herring		compatible = "ti,composite-clock";
611*724ba675SRob Herring		clocks = <&gpt3_gate_fck>, <&gpt3_mux_fck>;
612*724ba675SRob Herring	};
613*724ba675SRob Herring
614*724ba675SRob Herring	gpt4_ick: gpt4_ick@210 {
615*724ba675SRob Herring		#clock-cells = <0>;
616*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
617*724ba675SRob Herring		clocks = <&l4_ck>;
618*724ba675SRob Herring		ti,bit-shift = <6>;
619*724ba675SRob Herring		reg = <0x0210>;
620*724ba675SRob Herring	};
621*724ba675SRob Herring
622*724ba675SRob Herring	gpt4_gate_fck: gpt4_gate_fck@200 {
623*724ba675SRob Herring		#clock-cells = <0>;
624*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
625*724ba675SRob Herring		clocks = <&func_32k_ck>;
626*724ba675SRob Herring		ti,bit-shift = <6>;
627*724ba675SRob Herring		reg = <0x0200>;
628*724ba675SRob Herring	};
629*724ba675SRob Herring
630*724ba675SRob Herring	gpt4_mux_fck: gpt4_mux_fck@244 {
631*724ba675SRob Herring		#clock-cells = <0>;
632*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
633*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
634*724ba675SRob Herring		ti,bit-shift = <6>;
635*724ba675SRob Herring		reg = <0x0244>;
636*724ba675SRob Herring	};
637*724ba675SRob Herring
638*724ba675SRob Herring	gpt4_fck: gpt4_fck {
639*724ba675SRob Herring		#clock-cells = <0>;
640*724ba675SRob Herring		compatible = "ti,composite-clock";
641*724ba675SRob Herring		clocks = <&gpt4_gate_fck>, <&gpt4_mux_fck>;
642*724ba675SRob Herring	};
643*724ba675SRob Herring
644*724ba675SRob Herring	gpt5_ick: gpt5_ick@210 {
645*724ba675SRob Herring		#clock-cells = <0>;
646*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
647*724ba675SRob Herring		clocks = <&l4_ck>;
648*724ba675SRob Herring		ti,bit-shift = <7>;
649*724ba675SRob Herring		reg = <0x0210>;
650*724ba675SRob Herring	};
651*724ba675SRob Herring
652*724ba675SRob Herring	gpt5_gate_fck: gpt5_gate_fck@200 {
653*724ba675SRob Herring		#clock-cells = <0>;
654*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
655*724ba675SRob Herring		clocks = <&func_32k_ck>;
656*724ba675SRob Herring		ti,bit-shift = <7>;
657*724ba675SRob Herring		reg = <0x0200>;
658*724ba675SRob Herring	};
659*724ba675SRob Herring
660*724ba675SRob Herring	gpt5_mux_fck: gpt5_mux_fck@244 {
661*724ba675SRob Herring		#clock-cells = <0>;
662*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
663*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
664*724ba675SRob Herring		ti,bit-shift = <8>;
665*724ba675SRob Herring		reg = <0x0244>;
666*724ba675SRob Herring	};
667*724ba675SRob Herring
668*724ba675SRob Herring	gpt5_fck: gpt5_fck {
669*724ba675SRob Herring		#clock-cells = <0>;
670*724ba675SRob Herring		compatible = "ti,composite-clock";
671*724ba675SRob Herring		clocks = <&gpt5_gate_fck>, <&gpt5_mux_fck>;
672*724ba675SRob Herring	};
673*724ba675SRob Herring
674*724ba675SRob Herring	gpt6_ick: gpt6_ick@210 {
675*724ba675SRob Herring		#clock-cells = <0>;
676*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
677*724ba675SRob Herring		clocks = <&l4_ck>;
678*724ba675SRob Herring		ti,bit-shift = <8>;
679*724ba675SRob Herring		reg = <0x0210>;
680*724ba675SRob Herring	};
681*724ba675SRob Herring
682*724ba675SRob Herring	gpt6_gate_fck: gpt6_gate_fck@200 {
683*724ba675SRob Herring		#clock-cells = <0>;
684*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
685*724ba675SRob Herring		clocks = <&func_32k_ck>;
686*724ba675SRob Herring		ti,bit-shift = <8>;
687*724ba675SRob Herring		reg = <0x0200>;
688*724ba675SRob Herring	};
689*724ba675SRob Herring
690*724ba675SRob Herring	gpt6_mux_fck: gpt6_mux_fck@244 {
691*724ba675SRob Herring		#clock-cells = <0>;
692*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
693*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
694*724ba675SRob Herring		ti,bit-shift = <10>;
695*724ba675SRob Herring		reg = <0x0244>;
696*724ba675SRob Herring	};
697*724ba675SRob Herring
698*724ba675SRob Herring	gpt6_fck: gpt6_fck {
699*724ba675SRob Herring		#clock-cells = <0>;
700*724ba675SRob Herring		compatible = "ti,composite-clock";
701*724ba675SRob Herring		clocks = <&gpt6_gate_fck>, <&gpt6_mux_fck>;
702*724ba675SRob Herring	};
703*724ba675SRob Herring
704*724ba675SRob Herring	gpt7_ick: gpt7_ick@210 {
705*724ba675SRob Herring		#clock-cells = <0>;
706*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
707*724ba675SRob Herring		clocks = <&l4_ck>;
708*724ba675SRob Herring		ti,bit-shift = <9>;
709*724ba675SRob Herring		reg = <0x0210>;
710*724ba675SRob Herring	};
711*724ba675SRob Herring
712*724ba675SRob Herring	gpt7_gate_fck: gpt7_gate_fck@200 {
713*724ba675SRob Herring		#clock-cells = <0>;
714*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
715*724ba675SRob Herring		clocks = <&func_32k_ck>;
716*724ba675SRob Herring		ti,bit-shift = <9>;
717*724ba675SRob Herring		reg = <0x0200>;
718*724ba675SRob Herring	};
719*724ba675SRob Herring
720*724ba675SRob Herring	gpt7_mux_fck: gpt7_mux_fck@244 {
721*724ba675SRob Herring		#clock-cells = <0>;
722*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
723*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
724*724ba675SRob Herring		ti,bit-shift = <12>;
725*724ba675SRob Herring		reg = <0x0244>;
726*724ba675SRob Herring	};
727*724ba675SRob Herring
728*724ba675SRob Herring	gpt7_fck: gpt7_fck {
729*724ba675SRob Herring		#clock-cells = <0>;
730*724ba675SRob Herring		compatible = "ti,composite-clock";
731*724ba675SRob Herring		clocks = <&gpt7_gate_fck>, <&gpt7_mux_fck>;
732*724ba675SRob Herring	};
733*724ba675SRob Herring
734*724ba675SRob Herring	gpt8_ick: gpt8_ick@210 {
735*724ba675SRob Herring		#clock-cells = <0>;
736*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
737*724ba675SRob Herring		clocks = <&l4_ck>;
738*724ba675SRob Herring		ti,bit-shift = <10>;
739*724ba675SRob Herring		reg = <0x0210>;
740*724ba675SRob Herring	};
741*724ba675SRob Herring
742*724ba675SRob Herring	gpt8_gate_fck: gpt8_gate_fck@200 {
743*724ba675SRob Herring		#clock-cells = <0>;
744*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
745*724ba675SRob Herring		clocks = <&func_32k_ck>;
746*724ba675SRob Herring		ti,bit-shift = <10>;
747*724ba675SRob Herring		reg = <0x0200>;
748*724ba675SRob Herring	};
749*724ba675SRob Herring
750*724ba675SRob Herring	gpt8_mux_fck: gpt8_mux_fck@244 {
751*724ba675SRob Herring		#clock-cells = <0>;
752*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
753*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
754*724ba675SRob Herring		ti,bit-shift = <14>;
755*724ba675SRob Herring		reg = <0x0244>;
756*724ba675SRob Herring	};
757*724ba675SRob Herring
758*724ba675SRob Herring	gpt8_fck: gpt8_fck {
759*724ba675SRob Herring		#clock-cells = <0>;
760*724ba675SRob Herring		compatible = "ti,composite-clock";
761*724ba675SRob Herring		clocks = <&gpt8_gate_fck>, <&gpt8_mux_fck>;
762*724ba675SRob Herring	};
763*724ba675SRob Herring
764*724ba675SRob Herring	gpt9_ick: gpt9_ick@210 {
765*724ba675SRob Herring		#clock-cells = <0>;
766*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
767*724ba675SRob Herring		clocks = <&l4_ck>;
768*724ba675SRob Herring		ti,bit-shift = <11>;
769*724ba675SRob Herring		reg = <0x0210>;
770*724ba675SRob Herring	};
771*724ba675SRob Herring
772*724ba675SRob Herring	gpt9_gate_fck: gpt9_gate_fck@200 {
773*724ba675SRob Herring		#clock-cells = <0>;
774*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
775*724ba675SRob Herring		clocks = <&func_32k_ck>;
776*724ba675SRob Herring		ti,bit-shift = <11>;
777*724ba675SRob Herring		reg = <0x0200>;
778*724ba675SRob Herring	};
779*724ba675SRob Herring
780*724ba675SRob Herring	gpt9_mux_fck: gpt9_mux_fck@244 {
781*724ba675SRob Herring		#clock-cells = <0>;
782*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
783*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
784*724ba675SRob Herring		ti,bit-shift = <16>;
785*724ba675SRob Herring		reg = <0x0244>;
786*724ba675SRob Herring	};
787*724ba675SRob Herring
788*724ba675SRob Herring	gpt9_fck: gpt9_fck {
789*724ba675SRob Herring		#clock-cells = <0>;
790*724ba675SRob Herring		compatible = "ti,composite-clock";
791*724ba675SRob Herring		clocks = <&gpt9_gate_fck>, <&gpt9_mux_fck>;
792*724ba675SRob Herring	};
793*724ba675SRob Herring
794*724ba675SRob Herring	gpt10_ick: gpt10_ick@210 {
795*724ba675SRob Herring		#clock-cells = <0>;
796*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
797*724ba675SRob Herring		clocks = <&l4_ck>;
798*724ba675SRob Herring		ti,bit-shift = <12>;
799*724ba675SRob Herring		reg = <0x0210>;
800*724ba675SRob Herring	};
801*724ba675SRob Herring
802*724ba675SRob Herring	gpt10_gate_fck: gpt10_gate_fck@200 {
803*724ba675SRob Herring		#clock-cells = <0>;
804*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
805*724ba675SRob Herring		clocks = <&func_32k_ck>;
806*724ba675SRob Herring		ti,bit-shift = <12>;
807*724ba675SRob Herring		reg = <0x0200>;
808*724ba675SRob Herring	};
809*724ba675SRob Herring
810*724ba675SRob Herring	gpt10_mux_fck: gpt10_mux_fck@244 {
811*724ba675SRob Herring		#clock-cells = <0>;
812*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
813*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
814*724ba675SRob Herring		ti,bit-shift = <18>;
815*724ba675SRob Herring		reg = <0x0244>;
816*724ba675SRob Herring	};
817*724ba675SRob Herring
818*724ba675SRob Herring	gpt10_fck: gpt10_fck {
819*724ba675SRob Herring		#clock-cells = <0>;
820*724ba675SRob Herring		compatible = "ti,composite-clock";
821*724ba675SRob Herring		clocks = <&gpt10_gate_fck>, <&gpt10_mux_fck>;
822*724ba675SRob Herring	};
823*724ba675SRob Herring
824*724ba675SRob Herring	gpt11_ick: gpt11_ick@210 {
825*724ba675SRob Herring		#clock-cells = <0>;
826*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
827*724ba675SRob Herring		clocks = <&l4_ck>;
828*724ba675SRob Herring		ti,bit-shift = <13>;
829*724ba675SRob Herring		reg = <0x0210>;
830*724ba675SRob Herring	};
831*724ba675SRob Herring
832*724ba675SRob Herring	gpt11_gate_fck: gpt11_gate_fck@200 {
833*724ba675SRob Herring		#clock-cells = <0>;
834*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
835*724ba675SRob Herring		clocks = <&func_32k_ck>;
836*724ba675SRob Herring		ti,bit-shift = <13>;
837*724ba675SRob Herring		reg = <0x0200>;
838*724ba675SRob Herring	};
839*724ba675SRob Herring
840*724ba675SRob Herring	gpt11_mux_fck: gpt11_mux_fck@244 {
841*724ba675SRob Herring		#clock-cells = <0>;
842*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
843*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
844*724ba675SRob Herring		ti,bit-shift = <20>;
845*724ba675SRob Herring		reg = <0x0244>;
846*724ba675SRob Herring	};
847*724ba675SRob Herring
848*724ba675SRob Herring	gpt11_fck: gpt11_fck {
849*724ba675SRob Herring		#clock-cells = <0>;
850*724ba675SRob Herring		compatible = "ti,composite-clock";
851*724ba675SRob Herring		clocks = <&gpt11_gate_fck>, <&gpt11_mux_fck>;
852*724ba675SRob Herring	};
853*724ba675SRob Herring
854*724ba675SRob Herring	gpt12_ick: gpt12_ick@210 {
855*724ba675SRob Herring		#clock-cells = <0>;
856*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
857*724ba675SRob Herring		clocks = <&l4_ck>;
858*724ba675SRob Herring		ti,bit-shift = <14>;
859*724ba675SRob Herring		reg = <0x0210>;
860*724ba675SRob Herring	};
861*724ba675SRob Herring
862*724ba675SRob Herring	gpt12_gate_fck: gpt12_gate_fck@200 {
863*724ba675SRob Herring		#clock-cells = <0>;
864*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
865*724ba675SRob Herring		clocks = <&func_32k_ck>;
866*724ba675SRob Herring		ti,bit-shift = <14>;
867*724ba675SRob Herring		reg = <0x0200>;
868*724ba675SRob Herring	};
869*724ba675SRob Herring
870*724ba675SRob Herring	gpt12_mux_fck: gpt12_mux_fck@244 {
871*724ba675SRob Herring		#clock-cells = <0>;
872*724ba675SRob Herring		compatible = "ti,composite-mux-clock";
873*724ba675SRob Herring		clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>;
874*724ba675SRob Herring		ti,bit-shift = <22>;
875*724ba675SRob Herring		reg = <0x0244>;
876*724ba675SRob Herring	};
877*724ba675SRob Herring
878*724ba675SRob Herring	gpt12_fck: gpt12_fck {
879*724ba675SRob Herring		#clock-cells = <0>;
880*724ba675SRob Herring		compatible = "ti,composite-clock";
881*724ba675SRob Herring		clocks = <&gpt12_gate_fck>, <&gpt12_mux_fck>;
882*724ba675SRob Herring	};
883*724ba675SRob Herring
884*724ba675SRob Herring	mcbsp1_ick: mcbsp1_ick@210 {
885*724ba675SRob Herring		#clock-cells = <0>;
886*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
887*724ba675SRob Herring		clocks = <&l4_ck>;
888*724ba675SRob Herring		ti,bit-shift = <15>;
889*724ba675SRob Herring		reg = <0x0210>;
890*724ba675SRob Herring	};
891*724ba675SRob Herring
892*724ba675SRob Herring	mcbsp1_gate_fck: mcbsp1_gate_fck@200 {
893*724ba675SRob Herring		#clock-cells = <0>;
894*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
895*724ba675SRob Herring		clocks = <&mcbsp_clks>;
896*724ba675SRob Herring		ti,bit-shift = <15>;
897*724ba675SRob Herring		reg = <0x0200>;
898*724ba675SRob Herring	};
899*724ba675SRob Herring
900*724ba675SRob Herring	mcbsp2_ick: mcbsp2_ick@210 {
901*724ba675SRob Herring		#clock-cells = <0>;
902*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
903*724ba675SRob Herring		clocks = <&l4_ck>;
904*724ba675SRob Herring		ti,bit-shift = <16>;
905*724ba675SRob Herring		reg = <0x0210>;
906*724ba675SRob Herring	};
907*724ba675SRob Herring
908*724ba675SRob Herring	mcbsp2_gate_fck: mcbsp2_gate_fck@200 {
909*724ba675SRob Herring		#clock-cells = <0>;
910*724ba675SRob Herring		compatible = "ti,composite-gate-clock";
911*724ba675SRob Herring		clocks = <&mcbsp_clks>;
912*724ba675SRob Herring		ti,bit-shift = <16>;
913*724ba675SRob Herring		reg = <0x0200>;
914*724ba675SRob Herring	};
915*724ba675SRob Herring
916*724ba675SRob Herring	mcspi1_ick: mcspi1_ick@210 {
917*724ba675SRob Herring		#clock-cells = <0>;
918*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
919*724ba675SRob Herring		clocks = <&l4_ck>;
920*724ba675SRob Herring		ti,bit-shift = <17>;
921*724ba675SRob Herring		reg = <0x0210>;
922*724ba675SRob Herring	};
923*724ba675SRob Herring
924*724ba675SRob Herring	mcspi1_fck: mcspi1_fck@200 {
925*724ba675SRob Herring		#clock-cells = <0>;
926*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
927*724ba675SRob Herring		clocks = <&func_48m_ck>;
928*724ba675SRob Herring		ti,bit-shift = <17>;
929*724ba675SRob Herring		reg = <0x0200>;
930*724ba675SRob Herring	};
931*724ba675SRob Herring
932*724ba675SRob Herring	mcspi2_ick: mcspi2_ick@210 {
933*724ba675SRob Herring		#clock-cells = <0>;
934*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
935*724ba675SRob Herring		clocks = <&l4_ck>;
936*724ba675SRob Herring		ti,bit-shift = <18>;
937*724ba675SRob Herring		reg = <0x0210>;
938*724ba675SRob Herring	};
939*724ba675SRob Herring
940*724ba675SRob Herring	mcspi2_fck: mcspi2_fck@200 {
941*724ba675SRob Herring		#clock-cells = <0>;
942*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
943*724ba675SRob Herring		clocks = <&func_48m_ck>;
944*724ba675SRob Herring		ti,bit-shift = <18>;
945*724ba675SRob Herring		reg = <0x0200>;
946*724ba675SRob Herring	};
947*724ba675SRob Herring
948*724ba675SRob Herring	uart1_ick: uart1_ick@210 {
949*724ba675SRob Herring		#clock-cells = <0>;
950*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
951*724ba675SRob Herring		clocks = <&l4_ck>;
952*724ba675SRob Herring		ti,bit-shift = <21>;
953*724ba675SRob Herring		reg = <0x0210>;
954*724ba675SRob Herring	};
955*724ba675SRob Herring
956*724ba675SRob Herring	uart1_fck: uart1_fck@200 {
957*724ba675SRob Herring		#clock-cells = <0>;
958*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
959*724ba675SRob Herring		clocks = <&func_48m_ck>;
960*724ba675SRob Herring		ti,bit-shift = <21>;
961*724ba675SRob Herring		reg = <0x0200>;
962*724ba675SRob Herring	};
963*724ba675SRob Herring
964*724ba675SRob Herring	uart2_ick: uart2_ick@210 {
965*724ba675SRob Herring		#clock-cells = <0>;
966*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
967*724ba675SRob Herring		clocks = <&l4_ck>;
968*724ba675SRob Herring		ti,bit-shift = <22>;
969*724ba675SRob Herring		reg = <0x0210>;
970*724ba675SRob Herring	};
971*724ba675SRob Herring
972*724ba675SRob Herring	uart2_fck: uart2_fck@200 {
973*724ba675SRob Herring		#clock-cells = <0>;
974*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
975*724ba675SRob Herring		clocks = <&func_48m_ck>;
976*724ba675SRob Herring		ti,bit-shift = <22>;
977*724ba675SRob Herring		reg = <0x0200>;
978*724ba675SRob Herring	};
979*724ba675SRob Herring
980*724ba675SRob Herring	uart3_ick: uart3_ick@214 {
981*724ba675SRob Herring		#clock-cells = <0>;
982*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
983*724ba675SRob Herring		clocks = <&l4_ck>;
984*724ba675SRob Herring		ti,bit-shift = <2>;
985*724ba675SRob Herring		reg = <0x0214>;
986*724ba675SRob Herring	};
987*724ba675SRob Herring
988*724ba675SRob Herring	uart3_fck: uart3_fck@204 {
989*724ba675SRob Herring		#clock-cells = <0>;
990*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
991*724ba675SRob Herring		clocks = <&func_48m_ck>;
992*724ba675SRob Herring		ti,bit-shift = <2>;
993*724ba675SRob Herring		reg = <0x0204>;
994*724ba675SRob Herring	};
995*724ba675SRob Herring
996*724ba675SRob Herring	gpios_ick: gpios_ick@410 {
997*724ba675SRob Herring		#clock-cells = <0>;
998*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
999*724ba675SRob Herring		clocks = <&sys_ck>;
1000*724ba675SRob Herring		ti,bit-shift = <2>;
1001*724ba675SRob Herring		reg = <0x0410>;
1002*724ba675SRob Herring	};
1003*724ba675SRob Herring
1004*724ba675SRob Herring	gpios_fck: gpios_fck@400 {
1005*724ba675SRob Herring		#clock-cells = <0>;
1006*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
1007*724ba675SRob Herring		clocks = <&func_32k_ck>;
1008*724ba675SRob Herring		ti,bit-shift = <2>;
1009*724ba675SRob Herring		reg = <0x0400>;
1010*724ba675SRob Herring	};
1011*724ba675SRob Herring
1012*724ba675SRob Herring	mpu_wdt_ick: mpu_wdt_ick@410 {
1013*724ba675SRob Herring		#clock-cells = <0>;
1014*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1015*724ba675SRob Herring		clocks = <&sys_ck>;
1016*724ba675SRob Herring		ti,bit-shift = <3>;
1017*724ba675SRob Herring		reg = <0x0410>;
1018*724ba675SRob Herring	};
1019*724ba675SRob Herring
1020*724ba675SRob Herring	mpu_wdt_fck: mpu_wdt_fck@400 {
1021*724ba675SRob Herring		#clock-cells = <0>;
1022*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
1023*724ba675SRob Herring		clocks = <&func_32k_ck>;
1024*724ba675SRob Herring		ti,bit-shift = <3>;
1025*724ba675SRob Herring		reg = <0x0400>;
1026*724ba675SRob Herring	};
1027*724ba675SRob Herring
1028*724ba675SRob Herring	sync_32k_ick: sync_32k_ick@410 {
1029*724ba675SRob Herring		#clock-cells = <0>;
1030*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1031*724ba675SRob Herring		clocks = <&sys_ck>;
1032*724ba675SRob Herring		ti,bit-shift = <1>;
1033*724ba675SRob Herring		reg = <0x0410>;
1034*724ba675SRob Herring	};
1035*724ba675SRob Herring
1036*724ba675SRob Herring	wdt1_ick: wdt1_ick@410 {
1037*724ba675SRob Herring		#clock-cells = <0>;
1038*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1039*724ba675SRob Herring		clocks = <&sys_ck>;
1040*724ba675SRob Herring		ti,bit-shift = <4>;
1041*724ba675SRob Herring		reg = <0x0410>;
1042*724ba675SRob Herring	};
1043*724ba675SRob Herring
1044*724ba675SRob Herring	omapctrl_ick: omapctrl_ick@410 {
1045*724ba675SRob Herring		#clock-cells = <0>;
1046*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1047*724ba675SRob Herring		clocks = <&sys_ck>;
1048*724ba675SRob Herring		ti,bit-shift = <5>;
1049*724ba675SRob Herring		reg = <0x0410>;
1050*724ba675SRob Herring	};
1051*724ba675SRob Herring
1052*724ba675SRob Herring	cam_fck: cam_fck@200 {
1053*724ba675SRob Herring		#clock-cells = <0>;
1054*724ba675SRob Herring		compatible = "ti,gate-clock";
1055*724ba675SRob Herring		clocks = <&func_96m_ck>;
1056*724ba675SRob Herring		ti,bit-shift = <31>;
1057*724ba675SRob Herring		reg = <0x0200>;
1058*724ba675SRob Herring	};
1059*724ba675SRob Herring
1060*724ba675SRob Herring	cam_ick: cam_ick@210 {
1061*724ba675SRob Herring		#clock-cells = <0>;
1062*724ba675SRob Herring		compatible = "ti,omap3-no-wait-interface-clock";
1063*724ba675SRob Herring		clocks = <&l4_ck>;
1064*724ba675SRob Herring		ti,bit-shift = <31>;
1065*724ba675SRob Herring		reg = <0x0210>;
1066*724ba675SRob Herring	};
1067*724ba675SRob Herring
1068*724ba675SRob Herring	mailboxes_ick: mailboxes_ick@210 {
1069*724ba675SRob Herring		#clock-cells = <0>;
1070*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1071*724ba675SRob Herring		clocks = <&l4_ck>;
1072*724ba675SRob Herring		ti,bit-shift = <30>;
1073*724ba675SRob Herring		reg = <0x0210>;
1074*724ba675SRob Herring	};
1075*724ba675SRob Herring
1076*724ba675SRob Herring	wdt4_ick: wdt4_ick@210 {
1077*724ba675SRob Herring		#clock-cells = <0>;
1078*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1079*724ba675SRob Herring		clocks = <&l4_ck>;
1080*724ba675SRob Herring		ti,bit-shift = <29>;
1081*724ba675SRob Herring		reg = <0x0210>;
1082*724ba675SRob Herring	};
1083*724ba675SRob Herring
1084*724ba675SRob Herring	wdt4_fck: wdt4_fck@200 {
1085*724ba675SRob Herring		#clock-cells = <0>;
1086*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
1087*724ba675SRob Herring		clocks = <&func_32k_ck>;
1088*724ba675SRob Herring		ti,bit-shift = <29>;
1089*724ba675SRob Herring		reg = <0x0200>;
1090*724ba675SRob Herring	};
1091*724ba675SRob Herring
1092*724ba675SRob Herring	mspro_ick: mspro_ick@210 {
1093*724ba675SRob Herring		#clock-cells = <0>;
1094*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1095*724ba675SRob Herring		clocks = <&l4_ck>;
1096*724ba675SRob Herring		ti,bit-shift = <27>;
1097*724ba675SRob Herring		reg = <0x0210>;
1098*724ba675SRob Herring	};
1099*724ba675SRob Herring
1100*724ba675SRob Herring	mspro_fck: mspro_fck@200 {
1101*724ba675SRob Herring		#clock-cells = <0>;
1102*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
1103*724ba675SRob Herring		clocks = <&func_96m_ck>;
1104*724ba675SRob Herring		ti,bit-shift = <27>;
1105*724ba675SRob Herring		reg = <0x0200>;
1106*724ba675SRob Herring	};
1107*724ba675SRob Herring
1108*724ba675SRob Herring	fac_ick: fac_ick@210 {
1109*724ba675SRob Herring		#clock-cells = <0>;
1110*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1111*724ba675SRob Herring		clocks = <&l4_ck>;
1112*724ba675SRob Herring		ti,bit-shift = <25>;
1113*724ba675SRob Herring		reg = <0x0210>;
1114*724ba675SRob Herring	};
1115*724ba675SRob Herring
1116*724ba675SRob Herring	fac_fck: fac_fck@200 {
1117*724ba675SRob Herring		#clock-cells = <0>;
1118*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
1119*724ba675SRob Herring		clocks = <&func_12m_ck>;
1120*724ba675SRob Herring		ti,bit-shift = <25>;
1121*724ba675SRob Herring		reg = <0x0200>;
1122*724ba675SRob Herring	};
1123*724ba675SRob Herring
1124*724ba675SRob Herring	hdq_ick: hdq_ick@210 {
1125*724ba675SRob Herring		#clock-cells = <0>;
1126*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1127*724ba675SRob Herring		clocks = <&l4_ck>;
1128*724ba675SRob Herring		ti,bit-shift = <23>;
1129*724ba675SRob Herring		reg = <0x0210>;
1130*724ba675SRob Herring	};
1131*724ba675SRob Herring
1132*724ba675SRob Herring	hdq_fck: hdq_fck@200 {
1133*724ba675SRob Herring		#clock-cells = <0>;
1134*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
1135*724ba675SRob Herring		clocks = <&func_12m_ck>;
1136*724ba675SRob Herring		ti,bit-shift = <23>;
1137*724ba675SRob Herring		reg = <0x0200>;
1138*724ba675SRob Herring	};
1139*724ba675SRob Herring
1140*724ba675SRob Herring	i2c1_ick: i2c1_ick@210 {
1141*724ba675SRob Herring		#clock-cells = <0>;
1142*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1143*724ba675SRob Herring		clocks = <&l4_ck>;
1144*724ba675SRob Herring		ti,bit-shift = <19>;
1145*724ba675SRob Herring		reg = <0x0210>;
1146*724ba675SRob Herring	};
1147*724ba675SRob Herring
1148*724ba675SRob Herring	i2c2_ick: i2c2_ick@210 {
1149*724ba675SRob Herring		#clock-cells = <0>;
1150*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1151*724ba675SRob Herring		clocks = <&l4_ck>;
1152*724ba675SRob Herring		ti,bit-shift = <20>;
1153*724ba675SRob Herring		reg = <0x0210>;
1154*724ba675SRob Herring	};
1155*724ba675SRob Herring
1156*724ba675SRob Herring	gpmc_fck: gpmc_fck@238 {
1157*724ba675SRob Herring		#clock-cells = <0>;
1158*724ba675SRob Herring		compatible = "ti,fixed-factor-clock";
1159*724ba675SRob Herring		clocks = <&core_l3_ck>;
1160*724ba675SRob Herring		ti,clock-div = <1>;
1161*724ba675SRob Herring		ti,autoidle-shift = <1>;
1162*724ba675SRob Herring		reg = <0x0238>;
1163*724ba675SRob Herring		ti,clock-mult = <1>;
1164*724ba675SRob Herring	};
1165*724ba675SRob Herring
1166*724ba675SRob Herring	sdma_fck: sdma_fck {
1167*724ba675SRob Herring		#clock-cells = <0>;
1168*724ba675SRob Herring		compatible = "fixed-factor-clock";
1169*724ba675SRob Herring		clocks = <&core_l3_ck>;
1170*724ba675SRob Herring		clock-mult = <1>;
1171*724ba675SRob Herring		clock-div = <1>;
1172*724ba675SRob Herring	};
1173*724ba675SRob Herring
1174*724ba675SRob Herring	sdma_ick: sdma_ick@238 {
1175*724ba675SRob Herring		#clock-cells = <0>;
1176*724ba675SRob Herring		compatible = "ti,fixed-factor-clock";
1177*724ba675SRob Herring		clocks = <&core_l3_ck>;
1178*724ba675SRob Herring		ti,clock-div = <1>;
1179*724ba675SRob Herring		ti,autoidle-shift = <0>;
1180*724ba675SRob Herring		reg = <0x0238>;
1181*724ba675SRob Herring		ti,clock-mult = <1>;
1182*724ba675SRob Herring	};
1183*724ba675SRob Herring
1184*724ba675SRob Herring	sdrc_ick: sdrc_ick@238 {
1185*724ba675SRob Herring		#clock-cells = <0>;
1186*724ba675SRob Herring		compatible = "ti,fixed-factor-clock";
1187*724ba675SRob Herring		clocks = <&core_l3_ck>;
1188*724ba675SRob Herring		ti,clock-div = <1>;
1189*724ba675SRob Herring		ti,autoidle-shift = <2>;
1190*724ba675SRob Herring		reg = <0x0238>;
1191*724ba675SRob Herring		ti,clock-mult = <1>;
1192*724ba675SRob Herring	};
1193*724ba675SRob Herring
1194*724ba675SRob Herring	des_ick: des_ick@21c {
1195*724ba675SRob Herring		#clock-cells = <0>;
1196*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1197*724ba675SRob Herring		clocks = <&l4_ck>;
1198*724ba675SRob Herring		ti,bit-shift = <0>;
1199*724ba675SRob Herring		reg = <0x021c>;
1200*724ba675SRob Herring	};
1201*724ba675SRob Herring
1202*724ba675SRob Herring	sha_ick: sha_ick@21c {
1203*724ba675SRob Herring		#clock-cells = <0>;
1204*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1205*724ba675SRob Herring		clocks = <&l4_ck>;
1206*724ba675SRob Herring		ti,bit-shift = <1>;
1207*724ba675SRob Herring		reg = <0x021c>;
1208*724ba675SRob Herring	};
1209*724ba675SRob Herring
1210*724ba675SRob Herring	rng_ick: rng_ick@21c {
1211*724ba675SRob Herring		#clock-cells = <0>;
1212*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1213*724ba675SRob Herring		clocks = <&l4_ck>;
1214*724ba675SRob Herring		ti,bit-shift = <2>;
1215*724ba675SRob Herring		reg = <0x021c>;
1216*724ba675SRob Herring	};
1217*724ba675SRob Herring
1218*724ba675SRob Herring	aes_ick: aes_ick@21c {
1219*724ba675SRob Herring		#clock-cells = <0>;
1220*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1221*724ba675SRob Herring		clocks = <&l4_ck>;
1222*724ba675SRob Herring		ti,bit-shift = <3>;
1223*724ba675SRob Herring		reg = <0x021c>;
1224*724ba675SRob Herring	};
1225*724ba675SRob Herring
1226*724ba675SRob Herring	pka_ick: pka_ick@21c {
1227*724ba675SRob Herring		#clock-cells = <0>;
1228*724ba675SRob Herring		compatible = "ti,omap3-interface-clock";
1229*724ba675SRob Herring		clocks = <&l4_ck>;
1230*724ba675SRob Herring		ti,bit-shift = <4>;
1231*724ba675SRob Herring		reg = <0x021c>;
1232*724ba675SRob Herring	};
1233*724ba675SRob Herring
1234*724ba675SRob Herring	usb_fck: usb_fck@204 {
1235*724ba675SRob Herring		#clock-cells = <0>;
1236*724ba675SRob Herring		compatible = "ti,wait-gate-clock";
1237*724ba675SRob Herring		clocks = <&func_48m_ck>;
1238*724ba675SRob Herring		ti,bit-shift = <0>;
1239*724ba675SRob Herring		reg = <0x0204>;
1240*724ba675SRob Herring	};
1241*724ba675SRob Herring};
1242