xref: /linux/scripts/dtc/include-prefixes/arm/ti/omap/dra7xx-clocks.dtsi (revision 4bad3598a8a685ea7a0953cdb9cc2e2ac69ae26b)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only
2724ba675SRob Herring/*
3724ba675SRob Herring * Device Tree Source for DRA7xx clock data
4724ba675SRob Herring *
5724ba675SRob Herring * Copyright (C) 2013 Texas Instruments, Inc.
6724ba675SRob Herring */
7724ba675SRob Herring&cm_core_aon_clocks {
8724ba675SRob Herring	atl_clkin0_ck: clock-atl-clkin0 {
9724ba675SRob Herring		#clock-cells = <0>;
10724ba675SRob Herring		compatible = "ti,dra7-atl-clock";
11724ba675SRob Herring		clock-output-names = "atl_clkin0_ck";
12724ba675SRob Herring		clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
13724ba675SRob Herring	};
14724ba675SRob Herring
15724ba675SRob Herring	atl_clkin1_ck: clock-atl-clkin1 {
16724ba675SRob Herring		#clock-cells = <0>;
17724ba675SRob Herring		compatible = "ti,dra7-atl-clock";
18724ba675SRob Herring		clock-output-names = "atl_clkin1_ck";
19724ba675SRob Herring		clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
20724ba675SRob Herring	};
21724ba675SRob Herring
22724ba675SRob Herring	atl_clkin2_ck: clock-atl-clkin2 {
23724ba675SRob Herring		#clock-cells = <0>;
24724ba675SRob Herring		compatible = "ti,dra7-atl-clock";
25724ba675SRob Herring		clock-output-names = "atl_clkin2_ck";
26724ba675SRob Herring		clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
27724ba675SRob Herring	};
28724ba675SRob Herring
29724ba675SRob Herring	atl_clkin3_ck: clock-atl-clkin3 {
30724ba675SRob Herring		#clock-cells = <0>;
31724ba675SRob Herring		compatible = "ti,dra7-atl-clock";
32724ba675SRob Herring		clock-output-names = "atl_clkin3_ck";
33724ba675SRob Herring		clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
34724ba675SRob Herring	};
35724ba675SRob Herring
36724ba675SRob Herring	hdmi_clkin_ck: clock-hdmi-clkin {
37724ba675SRob Herring		#clock-cells = <0>;
38724ba675SRob Herring		compatible = "fixed-clock";
39724ba675SRob Herring		clock-output-names = "hdmi_clkin_ck";
40724ba675SRob Herring		clock-frequency = <0>;
41724ba675SRob Herring	};
42724ba675SRob Herring
43724ba675SRob Herring	mlb_clkin_ck: clock-mlb-clkin {
44724ba675SRob Herring		#clock-cells = <0>;
45724ba675SRob Herring		compatible = "fixed-clock";
46724ba675SRob Herring		clock-output-names = "mlb_clkin_ck";
47724ba675SRob Herring		clock-frequency = <0>;
48724ba675SRob Herring	};
49724ba675SRob Herring
50724ba675SRob Herring	mlbp_clkin_ck: clock-mlbp-clkin {
51724ba675SRob Herring		#clock-cells = <0>;
52724ba675SRob Herring		compatible = "fixed-clock";
53724ba675SRob Herring		clock-output-names = "mlbp_clkin_ck";
54724ba675SRob Herring		clock-frequency = <0>;
55724ba675SRob Herring	};
56724ba675SRob Herring
57724ba675SRob Herring	pciesref_acs_clk_ck: clock-pciesref-acs {
58724ba675SRob Herring		#clock-cells = <0>;
59724ba675SRob Herring		compatible = "fixed-clock";
60724ba675SRob Herring		clock-output-names = "pciesref_acs_clk_ck";
61724ba675SRob Herring		clock-frequency = <100000000>;
62724ba675SRob Herring	};
63724ba675SRob Herring
64724ba675SRob Herring	ref_clkin0_ck: clock-ref-clkin0 {
65724ba675SRob Herring		#clock-cells = <0>;
66724ba675SRob Herring		compatible = "fixed-clock";
67724ba675SRob Herring		clock-output-names = "ref_clkin0_ck";
68724ba675SRob Herring		clock-frequency = <0>;
69724ba675SRob Herring	};
70724ba675SRob Herring
71724ba675SRob Herring	ref_clkin1_ck: clock-ref-clkin1 {
72724ba675SRob Herring		#clock-cells = <0>;
73724ba675SRob Herring		compatible = "fixed-clock";
74724ba675SRob Herring		clock-output-names = "ref_clkin1_ck";
75724ba675SRob Herring		clock-frequency = <0>;
76724ba675SRob Herring	};
77724ba675SRob Herring
78724ba675SRob Herring	ref_clkin2_ck: clock-ref-clkin2 {
79724ba675SRob Herring		#clock-cells = <0>;
80724ba675SRob Herring		compatible = "fixed-clock";
81724ba675SRob Herring		clock-output-names = "ref_clkin2_ck";
82724ba675SRob Herring		clock-frequency = <0>;
83724ba675SRob Herring	};
84724ba675SRob Herring
85724ba675SRob Herring	ref_clkin3_ck: clock-ref-clkin3 {
86724ba675SRob Herring		#clock-cells = <0>;
87724ba675SRob Herring		compatible = "fixed-clock";
88724ba675SRob Herring		clock-output-names = "ref_clkin3_ck";
89724ba675SRob Herring		clock-frequency = <0>;
90724ba675SRob Herring	};
91724ba675SRob Herring
92724ba675SRob Herring	rmii_clk_ck: clock-rmii {
93724ba675SRob Herring		#clock-cells = <0>;
94724ba675SRob Herring		compatible = "fixed-clock";
95724ba675SRob Herring		clock-output-names = "rmii_clk_ck";
96724ba675SRob Herring		clock-frequency = <0>;
97724ba675SRob Herring	};
98724ba675SRob Herring
99724ba675SRob Herring	sdvenc_clkin_ck: clock-sdvenc-clkin {
100724ba675SRob Herring		#clock-cells = <0>;
101724ba675SRob Herring		compatible = "fixed-clock";
102724ba675SRob Herring		clock-output-names = "sdvenc_clkin_ck";
103724ba675SRob Herring		clock-frequency = <0>;
104724ba675SRob Herring	};
105724ba675SRob Herring
106724ba675SRob Herring	secure_32k_clk_src_ck: clock-secure-32k-clk-src {
107724ba675SRob Herring		#clock-cells = <0>;
108724ba675SRob Herring		compatible = "fixed-clock";
109724ba675SRob Herring		clock-output-names = "secure_32k_clk_src_ck";
110724ba675SRob Herring		clock-frequency = <32768>;
111724ba675SRob Herring	};
112724ba675SRob Herring
113724ba675SRob Herring	sys_clk32_crystal_ck: clock-sys-clk32-crystal {
114724ba675SRob Herring		#clock-cells = <0>;
115724ba675SRob Herring		compatible = "fixed-clock";
116724ba675SRob Herring		clock-output-names = "sys_clk32_crystal_ck";
117724ba675SRob Herring		clock-frequency = <32768>;
118724ba675SRob Herring	};
119724ba675SRob Herring
120724ba675SRob Herring	sys_clk32_pseudo_ck: clock-sys-clk32-pseudo {
121724ba675SRob Herring		#clock-cells = <0>;
122724ba675SRob Herring		compatible = "fixed-factor-clock";
123724ba675SRob Herring		clock-output-names = "sys_clk32_pseudo_ck";
124724ba675SRob Herring		clocks = <&sys_clkin1>;
125724ba675SRob Herring		clock-mult = <1>;
126724ba675SRob Herring		clock-div = <610>;
127724ba675SRob Herring	};
128724ba675SRob Herring
129724ba675SRob Herring	virt_12000000_ck: clock-virt-12000000 {
130724ba675SRob Herring		#clock-cells = <0>;
131724ba675SRob Herring		compatible = "fixed-clock";
132724ba675SRob Herring		clock-output-names = "virt_12000000_ck";
133724ba675SRob Herring		clock-frequency = <12000000>;
134724ba675SRob Herring	};
135724ba675SRob Herring
136724ba675SRob Herring	virt_13000000_ck: clock-virt-13000000 {
137724ba675SRob Herring		#clock-cells = <0>;
138724ba675SRob Herring		compatible = "fixed-clock";
139724ba675SRob Herring		clock-output-names = "virt_13000000_ck";
140724ba675SRob Herring		clock-frequency = <13000000>;
141724ba675SRob Herring	};
142724ba675SRob Herring
143724ba675SRob Herring	virt_16800000_ck: clock-virt-16800000 {
144724ba675SRob Herring		#clock-cells = <0>;
145724ba675SRob Herring		compatible = "fixed-clock";
146724ba675SRob Herring		clock-output-names = "virt_16800000_ck";
147724ba675SRob Herring		clock-frequency = <16800000>;
148724ba675SRob Herring	};
149724ba675SRob Herring
150724ba675SRob Herring	virt_19200000_ck: clock-virt-19200000 {
151724ba675SRob Herring		#clock-cells = <0>;
152724ba675SRob Herring		compatible = "fixed-clock";
153724ba675SRob Herring		clock-output-names = "virt_19200000_ck";
154724ba675SRob Herring		clock-frequency = <19200000>;
155724ba675SRob Herring	};
156724ba675SRob Herring
157724ba675SRob Herring	virt_20000000_ck: clock-virt-20000000 {
158724ba675SRob Herring		#clock-cells = <0>;
159724ba675SRob Herring		compatible = "fixed-clock";
160724ba675SRob Herring		clock-output-names = "virt_20000000_ck";
161724ba675SRob Herring		clock-frequency = <20000000>;
162724ba675SRob Herring	};
163724ba675SRob Herring
164724ba675SRob Herring	virt_26000000_ck: clock-virt-26000000 {
165724ba675SRob Herring		#clock-cells = <0>;
166724ba675SRob Herring		compatible = "fixed-clock";
167724ba675SRob Herring		clock-output-names = "virt_26000000_ck";
168724ba675SRob Herring		clock-frequency = <26000000>;
169724ba675SRob Herring	};
170724ba675SRob Herring
171724ba675SRob Herring	virt_27000000_ck: clock-virt-27000000 {
172724ba675SRob Herring		#clock-cells = <0>;
173724ba675SRob Herring		compatible = "fixed-clock";
174724ba675SRob Herring		clock-output-names = "virt_27000000_ck";
175724ba675SRob Herring		clock-frequency = <27000000>;
176724ba675SRob Herring	};
177724ba675SRob Herring
178724ba675SRob Herring	virt_38400000_ck: clock-virt-38400000 {
179724ba675SRob Herring		#clock-cells = <0>;
180724ba675SRob Herring		compatible = "fixed-clock";
181724ba675SRob Herring		clock-output-names = "virt_38400000_ck";
182724ba675SRob Herring		clock-frequency = <38400000>;
183724ba675SRob Herring	};
184724ba675SRob Herring
185724ba675SRob Herring	sys_clkin2: clock-sys-clkin2 {
186724ba675SRob Herring		#clock-cells = <0>;
187724ba675SRob Herring		compatible = "fixed-clock";
188724ba675SRob Herring		clock-output-names = "sys_clkin2";
189724ba675SRob Herring		clock-frequency = <22579200>;
190724ba675SRob Herring	};
191724ba675SRob Herring
192724ba675SRob Herring	usb_otg_clkin_ck: clock-usb-otg-clkin {
193724ba675SRob Herring		#clock-cells = <0>;
194724ba675SRob Herring		compatible = "fixed-clock";
195724ba675SRob Herring		clock-output-names = "usb_otg_clkin_ck";
196724ba675SRob Herring		clock-frequency = <0>;
197724ba675SRob Herring	};
198724ba675SRob Herring
199724ba675SRob Herring	video1_clkin_ck: clock-video1-clkin {
200724ba675SRob Herring		#clock-cells = <0>;
201724ba675SRob Herring		compatible = "fixed-clock";
202724ba675SRob Herring		clock-output-names = "video1_clkin_ck";
203724ba675SRob Herring		clock-frequency = <0>;
204724ba675SRob Herring	};
205724ba675SRob Herring
206724ba675SRob Herring	video1_m2_clkin_ck: clock-video1-m2-clkin {
207724ba675SRob Herring		#clock-cells = <0>;
208724ba675SRob Herring		compatible = "fixed-clock";
209724ba675SRob Herring		clock-output-names = "video1_m2_clkin_ck";
210724ba675SRob Herring		clock-frequency = <0>;
211724ba675SRob Herring	};
212724ba675SRob Herring
213724ba675SRob Herring	video2_clkin_ck: clock-video2-clkin {
214724ba675SRob Herring		#clock-cells = <0>;
215724ba675SRob Herring		compatible = "fixed-clock";
216724ba675SRob Herring		clock-output-names = "video2_clkin_ck";
217724ba675SRob Herring		clock-frequency = <0>;
218724ba675SRob Herring	};
219724ba675SRob Herring
220724ba675SRob Herring	video2_m2_clkin_ck: clock-video2-m2-clkin {
221724ba675SRob Herring		#clock-cells = <0>;
222724ba675SRob Herring		compatible = "fixed-clock";
223724ba675SRob Herring		clock-output-names = "video2_m2_clkin_ck";
224724ba675SRob Herring		clock-frequency = <0>;
225724ba675SRob Herring	};
226724ba675SRob Herring
227724ba675SRob Herring	dpll_abe_ck: clock@1e0 {
228724ba675SRob Herring		#clock-cells = <0>;
229724ba675SRob Herring		compatible = "ti,omap4-dpll-m4xen-clock";
230724ba675SRob Herring		clock-output-names = "dpll_abe_ck";
231724ba675SRob Herring		clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
232724ba675SRob Herring		reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
233724ba675SRob Herring	};
234724ba675SRob Herring
235724ba675SRob Herring	dpll_abe_x2_ck: clock-dpll-abe-x2 {
236724ba675SRob Herring		#clock-cells = <0>;
237724ba675SRob Herring		compatible = "ti,omap4-dpll-x2-clock";
238724ba675SRob Herring		clock-output-names = "dpll_abe_x2_ck";
239724ba675SRob Herring		clocks = <&dpll_abe_ck>;
240724ba675SRob Herring	};
241724ba675SRob Herring
242724ba675SRob Herring	dpll_abe_m2x2_ck: clock-dpll-abe-m2x2-8@1f0 {
243724ba675SRob Herring		#clock-cells = <0>;
244724ba675SRob Herring		compatible = "ti,divider-clock";
245724ba675SRob Herring		clock-output-names = "dpll_abe_m2x2_ck";
246724ba675SRob Herring		clocks = <&dpll_abe_x2_ck>;
247724ba675SRob Herring		ti,max-div = <31>;
248724ba675SRob Herring		ti,autoidle-shift = <8>;
249724ba675SRob Herring		reg = <0x01f0>;
250724ba675SRob Herring		ti,index-starts-at-one;
251724ba675SRob Herring		ti,invert-autoidle-bit;
252724ba675SRob Herring	};
253724ba675SRob Herring
254724ba675SRob Herring	abe_clk: clock-abe@108 {
255724ba675SRob Herring		#clock-cells = <0>;
256724ba675SRob Herring		compatible = "ti,divider-clock";
257724ba675SRob Herring		clock-output-names = "abe_clk";
258724ba675SRob Herring		clocks = <&dpll_abe_m2x2_ck>;
259724ba675SRob Herring		ti,max-div = <4>;
260724ba675SRob Herring		reg = <0x0108>;
261724ba675SRob Herring		ti,index-power-of-two;
262724ba675SRob Herring	};
263724ba675SRob Herring
264724ba675SRob Herring	dpll_abe_m2_ck: clock-dpll-abe-m2-8@1f0 {
265724ba675SRob Herring		#clock-cells = <0>;
266724ba675SRob Herring		compatible = "ti,divider-clock";
267724ba675SRob Herring		clock-output-names = "dpll_abe_m2_ck";
268724ba675SRob Herring		clocks = <&dpll_abe_ck>;
269724ba675SRob Herring		ti,max-div = <31>;
270724ba675SRob Herring		ti,autoidle-shift = <8>;
271724ba675SRob Herring		reg = <0x01f0>;
272724ba675SRob Herring		ti,index-starts-at-one;
273724ba675SRob Herring		ti,invert-autoidle-bit;
274724ba675SRob Herring	};
275724ba675SRob Herring
276724ba675SRob Herring	dpll_abe_m3x2_ck: clock-dpll-abe-m3x2-8@1f4 {
277724ba675SRob Herring		#clock-cells = <0>;
278724ba675SRob Herring		compatible = "ti,divider-clock";
279724ba675SRob Herring		clock-output-names = "dpll_abe_m3x2_ck";
280724ba675SRob Herring		clocks = <&dpll_abe_x2_ck>;
281724ba675SRob Herring		ti,max-div = <31>;
282724ba675SRob Herring		ti,autoidle-shift = <8>;
283724ba675SRob Herring		reg = <0x01f4>;
284724ba675SRob Herring		ti,index-starts-at-one;
285724ba675SRob Herring		ti,invert-autoidle-bit;
286724ba675SRob Herring	};
287724ba675SRob Herring
288*4bad3598STony Lindgren	/* CM_CLKSEL_DPLL_CORE */
289*4bad3598STony Lindgren	clock@12c {
290*4bad3598STony Lindgren		compatible = "ti,clksel";
291*4bad3598STony Lindgren		reg = <0x12c>;
292*4bad3598STony Lindgren		#clock-cells = <2>;
293*4bad3598STony Lindgren		#address-cells = <1>;
294*4bad3598STony Lindgren		#size-cells = <0>;
295*4bad3598STony Lindgren
296*4bad3598STony Lindgren		dpll_core_byp_mux: clock@23 {
297*4bad3598STony Lindgren			reg = <23>;
298724ba675SRob Herring			compatible = "ti,mux-clock";
299724ba675SRob Herring			clock-output-names = "dpll_core_byp_mux";
300724ba675SRob Herring			clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
301*4bad3598STony Lindgren			#clock-cells = <0>;
302*4bad3598STony Lindgren		};
303724ba675SRob Herring	};
304724ba675SRob Herring
305724ba675SRob Herring	dpll_core_ck: clock@120 {
306724ba675SRob Herring		#clock-cells = <0>;
307724ba675SRob Herring		compatible = "ti,omap4-dpll-core-clock";
308724ba675SRob Herring		clock-output-names = "dpll_core_ck";
309724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_core_byp_mux>;
310724ba675SRob Herring		reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
311724ba675SRob Herring	};
312724ba675SRob Herring
313724ba675SRob Herring	dpll_core_x2_ck: clock-dpll-core-x2 {
314724ba675SRob Herring		#clock-cells = <0>;
315724ba675SRob Herring		compatible = "ti,omap4-dpll-x2-clock";
316724ba675SRob Herring		clock-output-names = "dpll_core_x2_ck";
317724ba675SRob Herring		clocks = <&dpll_core_ck>;
318724ba675SRob Herring	};
319724ba675SRob Herring
320724ba675SRob Herring	dpll_core_h12x2_ck: clock-dpll-core-h12x2-8@13c {
321724ba675SRob Herring		#clock-cells = <0>;
322724ba675SRob Herring		compatible = "ti,divider-clock";
323724ba675SRob Herring		clock-output-names = "dpll_core_h12x2_ck";
324724ba675SRob Herring		clocks = <&dpll_core_x2_ck>;
325724ba675SRob Herring		ti,max-div = <63>;
326724ba675SRob Herring		ti,autoidle-shift = <8>;
327724ba675SRob Herring		reg = <0x013c>;
328724ba675SRob Herring		ti,index-starts-at-one;
329724ba675SRob Herring		ti,invert-autoidle-bit;
330724ba675SRob Herring	};
331724ba675SRob Herring
332724ba675SRob Herring	mpu_dpll_hs_clk_div: clock-mpu-dpll-hs-clk-div {
333724ba675SRob Herring		#clock-cells = <0>;
334724ba675SRob Herring		compatible = "fixed-factor-clock";
335724ba675SRob Herring		clock-output-names = "mpu_dpll_hs_clk_div";
336724ba675SRob Herring		clocks = <&dpll_core_h12x2_ck>;
337724ba675SRob Herring		clock-mult = <1>;
338724ba675SRob Herring		clock-div = <1>;
339724ba675SRob Herring	};
340724ba675SRob Herring
341724ba675SRob Herring	dpll_mpu_ck: clock@160 {
342724ba675SRob Herring		#clock-cells = <0>;
343724ba675SRob Herring		compatible = "ti,omap5-mpu-dpll-clock";
344724ba675SRob Herring		clock-output-names = "dpll_mpu_ck";
345724ba675SRob Herring		clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
346724ba675SRob Herring		reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
347724ba675SRob Herring	};
348724ba675SRob Herring
349724ba675SRob Herring	dpll_mpu_m2_ck: clock-dpll-mpu-m2-8@170 {
350724ba675SRob Herring		#clock-cells = <0>;
351724ba675SRob Herring		compatible = "ti,divider-clock";
352724ba675SRob Herring		clock-output-names = "dpll_mpu_m2_ck";
353724ba675SRob Herring		clocks = <&dpll_mpu_ck>;
354724ba675SRob Herring		ti,max-div = <31>;
355724ba675SRob Herring		ti,autoidle-shift = <8>;
356724ba675SRob Herring		reg = <0x0170>;
357724ba675SRob Herring		ti,index-starts-at-one;
358724ba675SRob Herring		ti,invert-autoidle-bit;
359724ba675SRob Herring	};
360724ba675SRob Herring
361724ba675SRob Herring	mpu_dclk_div: clock-mpu-dclk-div {
362724ba675SRob Herring		#clock-cells = <0>;
363724ba675SRob Herring		compatible = "fixed-factor-clock";
364724ba675SRob Herring		clock-output-names = "mpu_dclk_div";
365724ba675SRob Herring		clocks = <&dpll_mpu_m2_ck>;
366724ba675SRob Herring		clock-mult = <1>;
367724ba675SRob Herring		clock-div = <1>;
368724ba675SRob Herring	};
369724ba675SRob Herring
370724ba675SRob Herring	dsp_dpll_hs_clk_div: clock-dsp-dpll-hs-clk-div {
371724ba675SRob Herring		#clock-cells = <0>;
372724ba675SRob Herring		compatible = "fixed-factor-clock";
373724ba675SRob Herring		clock-output-names = "dsp_dpll_hs_clk_div";
374724ba675SRob Herring		clocks = <&dpll_core_h12x2_ck>;
375724ba675SRob Herring		clock-mult = <1>;
376724ba675SRob Herring		clock-div = <1>;
377724ba675SRob Herring	};
378724ba675SRob Herring
379724ba675SRob Herring	dpll_dsp_byp_mux: clock-dpll-dsp-byp-mux-23@240 {
380724ba675SRob Herring		#clock-cells = <0>;
381724ba675SRob Herring		compatible = "ti,mux-clock";
382724ba675SRob Herring		clock-output-names = "dpll_dsp_byp_mux";
383724ba675SRob Herring		clocks = <&sys_clkin1>, <&dsp_dpll_hs_clk_div>;
384724ba675SRob Herring		ti,bit-shift = <23>;
385724ba675SRob Herring		reg = <0x0240>;
386724ba675SRob Herring	};
387724ba675SRob Herring
388724ba675SRob Herring	dpll_dsp_ck: clock@234 {
389724ba675SRob Herring		#clock-cells = <0>;
390724ba675SRob Herring		compatible = "ti,omap4-dpll-clock";
391724ba675SRob Herring		clock-output-names = "dpll_dsp_ck";
392724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_dsp_byp_mux>;
393724ba675SRob Herring		reg = <0x0234>, <0x0238>, <0x0240>, <0x023c>;
394724ba675SRob Herring		assigned-clocks = <&dpll_dsp_ck>;
395724ba675SRob Herring		assigned-clock-rates = <600000000>;
396724ba675SRob Herring	};
397724ba675SRob Herring
398724ba675SRob Herring	dpll_dsp_m2_ck: clock-dpll-dsp-m2-8@244 {
399724ba675SRob Herring		#clock-cells = <0>;
400724ba675SRob Herring		compatible = "ti,divider-clock";
401724ba675SRob Herring		clock-output-names = "dpll_dsp_m2_ck";
402724ba675SRob Herring		clocks = <&dpll_dsp_ck>;
403724ba675SRob Herring		ti,max-div = <31>;
404724ba675SRob Herring		ti,autoidle-shift = <8>;
405724ba675SRob Herring		reg = <0x0244>;
406724ba675SRob Herring		ti,index-starts-at-one;
407724ba675SRob Herring		ti,invert-autoidle-bit;
408724ba675SRob Herring		assigned-clocks = <&dpll_dsp_m2_ck>;
409724ba675SRob Herring		assigned-clock-rates = <600000000>;
410724ba675SRob Herring	};
411724ba675SRob Herring
412724ba675SRob Herring	iva_dpll_hs_clk_div: clock-iva-dpll-hs-clk-div {
413724ba675SRob Herring		#clock-cells = <0>;
414724ba675SRob Herring		compatible = "fixed-factor-clock";
415724ba675SRob Herring		clock-output-names = "iva_dpll_hs_clk_div";
416724ba675SRob Herring		clocks = <&dpll_core_h12x2_ck>;
417724ba675SRob Herring		clock-mult = <1>;
418724ba675SRob Herring		clock-div = <1>;
419724ba675SRob Herring	};
420724ba675SRob Herring
421724ba675SRob Herring	dpll_iva_byp_mux: clock-dpll-iva-byp-mux-23@1ac {
422724ba675SRob Herring		#clock-cells = <0>;
423724ba675SRob Herring		compatible = "ti,mux-clock";
424724ba675SRob Herring		clock-output-names = "dpll_iva_byp_mux";
425724ba675SRob Herring		clocks = <&sys_clkin1>, <&iva_dpll_hs_clk_div>;
426724ba675SRob Herring		ti,bit-shift = <23>;
427724ba675SRob Herring		reg = <0x01ac>;
428724ba675SRob Herring	};
429724ba675SRob Herring
430724ba675SRob Herring	dpll_iva_ck: clock@1a0 {
431724ba675SRob Herring		#clock-cells = <0>;
432724ba675SRob Herring		compatible = "ti,omap4-dpll-clock";
433724ba675SRob Herring		clock-output-names = "dpll_iva_ck";
434724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_iva_byp_mux>;
435724ba675SRob Herring		reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
436724ba675SRob Herring		assigned-clocks = <&dpll_iva_ck>;
437724ba675SRob Herring		assigned-clock-rates = <1165000000>;
438724ba675SRob Herring	};
439724ba675SRob Herring
440724ba675SRob Herring	dpll_iva_m2_ck: clock-dpll-iva-m2-8@1b0 {
441724ba675SRob Herring		#clock-cells = <0>;
442724ba675SRob Herring		compatible = "ti,divider-clock";
443724ba675SRob Herring		clock-output-names = "dpll_iva_m2_ck";
444724ba675SRob Herring		clocks = <&dpll_iva_ck>;
445724ba675SRob Herring		ti,max-div = <31>;
446724ba675SRob Herring		ti,autoidle-shift = <8>;
447724ba675SRob Herring		reg = <0x01b0>;
448724ba675SRob Herring		ti,index-starts-at-one;
449724ba675SRob Herring		ti,invert-autoidle-bit;
450724ba675SRob Herring		assigned-clocks = <&dpll_iva_m2_ck>;
451724ba675SRob Herring		assigned-clock-rates = <388333334>;
452724ba675SRob Herring	};
453724ba675SRob Herring
454724ba675SRob Herring	iva_dclk: clock-iva-dclk {
455724ba675SRob Herring		#clock-cells = <0>;
456724ba675SRob Herring		compatible = "fixed-factor-clock";
457724ba675SRob Herring		clock-output-names = "iva_dclk";
458724ba675SRob Herring		clocks = <&dpll_iva_m2_ck>;
459724ba675SRob Herring		clock-mult = <1>;
460724ba675SRob Herring		clock-div = <1>;
461724ba675SRob Herring	};
462724ba675SRob Herring
463724ba675SRob Herring	dpll_gpu_byp_mux: clock-dpll-gpu-byp-mux-23@2e4 {
464724ba675SRob Herring		#clock-cells = <0>;
465724ba675SRob Herring		compatible = "ti,mux-clock";
466724ba675SRob Herring		clock-output-names = "dpll_gpu_byp_mux";
467724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
468724ba675SRob Herring		ti,bit-shift = <23>;
469724ba675SRob Herring		reg = <0x02e4>;
470724ba675SRob Herring	};
471724ba675SRob Herring
472724ba675SRob Herring	dpll_gpu_ck: clock@2d8 {
473724ba675SRob Herring		#clock-cells = <0>;
474724ba675SRob Herring		compatible = "ti,omap4-dpll-clock";
475724ba675SRob Herring		clock-output-names = "dpll_gpu_ck";
476724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_gpu_byp_mux>;
477724ba675SRob Herring		reg = <0x02d8>, <0x02dc>, <0x02e4>, <0x02e0>;
478724ba675SRob Herring		assigned-clocks = <&dpll_gpu_ck>;
479724ba675SRob Herring		assigned-clock-rates = <1277000000>;
480724ba675SRob Herring	};
481724ba675SRob Herring
482724ba675SRob Herring	dpll_gpu_m2_ck: clock-dpll-gpu-m2-8@2e8 {
483724ba675SRob Herring		#clock-cells = <0>;
484724ba675SRob Herring		compatible = "ti,divider-clock";
485724ba675SRob Herring		clock-output-names = "dpll_gpu_m2_ck";
486724ba675SRob Herring		clocks = <&dpll_gpu_ck>;
487724ba675SRob Herring		ti,max-div = <31>;
488724ba675SRob Herring		ti,autoidle-shift = <8>;
489724ba675SRob Herring		reg = <0x02e8>;
490724ba675SRob Herring		ti,index-starts-at-one;
491724ba675SRob Herring		ti,invert-autoidle-bit;
492724ba675SRob Herring		assigned-clocks = <&dpll_gpu_m2_ck>;
493724ba675SRob Herring		assigned-clock-rates = <425666667>;
494724ba675SRob Herring	};
495724ba675SRob Herring
496724ba675SRob Herring	dpll_core_m2_ck: clock-dpll-core-m2-8@130 {
497724ba675SRob Herring		#clock-cells = <0>;
498724ba675SRob Herring		compatible = "ti,divider-clock";
499724ba675SRob Herring		clock-output-names = "dpll_core_m2_ck";
500724ba675SRob Herring		clocks = <&dpll_core_ck>;
501724ba675SRob Herring		ti,max-div = <31>;
502724ba675SRob Herring		ti,autoidle-shift = <8>;
503724ba675SRob Herring		reg = <0x0130>;
504724ba675SRob Herring		ti,index-starts-at-one;
505724ba675SRob Herring		ti,invert-autoidle-bit;
506724ba675SRob Herring	};
507724ba675SRob Herring
508724ba675SRob Herring	core_dpll_out_dclk_div: clock-core-dpll-out-dclk-div {
509724ba675SRob Herring		#clock-cells = <0>;
510724ba675SRob Herring		compatible = "fixed-factor-clock";
511724ba675SRob Herring		clock-output-names = "core_dpll_out_dclk_div";
512724ba675SRob Herring		clocks = <&dpll_core_m2_ck>;
513724ba675SRob Herring		clock-mult = <1>;
514724ba675SRob Herring		clock-div = <1>;
515724ba675SRob Herring	};
516724ba675SRob Herring
517724ba675SRob Herring	dpll_ddr_byp_mux: clock-dpll-ddr-byp-mux-23@21c {
518724ba675SRob Herring		#clock-cells = <0>;
519724ba675SRob Herring		compatible = "ti,mux-clock";
520724ba675SRob Herring		clock-output-names = "dpll_ddr_byp_mux";
521724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
522724ba675SRob Herring		ti,bit-shift = <23>;
523724ba675SRob Herring		reg = <0x021c>;
524724ba675SRob Herring	};
525724ba675SRob Herring
526724ba675SRob Herring	dpll_ddr_ck: clock@210 {
527724ba675SRob Herring		#clock-cells = <0>;
528724ba675SRob Herring		compatible = "ti,omap4-dpll-clock";
529724ba675SRob Herring		clock-output-names = "dpll_ddr_ck";
530724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_ddr_byp_mux>;
531724ba675SRob Herring		reg = <0x0210>, <0x0214>, <0x021c>, <0x0218>;
532724ba675SRob Herring	};
533724ba675SRob Herring
534724ba675SRob Herring	dpll_ddr_m2_ck: clock-dpll-ddr-m2-8@220 {
535724ba675SRob Herring		#clock-cells = <0>;
536724ba675SRob Herring		compatible = "ti,divider-clock";
537724ba675SRob Herring		clock-output-names = "dpll_ddr_m2_ck";
538724ba675SRob Herring		clocks = <&dpll_ddr_ck>;
539724ba675SRob Herring		ti,max-div = <31>;
540724ba675SRob Herring		ti,autoidle-shift = <8>;
541724ba675SRob Herring		reg = <0x0220>;
542724ba675SRob Herring		ti,index-starts-at-one;
543724ba675SRob Herring		ti,invert-autoidle-bit;
544724ba675SRob Herring	};
545724ba675SRob Herring
546724ba675SRob Herring	dpll_gmac_byp_mux: clock-dpll-gmac-byp-mux-23@2b4 {
547724ba675SRob Herring		#clock-cells = <0>;
548724ba675SRob Herring		compatible = "ti,mux-clock";
549724ba675SRob Herring		clock-output-names = "dpll_gmac_byp_mux";
550724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
551724ba675SRob Herring		ti,bit-shift = <23>;
552724ba675SRob Herring		reg = <0x02b4>;
553724ba675SRob Herring	};
554724ba675SRob Herring
555724ba675SRob Herring	dpll_gmac_ck: clock@2a8 {
556724ba675SRob Herring		#clock-cells = <0>;
557724ba675SRob Herring		compatible = "ti,omap4-dpll-clock";
558724ba675SRob Herring		clock-output-names = "dpll_gmac_ck";
559724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_gmac_byp_mux>;
560724ba675SRob Herring		reg = <0x02a8>, <0x02ac>, <0x02b4>, <0x02b0>;
561724ba675SRob Herring	};
562724ba675SRob Herring
563724ba675SRob Herring	dpll_gmac_m2_ck: clock-dpll-gmac-m2-8@2b8 {
564724ba675SRob Herring		#clock-cells = <0>;
565724ba675SRob Herring		compatible = "ti,divider-clock";
566724ba675SRob Herring		clock-output-names = "dpll_gmac_m2_ck";
567724ba675SRob Herring		clocks = <&dpll_gmac_ck>;
568724ba675SRob Herring		ti,max-div = <31>;
569724ba675SRob Herring		ti,autoidle-shift = <8>;
570724ba675SRob Herring		reg = <0x02b8>;
571724ba675SRob Herring		ti,index-starts-at-one;
572724ba675SRob Herring		ti,invert-autoidle-bit;
573724ba675SRob Herring	};
574724ba675SRob Herring
575724ba675SRob Herring	video2_dclk_div: clock-video2-dclk-div {
576724ba675SRob Herring		#clock-cells = <0>;
577724ba675SRob Herring		compatible = "fixed-factor-clock";
578724ba675SRob Herring		clock-output-names = "video2_dclk_div";
579724ba675SRob Herring		clocks = <&video2_m2_clkin_ck>;
580724ba675SRob Herring		clock-mult = <1>;
581724ba675SRob Herring		clock-div = <1>;
582724ba675SRob Herring	};
583724ba675SRob Herring
584724ba675SRob Herring	video1_dclk_div: clock-video1-dclk-div {
585724ba675SRob Herring		#clock-cells = <0>;
586724ba675SRob Herring		compatible = "fixed-factor-clock";
587724ba675SRob Herring		clock-output-names = "video1_dclk_div";
588724ba675SRob Herring		clocks = <&video1_m2_clkin_ck>;
589724ba675SRob Herring		clock-mult = <1>;
590724ba675SRob Herring		clock-div = <1>;
591724ba675SRob Herring	};
592724ba675SRob Herring
593724ba675SRob Herring	hdmi_dclk_div: clock-hdmi-dclk-div {
594724ba675SRob Herring		#clock-cells = <0>;
595724ba675SRob Herring		compatible = "fixed-factor-clock";
596724ba675SRob Herring		clock-output-names = "hdmi_dclk_div";
597724ba675SRob Herring		clocks = <&hdmi_clkin_ck>;
598724ba675SRob Herring		clock-mult = <1>;
599724ba675SRob Herring		clock-div = <1>;
600724ba675SRob Herring	};
601724ba675SRob Herring
602724ba675SRob Herring	per_dpll_hs_clk_div: clock-per-dpll-hs-clk-div {
603724ba675SRob Herring		#clock-cells = <0>;
604724ba675SRob Herring		compatible = "fixed-factor-clock";
605724ba675SRob Herring		clock-output-names = "per_dpll_hs_clk_div";
606724ba675SRob Herring		clocks = <&dpll_abe_m3x2_ck>;
607724ba675SRob Herring		clock-mult = <1>;
608724ba675SRob Herring		clock-div = <2>;
609724ba675SRob Herring	};
610724ba675SRob Herring
611724ba675SRob Herring	usb_dpll_hs_clk_div: clock-usb-dpll-hs-clk-div {
612724ba675SRob Herring		#clock-cells = <0>;
613724ba675SRob Herring		compatible = "fixed-factor-clock";
614724ba675SRob Herring		clock-output-names = "usb_dpll_hs_clk_div";
615724ba675SRob Herring		clocks = <&dpll_abe_m3x2_ck>;
616724ba675SRob Herring		clock-mult = <1>;
617724ba675SRob Herring		clock-div = <3>;
618724ba675SRob Herring	};
619724ba675SRob Herring
620724ba675SRob Herring	eve_dpll_hs_clk_div: clock-eve-dpll-hs-clk-div {
621724ba675SRob Herring		#clock-cells = <0>;
622724ba675SRob Herring		compatible = "fixed-factor-clock";
623724ba675SRob Herring		clock-output-names = "eve_dpll_hs_clk_div";
624724ba675SRob Herring		clocks = <&dpll_core_h12x2_ck>;
625724ba675SRob Herring		clock-mult = <1>;
626724ba675SRob Herring		clock-div = <1>;
627724ba675SRob Herring	};
628724ba675SRob Herring
629724ba675SRob Herring	dpll_eve_byp_mux: clock-dpll-eve-byp-mux-23@290 {
630724ba675SRob Herring		#clock-cells = <0>;
631724ba675SRob Herring		compatible = "ti,mux-clock";
632724ba675SRob Herring		clock-output-names = "dpll_eve_byp_mux";
633724ba675SRob Herring		clocks = <&sys_clkin1>, <&eve_dpll_hs_clk_div>;
634724ba675SRob Herring		ti,bit-shift = <23>;
635724ba675SRob Herring		reg = <0x0290>;
636724ba675SRob Herring	};
637724ba675SRob Herring
638724ba675SRob Herring	dpll_eve_ck: clock@284 {
639724ba675SRob Herring		#clock-cells = <0>;
640724ba675SRob Herring		compatible = "ti,omap4-dpll-clock";
641724ba675SRob Herring		clock-output-names = "dpll_eve_ck";
642724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_eve_byp_mux>;
643724ba675SRob Herring		reg = <0x0284>, <0x0288>, <0x0290>, <0x028c>;
644724ba675SRob Herring	};
645724ba675SRob Herring
646724ba675SRob Herring	dpll_eve_m2_ck: clock-dpll-eve-m2-8@294 {
647724ba675SRob Herring		#clock-cells = <0>;
648724ba675SRob Herring		compatible = "ti,divider-clock";
649724ba675SRob Herring		clock-output-names = "dpll_eve_m2_ck";
650724ba675SRob Herring		clocks = <&dpll_eve_ck>;
651724ba675SRob Herring		ti,max-div = <31>;
652724ba675SRob Herring		ti,autoidle-shift = <8>;
653724ba675SRob Herring		reg = <0x0294>;
654724ba675SRob Herring		ti,index-starts-at-one;
655724ba675SRob Herring		ti,invert-autoidle-bit;
656724ba675SRob Herring	};
657724ba675SRob Herring
658724ba675SRob Herring	eve_dclk_div: clock-eve-dclk-div {
659724ba675SRob Herring		#clock-cells = <0>;
660724ba675SRob Herring		compatible = "fixed-factor-clock";
661724ba675SRob Herring		clock-output-names = "eve_dclk_div";
662724ba675SRob Herring		clocks = <&dpll_eve_m2_ck>;
663724ba675SRob Herring		clock-mult = <1>;
664724ba675SRob Herring		clock-div = <1>;
665724ba675SRob Herring	};
666724ba675SRob Herring
667724ba675SRob Herring	dpll_core_h13x2_ck: clock-dpll-core-h13x2-8@140 {
668724ba675SRob Herring		#clock-cells = <0>;
669724ba675SRob Herring		compatible = "ti,divider-clock";
670724ba675SRob Herring		clock-output-names = "dpll_core_h13x2_ck";
671724ba675SRob Herring		clocks = <&dpll_core_x2_ck>;
672724ba675SRob Herring		ti,max-div = <63>;
673724ba675SRob Herring		ti,autoidle-shift = <8>;
674724ba675SRob Herring		reg = <0x0140>;
675724ba675SRob Herring		ti,index-starts-at-one;
676724ba675SRob Herring		ti,invert-autoidle-bit;
677724ba675SRob Herring	};
678724ba675SRob Herring
679724ba675SRob Herring	dpll_core_h14x2_ck: clock-dpll-core-h14x2-8@144 {
680724ba675SRob Herring		#clock-cells = <0>;
681724ba675SRob Herring		compatible = "ti,divider-clock";
682724ba675SRob Herring		clock-output-names = "dpll_core_h14x2_ck";
683724ba675SRob Herring		clocks = <&dpll_core_x2_ck>;
684724ba675SRob Herring		ti,max-div = <63>;
685724ba675SRob Herring		ti,autoidle-shift = <8>;
686724ba675SRob Herring		reg = <0x0144>;
687724ba675SRob Herring		ti,index-starts-at-one;
688724ba675SRob Herring		ti,invert-autoidle-bit;
689724ba675SRob Herring	};
690724ba675SRob Herring
691724ba675SRob Herring	dpll_core_h22x2_ck: clock-dpll-core-h22x2-8@154 {
692724ba675SRob Herring		#clock-cells = <0>;
693724ba675SRob Herring		compatible = "ti,divider-clock";
694724ba675SRob Herring		clock-output-names = "dpll_core_h22x2_ck";
695724ba675SRob Herring		clocks = <&dpll_core_x2_ck>;
696724ba675SRob Herring		ti,max-div = <63>;
697724ba675SRob Herring		ti,autoidle-shift = <8>;
698724ba675SRob Herring		reg = <0x0154>;
699724ba675SRob Herring		ti,index-starts-at-one;
700724ba675SRob Herring		ti,invert-autoidle-bit;
701724ba675SRob Herring	};
702724ba675SRob Herring
703724ba675SRob Herring	dpll_core_h23x2_ck: clock-dpll-core-h23x2-8@158 {
704724ba675SRob Herring		#clock-cells = <0>;
705724ba675SRob Herring		compatible = "ti,divider-clock";
706724ba675SRob Herring		clock-output-names = "dpll_core_h23x2_ck";
707724ba675SRob Herring		clocks = <&dpll_core_x2_ck>;
708724ba675SRob Herring		ti,max-div = <63>;
709724ba675SRob Herring		ti,autoidle-shift = <8>;
710724ba675SRob Herring		reg = <0x0158>;
711724ba675SRob Herring		ti,index-starts-at-one;
712724ba675SRob Herring		ti,invert-autoidle-bit;
713724ba675SRob Herring	};
714724ba675SRob Herring
715724ba675SRob Herring	dpll_core_h24x2_ck: clock-dpll-core-h24x2-8@15c {
716724ba675SRob Herring		#clock-cells = <0>;
717724ba675SRob Herring		compatible = "ti,divider-clock";
718724ba675SRob Herring		clock-output-names = "dpll_core_h24x2_ck";
719724ba675SRob Herring		clocks = <&dpll_core_x2_ck>;
720724ba675SRob Herring		ti,max-div = <63>;
721724ba675SRob Herring		ti,autoidle-shift = <8>;
722724ba675SRob Herring		reg = <0x015c>;
723724ba675SRob Herring		ti,index-starts-at-one;
724724ba675SRob Herring		ti,invert-autoidle-bit;
725724ba675SRob Herring	};
726724ba675SRob Herring
727724ba675SRob Herring	dpll_ddr_x2_ck: clock-dpll-ddr-x2 {
728724ba675SRob Herring		#clock-cells = <0>;
729724ba675SRob Herring		compatible = "ti,omap4-dpll-x2-clock";
730724ba675SRob Herring		clock-output-names = "dpll_ddr_x2_ck";
731724ba675SRob Herring		clocks = <&dpll_ddr_ck>;
732724ba675SRob Herring	};
733724ba675SRob Herring
734724ba675SRob Herring	dpll_ddr_h11x2_ck: clock-dpll-ddr-h11x2-8@228 {
735724ba675SRob Herring		#clock-cells = <0>;
736724ba675SRob Herring		compatible = "ti,divider-clock";
737724ba675SRob Herring		clock-output-names = "dpll_ddr_h11x2_ck";
738724ba675SRob Herring		clocks = <&dpll_ddr_x2_ck>;
739724ba675SRob Herring		ti,max-div = <63>;
740724ba675SRob Herring		ti,autoidle-shift = <8>;
741724ba675SRob Herring		reg = <0x0228>;
742724ba675SRob Herring		ti,index-starts-at-one;
743724ba675SRob Herring		ti,invert-autoidle-bit;
744724ba675SRob Herring	};
745724ba675SRob Herring
746724ba675SRob Herring	dpll_dsp_x2_ck: clock-dpll-dsp-x2 {
747724ba675SRob Herring		#clock-cells = <0>;
748724ba675SRob Herring		compatible = "ti,omap4-dpll-x2-clock";
749724ba675SRob Herring		clock-output-names = "dpll_dsp_x2_ck";
750724ba675SRob Herring		clocks = <&dpll_dsp_ck>;
751724ba675SRob Herring	};
752724ba675SRob Herring
753724ba675SRob Herring	dpll_dsp_m3x2_ck: clock-dpll-dsp-m3x2-8@248 {
754724ba675SRob Herring		#clock-cells = <0>;
755724ba675SRob Herring		compatible = "ti,divider-clock";
756724ba675SRob Herring		clock-output-names = "dpll_dsp_m3x2_ck";
757724ba675SRob Herring		clocks = <&dpll_dsp_x2_ck>;
758724ba675SRob Herring		ti,max-div = <31>;
759724ba675SRob Herring		ti,autoidle-shift = <8>;
760724ba675SRob Herring		reg = <0x0248>;
761724ba675SRob Herring		ti,index-starts-at-one;
762724ba675SRob Herring		ti,invert-autoidle-bit;
763724ba675SRob Herring		assigned-clocks = <&dpll_dsp_m3x2_ck>;
764724ba675SRob Herring		assigned-clock-rates = <400000000>;
765724ba675SRob Herring	};
766724ba675SRob Herring
767724ba675SRob Herring	dpll_gmac_x2_ck: clock-dpll-gmac-x2 {
768724ba675SRob Herring		#clock-cells = <0>;
769724ba675SRob Herring		compatible = "ti,omap4-dpll-x2-clock";
770724ba675SRob Herring		clock-output-names = "dpll_gmac_x2_ck";
771724ba675SRob Herring		clocks = <&dpll_gmac_ck>;
772724ba675SRob Herring	};
773724ba675SRob Herring
774724ba675SRob Herring	dpll_gmac_h11x2_ck: clock-dpll-gmac-h11x2-8@2c0 {
775724ba675SRob Herring		#clock-cells = <0>;
776724ba675SRob Herring		compatible = "ti,divider-clock";
777724ba675SRob Herring		clock-output-names = "dpll_gmac_h11x2_ck";
778724ba675SRob Herring		clocks = <&dpll_gmac_x2_ck>;
779724ba675SRob Herring		ti,max-div = <63>;
780724ba675SRob Herring		ti,autoidle-shift = <8>;
781724ba675SRob Herring		reg = <0x02c0>;
782724ba675SRob Herring		ti,index-starts-at-one;
783724ba675SRob Herring		ti,invert-autoidle-bit;
784724ba675SRob Herring	};
785724ba675SRob Herring
786724ba675SRob Herring	dpll_gmac_h12x2_ck: clock-dpll-gmac-h12x2-8@2c4 {
787724ba675SRob Herring		#clock-cells = <0>;
788724ba675SRob Herring		compatible = "ti,divider-clock";
789724ba675SRob Herring		clock-output-names = "dpll_gmac_h12x2_ck";
790724ba675SRob Herring		clocks = <&dpll_gmac_x2_ck>;
791724ba675SRob Herring		ti,max-div = <63>;
792724ba675SRob Herring		ti,autoidle-shift = <8>;
793724ba675SRob Herring		reg = <0x02c4>;
794724ba675SRob Herring		ti,index-starts-at-one;
795724ba675SRob Herring		ti,invert-autoidle-bit;
796724ba675SRob Herring	};
797724ba675SRob Herring
798724ba675SRob Herring	dpll_gmac_h13x2_ck: clock-dpll-gmac-h13x2-8@2c8 {
799724ba675SRob Herring		#clock-cells = <0>;
800724ba675SRob Herring		compatible = "ti,divider-clock";
801724ba675SRob Herring		clock-output-names = "dpll_gmac_h13x2_ck";
802724ba675SRob Herring		clocks = <&dpll_gmac_x2_ck>;
803724ba675SRob Herring		ti,max-div = <63>;
804724ba675SRob Herring		ti,autoidle-shift = <8>;
805724ba675SRob Herring		reg = <0x02c8>;
806724ba675SRob Herring		ti,index-starts-at-one;
807724ba675SRob Herring		ti,invert-autoidle-bit;
808724ba675SRob Herring	};
809724ba675SRob Herring
810724ba675SRob Herring	dpll_gmac_m3x2_ck: clock-dpll-gmac-m3x2-8@2bc {
811724ba675SRob Herring		#clock-cells = <0>;
812724ba675SRob Herring		compatible = "ti,divider-clock";
813724ba675SRob Herring		clock-output-names = "dpll_gmac_m3x2_ck";
814724ba675SRob Herring		clocks = <&dpll_gmac_x2_ck>;
815724ba675SRob Herring		ti,max-div = <31>;
816724ba675SRob Herring		ti,autoidle-shift = <8>;
817724ba675SRob Herring		reg = <0x02bc>;
818724ba675SRob Herring		ti,index-starts-at-one;
819724ba675SRob Herring		ti,invert-autoidle-bit;
820724ba675SRob Herring	};
821724ba675SRob Herring
822724ba675SRob Herring	gmii_m_clk_div: clock-gmii-m-clk-div {
823724ba675SRob Herring		#clock-cells = <0>;
824724ba675SRob Herring		compatible = "fixed-factor-clock";
825724ba675SRob Herring		clock-output-names = "gmii_m_clk_div";
826724ba675SRob Herring		clocks = <&dpll_gmac_h11x2_ck>;
827724ba675SRob Herring		clock-mult = <1>;
828724ba675SRob Herring		clock-div = <2>;
829724ba675SRob Herring	};
830724ba675SRob Herring
831724ba675SRob Herring	hdmi_clk2_div: clock-hdmi-clk2-div {
832724ba675SRob Herring		#clock-cells = <0>;
833724ba675SRob Herring		compatible = "fixed-factor-clock";
834724ba675SRob Herring		clock-output-names = "hdmi_clk2_div";
835724ba675SRob Herring		clocks = <&hdmi_clkin_ck>;
836724ba675SRob Herring		clock-mult = <1>;
837724ba675SRob Herring		clock-div = <1>;
838724ba675SRob Herring	};
839724ba675SRob Herring
840724ba675SRob Herring	hdmi_div_clk: clock-hdmi-div {
841724ba675SRob Herring		#clock-cells = <0>;
842724ba675SRob Herring		compatible = "fixed-factor-clock";
843724ba675SRob Herring		clock-output-names = "hdmi_div_clk";
844724ba675SRob Herring		clocks = <&hdmi_clkin_ck>;
845724ba675SRob Herring		clock-mult = <1>;
846724ba675SRob Herring		clock-div = <1>;
847724ba675SRob Herring	};
848724ba675SRob Herring
849724ba675SRob Herring	l3_iclk_div: clock-l3-iclk-div-4@100 {
850724ba675SRob Herring		#clock-cells = <0>;
851724ba675SRob Herring		compatible = "ti,divider-clock";
852724ba675SRob Herring		clock-output-names = "l3_iclk_div";
853724ba675SRob Herring		ti,max-div = <2>;
854724ba675SRob Herring		ti,bit-shift = <4>;
855724ba675SRob Herring		reg = <0x0100>;
856724ba675SRob Herring		clocks = <&dpll_core_h12x2_ck>;
857724ba675SRob Herring		ti,index-power-of-two;
858724ba675SRob Herring	};
859724ba675SRob Herring
860724ba675SRob Herring	l4_root_clk_div: clock-l4-root-clk-div {
861724ba675SRob Herring		#clock-cells = <0>;
862724ba675SRob Herring		compatible = "fixed-factor-clock";
863724ba675SRob Herring		clock-output-names = "l4_root_clk_div";
864724ba675SRob Herring		clocks = <&l3_iclk_div>;
865724ba675SRob Herring		clock-mult = <1>;
866724ba675SRob Herring		clock-div = <2>;
867724ba675SRob Herring	};
868724ba675SRob Herring
869724ba675SRob Herring	video1_clk2_div: clock-video1-clk2-div {
870724ba675SRob Herring		#clock-cells = <0>;
871724ba675SRob Herring		compatible = "fixed-factor-clock";
872724ba675SRob Herring		clock-output-names = "video1_clk2_div";
873724ba675SRob Herring		clocks = <&video1_clkin_ck>;
874724ba675SRob Herring		clock-mult = <1>;
875724ba675SRob Herring		clock-div = <1>;
876724ba675SRob Herring	};
877724ba675SRob Herring
878724ba675SRob Herring	video1_div_clk: clock-video1-div {
879724ba675SRob Herring		#clock-cells = <0>;
880724ba675SRob Herring		compatible = "fixed-factor-clock";
881724ba675SRob Herring		clock-output-names = "video1_div_clk";
882724ba675SRob Herring		clocks = <&video1_clkin_ck>;
883724ba675SRob Herring		clock-mult = <1>;
884724ba675SRob Herring		clock-div = <1>;
885724ba675SRob Herring	};
886724ba675SRob Herring
887724ba675SRob Herring	video2_clk2_div: clock-video2-clk2-div {
888724ba675SRob Herring		#clock-cells = <0>;
889724ba675SRob Herring		compatible = "fixed-factor-clock";
890724ba675SRob Herring		clock-output-names = "video2_clk2_div";
891724ba675SRob Herring		clocks = <&video2_clkin_ck>;
892724ba675SRob Herring		clock-mult = <1>;
893724ba675SRob Herring		clock-div = <1>;
894724ba675SRob Herring	};
895724ba675SRob Herring
896724ba675SRob Herring	video2_div_clk: clock-video2-div {
897724ba675SRob Herring		#clock-cells = <0>;
898724ba675SRob Herring		compatible = "fixed-factor-clock";
899724ba675SRob Herring		clock-output-names = "video2_div_clk";
900724ba675SRob Herring		clocks = <&video2_clkin_ck>;
901724ba675SRob Herring		clock-mult = <1>;
902724ba675SRob Herring		clock-div = <1>;
903724ba675SRob Herring	};
904724ba675SRob Herring
905724ba675SRob Herring	dummy_ck: clock-dummy {
906724ba675SRob Herring		#clock-cells = <0>;
907724ba675SRob Herring		compatible = "fixed-clock";
908724ba675SRob Herring		clock-output-names = "dummy_ck";
909724ba675SRob Herring		clock-frequency = <0>;
910724ba675SRob Herring	};
911724ba675SRob Herring};
912724ba675SRob Herring&prm_clocks {
913724ba675SRob Herring	sys_clkin1: clock-sys-clkin1@110 {
914724ba675SRob Herring		#clock-cells = <0>;
915724ba675SRob Herring		compatible = "ti,mux-clock";
916724ba675SRob Herring		clock-output-names = "sys_clkin1";
917724ba675SRob Herring		clocks = <&virt_12000000_ck>, <&virt_20000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
918724ba675SRob Herring		reg = <0x0110>;
919724ba675SRob Herring		ti,index-starts-at-one;
920724ba675SRob Herring	};
921724ba675SRob Herring
922724ba675SRob Herring	abe_dpll_sys_clk_mux: clock-abe-dpll-sys-clk-mux@118 {
923724ba675SRob Herring		#clock-cells = <0>;
924724ba675SRob Herring		compatible = "ti,mux-clock";
925724ba675SRob Herring		clock-output-names = "abe_dpll_sys_clk_mux";
926724ba675SRob Herring		clocks = <&sys_clkin1>, <&sys_clkin2>;
927724ba675SRob Herring		reg = <0x0118>;
928724ba675SRob Herring	};
929724ba675SRob Herring
930724ba675SRob Herring	abe_dpll_bypass_clk_mux: clock-abe-dpll-bypass-clk-mux@114 {
931724ba675SRob Herring		#clock-cells = <0>;
932724ba675SRob Herring		compatible = "ti,mux-clock";
933724ba675SRob Herring		clock-output-names = "abe_dpll_bypass_clk_mux";
934724ba675SRob Herring		clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
935724ba675SRob Herring		reg = <0x0114>;
936724ba675SRob Herring	};
937724ba675SRob Herring
938724ba675SRob Herring	abe_dpll_clk_mux: clock-abe-dpll-clk-mux@10c {
939724ba675SRob Herring		#clock-cells = <0>;
940724ba675SRob Herring		compatible = "ti,mux-clock";
941724ba675SRob Herring		clock-output-names = "abe_dpll_clk_mux";
942724ba675SRob Herring		clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
943724ba675SRob Herring		reg = <0x010c>;
944724ba675SRob Herring	};
945724ba675SRob Herring
946724ba675SRob Herring	abe_24m_fclk: clock-abe-24m@11c {
947724ba675SRob Herring		#clock-cells = <0>;
948724ba675SRob Herring		compatible = "ti,divider-clock";
949724ba675SRob Herring		clock-output-names = "abe_24m_fclk";
950724ba675SRob Herring		clocks = <&dpll_abe_m2x2_ck>;
951724ba675SRob Herring		reg = <0x011c>;
952724ba675SRob Herring		ti,dividers = <8>, <16>;
953724ba675SRob Herring	};
954724ba675SRob Herring
955724ba675SRob Herring	aess_fclk: clock-aess@178 {
956724ba675SRob Herring		#clock-cells = <0>;
957724ba675SRob Herring		compatible = "ti,divider-clock";
958724ba675SRob Herring		clock-output-names = "aess_fclk";
959724ba675SRob Herring		clocks = <&abe_clk>;
960724ba675SRob Herring		reg = <0x0178>;
961724ba675SRob Herring		ti,max-div = <2>;
962724ba675SRob Herring	};
963724ba675SRob Herring
964724ba675SRob Herring	abe_giclk_div: clock-abe-giclk-div@174 {
965724ba675SRob Herring		#clock-cells = <0>;
966724ba675SRob Herring		compatible = "ti,divider-clock";
967724ba675SRob Herring		clock-output-names = "abe_giclk_div";
968724ba675SRob Herring		clocks = <&aess_fclk>;
969724ba675SRob Herring		reg = <0x0174>;
970724ba675SRob Herring		ti,max-div = <2>;
971724ba675SRob Herring	};
972724ba675SRob Herring
973724ba675SRob Herring	abe_lp_clk_div: clock-abe-lp-clk-div@1d8 {
974724ba675SRob Herring		#clock-cells = <0>;
975724ba675SRob Herring		compatible = "ti,divider-clock";
976724ba675SRob Herring		clock-output-names = "abe_lp_clk_div";
977724ba675SRob Herring		clocks = <&dpll_abe_m2x2_ck>;
978724ba675SRob Herring		reg = <0x01d8>;
979724ba675SRob Herring		ti,dividers = <16>, <32>;
980724ba675SRob Herring	};
981724ba675SRob Herring
982724ba675SRob Herring	abe_sys_clk_div: clock-abe-sys-clk-div@120 {
983724ba675SRob Herring		#clock-cells = <0>;
984724ba675SRob Herring		compatible = "ti,divider-clock";
985724ba675SRob Herring		clock-output-names = "abe_sys_clk_div";
986724ba675SRob Herring		clocks = <&sys_clkin1>;
987724ba675SRob Herring		reg = <0x0120>;
988724ba675SRob Herring		ti,max-div = <2>;
989724ba675SRob Herring	};
990724ba675SRob Herring
991724ba675SRob Herring	adc_gfclk_mux: clock-adc-gfclk-mux@1dc {
992724ba675SRob Herring		#clock-cells = <0>;
993724ba675SRob Herring		compatible = "ti,mux-clock";
994724ba675SRob Herring		clock-output-names = "adc_gfclk_mux";
995724ba675SRob Herring		clocks = <&sys_clkin1>, <&sys_clkin2>, <&sys_32k_ck>;
996724ba675SRob Herring		reg = <0x01dc>;
997724ba675SRob Herring	};
998724ba675SRob Herring
999724ba675SRob Herring	sys_clk1_dclk_div: clock-sys-clk1-dclk-div@1c8 {
1000724ba675SRob Herring		#clock-cells = <0>;
1001724ba675SRob Herring		compatible = "ti,divider-clock";
1002724ba675SRob Herring		clock-output-names = "sys_clk1_dclk_div";
1003724ba675SRob Herring		clocks = <&sys_clkin1>;
1004724ba675SRob Herring		ti,max-div = <64>;
1005724ba675SRob Herring		reg = <0x01c8>;
1006724ba675SRob Herring		ti,index-power-of-two;
1007724ba675SRob Herring	};
1008724ba675SRob Herring
1009724ba675SRob Herring	sys_clk2_dclk_div: clock-sys-clk2-dclk-div@1cc {
1010724ba675SRob Herring		#clock-cells = <0>;
1011724ba675SRob Herring		compatible = "ti,divider-clock";
1012724ba675SRob Herring		clock-output-names = "sys_clk2_dclk_div";
1013724ba675SRob Herring		clocks = <&sys_clkin2>;
1014724ba675SRob Herring		ti,max-div = <64>;
1015724ba675SRob Herring		reg = <0x01cc>;
1016724ba675SRob Herring		ti,index-power-of-two;
1017724ba675SRob Herring	};
1018724ba675SRob Herring
1019724ba675SRob Herring	per_abe_x1_dclk_div: clock-per-abe-x1-dclk-div@1bc {
1020724ba675SRob Herring		#clock-cells = <0>;
1021724ba675SRob Herring		compatible = "ti,divider-clock";
1022724ba675SRob Herring		clock-output-names = "per_abe_x1_dclk_div";
1023724ba675SRob Herring		clocks = <&dpll_abe_m2_ck>;
1024724ba675SRob Herring		ti,max-div = <64>;
1025724ba675SRob Herring		reg = <0x01bc>;
1026724ba675SRob Herring		ti,index-power-of-two;
1027724ba675SRob Herring	};
1028724ba675SRob Herring
1029724ba675SRob Herring	dsp_gclk_div: clock-dsp-gclk-div@18c {
1030724ba675SRob Herring		#clock-cells = <0>;
1031724ba675SRob Herring		compatible = "ti,divider-clock";
1032724ba675SRob Herring		clock-output-names = "dsp_gclk_div";
1033724ba675SRob Herring		clocks = <&dpll_dsp_m2_ck>;
1034724ba675SRob Herring		ti,max-div = <64>;
1035724ba675SRob Herring		reg = <0x018c>;
1036724ba675SRob Herring		ti,index-power-of-two;
1037724ba675SRob Herring	};
1038724ba675SRob Herring
1039724ba675SRob Herring	gpu_dclk: clock-gpu-dclk@1a0 {
1040724ba675SRob Herring		#clock-cells = <0>;
1041724ba675SRob Herring		compatible = "ti,divider-clock";
1042724ba675SRob Herring		clock-output-names = "gpu_dclk";
1043724ba675SRob Herring		clocks = <&dpll_gpu_m2_ck>;
1044724ba675SRob Herring		ti,max-div = <64>;
1045724ba675SRob Herring		reg = <0x01a0>;
1046724ba675SRob Herring		ti,index-power-of-two;
1047724ba675SRob Herring	};
1048724ba675SRob Herring
1049724ba675SRob Herring	emif_phy_dclk_div: clock-emif-phy-dclk-div@190 {
1050724ba675SRob Herring		#clock-cells = <0>;
1051724ba675SRob Herring		compatible = "ti,divider-clock";
1052724ba675SRob Herring		clock-output-names = "emif_phy_dclk_div";
1053724ba675SRob Herring		clocks = <&dpll_ddr_m2_ck>;
1054724ba675SRob Herring		ti,max-div = <64>;
1055724ba675SRob Herring		reg = <0x0190>;
1056724ba675SRob Herring		ti,index-power-of-two;
1057724ba675SRob Herring	};
1058724ba675SRob Herring
1059724ba675SRob Herring	gmac_250m_dclk_div: clock-gmac-250m-dclk-div@19c {
1060724ba675SRob Herring		#clock-cells = <0>;
1061724ba675SRob Herring		compatible = "ti,divider-clock";
1062724ba675SRob Herring		clock-output-names = "gmac_250m_dclk_div";
1063724ba675SRob Herring		clocks = <&dpll_gmac_m2_ck>;
1064724ba675SRob Herring		ti,max-div = <64>;
1065724ba675SRob Herring		reg = <0x019c>;
1066724ba675SRob Herring		ti,index-power-of-two;
1067724ba675SRob Herring	};
1068724ba675SRob Herring
1069724ba675SRob Herring	gmac_main_clk: clock-gmac-main {
1070724ba675SRob Herring		#clock-cells = <0>;
1071724ba675SRob Herring		compatible = "fixed-factor-clock";
1072724ba675SRob Herring		clock-output-names = "gmac_main_clk";
1073724ba675SRob Herring		clocks = <&gmac_250m_dclk_div>;
1074724ba675SRob Herring		clock-mult = <1>;
1075724ba675SRob Herring		clock-div = <2>;
1076724ba675SRob Herring	};
1077724ba675SRob Herring
1078724ba675SRob Herring	l3init_480m_dclk_div: clock-l3init-480m-dclk-div@1ac {
1079724ba675SRob Herring		#clock-cells = <0>;
1080724ba675SRob Herring		compatible = "ti,divider-clock";
1081724ba675SRob Herring		clock-output-names = "l3init_480m_dclk_div";
1082724ba675SRob Herring		clocks = <&dpll_usb_m2_ck>;
1083724ba675SRob Herring		ti,max-div = <64>;
1084724ba675SRob Herring		reg = <0x01ac>;
1085724ba675SRob Herring		ti,index-power-of-two;
1086724ba675SRob Herring	};
1087724ba675SRob Herring
1088724ba675SRob Herring	usb_otg_dclk_div: clock-usb-otg-dclk-div@184 {
1089724ba675SRob Herring		#clock-cells = <0>;
1090724ba675SRob Herring		compatible = "ti,divider-clock";
1091724ba675SRob Herring		clock-output-names = "usb_otg_dclk_div";
1092724ba675SRob Herring		clocks = <&usb_otg_clkin_ck>;
1093724ba675SRob Herring		ti,max-div = <64>;
1094724ba675SRob Herring		reg = <0x0184>;
1095724ba675SRob Herring		ti,index-power-of-two;
1096724ba675SRob Herring	};
1097724ba675SRob Herring
1098724ba675SRob Herring	sata_dclk_div: clock-sata-dclk-div@1c0 {
1099724ba675SRob Herring		#clock-cells = <0>;
1100724ba675SRob Herring		compatible = "ti,divider-clock";
1101724ba675SRob Herring		clock-output-names = "sata_dclk_div";
1102724ba675SRob Herring		clocks = <&sys_clkin1>;
1103724ba675SRob Herring		ti,max-div = <64>;
1104724ba675SRob Herring		reg = <0x01c0>;
1105724ba675SRob Herring		ti,index-power-of-two;
1106724ba675SRob Herring	};
1107724ba675SRob Herring
1108724ba675SRob Herring	pcie2_dclk_div: clock-pcie2-dclk-div@1b8 {
1109724ba675SRob Herring		#clock-cells = <0>;
1110724ba675SRob Herring		compatible = "ti,divider-clock";
1111724ba675SRob Herring		clock-output-names = "pcie2_dclk_div";
1112724ba675SRob Herring		clocks = <&dpll_pcie_ref_m2_ck>;
1113724ba675SRob Herring		ti,max-div = <64>;
1114724ba675SRob Herring		reg = <0x01b8>;
1115724ba675SRob Herring		ti,index-power-of-two;
1116724ba675SRob Herring	};
1117724ba675SRob Herring
1118724ba675SRob Herring	pcie_dclk_div: clock-pcie-dclk-div@1b4 {
1119724ba675SRob Herring		#clock-cells = <0>;
1120724ba675SRob Herring		compatible = "ti,divider-clock";
1121724ba675SRob Herring		clock-output-names = "pcie_dclk_div";
1122724ba675SRob Herring		clocks = <&apll_pcie_m2_ck>;
1123724ba675SRob Herring		ti,max-div = <64>;
1124724ba675SRob Herring		reg = <0x01b4>;
1125724ba675SRob Herring		ti,index-power-of-two;
1126724ba675SRob Herring	};
1127724ba675SRob Herring
1128724ba675SRob Herring	emu_dclk_div: clock-emu-dclk-div@194 {
1129724ba675SRob Herring		#clock-cells = <0>;
1130724ba675SRob Herring		compatible = "ti,divider-clock";
1131724ba675SRob Herring		clock-output-names = "emu_dclk_div";
1132724ba675SRob Herring		clocks = <&sys_clkin1>;
1133724ba675SRob Herring		ti,max-div = <64>;
1134724ba675SRob Herring		reg = <0x0194>;
1135724ba675SRob Herring		ti,index-power-of-two;
1136724ba675SRob Herring	};
1137724ba675SRob Herring
1138724ba675SRob Herring	secure_32k_dclk_div: clock-secure-32k-dclk-div@1c4 {
1139724ba675SRob Herring		#clock-cells = <0>;
1140724ba675SRob Herring		compatible = "ti,divider-clock";
1141724ba675SRob Herring		clock-output-names = "secure_32k_dclk_div";
1142724ba675SRob Herring		clocks = <&secure_32k_clk_src_ck>;
1143724ba675SRob Herring		ti,max-div = <64>;
1144724ba675SRob Herring		reg = <0x01c4>;
1145724ba675SRob Herring		ti,index-power-of-two;
1146724ba675SRob Herring	};
1147724ba675SRob Herring
1148724ba675SRob Herring	clkoutmux0_clk_mux: clock-clkoutmux0-clk-mux@158 {
1149724ba675SRob Herring		#clock-cells = <0>;
1150724ba675SRob Herring		compatible = "ti,mux-clock";
1151724ba675SRob Herring		clock-output-names = "clkoutmux0_clk_mux";
1152724ba675SRob Herring		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1153724ba675SRob Herring		reg = <0x0158>;
1154724ba675SRob Herring	};
1155724ba675SRob Herring
1156724ba675SRob Herring	clkoutmux1_clk_mux: clock-clkoutmux1-clk-mux@15c {
1157724ba675SRob Herring		#clock-cells = <0>;
1158724ba675SRob Herring		compatible = "ti,mux-clock";
1159724ba675SRob Herring		clock-output-names = "clkoutmux1_clk_mux";
1160724ba675SRob Herring		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1161724ba675SRob Herring		reg = <0x015c>;
1162724ba675SRob Herring	};
1163724ba675SRob Herring
1164724ba675SRob Herring	clkoutmux2_clk_mux: clock-clkoutmux2-clk-mux@160 {
1165724ba675SRob Herring		#clock-cells = <0>;
1166724ba675SRob Herring		compatible = "ti,mux-clock";
1167724ba675SRob Herring		clock-output-names = "clkoutmux2_clk_mux";
1168724ba675SRob Herring		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1169724ba675SRob Herring		reg = <0x0160>;
1170724ba675SRob Herring	};
1171724ba675SRob Herring
1172724ba675SRob Herring	custefuse_sys_gfclk_div: clock-custefuse-sys-gfclk-div {
1173724ba675SRob Herring		#clock-cells = <0>;
1174724ba675SRob Herring		compatible = "fixed-factor-clock";
1175724ba675SRob Herring		clock-output-names = "custefuse_sys_gfclk_div";
1176724ba675SRob Herring		clocks = <&sys_clkin1>;
1177724ba675SRob Herring		clock-mult = <1>;
1178724ba675SRob Herring		clock-div = <2>;
1179724ba675SRob Herring	};
1180724ba675SRob Herring
1181724ba675SRob Herring	eve_clk: clock-eve@180 {
1182724ba675SRob Herring		#clock-cells = <0>;
1183724ba675SRob Herring		compatible = "ti,mux-clock";
1184724ba675SRob Herring		clock-output-names = "eve_clk";
1185724ba675SRob Herring		clocks = <&dpll_eve_m2_ck>, <&dpll_dsp_m3x2_ck>;
1186724ba675SRob Herring		reg = <0x0180>;
1187724ba675SRob Herring	};
1188724ba675SRob Herring
1189724ba675SRob Herring	hdmi_dpll_clk_mux: clock-hdmi-dpll-clk-mux@164 {
1190724ba675SRob Herring		#clock-cells = <0>;
1191724ba675SRob Herring		compatible = "ti,mux-clock";
1192724ba675SRob Herring		clock-output-names = "hdmi_dpll_clk_mux";
1193724ba675SRob Herring		clocks = <&sys_clkin1>, <&sys_clkin2>;
1194724ba675SRob Herring		reg = <0x0164>;
1195724ba675SRob Herring	};
1196724ba675SRob Herring
1197724ba675SRob Herring	mlb_clk: clock-mlb@134 {
1198724ba675SRob Herring		#clock-cells = <0>;
1199724ba675SRob Herring		compatible = "ti,divider-clock";
1200724ba675SRob Herring		clock-output-names = "mlb_clk";
1201724ba675SRob Herring		clocks = <&mlb_clkin_ck>;
1202724ba675SRob Herring		ti,max-div = <64>;
1203724ba675SRob Herring		reg = <0x0134>;
1204724ba675SRob Herring		ti,index-power-of-two;
1205724ba675SRob Herring	};
1206724ba675SRob Herring
1207724ba675SRob Herring	mlbp_clk: clock-mlbp@130 {
1208724ba675SRob Herring		#clock-cells = <0>;
1209724ba675SRob Herring		compatible = "ti,divider-clock";
1210724ba675SRob Herring		clock-output-names = "mlbp_clk";
1211724ba675SRob Herring		clocks = <&mlbp_clkin_ck>;
1212724ba675SRob Herring		ti,max-div = <64>;
1213724ba675SRob Herring		reg = <0x0130>;
1214724ba675SRob Herring		ti,index-power-of-two;
1215724ba675SRob Herring	};
1216724ba675SRob Herring
1217724ba675SRob Herring	per_abe_x1_gfclk2_div: clock-per-abe-x1-gfclk2-div@138 {
1218724ba675SRob Herring		#clock-cells = <0>;
1219724ba675SRob Herring		compatible = "ti,divider-clock";
1220724ba675SRob Herring		clock-output-names = "per_abe_x1_gfclk2_div";
1221724ba675SRob Herring		clocks = <&dpll_abe_m2_ck>;
1222724ba675SRob Herring		ti,max-div = <64>;
1223724ba675SRob Herring		reg = <0x0138>;
1224724ba675SRob Herring		ti,index-power-of-two;
1225724ba675SRob Herring	};
1226724ba675SRob Herring
1227724ba675SRob Herring	timer_sys_clk_div: clock-timer-sys-clk-div@144 {
1228724ba675SRob Herring		#clock-cells = <0>;
1229724ba675SRob Herring		compatible = "ti,divider-clock";
1230724ba675SRob Herring		clock-output-names = "timer_sys_clk_div";
1231724ba675SRob Herring		clocks = <&sys_clkin1>;
1232724ba675SRob Herring		reg = <0x0144>;
1233724ba675SRob Herring		ti,max-div = <2>;
1234724ba675SRob Herring	};
1235724ba675SRob Herring
1236724ba675SRob Herring	video1_dpll_clk_mux: clock-video1-dpll-clk-mux@168 {
1237724ba675SRob Herring		#clock-cells = <0>;
1238724ba675SRob Herring		compatible = "ti,mux-clock";
1239724ba675SRob Herring		clock-output-names = "video1_dpll_clk_mux";
1240724ba675SRob Herring		clocks = <&sys_clkin1>, <&sys_clkin2>;
1241724ba675SRob Herring		reg = <0x0168>;
1242724ba675SRob Herring	};
1243724ba675SRob Herring
1244724ba675SRob Herring	video2_dpll_clk_mux: clock-video2-dpll-clk-mux@16c {
1245724ba675SRob Herring		#clock-cells = <0>;
1246724ba675SRob Herring		compatible = "ti,mux-clock";
1247724ba675SRob Herring		clock-output-names = "video2_dpll_clk_mux";
1248724ba675SRob Herring		clocks = <&sys_clkin1>, <&sys_clkin2>;
1249724ba675SRob Herring		reg = <0x016c>;
1250724ba675SRob Herring	};
1251724ba675SRob Herring
1252724ba675SRob Herring	wkupaon_iclk_mux: clock-wkupaon-iclk-mux@108 {
1253724ba675SRob Herring		#clock-cells = <0>;
1254724ba675SRob Herring		compatible = "ti,mux-clock";
1255724ba675SRob Herring		clock-output-names = "wkupaon_iclk_mux";
1256724ba675SRob Herring		clocks = <&sys_clkin1>, <&abe_lp_clk_div>;
1257724ba675SRob Herring		reg = <0x0108>;
1258724ba675SRob Herring	};
1259724ba675SRob Herring};
1260724ba675SRob Herring
1261724ba675SRob Herring&cm_core_clocks {
1262724ba675SRob Herring	dpll_pcie_ref_ck: clock@200 {
1263724ba675SRob Herring		#clock-cells = <0>;
1264724ba675SRob Herring		compatible = "ti,omap4-dpll-clock";
1265724ba675SRob Herring		clock-output-names = "dpll_pcie_ref_ck";
1266724ba675SRob Herring		clocks = <&sys_clkin1>, <&sys_clkin1>;
1267724ba675SRob Herring		reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
1268724ba675SRob Herring	};
1269724ba675SRob Herring
1270724ba675SRob Herring	dpll_pcie_ref_m2ldo_ck: clock-dpll-pcie-ref-m2ldo-8@210 {
1271724ba675SRob Herring		#clock-cells = <0>;
1272724ba675SRob Herring		compatible = "ti,divider-clock";
1273724ba675SRob Herring		clock-output-names = "dpll_pcie_ref_m2ldo_ck";
1274724ba675SRob Herring		clocks = <&dpll_pcie_ref_ck>;
1275724ba675SRob Herring		ti,max-div = <31>;
1276724ba675SRob Herring		ti,autoidle-shift = <8>;
1277724ba675SRob Herring		reg = <0x0210>;
1278724ba675SRob Herring		ti,index-starts-at-one;
1279724ba675SRob Herring		ti,invert-autoidle-bit;
1280724ba675SRob Herring	};
1281724ba675SRob Herring
1282724ba675SRob Herring	apll_pcie_in_clk_mux: clock-apll-pcie-in-clk-mux-7@4ae06118 {
1283724ba675SRob Herring		compatible = "ti,mux-clock";
1284724ba675SRob Herring		clock-output-names = "apll_pcie_in_clk_mux";
1285724ba675SRob Herring		clocks = <&dpll_pcie_ref_m2ldo_ck>, <&pciesref_acs_clk_ck>;
1286724ba675SRob Herring		#clock-cells = <0>;
1287724ba675SRob Herring		reg = <0x021c 0x4>;
1288724ba675SRob Herring		ti,bit-shift = <7>;
1289724ba675SRob Herring	};
1290724ba675SRob Herring
1291724ba675SRob Herring	apll_pcie_ck: clock@21c {
1292724ba675SRob Herring		#clock-cells = <0>;
1293724ba675SRob Herring		compatible = "ti,dra7-apll-clock";
1294724ba675SRob Herring		clock-output-names = "apll_pcie_ck";
1295724ba675SRob Herring		clocks = <&apll_pcie_in_clk_mux>, <&dpll_pcie_ref_ck>;
1296724ba675SRob Herring		reg = <0x021c>, <0x0220>;
1297724ba675SRob Herring	};
1298724ba675SRob Herring
1299724ba675SRob Herring	optfclk_pciephy_div: clock-optfclk-pciephy-div-8@4a00821c {
1300724ba675SRob Herring		compatible = "ti,divider-clock";
1301724ba675SRob Herring		clock-output-names = "optfclk_pciephy_div";
1302724ba675SRob Herring		clocks = <&apll_pcie_ck>;
1303724ba675SRob Herring		#clock-cells = <0>;
1304724ba675SRob Herring		reg = <0x021c>;
1305724ba675SRob Herring		ti,dividers = <2>, <1>;
1306724ba675SRob Herring		ti,bit-shift = <8>;
1307724ba675SRob Herring		ti,max-div = <2>;
1308724ba675SRob Herring	};
1309724ba675SRob Herring
1310724ba675SRob Herring	apll_pcie_clkvcoldo: clock-apll-pcie-clkvcoldo {
1311724ba675SRob Herring		#clock-cells = <0>;
1312724ba675SRob Herring		compatible = "fixed-factor-clock";
1313724ba675SRob Herring		clock-output-names = "apll_pcie_clkvcoldo";
1314724ba675SRob Herring		clocks = <&apll_pcie_ck>;
1315724ba675SRob Herring		clock-mult = <1>;
1316724ba675SRob Herring		clock-div = <1>;
1317724ba675SRob Herring	};
1318724ba675SRob Herring
1319724ba675SRob Herring	apll_pcie_clkvcoldo_div: clock-apll-pcie-clkvcoldo-div {
1320724ba675SRob Herring		#clock-cells = <0>;
1321724ba675SRob Herring		compatible = "fixed-factor-clock";
1322724ba675SRob Herring		clock-output-names = "apll_pcie_clkvcoldo_div";
1323724ba675SRob Herring		clocks = <&apll_pcie_ck>;
1324724ba675SRob Herring		clock-mult = <1>;
1325724ba675SRob Herring		clock-div = <1>;
1326724ba675SRob Herring	};
1327724ba675SRob Herring
1328724ba675SRob Herring	apll_pcie_m2_ck: clock-apll-pcie-m2 {
1329724ba675SRob Herring		#clock-cells = <0>;
1330724ba675SRob Herring		compatible = "fixed-factor-clock";
1331724ba675SRob Herring		clock-output-names = "apll_pcie_m2_ck";
1332724ba675SRob Herring		clocks = <&apll_pcie_ck>;
1333724ba675SRob Herring		clock-mult = <1>;
1334724ba675SRob Herring		clock-div = <1>;
1335724ba675SRob Herring	};
1336724ba675SRob Herring
1337724ba675SRob Herring	dpll_per_byp_mux: clock-dpll-per-byp-mux-23@14c {
1338724ba675SRob Herring		#clock-cells = <0>;
1339724ba675SRob Herring		compatible = "ti,mux-clock";
1340724ba675SRob Herring		clock-output-names = "dpll_per_byp_mux";
1341724ba675SRob Herring		clocks = <&sys_clkin1>, <&per_dpll_hs_clk_div>;
1342724ba675SRob Herring		ti,bit-shift = <23>;
1343724ba675SRob Herring		reg = <0x014c>;
1344724ba675SRob Herring	};
1345724ba675SRob Herring
1346724ba675SRob Herring	dpll_per_ck: clock@140 {
1347724ba675SRob Herring		#clock-cells = <0>;
1348724ba675SRob Herring		compatible = "ti,omap4-dpll-clock";
1349724ba675SRob Herring		clock-output-names = "dpll_per_ck";
1350724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_per_byp_mux>;
1351724ba675SRob Herring		reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
1352724ba675SRob Herring	};
1353724ba675SRob Herring
1354724ba675SRob Herring	dpll_per_m2_ck: clock-dpll-per-m2-8@150 {
1355724ba675SRob Herring		#clock-cells = <0>;
1356724ba675SRob Herring		compatible = "ti,divider-clock";
1357724ba675SRob Herring		clock-output-names = "dpll_per_m2_ck";
1358724ba675SRob Herring		clocks = <&dpll_per_ck>;
1359724ba675SRob Herring		ti,max-div = <31>;
1360724ba675SRob Herring		ti,autoidle-shift = <8>;
1361724ba675SRob Herring		reg = <0x0150>;
1362724ba675SRob Herring		ti,index-starts-at-one;
1363724ba675SRob Herring		ti,invert-autoidle-bit;
1364724ba675SRob Herring	};
1365724ba675SRob Herring
1366724ba675SRob Herring	func_96m_aon_dclk_div: clock-func-96m-aon-dclk-div {
1367724ba675SRob Herring		#clock-cells = <0>;
1368724ba675SRob Herring		compatible = "fixed-factor-clock";
1369724ba675SRob Herring		clock-output-names = "func_96m_aon_dclk_div";
1370724ba675SRob Herring		clocks = <&dpll_per_m2_ck>;
1371724ba675SRob Herring		clock-mult = <1>;
1372724ba675SRob Herring		clock-div = <1>;
1373724ba675SRob Herring	};
1374724ba675SRob Herring
1375724ba675SRob Herring	dpll_usb_byp_mux: clock-dpll-usb-byp-mux-23@18c {
1376724ba675SRob Herring		#clock-cells = <0>;
1377724ba675SRob Herring		compatible = "ti,mux-clock";
1378724ba675SRob Herring		clock-output-names = "dpll_usb_byp_mux";
1379724ba675SRob Herring		clocks = <&sys_clkin1>, <&usb_dpll_hs_clk_div>;
1380724ba675SRob Herring		ti,bit-shift = <23>;
1381724ba675SRob Herring		reg = <0x018c>;
1382724ba675SRob Herring	};
1383724ba675SRob Herring
1384724ba675SRob Herring	dpll_usb_ck: clock@180 {
1385724ba675SRob Herring		#clock-cells = <0>;
1386724ba675SRob Herring		compatible = "ti,omap4-dpll-j-type-clock";
1387724ba675SRob Herring		clock-output-names = "dpll_usb_ck";
1388724ba675SRob Herring		clocks = <&sys_clkin1>, <&dpll_usb_byp_mux>;
1389724ba675SRob Herring		reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
1390724ba675SRob Herring	};
1391724ba675SRob Herring
1392724ba675SRob Herring	dpll_usb_m2_ck: clock-dpll-usb-m2-8@190 {
1393724ba675SRob Herring		#clock-cells = <0>;
1394724ba675SRob Herring		compatible = "ti,divider-clock";
1395724ba675SRob Herring		clock-output-names = "dpll_usb_m2_ck";
1396724ba675SRob Herring		clocks = <&dpll_usb_ck>;
1397724ba675SRob Herring		ti,max-div = <127>;
1398724ba675SRob Herring		ti,autoidle-shift = <8>;
1399724ba675SRob Herring		reg = <0x0190>;
1400724ba675SRob Herring		ti,index-starts-at-one;
1401724ba675SRob Herring		ti,invert-autoidle-bit;
1402724ba675SRob Herring	};
1403724ba675SRob Herring
1404724ba675SRob Herring	dpll_pcie_ref_m2_ck: clock-dpll-pcie-ref-m2-8@210 {
1405724ba675SRob Herring		#clock-cells = <0>;
1406724ba675SRob Herring		compatible = "ti,divider-clock";
1407724ba675SRob Herring		clock-output-names = "dpll_pcie_ref_m2_ck";
1408724ba675SRob Herring		clocks = <&dpll_pcie_ref_ck>;
1409724ba675SRob Herring		ti,max-div = <127>;
1410724ba675SRob Herring		ti,autoidle-shift = <8>;
1411724ba675SRob Herring		reg = <0x0210>;
1412724ba675SRob Herring		ti,index-starts-at-one;
1413724ba675SRob Herring		ti,invert-autoidle-bit;
1414724ba675SRob Herring	};
1415724ba675SRob Herring
1416724ba675SRob Herring	dpll_per_x2_ck: clock-dpll-per-x2 {
1417724ba675SRob Herring		#clock-cells = <0>;
1418724ba675SRob Herring		compatible = "ti,omap4-dpll-x2-clock";
1419724ba675SRob Herring		clock-output-names = "dpll_per_x2_ck";
1420724ba675SRob Herring		clocks = <&dpll_per_ck>;
1421724ba675SRob Herring	};
1422724ba675SRob Herring
1423724ba675SRob Herring	dpll_per_h11x2_ck: clock-dpll-per-h11x2-8@158 {
1424724ba675SRob Herring		#clock-cells = <0>;
1425724ba675SRob Herring		compatible = "ti,divider-clock";
1426724ba675SRob Herring		clock-output-names = "dpll_per_h11x2_ck";
1427724ba675SRob Herring		clocks = <&dpll_per_x2_ck>;
1428724ba675SRob Herring		ti,max-div = <63>;
1429724ba675SRob Herring		ti,autoidle-shift = <8>;
1430724ba675SRob Herring		reg = <0x0158>;
1431724ba675SRob Herring		ti,index-starts-at-one;
1432724ba675SRob Herring		ti,invert-autoidle-bit;
1433724ba675SRob Herring	};
1434724ba675SRob Herring
1435724ba675SRob Herring	dpll_per_h12x2_ck: clock-dpll-per-h12x2-8@15c {
1436724ba675SRob Herring		#clock-cells = <0>;
1437724ba675SRob Herring		compatible = "ti,divider-clock";
1438724ba675SRob Herring		clock-output-names = "dpll_per_h12x2_ck";
1439724ba675SRob Herring		clocks = <&dpll_per_x2_ck>;
1440724ba675SRob Herring		ti,max-div = <63>;
1441724ba675SRob Herring		ti,autoidle-shift = <8>;
1442724ba675SRob Herring		reg = <0x015c>;
1443724ba675SRob Herring		ti,index-starts-at-one;
1444724ba675SRob Herring		ti,invert-autoidle-bit;
1445724ba675SRob Herring	};
1446724ba675SRob Herring
1447724ba675SRob Herring	dpll_per_h13x2_ck: clock-dpll-per-h13x2-8@160 {
1448724ba675SRob Herring		#clock-cells = <0>;
1449724ba675SRob Herring		compatible = "ti,divider-clock";
1450724ba675SRob Herring		clock-output-names = "dpll_per_h13x2_ck";
1451724ba675SRob Herring		clocks = <&dpll_per_x2_ck>;
1452724ba675SRob Herring		ti,max-div = <63>;
1453724ba675SRob Herring		ti,autoidle-shift = <8>;
1454724ba675SRob Herring		reg = <0x0160>;
1455724ba675SRob Herring		ti,index-starts-at-one;
1456724ba675SRob Herring		ti,invert-autoidle-bit;
1457724ba675SRob Herring	};
1458724ba675SRob Herring
1459724ba675SRob Herring	dpll_per_h14x2_ck: clock-dpll-per-h14x2-8@164 {
1460724ba675SRob Herring		#clock-cells = <0>;
1461724ba675SRob Herring		compatible = "ti,divider-clock";
1462724ba675SRob Herring		clock-output-names = "dpll_per_h14x2_ck";
1463724ba675SRob Herring		clocks = <&dpll_per_x2_ck>;
1464724ba675SRob Herring		ti,max-div = <63>;
1465724ba675SRob Herring		ti,autoidle-shift = <8>;
1466724ba675SRob Herring		reg = <0x0164>;
1467724ba675SRob Herring		ti,index-starts-at-one;
1468724ba675SRob Herring		ti,invert-autoidle-bit;
1469724ba675SRob Herring	};
1470724ba675SRob Herring
1471724ba675SRob Herring	dpll_per_m2x2_ck: clock-dpll-per-m2x2-8@150 {
1472724ba675SRob Herring		#clock-cells = <0>;
1473724ba675SRob Herring		compatible = "ti,divider-clock";
1474724ba675SRob Herring		clock-output-names = "dpll_per_m2x2_ck";
1475724ba675SRob Herring		clocks = <&dpll_per_x2_ck>;
1476724ba675SRob Herring		ti,max-div = <31>;
1477724ba675SRob Herring		ti,autoidle-shift = <8>;
1478724ba675SRob Herring		reg = <0x0150>;
1479724ba675SRob Herring		ti,index-starts-at-one;
1480724ba675SRob Herring		ti,invert-autoidle-bit;
1481724ba675SRob Herring	};
1482724ba675SRob Herring
1483724ba675SRob Herring	dpll_usb_clkdcoldo: clock-dpll-usb-clkdcoldo {
1484724ba675SRob Herring		#clock-cells = <0>;
1485724ba675SRob Herring		compatible = "fixed-factor-clock";
1486724ba675SRob Herring		clock-output-names = "dpll_usb_clkdcoldo";
1487724ba675SRob Herring		clocks = <&dpll_usb_ck>;
1488724ba675SRob Herring		clock-mult = <1>;
1489724ba675SRob Herring		clock-div = <1>;
1490724ba675SRob Herring	};
1491724ba675SRob Herring
1492724ba675SRob Herring	func_128m_clk: clock-func-128m {
1493724ba675SRob Herring		#clock-cells = <0>;
1494724ba675SRob Herring		compatible = "fixed-factor-clock";
1495724ba675SRob Herring		clock-output-names = "func_128m_clk";
1496724ba675SRob Herring		clocks = <&dpll_per_h11x2_ck>;
1497724ba675SRob Herring		clock-mult = <1>;
1498724ba675SRob Herring		clock-div = <2>;
1499724ba675SRob Herring	};
1500724ba675SRob Herring
1501724ba675SRob Herring	func_12m_fclk: clock-func-12m-fclk {
1502724ba675SRob Herring		#clock-cells = <0>;
1503724ba675SRob Herring		compatible = "fixed-factor-clock";
1504724ba675SRob Herring		clock-output-names = "func_12m_fclk";
1505724ba675SRob Herring		clocks = <&dpll_per_m2x2_ck>;
1506724ba675SRob Herring		clock-mult = <1>;
1507724ba675SRob Herring		clock-div = <16>;
1508724ba675SRob Herring	};
1509724ba675SRob Herring
1510724ba675SRob Herring	func_24m_clk: clock-func-24m {
1511724ba675SRob Herring		#clock-cells = <0>;
1512724ba675SRob Herring		compatible = "fixed-factor-clock";
1513724ba675SRob Herring		clock-output-names = "func_24m_clk";
1514724ba675SRob Herring		clocks = <&dpll_per_m2_ck>;
1515724ba675SRob Herring		clock-mult = <1>;
1516724ba675SRob Herring		clock-div = <4>;
1517724ba675SRob Herring	};
1518724ba675SRob Herring
1519724ba675SRob Herring	func_48m_fclk: clock-func-48m-fclk {
1520724ba675SRob Herring		#clock-cells = <0>;
1521724ba675SRob Herring		compatible = "fixed-factor-clock";
1522724ba675SRob Herring		clock-output-names = "func_48m_fclk";
1523724ba675SRob Herring		clocks = <&dpll_per_m2x2_ck>;
1524724ba675SRob Herring		clock-mult = <1>;
1525724ba675SRob Herring		clock-div = <4>;
1526724ba675SRob Herring	};
1527724ba675SRob Herring
1528724ba675SRob Herring	func_96m_fclk: clock-func-96m-fclk {
1529724ba675SRob Herring		#clock-cells = <0>;
1530724ba675SRob Herring		compatible = "fixed-factor-clock";
1531724ba675SRob Herring		clock-output-names = "func_96m_fclk";
1532724ba675SRob Herring		clocks = <&dpll_per_m2x2_ck>;
1533724ba675SRob Herring		clock-mult = <1>;
1534724ba675SRob Herring		clock-div = <2>;
1535724ba675SRob Herring	};
1536724ba675SRob Herring
1537724ba675SRob Herring	l3init_60m_fclk: clock-l3init-60m@104 {
1538724ba675SRob Herring		#clock-cells = <0>;
1539724ba675SRob Herring		compatible = "ti,divider-clock";
1540724ba675SRob Herring		clock-output-names = "l3init_60m_fclk";
1541724ba675SRob Herring		clocks = <&dpll_usb_m2_ck>;
1542724ba675SRob Herring		reg = <0x0104>;
1543724ba675SRob Herring		ti,dividers = <1>, <8>;
1544724ba675SRob Herring	};
1545724ba675SRob Herring
1546724ba675SRob Herring	clkout2_clk: clock-clkout2-8@6b0 {
1547724ba675SRob Herring		#clock-cells = <0>;
1548724ba675SRob Herring		compatible = "ti,gate-clock";
1549724ba675SRob Herring		clock-output-names = "clkout2_clk";
1550724ba675SRob Herring		clocks = <&clkoutmux2_clk_mux>;
1551724ba675SRob Herring		ti,bit-shift = <8>;
1552724ba675SRob Herring		reg = <0x06b0>;
1553724ba675SRob Herring	};
1554724ba675SRob Herring
1555724ba675SRob Herring	l3init_960m_gfclk: clock-l3init-960m-gfclk-8@6c0 {
1556724ba675SRob Herring		#clock-cells = <0>;
1557724ba675SRob Herring		compatible = "ti,gate-clock";
1558724ba675SRob Herring		clock-output-names = "l3init_960m_gfclk";
1559724ba675SRob Herring		clocks = <&dpll_usb_clkdcoldo>;
1560724ba675SRob Herring		ti,bit-shift = <8>;
1561724ba675SRob Herring		reg = <0x06c0>;
1562724ba675SRob Herring	};
1563724ba675SRob Herring
1564724ba675SRob Herring	usb_phy1_always_on_clk32k: clock-usb-phy1-always-on-clk32k-8@640 {
1565724ba675SRob Herring		#clock-cells = <0>;
1566724ba675SRob Herring		compatible = "ti,gate-clock";
1567724ba675SRob Herring		clock-output-names = "usb_phy1_always_on_clk32k";
1568724ba675SRob Herring		clocks = <&sys_32k_ck>;
1569724ba675SRob Herring		ti,bit-shift = <8>;
1570724ba675SRob Herring		reg = <0x0640>;
1571724ba675SRob Herring	};
1572724ba675SRob Herring
1573724ba675SRob Herring	usb_phy2_always_on_clk32k: clock-usb-phy2-always-on-clk32k-8@688 {
1574724ba675SRob Herring		#clock-cells = <0>;
1575724ba675SRob Herring		compatible = "ti,gate-clock";
1576724ba675SRob Herring		clock-output-names = "usb_phy2_always_on_clk32k";
1577724ba675SRob Herring		clocks = <&sys_32k_ck>;
1578724ba675SRob Herring		ti,bit-shift = <8>;
1579724ba675SRob Herring		reg = <0x0688>;
1580724ba675SRob Herring	};
1581724ba675SRob Herring
1582724ba675SRob Herring	usb_phy3_always_on_clk32k: clock-usb-phy3-always-on-clk32k-8@698 {
1583724ba675SRob Herring		#clock-cells = <0>;
1584724ba675SRob Herring		compatible = "ti,gate-clock";
1585724ba675SRob Herring		clock-output-names = "usb_phy3_always_on_clk32k";
1586724ba675SRob Herring		clocks = <&sys_32k_ck>;
1587724ba675SRob Herring		ti,bit-shift = <8>;
1588724ba675SRob Herring		reg = <0x0698>;
1589724ba675SRob Herring	};
1590724ba675SRob Herring
1591724ba675SRob Herring	gpu_core_gclk_mux: clock-gpu-core-gclk-mux-24@1220 {
1592724ba675SRob Herring		#clock-cells = <0>;
1593724ba675SRob Herring		compatible = "ti,mux-clock";
1594724ba675SRob Herring		clock-output-names = "gpu_core_gclk_mux";
1595724ba675SRob Herring		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
1596724ba675SRob Herring		ti,bit-shift = <24>;
1597724ba675SRob Herring		reg = <0x1220>;
1598724ba675SRob Herring		assigned-clocks = <&gpu_core_gclk_mux>;
1599724ba675SRob Herring		assigned-clock-parents = <&dpll_gpu_m2_ck>;
1600724ba675SRob Herring	};
1601724ba675SRob Herring
1602724ba675SRob Herring	gpu_hyd_gclk_mux: clock-gpu-hyd-gclk-mux-26@1220 {
1603724ba675SRob Herring		#clock-cells = <0>;
1604724ba675SRob Herring		compatible = "ti,mux-clock";
1605724ba675SRob Herring		clock-output-names = "gpu_hyd_gclk_mux";
1606724ba675SRob Herring		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
1607724ba675SRob Herring		ti,bit-shift = <26>;
1608724ba675SRob Herring		reg = <0x1220>;
1609724ba675SRob Herring		assigned-clocks = <&gpu_hyd_gclk_mux>;
1610724ba675SRob Herring		assigned-clock-parents = <&dpll_gpu_m2_ck>;
1611724ba675SRob Herring	};
1612724ba675SRob Herring
1613724ba675SRob Herring	l3instr_ts_gclk_div: clock-l3instr-ts-gclk-div-24@e50 {
1614724ba675SRob Herring		#clock-cells = <0>;
1615724ba675SRob Herring		compatible = "ti,divider-clock";
1616724ba675SRob Herring		clock-output-names = "l3instr_ts_gclk_div";
1617724ba675SRob Herring		clocks = <&wkupaon_iclk_mux>;
1618724ba675SRob Herring		ti,bit-shift = <24>;
1619724ba675SRob Herring		reg = <0x0e50>;
1620724ba675SRob Herring		ti,dividers = <8>, <16>, <32>;
1621724ba675SRob Herring	};
1622724ba675SRob Herring
1623724ba675SRob Herring	vip1_gclk_mux: clock-vip1-gclk-mux-24@1020 {
1624724ba675SRob Herring		#clock-cells = <0>;
1625724ba675SRob Herring		compatible = "ti,mux-clock";
1626724ba675SRob Herring		clock-output-names = "vip1_gclk_mux";
1627724ba675SRob Herring		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
1628724ba675SRob Herring		ti,bit-shift = <24>;
1629724ba675SRob Herring		reg = <0x1020>;
1630724ba675SRob Herring	};
1631724ba675SRob Herring
1632724ba675SRob Herring	vip2_gclk_mux: clock-vip2-gclk-mux-24@1028 {
1633724ba675SRob Herring		#clock-cells = <0>;
1634724ba675SRob Herring		compatible = "ti,mux-clock";
1635724ba675SRob Herring		clock-output-names = "vip2_gclk_mux";
1636724ba675SRob Herring		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
1637724ba675SRob Herring		ti,bit-shift = <24>;
1638724ba675SRob Herring		reg = <0x1028>;
1639724ba675SRob Herring	};
1640724ba675SRob Herring
1641724ba675SRob Herring	vip3_gclk_mux: clock-vip3-gclk-mux-24@1030 {
1642724ba675SRob Herring		#clock-cells = <0>;
1643724ba675SRob Herring		compatible = "ti,mux-clock";
1644724ba675SRob Herring		clock-output-names = "vip3_gclk_mux";
1645724ba675SRob Herring		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
1646724ba675SRob Herring		ti,bit-shift = <24>;
1647724ba675SRob Herring		reg = <0x1030>;
1648724ba675SRob Herring	};
1649724ba675SRob Herring};
1650724ba675SRob Herring
1651724ba675SRob Herring&cm_core_clockdomains {
1652724ba675SRob Herring	coreaon_clkdm: clock-coreaon-clkdm {
1653724ba675SRob Herring		compatible = "ti,clockdomain";
1654724ba675SRob Herring		clock-output-names = "coreaon_clkdm";
1655724ba675SRob Herring		clocks = <&dpll_usb_ck>;
1656724ba675SRob Herring	};
1657724ba675SRob Herring};
1658724ba675SRob Herring
1659724ba675SRob Herring&scm_conf_clocks {
1660724ba675SRob Herring	dss_deshdcp_clk: clock-dss-deshdcp-0@558 {
1661724ba675SRob Herring		#clock-cells = <0>;
1662724ba675SRob Herring		compatible = "ti,gate-clock";
1663724ba675SRob Herring		clock-output-names = "dss_deshdcp_clk";
1664724ba675SRob Herring		clocks = <&l3_iclk_div>;
1665724ba675SRob Herring		ti,bit-shift = <0>;
1666724ba675SRob Herring		reg = <0x558>;
1667724ba675SRob Herring	};
1668724ba675SRob Herring
1669724ba675SRob Herring       ehrpwm0_tbclk: clock-ehrpwm0-tbclk-20@558 {
1670724ba675SRob Herring		#clock-cells = <0>;
1671724ba675SRob Herring		compatible = "ti,gate-clock";
1672724ba675SRob Herring		clock-output-names = "ehrpwm0_tbclk";
1673724ba675SRob Herring		clocks = <&l4_root_clk_div>;
1674724ba675SRob Herring		ti,bit-shift = <20>;
1675724ba675SRob Herring		reg = <0x0558>;
1676724ba675SRob Herring	};
1677724ba675SRob Herring
1678724ba675SRob Herring	ehrpwm1_tbclk: clock-ehrpwm1-tbclk-21@558 {
1679724ba675SRob Herring		#clock-cells = <0>;
1680724ba675SRob Herring		compatible = "ti,gate-clock";
1681724ba675SRob Herring		clock-output-names = "ehrpwm1_tbclk";
1682724ba675SRob Herring		clocks = <&l4_root_clk_div>;
1683724ba675SRob Herring		ti,bit-shift = <21>;
1684724ba675SRob Herring		reg = <0x0558>;
1685724ba675SRob Herring	};
1686724ba675SRob Herring
1687724ba675SRob Herring	ehrpwm2_tbclk: clock-ehrpwm2-tbclk-22@558 {
1688724ba675SRob Herring		#clock-cells = <0>;
1689724ba675SRob Herring		compatible = "ti,gate-clock";
1690724ba675SRob Herring		clock-output-names = "ehrpwm2_tbclk";
1691724ba675SRob Herring		clocks = <&l4_root_clk_div>;
1692724ba675SRob Herring		ti,bit-shift = <22>;
1693724ba675SRob Herring		reg = <0x0558>;
1694724ba675SRob Herring	};
1695724ba675SRob Herring
1696b6a0a2e3SRomain Naour	sys_32k_ck: clock-sys-32k@6c4 {
1697724ba675SRob Herring		#clock-cells = <0>;
1698724ba675SRob Herring		compatible = "ti,mux-clock";
1699724ba675SRob Herring		clock-output-names = "sys_32k_ck";
1700724ba675SRob Herring		clocks = <&sys_clk32_crystal_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>;
1701724ba675SRob Herring		ti,bit-shift = <8>;
1702724ba675SRob Herring		reg = <0x6c4>;
1703724ba675SRob Herring	};
1704724ba675SRob Herring};
1705724ba675SRob Herring
1706724ba675SRob Herring&cm_core_aon {
1707724ba675SRob Herring	mpu_cm: clock@300 {
1708724ba675SRob Herring		compatible = "ti,omap4-cm";
1709724ba675SRob Herring		clock-output-names = "mpu_cm";
1710724ba675SRob Herring		reg = <0x300 0x100>;
1711724ba675SRob Herring		#address-cells = <1>;
1712724ba675SRob Herring		#size-cells = <1>;
1713724ba675SRob Herring		ranges = <0 0x300 0x100>;
1714724ba675SRob Herring
1715724ba675SRob Herring		mpu_clkctrl: clock@20 {
1716724ba675SRob Herring			compatible = "ti,clkctrl";
1717724ba675SRob Herring			clock-output-names = "mpu_clkctrl";
1718724ba675SRob Herring			reg = <0x20 0x4>;
1719724ba675SRob Herring			#clock-cells = <2>;
1720724ba675SRob Herring		};
1721724ba675SRob Herring
1722724ba675SRob Herring	};
1723724ba675SRob Herring
1724724ba675SRob Herring	dsp1_cm: clock@400 {
1725724ba675SRob Herring		compatible = "ti,omap4-cm";
1726724ba675SRob Herring		clock-output-names = "dsp1_cm";
1727724ba675SRob Herring		reg = <0x400 0x100>;
1728724ba675SRob Herring		#address-cells = <1>;
1729724ba675SRob Herring		#size-cells = <1>;
1730724ba675SRob Herring		ranges = <0 0x400 0x100>;
1731724ba675SRob Herring
1732724ba675SRob Herring		dsp1_clkctrl: clock@20 {
1733724ba675SRob Herring			compatible = "ti,clkctrl";
1734724ba675SRob Herring			clock-output-names = "dsp1_clkctrl";
1735724ba675SRob Herring			reg = <0x20 0x4>;
1736724ba675SRob Herring			#clock-cells = <2>;
1737724ba675SRob Herring		};
1738724ba675SRob Herring
1739724ba675SRob Herring	};
1740724ba675SRob Herring
1741724ba675SRob Herring	ipu_cm: clock@500 {
1742724ba675SRob Herring		compatible = "ti,omap4-cm";
1743724ba675SRob Herring		clock-output-names = "ipu_cm";
1744724ba675SRob Herring		reg = <0x500 0x100>;
1745724ba675SRob Herring		#address-cells = <1>;
1746724ba675SRob Herring		#size-cells = <1>;
1747724ba675SRob Herring		ranges = <0 0x500 0x100>;
1748724ba675SRob Herring
1749724ba675SRob Herring		ipu1_clkctrl: clock@20 {
1750724ba675SRob Herring			compatible = "ti,clkctrl";
1751724ba675SRob Herring			clock-output-names = "ipu1_clkctrl";
1752724ba675SRob Herring			reg = <0x20 0x4>;
1753724ba675SRob Herring			#clock-cells = <2>;
1754724ba675SRob Herring			assigned-clocks = <&ipu1_clkctrl DRA7_IPU1_MMU_IPU1_CLKCTRL 24>;
1755724ba675SRob Herring			assigned-clock-parents = <&dpll_core_h22x2_ck>;
1756724ba675SRob Herring		};
1757724ba675SRob Herring
1758724ba675SRob Herring		ipu_clkctrl: clock@50 {
1759724ba675SRob Herring			compatible = "ti,clkctrl";
1760724ba675SRob Herring			clock-output-names = "ipu_clkctrl";
1761724ba675SRob Herring			reg = <0x50 0x34>;
1762724ba675SRob Herring			#clock-cells = <2>;
1763724ba675SRob Herring		};
1764724ba675SRob Herring
1765724ba675SRob Herring	};
1766724ba675SRob Herring
1767724ba675SRob Herring	dsp2_cm: clock@600 {
1768724ba675SRob Herring		compatible = "ti,omap4-cm";
1769724ba675SRob Herring		clock-output-names = "dsp2_cm";
1770724ba675SRob Herring		reg = <0x600 0x100>;
1771724ba675SRob Herring		#address-cells = <1>;
1772724ba675SRob Herring		#size-cells = <1>;
1773724ba675SRob Herring		ranges = <0 0x600 0x100>;
1774724ba675SRob Herring
1775724ba675SRob Herring		dsp2_clkctrl: clock@20 {
1776724ba675SRob Herring			compatible = "ti,clkctrl";
1777724ba675SRob Herring			clock-output-names = "dsp2_clkctrl";
1778724ba675SRob Herring			reg = <0x20 0x4>;
1779724ba675SRob Herring			#clock-cells = <2>;
1780724ba675SRob Herring		};
1781724ba675SRob Herring
1782724ba675SRob Herring	};
1783724ba675SRob Herring
1784724ba675SRob Herring	rtc_cm: clock@700 {
1785724ba675SRob Herring		compatible = "ti,omap4-cm";
1786724ba675SRob Herring		clock-output-names = "rtc_cm";
1787724ba675SRob Herring		reg = <0x700 0x60>;
1788724ba675SRob Herring		#address-cells = <1>;
1789724ba675SRob Herring		#size-cells = <1>;
1790724ba675SRob Herring		ranges = <0 0x700 0x60>;
1791724ba675SRob Herring
1792724ba675SRob Herring		rtc_clkctrl: clock@20 {
1793724ba675SRob Herring			compatible = "ti,clkctrl";
1794724ba675SRob Herring			clock-output-names = "rtc_clkctrl";
1795724ba675SRob Herring			reg = <0x20 0x28>;
1796724ba675SRob Herring			#clock-cells = <2>;
1797724ba675SRob Herring		};
1798724ba675SRob Herring	};
1799724ba675SRob Herring
1800724ba675SRob Herring	vpe_cm: clock@760 {
1801724ba675SRob Herring		compatible = "ti,omap4-cm";
1802724ba675SRob Herring		clock-output-names = "vpe_cm";
1803724ba675SRob Herring		reg = <0x760 0xc>;
1804724ba675SRob Herring		#address-cells = <1>;
1805724ba675SRob Herring		#size-cells = <1>;
1806724ba675SRob Herring		ranges = <0 0x760 0xc>;
1807724ba675SRob Herring
1808724ba675SRob Herring		vpe_clkctrl: clock@0 {
1809724ba675SRob Herring			compatible = "ti,clkctrl";
1810724ba675SRob Herring			clock-output-names = "vpe_clkctrl";
1811724ba675SRob Herring			reg = <0x0 0xc>;
1812724ba675SRob Herring			#clock-cells = <2>;
1813724ba675SRob Herring		};
1814724ba675SRob Herring	};
1815724ba675SRob Herring
1816724ba675SRob Herring};
1817724ba675SRob Herring
1818724ba675SRob Herring&cm_core {
1819724ba675SRob Herring	coreaon_cm: clock@600 {
1820724ba675SRob Herring		compatible = "ti,omap4-cm";
1821724ba675SRob Herring		clock-output-names = "coreaon_cm";
1822724ba675SRob Herring		reg = <0x600 0x100>;
1823724ba675SRob Herring		#address-cells = <1>;
1824724ba675SRob Herring		#size-cells = <1>;
1825724ba675SRob Herring		ranges = <0 0x600 0x100>;
1826724ba675SRob Herring
1827724ba675SRob Herring		coreaon_clkctrl: clock@20 {
1828724ba675SRob Herring			compatible = "ti,clkctrl";
1829724ba675SRob Herring			clock-output-names = "coreaon_clkctrl";
1830724ba675SRob Herring			reg = <0x20 0x1c>;
1831724ba675SRob Herring			#clock-cells = <2>;
1832724ba675SRob Herring		};
1833724ba675SRob Herring	};
1834724ba675SRob Herring
1835724ba675SRob Herring	l3main1_cm: clock@700 {
1836724ba675SRob Herring		compatible = "ti,omap4-cm";
1837724ba675SRob Herring		clock-output-names = "l3main1_cm";
1838724ba675SRob Herring		reg = <0x700 0x100>;
1839724ba675SRob Herring		#address-cells = <1>;
1840724ba675SRob Herring		#size-cells = <1>;
1841724ba675SRob Herring		ranges = <0 0x700 0x100>;
1842724ba675SRob Herring
1843724ba675SRob Herring		l3main1_clkctrl: clock@20 {
1844724ba675SRob Herring			compatible = "ti,clkctrl";
1845724ba675SRob Herring			clock-output-names = "l3main1_clkctrl";
1846724ba675SRob Herring			reg = <0x20 0x74>;
1847724ba675SRob Herring			#clock-cells = <2>;
1848724ba675SRob Herring		};
1849724ba675SRob Herring
1850724ba675SRob Herring	};
1851724ba675SRob Herring
1852724ba675SRob Herring	ipu2_cm: clock@900 {
1853724ba675SRob Herring		compatible = "ti,omap4-cm";
1854724ba675SRob Herring		clock-output-names = "ipu2_cm";
1855724ba675SRob Herring		reg = <0x900 0x100>;
1856724ba675SRob Herring		#address-cells = <1>;
1857724ba675SRob Herring		#size-cells = <1>;
1858724ba675SRob Herring		ranges = <0 0x900 0x100>;
1859724ba675SRob Herring
1860724ba675SRob Herring		ipu2_clkctrl: clock@20 {
1861724ba675SRob Herring			compatible = "ti,clkctrl";
1862724ba675SRob Herring			clock-output-names = "ipu2_clkctrl";
1863724ba675SRob Herring			reg = <0x20 0x4>;
1864724ba675SRob Herring			#clock-cells = <2>;
1865724ba675SRob Herring		};
1866724ba675SRob Herring
1867724ba675SRob Herring	};
1868724ba675SRob Herring
1869724ba675SRob Herring	dma_cm: clock@a00 {
1870724ba675SRob Herring		compatible = "ti,omap4-cm";
1871724ba675SRob Herring		clock-output-names = "dma_cm";
1872724ba675SRob Herring		reg = <0xa00 0x100>;
1873724ba675SRob Herring		#address-cells = <1>;
1874724ba675SRob Herring		#size-cells = <1>;
1875724ba675SRob Herring		ranges = <0 0xa00 0x100>;
1876724ba675SRob Herring
1877724ba675SRob Herring		dma_clkctrl: clock@20 {
1878724ba675SRob Herring			compatible = "ti,clkctrl";
1879724ba675SRob Herring			clock-output-names = "dma_clkctrl";
1880724ba675SRob Herring			reg = <0x20 0x4>;
1881724ba675SRob Herring			#clock-cells = <2>;
1882724ba675SRob Herring		};
1883724ba675SRob Herring	};
1884724ba675SRob Herring
1885724ba675SRob Herring	emif_cm: clock@b00 {
1886724ba675SRob Herring		compatible = "ti,omap4-cm";
1887724ba675SRob Herring		clock-output-names = "emif_cm";
1888724ba675SRob Herring		reg = <0xb00 0x100>;
1889724ba675SRob Herring		#address-cells = <1>;
1890724ba675SRob Herring		#size-cells = <1>;
1891724ba675SRob Herring		ranges = <0 0xb00 0x100>;
1892724ba675SRob Herring
1893724ba675SRob Herring		emif_clkctrl: clock@20 {
1894724ba675SRob Herring			compatible = "ti,clkctrl";
1895724ba675SRob Herring			clock-output-names = "emif_clkctrl";
1896724ba675SRob Herring			reg = <0x20 0x4>;
1897724ba675SRob Herring			#clock-cells = <2>;
1898724ba675SRob Herring		};
1899724ba675SRob Herring	};
1900724ba675SRob Herring
1901724ba675SRob Herring	atl_cm: clock@c00 {
1902724ba675SRob Herring		compatible = "ti,omap4-cm";
1903724ba675SRob Herring		clock-output-names = "atl_cm";
1904724ba675SRob Herring		reg = <0xc00 0x100>;
1905724ba675SRob Herring		#address-cells = <1>;
1906724ba675SRob Herring		#size-cells = <1>;
1907724ba675SRob Herring		ranges = <0 0xc00 0x100>;
1908724ba675SRob Herring
1909724ba675SRob Herring		atl_clkctrl: clock@0 {
1910724ba675SRob Herring			compatible = "ti,clkctrl";
1911724ba675SRob Herring			clock-output-names = "atl_clkctrl";
1912724ba675SRob Herring			reg = <0x0 0x4>;
1913724ba675SRob Herring			#clock-cells = <2>;
1914724ba675SRob Herring		};
1915724ba675SRob Herring	};
1916724ba675SRob Herring
1917724ba675SRob Herring	l4cfg_cm: clock@d00 {
1918724ba675SRob Herring		compatible = "ti,omap4-cm";
1919724ba675SRob Herring		clock-output-names = "l4cfg_cm";
1920724ba675SRob Herring		reg = <0xd00 0x100>;
1921724ba675SRob Herring		#address-cells = <1>;
1922724ba675SRob Herring		#size-cells = <1>;
1923724ba675SRob Herring		ranges = <0 0xd00 0x100>;
1924724ba675SRob Herring
1925724ba675SRob Herring		l4cfg_clkctrl: clock@20 {
1926724ba675SRob Herring			compatible = "ti,clkctrl";
1927724ba675SRob Herring			clock-output-names = "l4cfg_clkctrl";
1928724ba675SRob Herring			reg = <0x20 0x84>;
1929724ba675SRob Herring			#clock-cells = <2>;
1930724ba675SRob Herring		};
1931724ba675SRob Herring	};
1932724ba675SRob Herring
1933724ba675SRob Herring	l3instr_cm: clock@e00 {
1934724ba675SRob Herring		compatible = "ti,omap4-cm";
1935724ba675SRob Herring		clock-output-names = "l3instr_cm";
1936724ba675SRob Herring		reg = <0xe00 0x100>;
1937724ba675SRob Herring		#address-cells = <1>;
1938724ba675SRob Herring		#size-cells = <1>;
1939724ba675SRob Herring		ranges = <0 0xe00 0x100>;
1940724ba675SRob Herring
1941724ba675SRob Herring		l3instr_clkctrl: clock@20 {
1942724ba675SRob Herring			compatible = "ti,clkctrl";
1943724ba675SRob Herring			clock-output-names = "l3instr_clkctrl";
1944724ba675SRob Herring			reg = <0x20 0xc>;
1945724ba675SRob Herring			#clock-cells = <2>;
1946724ba675SRob Herring		};
1947724ba675SRob Herring	};
1948724ba675SRob Herring
1949724ba675SRob Herring	iva_cm: clock@f00 {
1950724ba675SRob Herring		compatible = "ti,omap4-cm";
1951724ba675SRob Herring		clock-output-names = "iva_cm";
1952724ba675SRob Herring		reg = <0xf00 0x100>;
1953724ba675SRob Herring		#address-cells = <1>;
1954724ba675SRob Herring		#size-cells = <1>;
1955724ba675SRob Herring		ranges = <0 0xf00 0x100>;
1956724ba675SRob Herring
1957724ba675SRob Herring		iva_clkctrl: clock@20 {
1958724ba675SRob Herring			compatible = "ti,clkctrl";
1959724ba675SRob Herring			clock-output-names = "iva_clkctrl";
1960724ba675SRob Herring			reg = <0x20 0xc>;
1961724ba675SRob Herring			#clock-cells = <2>;
1962724ba675SRob Herring		};
1963724ba675SRob Herring	};
1964724ba675SRob Herring
1965724ba675SRob Herring	cam_cm: clock@1000 {
1966724ba675SRob Herring		compatible = "ti,omap4-cm";
1967724ba675SRob Herring		clock-output-names = "cam_cm";
1968724ba675SRob Herring		reg = <0x1000 0x100>;
1969724ba675SRob Herring		#address-cells = <1>;
1970724ba675SRob Herring		#size-cells = <1>;
1971724ba675SRob Herring		ranges = <0 0x1000 0x100>;
1972724ba675SRob Herring
1973724ba675SRob Herring		cam_clkctrl: clock@20 {
1974724ba675SRob Herring			compatible = "ti,clkctrl";
1975724ba675SRob Herring			clock-output-names = "cam_clkctrl";
1976724ba675SRob Herring			reg = <0x20 0x2c>;
1977724ba675SRob Herring			#clock-cells = <2>;
1978724ba675SRob Herring		};
1979724ba675SRob Herring	};
1980724ba675SRob Herring
1981724ba675SRob Herring	dss_cm: clock@1100 {
1982724ba675SRob Herring		compatible = "ti,omap4-cm";
1983724ba675SRob Herring		clock-output-names = "dss_cm";
1984724ba675SRob Herring		reg = <0x1100 0x100>;
1985724ba675SRob Herring		#address-cells = <1>;
1986724ba675SRob Herring		#size-cells = <1>;
1987724ba675SRob Herring		ranges = <0 0x1100 0x100>;
1988724ba675SRob Herring
1989724ba675SRob Herring		dss_clkctrl: clock@20 {
1990724ba675SRob Herring			compatible = "ti,clkctrl";
1991724ba675SRob Herring			clock-output-names = "dss_clkctrl";
1992724ba675SRob Herring			reg = <0x20 0x14>;
1993724ba675SRob Herring			#clock-cells = <2>;
1994724ba675SRob Herring		};
1995724ba675SRob Herring	};
1996724ba675SRob Herring
1997724ba675SRob Herring	gpu_cm: clock@1200 {
1998724ba675SRob Herring		compatible = "ti,omap4-cm";
1999724ba675SRob Herring		clock-output-names = "gpu_cm";
2000724ba675SRob Herring		reg = <0x1200 0x100>;
2001724ba675SRob Herring		#address-cells = <1>;
2002724ba675SRob Herring		#size-cells = <1>;
2003724ba675SRob Herring		ranges = <0 0x1200 0x100>;
2004724ba675SRob Herring
2005724ba675SRob Herring		gpu_clkctrl: clock@20 {
2006724ba675SRob Herring			compatible = "ti,clkctrl";
2007724ba675SRob Herring			clock-output-names = "gpu_clkctrl";
2008724ba675SRob Herring			reg = <0x20 0x4>;
2009724ba675SRob Herring			#clock-cells = <2>;
2010724ba675SRob Herring		};
2011724ba675SRob Herring	};
2012724ba675SRob Herring
2013724ba675SRob Herring	l3init_cm: clock@1300 {
2014724ba675SRob Herring		compatible = "ti,omap4-cm";
2015724ba675SRob Herring		clock-output-names = "l3init_cm";
2016724ba675SRob Herring		reg = <0x1300 0x100>;
2017724ba675SRob Herring		#address-cells = <1>;
2018724ba675SRob Herring		#size-cells = <1>;
2019724ba675SRob Herring		ranges = <0 0x1300 0x100>;
2020724ba675SRob Herring
2021724ba675SRob Herring		l3init_clkctrl: clock@20 {
2022724ba675SRob Herring			compatible = "ti,clkctrl";
2023724ba675SRob Herring			clock-output-names = "l3init_clkctrl";
2024724ba675SRob Herring			reg = <0x20 0x6c>, <0xe0 0x14>;
2025724ba675SRob Herring			#clock-cells = <2>;
2026724ba675SRob Herring		};
2027724ba675SRob Herring
2028724ba675SRob Herring		pcie_clkctrl: clock@b0 {
2029724ba675SRob Herring			compatible = "ti,clkctrl";
2030724ba675SRob Herring			clock-output-names = "pcie_clkctrl";
2031724ba675SRob Herring			reg = <0xb0 0xc>;
2032724ba675SRob Herring			#clock-cells = <2>;
2033724ba675SRob Herring		};
2034724ba675SRob Herring
2035724ba675SRob Herring		gmac_clkctrl: clock@d0 {
2036724ba675SRob Herring			compatible = "ti,clkctrl";
2037724ba675SRob Herring			clock-output-names = "gmac_clkctrl";
2038724ba675SRob Herring			reg = <0xd0 0x4>;
2039724ba675SRob Herring			#clock-cells = <2>;
2040724ba675SRob Herring		};
2041724ba675SRob Herring
2042724ba675SRob Herring	};
2043724ba675SRob Herring
2044724ba675SRob Herring	l4per_cm: clock@1700 {
2045724ba675SRob Herring		compatible = "ti,omap4-cm";
2046724ba675SRob Herring		clock-output-names = "l4per_cm";
2047724ba675SRob Herring		reg = <0x1700 0x300>;
2048724ba675SRob Herring		#address-cells = <1>;
2049724ba675SRob Herring		#size-cells = <1>;
2050724ba675SRob Herring		ranges = <0 0x1700 0x300>;
2051724ba675SRob Herring
2052724ba675SRob Herring		l4per_clkctrl: clock@28 {
2053724ba675SRob Herring			compatible = "ti,clkctrl";
2054724ba675SRob Herring			clock-output-names = "l4per_clkctrl";
2055724ba675SRob Herring			reg = <0x28 0x64>, <0xa0 0x24>, <0xf0 0x3c>, <0x140 0x1c>, <0x170 0x4>;
2056724ba675SRob Herring			#clock-cells = <2>;
2057724ba675SRob Herring
2058724ba675SRob Herring			assigned-clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>;
2059724ba675SRob Herring			assigned-clock-parents = <&abe_24m_fclk>;
2060724ba675SRob Herring		};
2061724ba675SRob Herring
2062724ba675SRob Herring		l4sec_clkctrl: clock@1a0 {
2063724ba675SRob Herring			compatible = "ti,clkctrl";
2064724ba675SRob Herring			clock-output-names = "l4sec_clkctrl";
2065724ba675SRob Herring			reg = <0x1a0 0x2c>;
2066724ba675SRob Herring			#clock-cells = <2>;
2067724ba675SRob Herring		};
2068724ba675SRob Herring
2069724ba675SRob Herring		l4per2_clkctrl: clock@c {
2070724ba675SRob Herring			compatible = "ti,clkctrl";
2071724ba675SRob Herring			clock-output-names = "l4per2_clkctrl";
2072724ba675SRob Herring			reg = <0xc 0x4>, <0x18 0xc>, <0x90 0xc>, <0xc4 0x4>, <0x138 0x4>, <0x160 0xc>, <0x178 0x24>, <0x1d0 0x3c>;
2073724ba675SRob Herring			#clock-cells = <2>;
2074724ba675SRob Herring		};
2075724ba675SRob Herring
2076724ba675SRob Herring		l4per3_clkctrl: clock@14 {
2077724ba675SRob Herring			compatible = "ti,clkctrl";
2078724ba675SRob Herring			clock-output-names = "l4per3_clkctrl";
2079724ba675SRob Herring			reg = <0x14 0x4>, <0xc8 0x14>, <0x130 0x4>;
2080724ba675SRob Herring			#clock-cells = <2>;
2081724ba675SRob Herring		};
2082724ba675SRob Herring	};
2083724ba675SRob Herring
2084724ba675SRob Herring};
2085724ba675SRob Herring
2086724ba675SRob Herring&prm {
2087724ba675SRob Herring	wkupaon_cm: clock@1800 {
2088724ba675SRob Herring		compatible = "ti,omap4-cm";
2089724ba675SRob Herring		clock-output-names = "wkupaon_cm";
2090724ba675SRob Herring		reg = <0x1800 0x100>;
2091724ba675SRob Herring		#address-cells = <1>;
2092724ba675SRob Herring		#size-cells = <1>;
2093724ba675SRob Herring		ranges = <0 0x1800 0x100>;
2094724ba675SRob Herring
2095724ba675SRob Herring		wkupaon_clkctrl: clock@20 {
2096724ba675SRob Herring			compatible = "ti,clkctrl";
2097724ba675SRob Herring			clock-output-names = "wkupaon_clkctrl";
2098724ba675SRob Herring			reg = <0x20 0x6c>;
2099724ba675SRob Herring			#clock-cells = <2>;
2100724ba675SRob Herring		};
2101724ba675SRob Herring	};
2102724ba675SRob Herring};
2103