1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only 2724ba675SRob Herring/* 3724ba675SRob Herring * Device Tree Source for DRA7xx clock data 4724ba675SRob Herring * 5724ba675SRob Herring * Copyright (C) 2013 Texas Instruments, Inc. 6724ba675SRob Herring */ 7724ba675SRob Herring&cm_core_aon_clocks { 8724ba675SRob Herring atl_clkin0_ck: clock-atl-clkin0 { 9724ba675SRob Herring #clock-cells = <0>; 10724ba675SRob Herring compatible = "ti,dra7-atl-clock"; 11724ba675SRob Herring clock-output-names = "atl_clkin0_ck"; 12724ba675SRob Herring clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 13724ba675SRob Herring }; 14724ba675SRob Herring 15724ba675SRob Herring atl_clkin1_ck: clock-atl-clkin1 { 16724ba675SRob Herring #clock-cells = <0>; 17724ba675SRob Herring compatible = "ti,dra7-atl-clock"; 18724ba675SRob Herring clock-output-names = "atl_clkin1_ck"; 19724ba675SRob Herring clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 20724ba675SRob Herring }; 21724ba675SRob Herring 22724ba675SRob Herring atl_clkin2_ck: clock-atl-clkin2 { 23724ba675SRob Herring #clock-cells = <0>; 24724ba675SRob Herring compatible = "ti,dra7-atl-clock"; 25724ba675SRob Herring clock-output-names = "atl_clkin2_ck"; 26724ba675SRob Herring clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 27724ba675SRob Herring }; 28724ba675SRob Herring 29724ba675SRob Herring atl_clkin3_ck: clock-atl-clkin3 { 30724ba675SRob Herring #clock-cells = <0>; 31724ba675SRob Herring compatible = "ti,dra7-atl-clock"; 32724ba675SRob Herring clock-output-names = "atl_clkin3_ck"; 33724ba675SRob Herring clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 34724ba675SRob Herring }; 35724ba675SRob Herring 36724ba675SRob Herring hdmi_clkin_ck: clock-hdmi-clkin { 37724ba675SRob Herring #clock-cells = <0>; 38724ba675SRob Herring compatible = "fixed-clock"; 39724ba675SRob Herring clock-output-names = "hdmi_clkin_ck"; 40724ba675SRob Herring clock-frequency = <0>; 41724ba675SRob Herring }; 42724ba675SRob Herring 43724ba675SRob Herring mlb_clkin_ck: clock-mlb-clkin { 44724ba675SRob Herring #clock-cells = <0>; 45724ba675SRob Herring compatible = "fixed-clock"; 46724ba675SRob Herring clock-output-names = "mlb_clkin_ck"; 47724ba675SRob Herring clock-frequency = <0>; 48724ba675SRob Herring }; 49724ba675SRob Herring 50724ba675SRob Herring mlbp_clkin_ck: clock-mlbp-clkin { 51724ba675SRob Herring #clock-cells = <0>; 52724ba675SRob Herring compatible = "fixed-clock"; 53724ba675SRob Herring clock-output-names = "mlbp_clkin_ck"; 54724ba675SRob Herring clock-frequency = <0>; 55724ba675SRob Herring }; 56724ba675SRob Herring 57724ba675SRob Herring pciesref_acs_clk_ck: clock-pciesref-acs { 58724ba675SRob Herring #clock-cells = <0>; 59724ba675SRob Herring compatible = "fixed-clock"; 60724ba675SRob Herring clock-output-names = "pciesref_acs_clk_ck"; 61724ba675SRob Herring clock-frequency = <100000000>; 62724ba675SRob Herring }; 63724ba675SRob Herring 64724ba675SRob Herring ref_clkin0_ck: clock-ref-clkin0 { 65724ba675SRob Herring #clock-cells = <0>; 66724ba675SRob Herring compatible = "fixed-clock"; 67724ba675SRob Herring clock-output-names = "ref_clkin0_ck"; 68724ba675SRob Herring clock-frequency = <0>; 69724ba675SRob Herring }; 70724ba675SRob Herring 71724ba675SRob Herring ref_clkin1_ck: clock-ref-clkin1 { 72724ba675SRob Herring #clock-cells = <0>; 73724ba675SRob Herring compatible = "fixed-clock"; 74724ba675SRob Herring clock-output-names = "ref_clkin1_ck"; 75724ba675SRob Herring clock-frequency = <0>; 76724ba675SRob Herring }; 77724ba675SRob Herring 78724ba675SRob Herring ref_clkin2_ck: clock-ref-clkin2 { 79724ba675SRob Herring #clock-cells = <0>; 80724ba675SRob Herring compatible = "fixed-clock"; 81724ba675SRob Herring clock-output-names = "ref_clkin2_ck"; 82724ba675SRob Herring clock-frequency = <0>; 83724ba675SRob Herring }; 84724ba675SRob Herring 85724ba675SRob Herring ref_clkin3_ck: clock-ref-clkin3 { 86724ba675SRob Herring #clock-cells = <0>; 87724ba675SRob Herring compatible = "fixed-clock"; 88724ba675SRob Herring clock-output-names = "ref_clkin3_ck"; 89724ba675SRob Herring clock-frequency = <0>; 90724ba675SRob Herring }; 91724ba675SRob Herring 92724ba675SRob Herring rmii_clk_ck: clock-rmii { 93724ba675SRob Herring #clock-cells = <0>; 94724ba675SRob Herring compatible = "fixed-clock"; 95724ba675SRob Herring clock-output-names = "rmii_clk_ck"; 96724ba675SRob Herring clock-frequency = <0>; 97724ba675SRob Herring }; 98724ba675SRob Herring 99724ba675SRob Herring sdvenc_clkin_ck: clock-sdvenc-clkin { 100724ba675SRob Herring #clock-cells = <0>; 101724ba675SRob Herring compatible = "fixed-clock"; 102724ba675SRob Herring clock-output-names = "sdvenc_clkin_ck"; 103724ba675SRob Herring clock-frequency = <0>; 104724ba675SRob Herring }; 105724ba675SRob Herring 106724ba675SRob Herring secure_32k_clk_src_ck: clock-secure-32k-clk-src { 107724ba675SRob Herring #clock-cells = <0>; 108724ba675SRob Herring compatible = "fixed-clock"; 109724ba675SRob Herring clock-output-names = "secure_32k_clk_src_ck"; 110724ba675SRob Herring clock-frequency = <32768>; 111724ba675SRob Herring }; 112724ba675SRob Herring 113724ba675SRob Herring sys_clk32_crystal_ck: clock-sys-clk32-crystal { 114724ba675SRob Herring #clock-cells = <0>; 115724ba675SRob Herring compatible = "fixed-clock"; 116724ba675SRob Herring clock-output-names = "sys_clk32_crystal_ck"; 117724ba675SRob Herring clock-frequency = <32768>; 118724ba675SRob Herring }; 119724ba675SRob Herring 120724ba675SRob Herring sys_clk32_pseudo_ck: clock-sys-clk32-pseudo { 121724ba675SRob Herring #clock-cells = <0>; 122724ba675SRob Herring compatible = "fixed-factor-clock"; 123724ba675SRob Herring clock-output-names = "sys_clk32_pseudo_ck"; 124724ba675SRob Herring clocks = <&sys_clkin1>; 125724ba675SRob Herring clock-mult = <1>; 126724ba675SRob Herring clock-div = <610>; 127724ba675SRob Herring }; 128724ba675SRob Herring 129724ba675SRob Herring virt_12000000_ck: clock-virt-12000000 { 130724ba675SRob Herring #clock-cells = <0>; 131724ba675SRob Herring compatible = "fixed-clock"; 132724ba675SRob Herring clock-output-names = "virt_12000000_ck"; 133724ba675SRob Herring clock-frequency = <12000000>; 134724ba675SRob Herring }; 135724ba675SRob Herring 136724ba675SRob Herring virt_13000000_ck: clock-virt-13000000 { 137724ba675SRob Herring #clock-cells = <0>; 138724ba675SRob Herring compatible = "fixed-clock"; 139724ba675SRob Herring clock-output-names = "virt_13000000_ck"; 140724ba675SRob Herring clock-frequency = <13000000>; 141724ba675SRob Herring }; 142724ba675SRob Herring 143724ba675SRob Herring virt_16800000_ck: clock-virt-16800000 { 144724ba675SRob Herring #clock-cells = <0>; 145724ba675SRob Herring compatible = "fixed-clock"; 146724ba675SRob Herring clock-output-names = "virt_16800000_ck"; 147724ba675SRob Herring clock-frequency = <16800000>; 148724ba675SRob Herring }; 149724ba675SRob Herring 150724ba675SRob Herring virt_19200000_ck: clock-virt-19200000 { 151724ba675SRob Herring #clock-cells = <0>; 152724ba675SRob Herring compatible = "fixed-clock"; 153724ba675SRob Herring clock-output-names = "virt_19200000_ck"; 154724ba675SRob Herring clock-frequency = <19200000>; 155724ba675SRob Herring }; 156724ba675SRob Herring 157724ba675SRob Herring virt_20000000_ck: clock-virt-20000000 { 158724ba675SRob Herring #clock-cells = <0>; 159724ba675SRob Herring compatible = "fixed-clock"; 160724ba675SRob Herring clock-output-names = "virt_20000000_ck"; 161724ba675SRob Herring clock-frequency = <20000000>; 162724ba675SRob Herring }; 163724ba675SRob Herring 164724ba675SRob Herring virt_26000000_ck: clock-virt-26000000 { 165724ba675SRob Herring #clock-cells = <0>; 166724ba675SRob Herring compatible = "fixed-clock"; 167724ba675SRob Herring clock-output-names = "virt_26000000_ck"; 168724ba675SRob Herring clock-frequency = <26000000>; 169724ba675SRob Herring }; 170724ba675SRob Herring 171724ba675SRob Herring virt_27000000_ck: clock-virt-27000000 { 172724ba675SRob Herring #clock-cells = <0>; 173724ba675SRob Herring compatible = "fixed-clock"; 174724ba675SRob Herring clock-output-names = "virt_27000000_ck"; 175724ba675SRob Herring clock-frequency = <27000000>; 176724ba675SRob Herring }; 177724ba675SRob Herring 178724ba675SRob Herring virt_38400000_ck: clock-virt-38400000 { 179724ba675SRob Herring #clock-cells = <0>; 180724ba675SRob Herring compatible = "fixed-clock"; 181724ba675SRob Herring clock-output-names = "virt_38400000_ck"; 182724ba675SRob Herring clock-frequency = <38400000>; 183724ba675SRob Herring }; 184724ba675SRob Herring 185724ba675SRob Herring sys_clkin2: clock-sys-clkin2 { 186724ba675SRob Herring #clock-cells = <0>; 187724ba675SRob Herring compatible = "fixed-clock"; 188724ba675SRob Herring clock-output-names = "sys_clkin2"; 189724ba675SRob Herring clock-frequency = <22579200>; 190724ba675SRob Herring }; 191724ba675SRob Herring 192724ba675SRob Herring usb_otg_clkin_ck: clock-usb-otg-clkin { 193724ba675SRob Herring #clock-cells = <0>; 194724ba675SRob Herring compatible = "fixed-clock"; 195724ba675SRob Herring clock-output-names = "usb_otg_clkin_ck"; 196724ba675SRob Herring clock-frequency = <0>; 197724ba675SRob Herring }; 198724ba675SRob Herring 199724ba675SRob Herring video1_clkin_ck: clock-video1-clkin { 200724ba675SRob Herring #clock-cells = <0>; 201724ba675SRob Herring compatible = "fixed-clock"; 202724ba675SRob Herring clock-output-names = "video1_clkin_ck"; 203724ba675SRob Herring clock-frequency = <0>; 204724ba675SRob Herring }; 205724ba675SRob Herring 206724ba675SRob Herring video1_m2_clkin_ck: clock-video1-m2-clkin { 207724ba675SRob Herring #clock-cells = <0>; 208724ba675SRob Herring compatible = "fixed-clock"; 209724ba675SRob Herring clock-output-names = "video1_m2_clkin_ck"; 210724ba675SRob Herring clock-frequency = <0>; 211724ba675SRob Herring }; 212724ba675SRob Herring 213724ba675SRob Herring video2_clkin_ck: clock-video2-clkin { 214724ba675SRob Herring #clock-cells = <0>; 215724ba675SRob Herring compatible = "fixed-clock"; 216724ba675SRob Herring clock-output-names = "video2_clkin_ck"; 217724ba675SRob Herring clock-frequency = <0>; 218724ba675SRob Herring }; 219724ba675SRob Herring 220724ba675SRob Herring video2_m2_clkin_ck: clock-video2-m2-clkin { 221724ba675SRob Herring #clock-cells = <0>; 222724ba675SRob Herring compatible = "fixed-clock"; 223724ba675SRob Herring clock-output-names = "video2_m2_clkin_ck"; 224724ba675SRob Herring clock-frequency = <0>; 225724ba675SRob Herring }; 226724ba675SRob Herring 227724ba675SRob Herring dpll_abe_ck: clock@1e0 { 228724ba675SRob Herring #clock-cells = <0>; 229724ba675SRob Herring compatible = "ti,omap4-dpll-m4xen-clock"; 230724ba675SRob Herring clock-output-names = "dpll_abe_ck"; 231724ba675SRob Herring clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>; 232724ba675SRob Herring reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>; 233724ba675SRob Herring }; 234724ba675SRob Herring 235724ba675SRob Herring dpll_abe_x2_ck: clock-dpll-abe-x2 { 236724ba675SRob Herring #clock-cells = <0>; 237724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 238724ba675SRob Herring clock-output-names = "dpll_abe_x2_ck"; 239724ba675SRob Herring clocks = <&dpll_abe_ck>; 240724ba675SRob Herring }; 241724ba675SRob Herring 242724ba675SRob Herring dpll_abe_m2x2_ck: clock-dpll-abe-m2x2-8@1f0 { 243724ba675SRob Herring #clock-cells = <0>; 244724ba675SRob Herring compatible = "ti,divider-clock"; 245724ba675SRob Herring clock-output-names = "dpll_abe_m2x2_ck"; 246724ba675SRob Herring clocks = <&dpll_abe_x2_ck>; 247724ba675SRob Herring ti,max-div = <31>; 248724ba675SRob Herring ti,autoidle-shift = <8>; 249724ba675SRob Herring reg = <0x01f0>; 250724ba675SRob Herring ti,index-starts-at-one; 251724ba675SRob Herring ti,invert-autoidle-bit; 252724ba675SRob Herring }; 253724ba675SRob Herring 254724ba675SRob Herring abe_clk: clock-abe@108 { 255724ba675SRob Herring #clock-cells = <0>; 256724ba675SRob Herring compatible = "ti,divider-clock"; 257724ba675SRob Herring clock-output-names = "abe_clk"; 258724ba675SRob Herring clocks = <&dpll_abe_m2x2_ck>; 259724ba675SRob Herring ti,max-div = <4>; 260724ba675SRob Herring reg = <0x0108>; 261724ba675SRob Herring ti,index-power-of-two; 262724ba675SRob Herring }; 263724ba675SRob Herring 264724ba675SRob Herring dpll_abe_m2_ck: clock-dpll-abe-m2-8@1f0 { 265724ba675SRob Herring #clock-cells = <0>; 266724ba675SRob Herring compatible = "ti,divider-clock"; 267724ba675SRob Herring clock-output-names = "dpll_abe_m2_ck"; 268724ba675SRob Herring clocks = <&dpll_abe_ck>; 269724ba675SRob Herring ti,max-div = <31>; 270724ba675SRob Herring ti,autoidle-shift = <8>; 271724ba675SRob Herring reg = <0x01f0>; 272724ba675SRob Herring ti,index-starts-at-one; 273724ba675SRob Herring ti,invert-autoidle-bit; 274724ba675SRob Herring }; 275724ba675SRob Herring 276724ba675SRob Herring dpll_abe_m3x2_ck: clock-dpll-abe-m3x2-8@1f4 { 277724ba675SRob Herring #clock-cells = <0>; 278724ba675SRob Herring compatible = "ti,divider-clock"; 279724ba675SRob Herring clock-output-names = "dpll_abe_m3x2_ck"; 280724ba675SRob Herring clocks = <&dpll_abe_x2_ck>; 281724ba675SRob Herring ti,max-div = <31>; 282724ba675SRob Herring ti,autoidle-shift = <8>; 283724ba675SRob Herring reg = <0x01f4>; 284724ba675SRob Herring ti,index-starts-at-one; 285724ba675SRob Herring ti,invert-autoidle-bit; 286724ba675SRob Herring }; 287724ba675SRob Herring 2884bad3598STony Lindgren /* CM_CLKSEL_DPLL_CORE */ 2894bad3598STony Lindgren clock@12c { 2904bad3598STony Lindgren compatible = "ti,clksel"; 2914bad3598STony Lindgren reg = <0x12c>; 2924bad3598STony Lindgren #clock-cells = <2>; 2934bad3598STony Lindgren #address-cells = <1>; 2944bad3598STony Lindgren #size-cells = <0>; 2954bad3598STony Lindgren 2964bad3598STony Lindgren dpll_core_byp_mux: clock@23 { 2974bad3598STony Lindgren reg = <23>; 298724ba675SRob Herring compatible = "ti,mux-clock"; 299724ba675SRob Herring clock-output-names = "dpll_core_byp_mux"; 300724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 3014bad3598STony Lindgren #clock-cells = <0>; 3024bad3598STony Lindgren }; 303724ba675SRob Herring }; 304724ba675SRob Herring 305724ba675SRob Herring dpll_core_ck: clock@120 { 306724ba675SRob Herring #clock-cells = <0>; 307724ba675SRob Herring compatible = "ti,omap4-dpll-core-clock"; 308724ba675SRob Herring clock-output-names = "dpll_core_ck"; 309724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_core_byp_mux>; 310724ba675SRob Herring reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>; 311724ba675SRob Herring }; 312724ba675SRob Herring 313724ba675SRob Herring dpll_core_x2_ck: clock-dpll-core-x2 { 314724ba675SRob Herring #clock-cells = <0>; 315724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 316724ba675SRob Herring clock-output-names = "dpll_core_x2_ck"; 317724ba675SRob Herring clocks = <&dpll_core_ck>; 318724ba675SRob Herring }; 319724ba675SRob Herring 320724ba675SRob Herring dpll_core_h12x2_ck: clock-dpll-core-h12x2-8@13c { 321724ba675SRob Herring #clock-cells = <0>; 322724ba675SRob Herring compatible = "ti,divider-clock"; 323724ba675SRob Herring clock-output-names = "dpll_core_h12x2_ck"; 324724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 325724ba675SRob Herring ti,max-div = <63>; 326724ba675SRob Herring ti,autoidle-shift = <8>; 327724ba675SRob Herring reg = <0x013c>; 328724ba675SRob Herring ti,index-starts-at-one; 329724ba675SRob Herring ti,invert-autoidle-bit; 330724ba675SRob Herring }; 331724ba675SRob Herring 332724ba675SRob Herring mpu_dpll_hs_clk_div: clock-mpu-dpll-hs-clk-div { 333724ba675SRob Herring #clock-cells = <0>; 334724ba675SRob Herring compatible = "fixed-factor-clock"; 335724ba675SRob Herring clock-output-names = "mpu_dpll_hs_clk_div"; 336724ba675SRob Herring clocks = <&dpll_core_h12x2_ck>; 337724ba675SRob Herring clock-mult = <1>; 338724ba675SRob Herring clock-div = <1>; 339724ba675SRob Herring }; 340724ba675SRob Herring 341724ba675SRob Herring dpll_mpu_ck: clock@160 { 342724ba675SRob Herring #clock-cells = <0>; 343724ba675SRob Herring compatible = "ti,omap5-mpu-dpll-clock"; 344724ba675SRob Herring clock-output-names = "dpll_mpu_ck"; 345724ba675SRob Herring clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>; 346724ba675SRob Herring reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>; 347724ba675SRob Herring }; 348724ba675SRob Herring 349724ba675SRob Herring dpll_mpu_m2_ck: clock-dpll-mpu-m2-8@170 { 350724ba675SRob Herring #clock-cells = <0>; 351724ba675SRob Herring compatible = "ti,divider-clock"; 352724ba675SRob Herring clock-output-names = "dpll_mpu_m2_ck"; 353724ba675SRob Herring clocks = <&dpll_mpu_ck>; 354724ba675SRob Herring ti,max-div = <31>; 355724ba675SRob Herring ti,autoidle-shift = <8>; 356724ba675SRob Herring reg = <0x0170>; 357724ba675SRob Herring ti,index-starts-at-one; 358724ba675SRob Herring ti,invert-autoidle-bit; 359724ba675SRob Herring }; 360724ba675SRob Herring 361724ba675SRob Herring mpu_dclk_div: clock-mpu-dclk-div { 362724ba675SRob Herring #clock-cells = <0>; 363724ba675SRob Herring compatible = "fixed-factor-clock"; 364724ba675SRob Herring clock-output-names = "mpu_dclk_div"; 365724ba675SRob Herring clocks = <&dpll_mpu_m2_ck>; 366724ba675SRob Herring clock-mult = <1>; 367724ba675SRob Herring clock-div = <1>; 368724ba675SRob Herring }; 369724ba675SRob Herring 370724ba675SRob Herring dsp_dpll_hs_clk_div: clock-dsp-dpll-hs-clk-div { 371724ba675SRob Herring #clock-cells = <0>; 372724ba675SRob Herring compatible = "fixed-factor-clock"; 373724ba675SRob Herring clock-output-names = "dsp_dpll_hs_clk_div"; 374724ba675SRob Herring clocks = <&dpll_core_h12x2_ck>; 375724ba675SRob Herring clock-mult = <1>; 376724ba675SRob Herring clock-div = <1>; 377724ba675SRob Herring }; 378724ba675SRob Herring 379de36994dSTony Lindgren /* CM_CLKSEL_DPLL_DSP */ 380de36994dSTony Lindgren clock@240 { 381de36994dSTony Lindgren compatible = "ti,clksel"; 382de36994dSTony Lindgren reg = <0x240>; 383de36994dSTony Lindgren #clock-cells = <2>; 384de36994dSTony Lindgren #address-cells = <1>; 385de36994dSTony Lindgren #size-cells = <0>; 386de36994dSTony Lindgren 387de36994dSTony Lindgren dpll_dsp_byp_mux: clock@23 { 388de36994dSTony Lindgren reg = <23>; 389724ba675SRob Herring compatible = "ti,mux-clock"; 390724ba675SRob Herring clock-output-names = "dpll_dsp_byp_mux"; 391724ba675SRob Herring clocks = <&sys_clkin1>, <&dsp_dpll_hs_clk_div>; 392de36994dSTony Lindgren #clock-cells = <0>; 393de36994dSTony Lindgren }; 394724ba675SRob Herring }; 395724ba675SRob Herring 396724ba675SRob Herring dpll_dsp_ck: clock@234 { 397724ba675SRob Herring #clock-cells = <0>; 398724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 399724ba675SRob Herring clock-output-names = "dpll_dsp_ck"; 400724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_dsp_byp_mux>; 401724ba675SRob Herring reg = <0x0234>, <0x0238>, <0x0240>, <0x023c>; 402724ba675SRob Herring assigned-clocks = <&dpll_dsp_ck>; 403724ba675SRob Herring assigned-clock-rates = <600000000>; 404724ba675SRob Herring }; 405724ba675SRob Herring 406724ba675SRob Herring dpll_dsp_m2_ck: clock-dpll-dsp-m2-8@244 { 407724ba675SRob Herring #clock-cells = <0>; 408724ba675SRob Herring compatible = "ti,divider-clock"; 409724ba675SRob Herring clock-output-names = "dpll_dsp_m2_ck"; 410724ba675SRob Herring clocks = <&dpll_dsp_ck>; 411724ba675SRob Herring ti,max-div = <31>; 412724ba675SRob Herring ti,autoidle-shift = <8>; 413724ba675SRob Herring reg = <0x0244>; 414724ba675SRob Herring ti,index-starts-at-one; 415724ba675SRob Herring ti,invert-autoidle-bit; 416724ba675SRob Herring assigned-clocks = <&dpll_dsp_m2_ck>; 417724ba675SRob Herring assigned-clock-rates = <600000000>; 418724ba675SRob Herring }; 419724ba675SRob Herring 420724ba675SRob Herring iva_dpll_hs_clk_div: clock-iva-dpll-hs-clk-div { 421724ba675SRob Herring #clock-cells = <0>; 422724ba675SRob Herring compatible = "fixed-factor-clock"; 423724ba675SRob Herring clock-output-names = "iva_dpll_hs_clk_div"; 424724ba675SRob Herring clocks = <&dpll_core_h12x2_ck>; 425724ba675SRob Herring clock-mult = <1>; 426724ba675SRob Herring clock-div = <1>; 427724ba675SRob Herring }; 428724ba675SRob Herring 429a0a62153STony Lindgren /* CM_CLKSEL_DPLL_IVA */ 430a0a62153STony Lindgren clock@1ac { 431a0a62153STony Lindgren compatible = "ti,clksel"; 432a0a62153STony Lindgren reg = <0x1ac>; 433a0a62153STony Lindgren #clock-cells = <2>; 434a0a62153STony Lindgren #address-cells = <1>; 435a0a62153STony Lindgren #size-cells = <0>; 436a0a62153STony Lindgren 437a0a62153STony Lindgren dpll_iva_byp_mux: clock@23 { 438a0a62153STony Lindgren reg = <23>; 439724ba675SRob Herring compatible = "ti,mux-clock"; 440724ba675SRob Herring clock-output-names = "dpll_iva_byp_mux"; 441724ba675SRob Herring clocks = <&sys_clkin1>, <&iva_dpll_hs_clk_div>; 442a0a62153STony Lindgren #clock-cells = <0>; 443a0a62153STony Lindgren }; 444724ba675SRob Herring }; 445724ba675SRob Herring 446724ba675SRob Herring dpll_iva_ck: clock@1a0 { 447724ba675SRob Herring #clock-cells = <0>; 448724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 449724ba675SRob Herring clock-output-names = "dpll_iva_ck"; 450724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_iva_byp_mux>; 451724ba675SRob Herring reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>; 452724ba675SRob Herring assigned-clocks = <&dpll_iva_ck>; 453724ba675SRob Herring assigned-clock-rates = <1165000000>; 454724ba675SRob Herring }; 455724ba675SRob Herring 456724ba675SRob Herring dpll_iva_m2_ck: clock-dpll-iva-m2-8@1b0 { 457724ba675SRob Herring #clock-cells = <0>; 458724ba675SRob Herring compatible = "ti,divider-clock"; 459724ba675SRob Herring clock-output-names = "dpll_iva_m2_ck"; 460724ba675SRob Herring clocks = <&dpll_iva_ck>; 461724ba675SRob Herring ti,max-div = <31>; 462724ba675SRob Herring ti,autoidle-shift = <8>; 463724ba675SRob Herring reg = <0x01b0>; 464724ba675SRob Herring ti,index-starts-at-one; 465724ba675SRob Herring ti,invert-autoidle-bit; 466724ba675SRob Herring assigned-clocks = <&dpll_iva_m2_ck>; 467724ba675SRob Herring assigned-clock-rates = <388333334>; 468724ba675SRob Herring }; 469724ba675SRob Herring 470724ba675SRob Herring iva_dclk: clock-iva-dclk { 471724ba675SRob Herring #clock-cells = <0>; 472724ba675SRob Herring compatible = "fixed-factor-clock"; 473724ba675SRob Herring clock-output-names = "iva_dclk"; 474724ba675SRob Herring clocks = <&dpll_iva_m2_ck>; 475724ba675SRob Herring clock-mult = <1>; 476724ba675SRob Herring clock-div = <1>; 477724ba675SRob Herring }; 478724ba675SRob Herring 479d3c9a441STony Lindgren /* CM_CLKSEL_DPLL_GPU */ 480d3c9a441STony Lindgren clock@2e4 { 481d3c9a441STony Lindgren compatible = "ti,clksel"; 482d3c9a441STony Lindgren reg = <0x2e4>; 483d3c9a441STony Lindgren #clock-cells = <2>; 484d3c9a441STony Lindgren #address-cells = <1>; 485d3c9a441STony Lindgren #size-cells = <0>; 486d3c9a441STony Lindgren 487d3c9a441STony Lindgren dpll_gpu_byp_mux: clock@23 { 488d3c9a441STony Lindgren reg = <23>; 489724ba675SRob Herring compatible = "ti,mux-clock"; 490724ba675SRob Herring clock-output-names = "dpll_gpu_byp_mux"; 491724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 492d3c9a441STony Lindgren #clock-cells = <0>; 493d3c9a441STony Lindgren }; 494724ba675SRob Herring }; 495724ba675SRob Herring 496724ba675SRob Herring dpll_gpu_ck: clock@2d8 { 497724ba675SRob Herring #clock-cells = <0>; 498724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 499724ba675SRob Herring clock-output-names = "dpll_gpu_ck"; 500724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_gpu_byp_mux>; 501724ba675SRob Herring reg = <0x02d8>, <0x02dc>, <0x02e4>, <0x02e0>; 502724ba675SRob Herring assigned-clocks = <&dpll_gpu_ck>; 503724ba675SRob Herring assigned-clock-rates = <1277000000>; 504724ba675SRob Herring }; 505724ba675SRob Herring 506724ba675SRob Herring dpll_gpu_m2_ck: clock-dpll-gpu-m2-8@2e8 { 507724ba675SRob Herring #clock-cells = <0>; 508724ba675SRob Herring compatible = "ti,divider-clock"; 509724ba675SRob Herring clock-output-names = "dpll_gpu_m2_ck"; 510724ba675SRob Herring clocks = <&dpll_gpu_ck>; 511724ba675SRob Herring ti,max-div = <31>; 512724ba675SRob Herring ti,autoidle-shift = <8>; 513724ba675SRob Herring reg = <0x02e8>; 514724ba675SRob Herring ti,index-starts-at-one; 515724ba675SRob Herring ti,invert-autoidle-bit; 516724ba675SRob Herring assigned-clocks = <&dpll_gpu_m2_ck>; 517724ba675SRob Herring assigned-clock-rates = <425666667>; 518724ba675SRob Herring }; 519724ba675SRob Herring 520724ba675SRob Herring dpll_core_m2_ck: clock-dpll-core-m2-8@130 { 521724ba675SRob Herring #clock-cells = <0>; 522724ba675SRob Herring compatible = "ti,divider-clock"; 523724ba675SRob Herring clock-output-names = "dpll_core_m2_ck"; 524724ba675SRob Herring clocks = <&dpll_core_ck>; 525724ba675SRob Herring ti,max-div = <31>; 526724ba675SRob Herring ti,autoidle-shift = <8>; 527724ba675SRob Herring reg = <0x0130>; 528724ba675SRob Herring ti,index-starts-at-one; 529724ba675SRob Herring ti,invert-autoidle-bit; 530724ba675SRob Herring }; 531724ba675SRob Herring 532724ba675SRob Herring core_dpll_out_dclk_div: clock-core-dpll-out-dclk-div { 533724ba675SRob Herring #clock-cells = <0>; 534724ba675SRob Herring compatible = "fixed-factor-clock"; 535724ba675SRob Herring clock-output-names = "core_dpll_out_dclk_div"; 536724ba675SRob Herring clocks = <&dpll_core_m2_ck>; 537724ba675SRob Herring clock-mult = <1>; 538724ba675SRob Herring clock-div = <1>; 539724ba675SRob Herring }; 540724ba675SRob Herring 5416c95cd7aSTony Lindgren /* CM_CLKSEL_DPLL_DDR */ 5426c95cd7aSTony Lindgren clock@21c { 5436c95cd7aSTony Lindgren compatible = "ti,clksel"; 5446c95cd7aSTony Lindgren reg = <0x21c>; 5456c95cd7aSTony Lindgren #clock-cells = <2>; 5466c95cd7aSTony Lindgren #address-cells = <1>; 5476c95cd7aSTony Lindgren #size-cells = <0>; 5486c95cd7aSTony Lindgren 5496c95cd7aSTony Lindgren dpll_ddr_byp_mux: clock@23 { 5506c95cd7aSTony Lindgren reg = <23>; 551724ba675SRob Herring compatible = "ti,mux-clock"; 552724ba675SRob Herring clock-output-names = "dpll_ddr_byp_mux"; 553724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 5546c95cd7aSTony Lindgren #clock-cells = <0>; 5556c95cd7aSTony Lindgren }; 556724ba675SRob Herring }; 557724ba675SRob Herring 558724ba675SRob Herring dpll_ddr_ck: clock@210 { 559724ba675SRob Herring #clock-cells = <0>; 560724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 561724ba675SRob Herring clock-output-names = "dpll_ddr_ck"; 562724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_ddr_byp_mux>; 563724ba675SRob Herring reg = <0x0210>, <0x0214>, <0x021c>, <0x0218>; 564724ba675SRob Herring }; 565724ba675SRob Herring 566724ba675SRob Herring dpll_ddr_m2_ck: clock-dpll-ddr-m2-8@220 { 567724ba675SRob Herring #clock-cells = <0>; 568724ba675SRob Herring compatible = "ti,divider-clock"; 569724ba675SRob Herring clock-output-names = "dpll_ddr_m2_ck"; 570724ba675SRob Herring clocks = <&dpll_ddr_ck>; 571724ba675SRob Herring ti,max-div = <31>; 572724ba675SRob Herring ti,autoidle-shift = <8>; 573724ba675SRob Herring reg = <0x0220>; 574724ba675SRob Herring ti,index-starts-at-one; 575724ba675SRob Herring ti,invert-autoidle-bit; 576724ba675SRob Herring }; 577724ba675SRob Herring 57899a27be0STony Lindgren /* CM_CLKSEL_DPLL_GMAC */ 57999a27be0STony Lindgren clock@2b4 { 58099a27be0STony Lindgren compatible = "ti,clksel"; 58199a27be0STony Lindgren reg = <0x2b4>; 58299a27be0STony Lindgren #clock-cells = <2>; 58399a27be0STony Lindgren #address-cells = <1>; 58499a27be0STony Lindgren #size-cells = <0>; 58599a27be0STony Lindgren 58699a27be0STony Lindgren dpll_gmac_byp_mux: clock@23 { 58799a27be0STony Lindgren reg = <23>; 588724ba675SRob Herring compatible = "ti,mux-clock"; 589724ba675SRob Herring clock-output-names = "dpll_gmac_byp_mux"; 590724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 59199a27be0STony Lindgren #clock-cells = <0>; 59299a27be0STony Lindgren }; 593724ba675SRob Herring }; 594724ba675SRob Herring 595724ba675SRob Herring dpll_gmac_ck: clock@2a8 { 596724ba675SRob Herring #clock-cells = <0>; 597724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 598724ba675SRob Herring clock-output-names = "dpll_gmac_ck"; 599724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_gmac_byp_mux>; 600724ba675SRob Herring reg = <0x02a8>, <0x02ac>, <0x02b4>, <0x02b0>; 601724ba675SRob Herring }; 602724ba675SRob Herring 603724ba675SRob Herring dpll_gmac_m2_ck: clock-dpll-gmac-m2-8@2b8 { 604724ba675SRob Herring #clock-cells = <0>; 605724ba675SRob Herring compatible = "ti,divider-clock"; 606724ba675SRob Herring clock-output-names = "dpll_gmac_m2_ck"; 607724ba675SRob Herring clocks = <&dpll_gmac_ck>; 608724ba675SRob Herring ti,max-div = <31>; 609724ba675SRob Herring ti,autoidle-shift = <8>; 610724ba675SRob Herring reg = <0x02b8>; 611724ba675SRob Herring ti,index-starts-at-one; 612724ba675SRob Herring ti,invert-autoidle-bit; 613724ba675SRob Herring }; 614724ba675SRob Herring 615724ba675SRob Herring video2_dclk_div: clock-video2-dclk-div { 616724ba675SRob Herring #clock-cells = <0>; 617724ba675SRob Herring compatible = "fixed-factor-clock"; 618724ba675SRob Herring clock-output-names = "video2_dclk_div"; 619724ba675SRob Herring clocks = <&video2_m2_clkin_ck>; 620724ba675SRob Herring clock-mult = <1>; 621724ba675SRob Herring clock-div = <1>; 622724ba675SRob Herring }; 623724ba675SRob Herring 624724ba675SRob Herring video1_dclk_div: clock-video1-dclk-div { 625724ba675SRob Herring #clock-cells = <0>; 626724ba675SRob Herring compatible = "fixed-factor-clock"; 627724ba675SRob Herring clock-output-names = "video1_dclk_div"; 628724ba675SRob Herring clocks = <&video1_m2_clkin_ck>; 629724ba675SRob Herring clock-mult = <1>; 630724ba675SRob Herring clock-div = <1>; 631724ba675SRob Herring }; 632724ba675SRob Herring 633724ba675SRob Herring hdmi_dclk_div: clock-hdmi-dclk-div { 634724ba675SRob Herring #clock-cells = <0>; 635724ba675SRob Herring compatible = "fixed-factor-clock"; 636724ba675SRob Herring clock-output-names = "hdmi_dclk_div"; 637724ba675SRob Herring clocks = <&hdmi_clkin_ck>; 638724ba675SRob Herring clock-mult = <1>; 639724ba675SRob Herring clock-div = <1>; 640724ba675SRob Herring }; 641724ba675SRob Herring 642724ba675SRob Herring per_dpll_hs_clk_div: clock-per-dpll-hs-clk-div { 643724ba675SRob Herring #clock-cells = <0>; 644724ba675SRob Herring compatible = "fixed-factor-clock"; 645724ba675SRob Herring clock-output-names = "per_dpll_hs_clk_div"; 646724ba675SRob Herring clocks = <&dpll_abe_m3x2_ck>; 647724ba675SRob Herring clock-mult = <1>; 648724ba675SRob Herring clock-div = <2>; 649724ba675SRob Herring }; 650724ba675SRob Herring 651724ba675SRob Herring usb_dpll_hs_clk_div: clock-usb-dpll-hs-clk-div { 652724ba675SRob Herring #clock-cells = <0>; 653724ba675SRob Herring compatible = "fixed-factor-clock"; 654724ba675SRob Herring clock-output-names = "usb_dpll_hs_clk_div"; 655724ba675SRob Herring clocks = <&dpll_abe_m3x2_ck>; 656724ba675SRob Herring clock-mult = <1>; 657724ba675SRob Herring clock-div = <3>; 658724ba675SRob Herring }; 659724ba675SRob Herring 660724ba675SRob Herring eve_dpll_hs_clk_div: clock-eve-dpll-hs-clk-div { 661724ba675SRob Herring #clock-cells = <0>; 662724ba675SRob Herring compatible = "fixed-factor-clock"; 663724ba675SRob Herring clock-output-names = "eve_dpll_hs_clk_div"; 664724ba675SRob Herring clocks = <&dpll_core_h12x2_ck>; 665724ba675SRob Herring clock-mult = <1>; 666724ba675SRob Herring clock-div = <1>; 667724ba675SRob Herring }; 668724ba675SRob Herring 6698d0cd4feSTony Lindgren /* CM_CLKSEL_DPLL_EVE */ 6708d0cd4feSTony Lindgren clock@290 { 6718d0cd4feSTony Lindgren compatible = "ti,clksel"; 6728d0cd4feSTony Lindgren reg = <0x290>; 6738d0cd4feSTony Lindgren #clock-cells = <2>; 6748d0cd4feSTony Lindgren #address-cells = <1>; 6758d0cd4feSTony Lindgren #size-cells = <0>; 6768d0cd4feSTony Lindgren 6778d0cd4feSTony Lindgren dpll_eve_byp_mux: clock@23 { 6788d0cd4feSTony Lindgren reg = <23>; 679724ba675SRob Herring compatible = "ti,mux-clock"; 680724ba675SRob Herring clock-output-names = "dpll_eve_byp_mux"; 681724ba675SRob Herring clocks = <&sys_clkin1>, <&eve_dpll_hs_clk_div>; 6828d0cd4feSTony Lindgren #clock-cells = <0>; 6838d0cd4feSTony Lindgren }; 684724ba675SRob Herring }; 685724ba675SRob Herring 686724ba675SRob Herring dpll_eve_ck: clock@284 { 687724ba675SRob Herring #clock-cells = <0>; 688724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 689724ba675SRob Herring clock-output-names = "dpll_eve_ck"; 690724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_eve_byp_mux>; 691724ba675SRob Herring reg = <0x0284>, <0x0288>, <0x0290>, <0x028c>; 692724ba675SRob Herring }; 693724ba675SRob Herring 694724ba675SRob Herring dpll_eve_m2_ck: clock-dpll-eve-m2-8@294 { 695724ba675SRob Herring #clock-cells = <0>; 696724ba675SRob Herring compatible = "ti,divider-clock"; 697724ba675SRob Herring clock-output-names = "dpll_eve_m2_ck"; 698724ba675SRob Herring clocks = <&dpll_eve_ck>; 699724ba675SRob Herring ti,max-div = <31>; 700724ba675SRob Herring ti,autoidle-shift = <8>; 701724ba675SRob Herring reg = <0x0294>; 702724ba675SRob Herring ti,index-starts-at-one; 703724ba675SRob Herring ti,invert-autoidle-bit; 704724ba675SRob Herring }; 705724ba675SRob Herring 706724ba675SRob Herring eve_dclk_div: clock-eve-dclk-div { 707724ba675SRob Herring #clock-cells = <0>; 708724ba675SRob Herring compatible = "fixed-factor-clock"; 709724ba675SRob Herring clock-output-names = "eve_dclk_div"; 710724ba675SRob Herring clocks = <&dpll_eve_m2_ck>; 711724ba675SRob Herring clock-mult = <1>; 712724ba675SRob Herring clock-div = <1>; 713724ba675SRob Herring }; 714724ba675SRob Herring 715724ba675SRob Herring dpll_core_h13x2_ck: clock-dpll-core-h13x2-8@140 { 716724ba675SRob Herring #clock-cells = <0>; 717724ba675SRob Herring compatible = "ti,divider-clock"; 718724ba675SRob Herring clock-output-names = "dpll_core_h13x2_ck"; 719724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 720724ba675SRob Herring ti,max-div = <63>; 721724ba675SRob Herring ti,autoidle-shift = <8>; 722724ba675SRob Herring reg = <0x0140>; 723724ba675SRob Herring ti,index-starts-at-one; 724724ba675SRob Herring ti,invert-autoidle-bit; 725724ba675SRob Herring }; 726724ba675SRob Herring 727724ba675SRob Herring dpll_core_h14x2_ck: clock-dpll-core-h14x2-8@144 { 728724ba675SRob Herring #clock-cells = <0>; 729724ba675SRob Herring compatible = "ti,divider-clock"; 730724ba675SRob Herring clock-output-names = "dpll_core_h14x2_ck"; 731724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 732724ba675SRob Herring ti,max-div = <63>; 733724ba675SRob Herring ti,autoidle-shift = <8>; 734724ba675SRob Herring reg = <0x0144>; 735724ba675SRob Herring ti,index-starts-at-one; 736724ba675SRob Herring ti,invert-autoidle-bit; 737724ba675SRob Herring }; 738724ba675SRob Herring 739724ba675SRob Herring dpll_core_h22x2_ck: clock-dpll-core-h22x2-8@154 { 740724ba675SRob Herring #clock-cells = <0>; 741724ba675SRob Herring compatible = "ti,divider-clock"; 742724ba675SRob Herring clock-output-names = "dpll_core_h22x2_ck"; 743724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 744724ba675SRob Herring ti,max-div = <63>; 745724ba675SRob Herring ti,autoidle-shift = <8>; 746724ba675SRob Herring reg = <0x0154>; 747724ba675SRob Herring ti,index-starts-at-one; 748724ba675SRob Herring ti,invert-autoidle-bit; 749724ba675SRob Herring }; 750724ba675SRob Herring 751724ba675SRob Herring dpll_core_h23x2_ck: clock-dpll-core-h23x2-8@158 { 752724ba675SRob Herring #clock-cells = <0>; 753724ba675SRob Herring compatible = "ti,divider-clock"; 754724ba675SRob Herring clock-output-names = "dpll_core_h23x2_ck"; 755724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 756724ba675SRob Herring ti,max-div = <63>; 757724ba675SRob Herring ti,autoidle-shift = <8>; 758724ba675SRob Herring reg = <0x0158>; 759724ba675SRob Herring ti,index-starts-at-one; 760724ba675SRob Herring ti,invert-autoidle-bit; 761724ba675SRob Herring }; 762724ba675SRob Herring 763724ba675SRob Herring dpll_core_h24x2_ck: clock-dpll-core-h24x2-8@15c { 764724ba675SRob Herring #clock-cells = <0>; 765724ba675SRob Herring compatible = "ti,divider-clock"; 766724ba675SRob Herring clock-output-names = "dpll_core_h24x2_ck"; 767724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 768724ba675SRob Herring ti,max-div = <63>; 769724ba675SRob Herring ti,autoidle-shift = <8>; 770724ba675SRob Herring reg = <0x015c>; 771724ba675SRob Herring ti,index-starts-at-one; 772724ba675SRob Herring ti,invert-autoidle-bit; 773724ba675SRob Herring }; 774724ba675SRob Herring 775724ba675SRob Herring dpll_ddr_x2_ck: clock-dpll-ddr-x2 { 776724ba675SRob Herring #clock-cells = <0>; 777724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 778724ba675SRob Herring clock-output-names = "dpll_ddr_x2_ck"; 779724ba675SRob Herring clocks = <&dpll_ddr_ck>; 780724ba675SRob Herring }; 781724ba675SRob Herring 782724ba675SRob Herring dpll_ddr_h11x2_ck: clock-dpll-ddr-h11x2-8@228 { 783724ba675SRob Herring #clock-cells = <0>; 784724ba675SRob Herring compatible = "ti,divider-clock"; 785724ba675SRob Herring clock-output-names = "dpll_ddr_h11x2_ck"; 786724ba675SRob Herring clocks = <&dpll_ddr_x2_ck>; 787724ba675SRob Herring ti,max-div = <63>; 788724ba675SRob Herring ti,autoidle-shift = <8>; 789724ba675SRob Herring reg = <0x0228>; 790724ba675SRob Herring ti,index-starts-at-one; 791724ba675SRob Herring ti,invert-autoidle-bit; 792724ba675SRob Herring }; 793724ba675SRob Herring 794724ba675SRob Herring dpll_dsp_x2_ck: clock-dpll-dsp-x2 { 795724ba675SRob Herring #clock-cells = <0>; 796724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 797724ba675SRob Herring clock-output-names = "dpll_dsp_x2_ck"; 798724ba675SRob Herring clocks = <&dpll_dsp_ck>; 799724ba675SRob Herring }; 800724ba675SRob Herring 801724ba675SRob Herring dpll_dsp_m3x2_ck: clock-dpll-dsp-m3x2-8@248 { 802724ba675SRob Herring #clock-cells = <0>; 803724ba675SRob Herring compatible = "ti,divider-clock"; 804724ba675SRob Herring clock-output-names = "dpll_dsp_m3x2_ck"; 805724ba675SRob Herring clocks = <&dpll_dsp_x2_ck>; 806724ba675SRob Herring ti,max-div = <31>; 807724ba675SRob Herring ti,autoidle-shift = <8>; 808724ba675SRob Herring reg = <0x0248>; 809724ba675SRob Herring ti,index-starts-at-one; 810724ba675SRob Herring ti,invert-autoidle-bit; 811724ba675SRob Herring assigned-clocks = <&dpll_dsp_m3x2_ck>; 812724ba675SRob Herring assigned-clock-rates = <400000000>; 813724ba675SRob Herring }; 814724ba675SRob Herring 815724ba675SRob Herring dpll_gmac_x2_ck: clock-dpll-gmac-x2 { 816724ba675SRob Herring #clock-cells = <0>; 817724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 818724ba675SRob Herring clock-output-names = "dpll_gmac_x2_ck"; 819724ba675SRob Herring clocks = <&dpll_gmac_ck>; 820724ba675SRob Herring }; 821724ba675SRob Herring 822724ba675SRob Herring dpll_gmac_h11x2_ck: clock-dpll-gmac-h11x2-8@2c0 { 823724ba675SRob Herring #clock-cells = <0>; 824724ba675SRob Herring compatible = "ti,divider-clock"; 825724ba675SRob Herring clock-output-names = "dpll_gmac_h11x2_ck"; 826724ba675SRob Herring clocks = <&dpll_gmac_x2_ck>; 827724ba675SRob Herring ti,max-div = <63>; 828724ba675SRob Herring ti,autoidle-shift = <8>; 829724ba675SRob Herring reg = <0x02c0>; 830724ba675SRob Herring ti,index-starts-at-one; 831724ba675SRob Herring ti,invert-autoidle-bit; 832724ba675SRob Herring }; 833724ba675SRob Herring 834724ba675SRob Herring dpll_gmac_h12x2_ck: clock-dpll-gmac-h12x2-8@2c4 { 835724ba675SRob Herring #clock-cells = <0>; 836724ba675SRob Herring compatible = "ti,divider-clock"; 837724ba675SRob Herring clock-output-names = "dpll_gmac_h12x2_ck"; 838724ba675SRob Herring clocks = <&dpll_gmac_x2_ck>; 839724ba675SRob Herring ti,max-div = <63>; 840724ba675SRob Herring ti,autoidle-shift = <8>; 841724ba675SRob Herring reg = <0x02c4>; 842724ba675SRob Herring ti,index-starts-at-one; 843724ba675SRob Herring ti,invert-autoidle-bit; 844724ba675SRob Herring }; 845724ba675SRob Herring 846724ba675SRob Herring dpll_gmac_h13x2_ck: clock-dpll-gmac-h13x2-8@2c8 { 847724ba675SRob Herring #clock-cells = <0>; 848724ba675SRob Herring compatible = "ti,divider-clock"; 849724ba675SRob Herring clock-output-names = "dpll_gmac_h13x2_ck"; 850724ba675SRob Herring clocks = <&dpll_gmac_x2_ck>; 851724ba675SRob Herring ti,max-div = <63>; 852724ba675SRob Herring ti,autoidle-shift = <8>; 853724ba675SRob Herring reg = <0x02c8>; 854724ba675SRob Herring ti,index-starts-at-one; 855724ba675SRob Herring ti,invert-autoidle-bit; 856724ba675SRob Herring }; 857724ba675SRob Herring 858724ba675SRob Herring dpll_gmac_m3x2_ck: clock-dpll-gmac-m3x2-8@2bc { 859724ba675SRob Herring #clock-cells = <0>; 860724ba675SRob Herring compatible = "ti,divider-clock"; 861724ba675SRob Herring clock-output-names = "dpll_gmac_m3x2_ck"; 862724ba675SRob Herring clocks = <&dpll_gmac_x2_ck>; 863724ba675SRob Herring ti,max-div = <31>; 864724ba675SRob Herring ti,autoidle-shift = <8>; 865724ba675SRob Herring reg = <0x02bc>; 866724ba675SRob Herring ti,index-starts-at-one; 867724ba675SRob Herring ti,invert-autoidle-bit; 868724ba675SRob Herring }; 869724ba675SRob Herring 870724ba675SRob Herring gmii_m_clk_div: clock-gmii-m-clk-div { 871724ba675SRob Herring #clock-cells = <0>; 872724ba675SRob Herring compatible = "fixed-factor-clock"; 873724ba675SRob Herring clock-output-names = "gmii_m_clk_div"; 874724ba675SRob Herring clocks = <&dpll_gmac_h11x2_ck>; 875724ba675SRob Herring clock-mult = <1>; 876724ba675SRob Herring clock-div = <2>; 877724ba675SRob Herring }; 878724ba675SRob Herring 879724ba675SRob Herring hdmi_clk2_div: clock-hdmi-clk2-div { 880724ba675SRob Herring #clock-cells = <0>; 881724ba675SRob Herring compatible = "fixed-factor-clock"; 882724ba675SRob Herring clock-output-names = "hdmi_clk2_div"; 883724ba675SRob Herring clocks = <&hdmi_clkin_ck>; 884724ba675SRob Herring clock-mult = <1>; 885724ba675SRob Herring clock-div = <1>; 886724ba675SRob Herring }; 887724ba675SRob Herring 888724ba675SRob Herring hdmi_div_clk: clock-hdmi-div { 889724ba675SRob Herring #clock-cells = <0>; 890724ba675SRob Herring compatible = "fixed-factor-clock"; 891724ba675SRob Herring clock-output-names = "hdmi_div_clk"; 892724ba675SRob Herring clocks = <&hdmi_clkin_ck>; 893724ba675SRob Herring clock-mult = <1>; 894724ba675SRob Herring clock-div = <1>; 895724ba675SRob Herring }; 896724ba675SRob Herring 897a65ae281STony Lindgren /* CM_CLKSEL_CORE */ 898a65ae281STony Lindgren clock@100 { 899a65ae281STony Lindgren compatible = "ti,clksel"; 900a65ae281STony Lindgren reg = <0x100>; 901a65ae281STony Lindgren #clock-cells = <2>; 902a65ae281STony Lindgren #address-cells = <1>; 903a65ae281STony Lindgren #size-cells = <0>; 904a65ae281STony Lindgren 905a65ae281STony Lindgren l3_iclk_div: clock@4 { 906a65ae281STony Lindgren reg = <4>; 907724ba675SRob Herring compatible = "ti,divider-clock"; 908724ba675SRob Herring clock-output-names = "l3_iclk_div"; 909724ba675SRob Herring ti,max-div = <2>; 910724ba675SRob Herring clocks = <&dpll_core_h12x2_ck>; 911724ba675SRob Herring ti,index-power-of-two; 912a65ae281STony Lindgren #clock-cells = <0>; 913a65ae281STony Lindgren }; 914724ba675SRob Herring }; 915724ba675SRob Herring 916724ba675SRob Herring l4_root_clk_div: clock-l4-root-clk-div { 917724ba675SRob Herring #clock-cells = <0>; 918724ba675SRob Herring compatible = "fixed-factor-clock"; 919724ba675SRob Herring clock-output-names = "l4_root_clk_div"; 920724ba675SRob Herring clocks = <&l3_iclk_div>; 921724ba675SRob Herring clock-mult = <1>; 922724ba675SRob Herring clock-div = <2>; 923724ba675SRob Herring }; 924724ba675SRob Herring 925724ba675SRob Herring video1_clk2_div: clock-video1-clk2-div { 926724ba675SRob Herring #clock-cells = <0>; 927724ba675SRob Herring compatible = "fixed-factor-clock"; 928724ba675SRob Herring clock-output-names = "video1_clk2_div"; 929724ba675SRob Herring clocks = <&video1_clkin_ck>; 930724ba675SRob Herring clock-mult = <1>; 931724ba675SRob Herring clock-div = <1>; 932724ba675SRob Herring }; 933724ba675SRob Herring 934724ba675SRob Herring video1_div_clk: clock-video1-div { 935724ba675SRob Herring #clock-cells = <0>; 936724ba675SRob Herring compatible = "fixed-factor-clock"; 937724ba675SRob Herring clock-output-names = "video1_div_clk"; 938724ba675SRob Herring clocks = <&video1_clkin_ck>; 939724ba675SRob Herring clock-mult = <1>; 940724ba675SRob Herring clock-div = <1>; 941724ba675SRob Herring }; 942724ba675SRob Herring 943724ba675SRob Herring video2_clk2_div: clock-video2-clk2-div { 944724ba675SRob Herring #clock-cells = <0>; 945724ba675SRob Herring compatible = "fixed-factor-clock"; 946724ba675SRob Herring clock-output-names = "video2_clk2_div"; 947724ba675SRob Herring clocks = <&video2_clkin_ck>; 948724ba675SRob Herring clock-mult = <1>; 949724ba675SRob Herring clock-div = <1>; 950724ba675SRob Herring }; 951724ba675SRob Herring 952724ba675SRob Herring video2_div_clk: clock-video2-div { 953724ba675SRob Herring #clock-cells = <0>; 954724ba675SRob Herring compatible = "fixed-factor-clock"; 955724ba675SRob Herring clock-output-names = "video2_div_clk"; 956724ba675SRob Herring clocks = <&video2_clkin_ck>; 957724ba675SRob Herring clock-mult = <1>; 958724ba675SRob Herring clock-div = <1>; 959724ba675SRob Herring }; 960724ba675SRob Herring 961724ba675SRob Herring dummy_ck: clock-dummy { 962724ba675SRob Herring #clock-cells = <0>; 963724ba675SRob Herring compatible = "fixed-clock"; 964724ba675SRob Herring clock-output-names = "dummy_ck"; 965724ba675SRob Herring clock-frequency = <0>; 966724ba675SRob Herring }; 967724ba675SRob Herring}; 968724ba675SRob Herring&prm_clocks { 969724ba675SRob Herring sys_clkin1: clock-sys-clkin1@110 { 970724ba675SRob Herring #clock-cells = <0>; 971724ba675SRob Herring compatible = "ti,mux-clock"; 972724ba675SRob Herring clock-output-names = "sys_clkin1"; 973724ba675SRob Herring clocks = <&virt_12000000_ck>, <&virt_20000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>; 974724ba675SRob Herring reg = <0x0110>; 975724ba675SRob Herring ti,index-starts-at-one; 976724ba675SRob Herring }; 977724ba675SRob Herring 978151cd945STony Lindgren /* CM_CLKSEL_ABE_PLL_SYS */ 979151cd945STony Lindgren clock@118 { 980151cd945STony Lindgren compatible = "ti,clksel"; 981151cd945STony Lindgren reg = <0x118>; 982151cd945STony Lindgren #clock-cells = <2>; 983151cd945STony Lindgren #address-cells = <1>; 984151cd945STony Lindgren #size-cells = <0>; 985151cd945STony Lindgren 986151cd945STony Lindgren abe_dpll_sys_clk_mux: clock@0 { 987151cd945STony Lindgren reg = <0>; 988724ba675SRob Herring compatible = "ti,mux-clock"; 989724ba675SRob Herring clock-output-names = "abe_dpll_sys_clk_mux"; 990724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin2>; 991151cd945STony Lindgren #clock-cells = <0>; 992151cd945STony Lindgren }; 993724ba675SRob Herring }; 994724ba675SRob Herring 995724ba675SRob Herring abe_dpll_bypass_clk_mux: clock-abe-dpll-bypass-clk-mux@114 { 996724ba675SRob Herring #clock-cells = <0>; 997724ba675SRob Herring compatible = "ti,mux-clock"; 998724ba675SRob Herring clock-output-names = "abe_dpll_bypass_clk_mux"; 999724ba675SRob Herring clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>; 1000724ba675SRob Herring reg = <0x0114>; 1001724ba675SRob Herring }; 1002724ba675SRob Herring 1003724ba675SRob Herring abe_dpll_clk_mux: clock-abe-dpll-clk-mux@10c { 1004724ba675SRob Herring #clock-cells = <0>; 1005724ba675SRob Herring compatible = "ti,mux-clock"; 1006724ba675SRob Herring clock-output-names = "abe_dpll_clk_mux"; 1007724ba675SRob Herring clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>; 1008724ba675SRob Herring reg = <0x010c>; 1009724ba675SRob Herring }; 1010724ba675SRob Herring 1011724ba675SRob Herring abe_24m_fclk: clock-abe-24m@11c { 1012724ba675SRob Herring #clock-cells = <0>; 1013724ba675SRob Herring compatible = "ti,divider-clock"; 1014724ba675SRob Herring clock-output-names = "abe_24m_fclk"; 1015724ba675SRob Herring clocks = <&dpll_abe_m2x2_ck>; 1016724ba675SRob Herring reg = <0x011c>; 1017724ba675SRob Herring ti,dividers = <8>, <16>; 1018724ba675SRob Herring }; 1019724ba675SRob Herring 1020724ba675SRob Herring aess_fclk: clock-aess@178 { 1021724ba675SRob Herring #clock-cells = <0>; 1022724ba675SRob Herring compatible = "ti,divider-clock"; 1023724ba675SRob Herring clock-output-names = "aess_fclk"; 1024724ba675SRob Herring clocks = <&abe_clk>; 1025724ba675SRob Herring reg = <0x0178>; 1026724ba675SRob Herring ti,max-div = <2>; 1027724ba675SRob Herring }; 1028724ba675SRob Herring 1029724ba675SRob Herring abe_giclk_div: clock-abe-giclk-div@174 { 1030724ba675SRob Herring #clock-cells = <0>; 1031724ba675SRob Herring compatible = "ti,divider-clock"; 1032724ba675SRob Herring clock-output-names = "abe_giclk_div"; 1033724ba675SRob Herring clocks = <&aess_fclk>; 1034724ba675SRob Herring reg = <0x0174>; 1035724ba675SRob Herring ti,max-div = <2>; 1036724ba675SRob Herring }; 1037724ba675SRob Herring 1038724ba675SRob Herring abe_lp_clk_div: clock-abe-lp-clk-div@1d8 { 1039724ba675SRob Herring #clock-cells = <0>; 1040724ba675SRob Herring compatible = "ti,divider-clock"; 1041724ba675SRob Herring clock-output-names = "abe_lp_clk_div"; 1042724ba675SRob Herring clocks = <&dpll_abe_m2x2_ck>; 1043724ba675SRob Herring reg = <0x01d8>; 1044724ba675SRob Herring ti,dividers = <16>, <32>; 1045724ba675SRob Herring }; 1046724ba675SRob Herring 1047724ba675SRob Herring abe_sys_clk_div: clock-abe-sys-clk-div@120 { 1048724ba675SRob Herring #clock-cells = <0>; 1049724ba675SRob Herring compatible = "ti,divider-clock"; 1050724ba675SRob Herring clock-output-names = "abe_sys_clk_div"; 1051724ba675SRob Herring clocks = <&sys_clkin1>; 1052724ba675SRob Herring reg = <0x0120>; 1053724ba675SRob Herring ti,max-div = <2>; 1054724ba675SRob Herring }; 1055724ba675SRob Herring 1056724ba675SRob Herring adc_gfclk_mux: clock-adc-gfclk-mux@1dc { 1057724ba675SRob Herring #clock-cells = <0>; 1058724ba675SRob Herring compatible = "ti,mux-clock"; 1059724ba675SRob Herring clock-output-names = "adc_gfclk_mux"; 1060724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin2>, <&sys_32k_ck>; 1061724ba675SRob Herring reg = <0x01dc>; 1062724ba675SRob Herring }; 1063724ba675SRob Herring 1064724ba675SRob Herring sys_clk1_dclk_div: clock-sys-clk1-dclk-div@1c8 { 1065724ba675SRob Herring #clock-cells = <0>; 1066724ba675SRob Herring compatible = "ti,divider-clock"; 1067724ba675SRob Herring clock-output-names = "sys_clk1_dclk_div"; 1068724ba675SRob Herring clocks = <&sys_clkin1>; 1069724ba675SRob Herring ti,max-div = <64>; 1070724ba675SRob Herring reg = <0x01c8>; 1071724ba675SRob Herring ti,index-power-of-two; 1072724ba675SRob Herring }; 1073724ba675SRob Herring 1074724ba675SRob Herring sys_clk2_dclk_div: clock-sys-clk2-dclk-div@1cc { 1075724ba675SRob Herring #clock-cells = <0>; 1076724ba675SRob Herring compatible = "ti,divider-clock"; 1077724ba675SRob Herring clock-output-names = "sys_clk2_dclk_div"; 1078724ba675SRob Herring clocks = <&sys_clkin2>; 1079724ba675SRob Herring ti,max-div = <64>; 1080724ba675SRob Herring reg = <0x01cc>; 1081724ba675SRob Herring ti,index-power-of-two; 1082724ba675SRob Herring }; 1083724ba675SRob Herring 1084724ba675SRob Herring per_abe_x1_dclk_div: clock-per-abe-x1-dclk-div@1bc { 1085724ba675SRob Herring #clock-cells = <0>; 1086724ba675SRob Herring compatible = "ti,divider-clock"; 1087724ba675SRob Herring clock-output-names = "per_abe_x1_dclk_div"; 1088724ba675SRob Herring clocks = <&dpll_abe_m2_ck>; 1089724ba675SRob Herring ti,max-div = <64>; 1090724ba675SRob Herring reg = <0x01bc>; 1091724ba675SRob Herring ti,index-power-of-two; 1092724ba675SRob Herring }; 1093724ba675SRob Herring 1094*bb5f690dSTony Lindgren /* CM_CLKSEL_DPLL_USB */ 1095*bb5f690dSTony Lindgren clock@18c { 1096*bb5f690dSTony Lindgren compatible = "ti,clksel"; 1097*bb5f690dSTony Lindgren reg = <0x18c>; 1098*bb5f690dSTony Lindgren #clock-cells = <2>; 1099*bb5f690dSTony Lindgren #address-cells = <1>; 1100*bb5f690dSTony Lindgren #size-cells = <0>; 1101*bb5f690dSTony Lindgren 1102*bb5f690dSTony Lindgren dsp_gclk_div: clock@0 { 1103*bb5f690dSTony Lindgren reg = <0>; 1104724ba675SRob Herring compatible = "ti,divider-clock"; 1105724ba675SRob Herring clock-output-names = "dsp_gclk_div"; 1106724ba675SRob Herring clocks = <&dpll_dsp_m2_ck>; 1107724ba675SRob Herring ti,max-div = <64>; 1108724ba675SRob Herring ti,index-power-of-two; 1109*bb5f690dSTony Lindgren #clock-cells = <0>; 1110*bb5f690dSTony Lindgren }; 1111724ba675SRob Herring }; 1112724ba675SRob Herring 1113724ba675SRob Herring gpu_dclk: clock-gpu-dclk@1a0 { 1114724ba675SRob Herring #clock-cells = <0>; 1115724ba675SRob Herring compatible = "ti,divider-clock"; 1116724ba675SRob Herring clock-output-names = "gpu_dclk"; 1117724ba675SRob Herring clocks = <&dpll_gpu_m2_ck>; 1118724ba675SRob Herring ti,max-div = <64>; 1119724ba675SRob Herring reg = <0x01a0>; 1120724ba675SRob Herring ti,index-power-of-two; 1121724ba675SRob Herring }; 1122724ba675SRob Herring 1123724ba675SRob Herring emif_phy_dclk_div: clock-emif-phy-dclk-div@190 { 1124724ba675SRob Herring #clock-cells = <0>; 1125724ba675SRob Herring compatible = "ti,divider-clock"; 1126724ba675SRob Herring clock-output-names = "emif_phy_dclk_div"; 1127724ba675SRob Herring clocks = <&dpll_ddr_m2_ck>; 1128724ba675SRob Herring ti,max-div = <64>; 1129724ba675SRob Herring reg = <0x0190>; 1130724ba675SRob Herring ti,index-power-of-two; 1131724ba675SRob Herring }; 1132724ba675SRob Herring 1133724ba675SRob Herring gmac_250m_dclk_div: clock-gmac-250m-dclk-div@19c { 1134724ba675SRob Herring #clock-cells = <0>; 1135724ba675SRob Herring compatible = "ti,divider-clock"; 1136724ba675SRob Herring clock-output-names = "gmac_250m_dclk_div"; 1137724ba675SRob Herring clocks = <&dpll_gmac_m2_ck>; 1138724ba675SRob Herring ti,max-div = <64>; 1139724ba675SRob Herring reg = <0x019c>; 1140724ba675SRob Herring ti,index-power-of-two; 1141724ba675SRob Herring }; 1142724ba675SRob Herring 1143724ba675SRob Herring gmac_main_clk: clock-gmac-main { 1144724ba675SRob Herring #clock-cells = <0>; 1145724ba675SRob Herring compatible = "fixed-factor-clock"; 1146724ba675SRob Herring clock-output-names = "gmac_main_clk"; 1147724ba675SRob Herring clocks = <&gmac_250m_dclk_div>; 1148724ba675SRob Herring clock-mult = <1>; 1149724ba675SRob Herring clock-div = <2>; 1150724ba675SRob Herring }; 1151724ba675SRob Herring 1152724ba675SRob Herring l3init_480m_dclk_div: clock-l3init-480m-dclk-div@1ac { 1153724ba675SRob Herring #clock-cells = <0>; 1154724ba675SRob Herring compatible = "ti,divider-clock"; 1155724ba675SRob Herring clock-output-names = "l3init_480m_dclk_div"; 1156724ba675SRob Herring clocks = <&dpll_usb_m2_ck>; 1157724ba675SRob Herring ti,max-div = <64>; 1158724ba675SRob Herring reg = <0x01ac>; 1159724ba675SRob Herring ti,index-power-of-two; 1160724ba675SRob Herring }; 1161724ba675SRob Herring 1162724ba675SRob Herring usb_otg_dclk_div: clock-usb-otg-dclk-div@184 { 1163724ba675SRob Herring #clock-cells = <0>; 1164724ba675SRob Herring compatible = "ti,divider-clock"; 1165724ba675SRob Herring clock-output-names = "usb_otg_dclk_div"; 1166724ba675SRob Herring clocks = <&usb_otg_clkin_ck>; 1167724ba675SRob Herring ti,max-div = <64>; 1168724ba675SRob Herring reg = <0x0184>; 1169724ba675SRob Herring ti,index-power-of-two; 1170724ba675SRob Herring }; 1171724ba675SRob Herring 1172724ba675SRob Herring sata_dclk_div: clock-sata-dclk-div@1c0 { 1173724ba675SRob Herring #clock-cells = <0>; 1174724ba675SRob Herring compatible = "ti,divider-clock"; 1175724ba675SRob Herring clock-output-names = "sata_dclk_div"; 1176724ba675SRob Herring clocks = <&sys_clkin1>; 1177724ba675SRob Herring ti,max-div = <64>; 1178724ba675SRob Herring reg = <0x01c0>; 1179724ba675SRob Herring ti,index-power-of-two; 1180724ba675SRob Herring }; 1181724ba675SRob Herring 1182724ba675SRob Herring pcie2_dclk_div: clock-pcie2-dclk-div@1b8 { 1183724ba675SRob Herring #clock-cells = <0>; 1184724ba675SRob Herring compatible = "ti,divider-clock"; 1185724ba675SRob Herring clock-output-names = "pcie2_dclk_div"; 1186724ba675SRob Herring clocks = <&dpll_pcie_ref_m2_ck>; 1187724ba675SRob Herring ti,max-div = <64>; 1188724ba675SRob Herring reg = <0x01b8>; 1189724ba675SRob Herring ti,index-power-of-two; 1190724ba675SRob Herring }; 1191724ba675SRob Herring 1192724ba675SRob Herring pcie_dclk_div: clock-pcie-dclk-div@1b4 { 1193724ba675SRob Herring #clock-cells = <0>; 1194724ba675SRob Herring compatible = "ti,divider-clock"; 1195724ba675SRob Herring clock-output-names = "pcie_dclk_div"; 1196724ba675SRob Herring clocks = <&apll_pcie_m2_ck>; 1197724ba675SRob Herring ti,max-div = <64>; 1198724ba675SRob Herring reg = <0x01b4>; 1199724ba675SRob Herring ti,index-power-of-two; 1200724ba675SRob Herring }; 1201724ba675SRob Herring 1202724ba675SRob Herring emu_dclk_div: clock-emu-dclk-div@194 { 1203724ba675SRob Herring #clock-cells = <0>; 1204724ba675SRob Herring compatible = "ti,divider-clock"; 1205724ba675SRob Herring clock-output-names = "emu_dclk_div"; 1206724ba675SRob Herring clocks = <&sys_clkin1>; 1207724ba675SRob Herring ti,max-div = <64>; 1208724ba675SRob Herring reg = <0x0194>; 1209724ba675SRob Herring ti,index-power-of-two; 1210724ba675SRob Herring }; 1211724ba675SRob Herring 1212724ba675SRob Herring secure_32k_dclk_div: clock-secure-32k-dclk-div@1c4 { 1213724ba675SRob Herring #clock-cells = <0>; 1214724ba675SRob Herring compatible = "ti,divider-clock"; 1215724ba675SRob Herring clock-output-names = "secure_32k_dclk_div"; 1216724ba675SRob Herring clocks = <&secure_32k_clk_src_ck>; 1217724ba675SRob Herring ti,max-div = <64>; 1218724ba675SRob Herring reg = <0x01c4>; 1219724ba675SRob Herring ti,index-power-of-two; 1220724ba675SRob Herring }; 1221724ba675SRob Herring 1222724ba675SRob Herring clkoutmux0_clk_mux: clock-clkoutmux0-clk-mux@158 { 1223724ba675SRob Herring #clock-cells = <0>; 1224724ba675SRob Herring compatible = "ti,mux-clock"; 1225724ba675SRob Herring clock-output-names = "clkoutmux0_clk_mux"; 1226724ba675SRob Herring clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>; 1227724ba675SRob Herring reg = <0x0158>; 1228724ba675SRob Herring }; 1229724ba675SRob Herring 1230724ba675SRob Herring clkoutmux1_clk_mux: clock-clkoutmux1-clk-mux@15c { 1231724ba675SRob Herring #clock-cells = <0>; 1232724ba675SRob Herring compatible = "ti,mux-clock"; 1233724ba675SRob Herring clock-output-names = "clkoutmux1_clk_mux"; 1234724ba675SRob Herring clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>; 1235724ba675SRob Herring reg = <0x015c>; 1236724ba675SRob Herring }; 1237724ba675SRob Herring 1238724ba675SRob Herring clkoutmux2_clk_mux: clock-clkoutmux2-clk-mux@160 { 1239724ba675SRob Herring #clock-cells = <0>; 1240724ba675SRob Herring compatible = "ti,mux-clock"; 1241724ba675SRob Herring clock-output-names = "clkoutmux2_clk_mux"; 1242724ba675SRob Herring clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>; 1243724ba675SRob Herring reg = <0x0160>; 1244724ba675SRob Herring }; 1245724ba675SRob Herring 1246724ba675SRob Herring custefuse_sys_gfclk_div: clock-custefuse-sys-gfclk-div { 1247724ba675SRob Herring #clock-cells = <0>; 1248724ba675SRob Herring compatible = "fixed-factor-clock"; 1249724ba675SRob Herring clock-output-names = "custefuse_sys_gfclk_div"; 1250724ba675SRob Herring clocks = <&sys_clkin1>; 1251724ba675SRob Herring clock-mult = <1>; 1252724ba675SRob Herring clock-div = <2>; 1253724ba675SRob Herring }; 1254724ba675SRob Herring 1255724ba675SRob Herring eve_clk: clock-eve@180 { 1256724ba675SRob Herring #clock-cells = <0>; 1257724ba675SRob Herring compatible = "ti,mux-clock"; 1258724ba675SRob Herring clock-output-names = "eve_clk"; 1259724ba675SRob Herring clocks = <&dpll_eve_m2_ck>, <&dpll_dsp_m3x2_ck>; 1260724ba675SRob Herring reg = <0x0180>; 1261724ba675SRob Herring }; 1262724ba675SRob Herring 1263724ba675SRob Herring hdmi_dpll_clk_mux: clock-hdmi-dpll-clk-mux@164 { 1264724ba675SRob Herring #clock-cells = <0>; 1265724ba675SRob Herring compatible = "ti,mux-clock"; 1266724ba675SRob Herring clock-output-names = "hdmi_dpll_clk_mux"; 1267724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin2>; 1268724ba675SRob Herring reg = <0x0164>; 1269724ba675SRob Herring }; 1270724ba675SRob Herring 1271724ba675SRob Herring mlb_clk: clock-mlb@134 { 1272724ba675SRob Herring #clock-cells = <0>; 1273724ba675SRob Herring compatible = "ti,divider-clock"; 1274724ba675SRob Herring clock-output-names = "mlb_clk"; 1275724ba675SRob Herring clocks = <&mlb_clkin_ck>; 1276724ba675SRob Herring ti,max-div = <64>; 1277724ba675SRob Herring reg = <0x0134>; 1278724ba675SRob Herring ti,index-power-of-two; 1279724ba675SRob Herring }; 1280724ba675SRob Herring 1281724ba675SRob Herring mlbp_clk: clock-mlbp@130 { 1282724ba675SRob Herring #clock-cells = <0>; 1283724ba675SRob Herring compatible = "ti,divider-clock"; 1284724ba675SRob Herring clock-output-names = "mlbp_clk"; 1285724ba675SRob Herring clocks = <&mlbp_clkin_ck>; 1286724ba675SRob Herring ti,max-div = <64>; 1287724ba675SRob Herring reg = <0x0130>; 1288724ba675SRob Herring ti,index-power-of-two; 1289724ba675SRob Herring }; 1290724ba675SRob Herring 1291724ba675SRob Herring per_abe_x1_gfclk2_div: clock-per-abe-x1-gfclk2-div@138 { 1292724ba675SRob Herring #clock-cells = <0>; 1293724ba675SRob Herring compatible = "ti,divider-clock"; 1294724ba675SRob Herring clock-output-names = "per_abe_x1_gfclk2_div"; 1295724ba675SRob Herring clocks = <&dpll_abe_m2_ck>; 1296724ba675SRob Herring ti,max-div = <64>; 1297724ba675SRob Herring reg = <0x0138>; 1298724ba675SRob Herring ti,index-power-of-two; 1299724ba675SRob Herring }; 1300724ba675SRob Herring 1301724ba675SRob Herring timer_sys_clk_div: clock-timer-sys-clk-div@144 { 1302724ba675SRob Herring #clock-cells = <0>; 1303724ba675SRob Herring compatible = "ti,divider-clock"; 1304724ba675SRob Herring clock-output-names = "timer_sys_clk_div"; 1305724ba675SRob Herring clocks = <&sys_clkin1>; 1306724ba675SRob Herring reg = <0x0144>; 1307724ba675SRob Herring ti,max-div = <2>; 1308724ba675SRob Herring }; 1309724ba675SRob Herring 1310724ba675SRob Herring video1_dpll_clk_mux: clock-video1-dpll-clk-mux@168 { 1311724ba675SRob Herring #clock-cells = <0>; 1312724ba675SRob Herring compatible = "ti,mux-clock"; 1313724ba675SRob Herring clock-output-names = "video1_dpll_clk_mux"; 1314724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin2>; 1315724ba675SRob Herring reg = <0x0168>; 1316724ba675SRob Herring }; 1317724ba675SRob Herring 1318724ba675SRob Herring video2_dpll_clk_mux: clock-video2-dpll-clk-mux@16c { 1319724ba675SRob Herring #clock-cells = <0>; 1320724ba675SRob Herring compatible = "ti,mux-clock"; 1321724ba675SRob Herring clock-output-names = "video2_dpll_clk_mux"; 1322724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin2>; 1323724ba675SRob Herring reg = <0x016c>; 1324724ba675SRob Herring }; 1325724ba675SRob Herring 1326724ba675SRob Herring wkupaon_iclk_mux: clock-wkupaon-iclk-mux@108 { 1327724ba675SRob Herring #clock-cells = <0>; 1328724ba675SRob Herring compatible = "ti,mux-clock"; 1329724ba675SRob Herring clock-output-names = "wkupaon_iclk_mux"; 1330724ba675SRob Herring clocks = <&sys_clkin1>, <&abe_lp_clk_div>; 1331724ba675SRob Herring reg = <0x0108>; 1332724ba675SRob Herring }; 1333724ba675SRob Herring}; 1334724ba675SRob Herring 1335724ba675SRob Herring&cm_core_clocks { 1336724ba675SRob Herring dpll_pcie_ref_ck: clock@200 { 1337724ba675SRob Herring #clock-cells = <0>; 1338724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 1339724ba675SRob Herring clock-output-names = "dpll_pcie_ref_ck"; 1340724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin1>; 1341724ba675SRob Herring reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>; 1342724ba675SRob Herring }; 1343724ba675SRob Herring 1344724ba675SRob Herring dpll_pcie_ref_m2ldo_ck: clock-dpll-pcie-ref-m2ldo-8@210 { 1345724ba675SRob Herring #clock-cells = <0>; 1346724ba675SRob Herring compatible = "ti,divider-clock"; 1347724ba675SRob Herring clock-output-names = "dpll_pcie_ref_m2ldo_ck"; 1348724ba675SRob Herring clocks = <&dpll_pcie_ref_ck>; 1349724ba675SRob Herring ti,max-div = <31>; 1350724ba675SRob Herring ti,autoidle-shift = <8>; 1351724ba675SRob Herring reg = <0x0210>; 1352724ba675SRob Herring ti,index-starts-at-one; 1353724ba675SRob Herring ti,invert-autoidle-bit; 1354724ba675SRob Herring }; 1355724ba675SRob Herring 1356724ba675SRob Herring apll_pcie_in_clk_mux: clock-apll-pcie-in-clk-mux-7@4ae06118 { 1357724ba675SRob Herring compatible = "ti,mux-clock"; 1358724ba675SRob Herring clock-output-names = "apll_pcie_in_clk_mux"; 1359724ba675SRob Herring clocks = <&dpll_pcie_ref_m2ldo_ck>, <&pciesref_acs_clk_ck>; 1360724ba675SRob Herring #clock-cells = <0>; 1361724ba675SRob Herring reg = <0x021c 0x4>; 1362724ba675SRob Herring ti,bit-shift = <7>; 1363724ba675SRob Herring }; 1364724ba675SRob Herring 1365724ba675SRob Herring apll_pcie_ck: clock@21c { 1366724ba675SRob Herring #clock-cells = <0>; 1367724ba675SRob Herring compatible = "ti,dra7-apll-clock"; 1368724ba675SRob Herring clock-output-names = "apll_pcie_ck"; 1369724ba675SRob Herring clocks = <&apll_pcie_in_clk_mux>, <&dpll_pcie_ref_ck>; 1370724ba675SRob Herring reg = <0x021c>, <0x0220>; 1371724ba675SRob Herring }; 1372724ba675SRob Herring 1373724ba675SRob Herring optfclk_pciephy_div: clock-optfclk-pciephy-div-8@4a00821c { 1374724ba675SRob Herring compatible = "ti,divider-clock"; 1375724ba675SRob Herring clock-output-names = "optfclk_pciephy_div"; 1376724ba675SRob Herring clocks = <&apll_pcie_ck>; 1377724ba675SRob Herring #clock-cells = <0>; 1378724ba675SRob Herring reg = <0x021c>; 1379724ba675SRob Herring ti,bit-shift = <8>; 1380724ba675SRob Herring ti,max-div = <2>; 1381724ba675SRob Herring }; 1382724ba675SRob Herring 1383724ba675SRob Herring apll_pcie_clkvcoldo: clock-apll-pcie-clkvcoldo { 1384724ba675SRob Herring #clock-cells = <0>; 1385724ba675SRob Herring compatible = "fixed-factor-clock"; 1386724ba675SRob Herring clock-output-names = "apll_pcie_clkvcoldo"; 1387724ba675SRob Herring clocks = <&apll_pcie_ck>; 1388724ba675SRob Herring clock-mult = <1>; 1389724ba675SRob Herring clock-div = <1>; 1390724ba675SRob Herring }; 1391724ba675SRob Herring 1392724ba675SRob Herring apll_pcie_clkvcoldo_div: clock-apll-pcie-clkvcoldo-div { 1393724ba675SRob Herring #clock-cells = <0>; 1394724ba675SRob Herring compatible = "fixed-factor-clock"; 1395724ba675SRob Herring clock-output-names = "apll_pcie_clkvcoldo_div"; 1396724ba675SRob Herring clocks = <&apll_pcie_ck>; 1397724ba675SRob Herring clock-mult = <1>; 1398724ba675SRob Herring clock-div = <1>; 1399724ba675SRob Herring }; 1400724ba675SRob Herring 1401724ba675SRob Herring apll_pcie_m2_ck: clock-apll-pcie-m2 { 1402724ba675SRob Herring #clock-cells = <0>; 1403724ba675SRob Herring compatible = "fixed-factor-clock"; 1404724ba675SRob Herring clock-output-names = "apll_pcie_m2_ck"; 1405724ba675SRob Herring clocks = <&apll_pcie_ck>; 1406724ba675SRob Herring clock-mult = <1>; 1407724ba675SRob Herring clock-div = <1>; 1408724ba675SRob Herring }; 1409724ba675SRob Herring 14102fc35aa0STony Lindgren /* CM_CLKSEL_DPLL_PER */ 14112fc35aa0STony Lindgren clock@14c { 14122fc35aa0STony Lindgren compatible = "ti,clksel"; 14132fc35aa0STony Lindgren reg = <0x14c>; 14142fc35aa0STony Lindgren #clock-cells = <2>; 14152fc35aa0STony Lindgren #address-cells = <1>; 14162fc35aa0STony Lindgren #size-cells = <0>; 14172fc35aa0STony Lindgren 14182fc35aa0STony Lindgren dpll_per_byp_mux: clock@23 { 14192fc35aa0STony Lindgren reg = <23>; 1420724ba675SRob Herring compatible = "ti,mux-clock"; 1421724ba675SRob Herring clock-output-names = "dpll_per_byp_mux"; 1422724ba675SRob Herring clocks = <&sys_clkin1>, <&per_dpll_hs_clk_div>; 14232fc35aa0STony Lindgren #clock-cells = <0>; 14242fc35aa0STony Lindgren }; 1425724ba675SRob Herring }; 1426724ba675SRob Herring 1427724ba675SRob Herring dpll_per_ck: clock@140 { 1428724ba675SRob Herring #clock-cells = <0>; 1429724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 1430724ba675SRob Herring clock-output-names = "dpll_per_ck"; 1431724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_per_byp_mux>; 1432724ba675SRob Herring reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>; 1433724ba675SRob Herring }; 1434724ba675SRob Herring 1435724ba675SRob Herring dpll_per_m2_ck: clock-dpll-per-m2-8@150 { 1436724ba675SRob Herring #clock-cells = <0>; 1437724ba675SRob Herring compatible = "ti,divider-clock"; 1438724ba675SRob Herring clock-output-names = "dpll_per_m2_ck"; 1439724ba675SRob Herring clocks = <&dpll_per_ck>; 1440724ba675SRob Herring ti,max-div = <31>; 1441724ba675SRob Herring ti,autoidle-shift = <8>; 1442724ba675SRob Herring reg = <0x0150>; 1443724ba675SRob Herring ti,index-starts-at-one; 1444724ba675SRob Herring ti,invert-autoidle-bit; 1445724ba675SRob Herring }; 1446724ba675SRob Herring 1447724ba675SRob Herring func_96m_aon_dclk_div: clock-func-96m-aon-dclk-div { 1448724ba675SRob Herring #clock-cells = <0>; 1449724ba675SRob Herring compatible = "fixed-factor-clock"; 1450724ba675SRob Herring clock-output-names = "func_96m_aon_dclk_div"; 1451724ba675SRob Herring clocks = <&dpll_per_m2_ck>; 1452724ba675SRob Herring clock-mult = <1>; 1453724ba675SRob Herring clock-div = <1>; 1454724ba675SRob Herring }; 1455724ba675SRob Herring 1456*bb5f690dSTony Lindgren /* CM_CLKSEL_DPLL_USB */ 1457*bb5f690dSTony Lindgren clock@18c { 1458*bb5f690dSTony Lindgren compatible = "ti,clksel"; 1459*bb5f690dSTony Lindgren reg = <0x18c>; 1460*bb5f690dSTony Lindgren #clock-cells = <2>; 1461*bb5f690dSTony Lindgren #address-cells = <1>; 1462*bb5f690dSTony Lindgren #size-cells = <0>; 1463*bb5f690dSTony Lindgren 1464*bb5f690dSTony Lindgren dpll_usb_byp_mux: clock@23 { 1465*bb5f690dSTony Lindgren reg = <23>; 1466724ba675SRob Herring compatible = "ti,mux-clock"; 1467724ba675SRob Herring clock-output-names = "dpll_usb_byp_mux"; 1468724ba675SRob Herring clocks = <&sys_clkin1>, <&usb_dpll_hs_clk_div>; 1469*bb5f690dSTony Lindgren #clock-cells = <0>; 1470*bb5f690dSTony Lindgren }; 1471724ba675SRob Herring }; 1472724ba675SRob Herring 1473724ba675SRob Herring dpll_usb_ck: clock@180 { 1474724ba675SRob Herring #clock-cells = <0>; 1475724ba675SRob Herring compatible = "ti,omap4-dpll-j-type-clock"; 1476724ba675SRob Herring clock-output-names = "dpll_usb_ck"; 1477724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_usb_byp_mux>; 1478724ba675SRob Herring reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>; 1479724ba675SRob Herring }; 1480724ba675SRob Herring 1481724ba675SRob Herring dpll_usb_m2_ck: clock-dpll-usb-m2-8@190 { 1482724ba675SRob Herring #clock-cells = <0>; 1483724ba675SRob Herring compatible = "ti,divider-clock"; 1484724ba675SRob Herring clock-output-names = "dpll_usb_m2_ck"; 1485724ba675SRob Herring clocks = <&dpll_usb_ck>; 1486724ba675SRob Herring ti,max-div = <127>; 1487724ba675SRob Herring ti,autoidle-shift = <8>; 1488724ba675SRob Herring reg = <0x0190>; 1489724ba675SRob Herring ti,index-starts-at-one; 1490724ba675SRob Herring ti,invert-autoidle-bit; 1491724ba675SRob Herring }; 1492724ba675SRob Herring 1493724ba675SRob Herring dpll_pcie_ref_m2_ck: clock-dpll-pcie-ref-m2-8@210 { 1494724ba675SRob Herring #clock-cells = <0>; 1495724ba675SRob Herring compatible = "ti,divider-clock"; 1496724ba675SRob Herring clock-output-names = "dpll_pcie_ref_m2_ck"; 1497724ba675SRob Herring clocks = <&dpll_pcie_ref_ck>; 1498724ba675SRob Herring ti,max-div = <127>; 1499724ba675SRob Herring ti,autoidle-shift = <8>; 1500724ba675SRob Herring reg = <0x0210>; 1501724ba675SRob Herring ti,index-starts-at-one; 1502724ba675SRob Herring ti,invert-autoidle-bit; 1503724ba675SRob Herring }; 1504724ba675SRob Herring 1505724ba675SRob Herring dpll_per_x2_ck: clock-dpll-per-x2 { 1506724ba675SRob Herring #clock-cells = <0>; 1507724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 1508724ba675SRob Herring clock-output-names = "dpll_per_x2_ck"; 1509724ba675SRob Herring clocks = <&dpll_per_ck>; 1510724ba675SRob Herring }; 1511724ba675SRob Herring 1512724ba675SRob Herring dpll_per_h11x2_ck: clock-dpll-per-h11x2-8@158 { 1513724ba675SRob Herring #clock-cells = <0>; 1514724ba675SRob Herring compatible = "ti,divider-clock"; 1515724ba675SRob Herring clock-output-names = "dpll_per_h11x2_ck"; 1516724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 1517724ba675SRob Herring ti,max-div = <63>; 1518724ba675SRob Herring ti,autoidle-shift = <8>; 1519724ba675SRob Herring reg = <0x0158>; 1520724ba675SRob Herring ti,index-starts-at-one; 1521724ba675SRob Herring ti,invert-autoidle-bit; 1522724ba675SRob Herring }; 1523724ba675SRob Herring 1524724ba675SRob Herring dpll_per_h12x2_ck: clock-dpll-per-h12x2-8@15c { 1525724ba675SRob Herring #clock-cells = <0>; 1526724ba675SRob Herring compatible = "ti,divider-clock"; 1527724ba675SRob Herring clock-output-names = "dpll_per_h12x2_ck"; 1528724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 1529724ba675SRob Herring ti,max-div = <63>; 1530724ba675SRob Herring ti,autoidle-shift = <8>; 1531724ba675SRob Herring reg = <0x015c>; 1532724ba675SRob Herring ti,index-starts-at-one; 1533724ba675SRob Herring ti,invert-autoidle-bit; 1534724ba675SRob Herring }; 1535724ba675SRob Herring 1536724ba675SRob Herring dpll_per_h13x2_ck: clock-dpll-per-h13x2-8@160 { 1537724ba675SRob Herring #clock-cells = <0>; 1538724ba675SRob Herring compatible = "ti,divider-clock"; 1539724ba675SRob Herring clock-output-names = "dpll_per_h13x2_ck"; 1540724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 1541724ba675SRob Herring ti,max-div = <63>; 1542724ba675SRob Herring ti,autoidle-shift = <8>; 1543724ba675SRob Herring reg = <0x0160>; 1544724ba675SRob Herring ti,index-starts-at-one; 1545724ba675SRob Herring ti,invert-autoidle-bit; 1546724ba675SRob Herring }; 1547724ba675SRob Herring 1548724ba675SRob Herring dpll_per_h14x2_ck: clock-dpll-per-h14x2-8@164 { 1549724ba675SRob Herring #clock-cells = <0>; 1550724ba675SRob Herring compatible = "ti,divider-clock"; 1551724ba675SRob Herring clock-output-names = "dpll_per_h14x2_ck"; 1552724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 1553724ba675SRob Herring ti,max-div = <63>; 1554724ba675SRob Herring ti,autoidle-shift = <8>; 1555724ba675SRob Herring reg = <0x0164>; 1556724ba675SRob Herring ti,index-starts-at-one; 1557724ba675SRob Herring ti,invert-autoidle-bit; 1558724ba675SRob Herring }; 1559724ba675SRob Herring 1560724ba675SRob Herring dpll_per_m2x2_ck: clock-dpll-per-m2x2-8@150 { 1561724ba675SRob Herring #clock-cells = <0>; 1562724ba675SRob Herring compatible = "ti,divider-clock"; 1563724ba675SRob Herring clock-output-names = "dpll_per_m2x2_ck"; 1564724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 1565724ba675SRob Herring ti,max-div = <31>; 1566724ba675SRob Herring ti,autoidle-shift = <8>; 1567724ba675SRob Herring reg = <0x0150>; 1568724ba675SRob Herring ti,index-starts-at-one; 1569724ba675SRob Herring ti,invert-autoidle-bit; 1570724ba675SRob Herring }; 1571724ba675SRob Herring 1572724ba675SRob Herring dpll_usb_clkdcoldo: clock-dpll-usb-clkdcoldo { 1573724ba675SRob Herring #clock-cells = <0>; 1574724ba675SRob Herring compatible = "fixed-factor-clock"; 1575724ba675SRob Herring clock-output-names = "dpll_usb_clkdcoldo"; 1576724ba675SRob Herring clocks = <&dpll_usb_ck>; 1577724ba675SRob Herring clock-mult = <1>; 1578724ba675SRob Herring clock-div = <1>; 1579724ba675SRob Herring }; 1580724ba675SRob Herring 1581724ba675SRob Herring func_128m_clk: clock-func-128m { 1582724ba675SRob Herring #clock-cells = <0>; 1583724ba675SRob Herring compatible = "fixed-factor-clock"; 1584724ba675SRob Herring clock-output-names = "func_128m_clk"; 1585724ba675SRob Herring clocks = <&dpll_per_h11x2_ck>; 1586724ba675SRob Herring clock-mult = <1>; 1587724ba675SRob Herring clock-div = <2>; 1588724ba675SRob Herring }; 1589724ba675SRob Herring 1590724ba675SRob Herring func_12m_fclk: clock-func-12m-fclk { 1591724ba675SRob Herring #clock-cells = <0>; 1592724ba675SRob Herring compatible = "fixed-factor-clock"; 1593724ba675SRob Herring clock-output-names = "func_12m_fclk"; 1594724ba675SRob Herring clocks = <&dpll_per_m2x2_ck>; 1595724ba675SRob Herring clock-mult = <1>; 1596724ba675SRob Herring clock-div = <16>; 1597724ba675SRob Herring }; 1598724ba675SRob Herring 1599724ba675SRob Herring func_24m_clk: clock-func-24m { 1600724ba675SRob Herring #clock-cells = <0>; 1601724ba675SRob Herring compatible = "fixed-factor-clock"; 1602724ba675SRob Herring clock-output-names = "func_24m_clk"; 1603724ba675SRob Herring clocks = <&dpll_per_m2_ck>; 1604724ba675SRob Herring clock-mult = <1>; 1605724ba675SRob Herring clock-div = <4>; 1606724ba675SRob Herring }; 1607724ba675SRob Herring 1608724ba675SRob Herring func_48m_fclk: clock-func-48m-fclk { 1609724ba675SRob Herring #clock-cells = <0>; 1610724ba675SRob Herring compatible = "fixed-factor-clock"; 1611724ba675SRob Herring clock-output-names = "func_48m_fclk"; 1612724ba675SRob Herring clocks = <&dpll_per_m2x2_ck>; 1613724ba675SRob Herring clock-mult = <1>; 1614724ba675SRob Herring clock-div = <4>; 1615724ba675SRob Herring }; 1616724ba675SRob Herring 1617724ba675SRob Herring func_96m_fclk: clock-func-96m-fclk { 1618724ba675SRob Herring #clock-cells = <0>; 1619724ba675SRob Herring compatible = "fixed-factor-clock"; 1620724ba675SRob Herring clock-output-names = "func_96m_fclk"; 1621724ba675SRob Herring clocks = <&dpll_per_m2x2_ck>; 1622724ba675SRob Herring clock-mult = <1>; 1623724ba675SRob Herring clock-div = <2>; 1624724ba675SRob Herring }; 1625724ba675SRob Herring 1626724ba675SRob Herring l3init_60m_fclk: clock-l3init-60m@104 { 1627724ba675SRob Herring #clock-cells = <0>; 1628724ba675SRob Herring compatible = "ti,divider-clock"; 1629724ba675SRob Herring clock-output-names = "l3init_60m_fclk"; 1630724ba675SRob Herring clocks = <&dpll_usb_m2_ck>; 1631724ba675SRob Herring reg = <0x0104>; 1632724ba675SRob Herring ti,dividers = <1>, <8>; 1633724ba675SRob Herring }; 1634724ba675SRob Herring 1635724ba675SRob Herring clkout2_clk: clock-clkout2-8@6b0 { 1636724ba675SRob Herring #clock-cells = <0>; 1637724ba675SRob Herring compatible = "ti,gate-clock"; 1638724ba675SRob Herring clock-output-names = "clkout2_clk"; 1639724ba675SRob Herring clocks = <&clkoutmux2_clk_mux>; 1640724ba675SRob Herring ti,bit-shift = <8>; 1641724ba675SRob Herring reg = <0x06b0>; 1642724ba675SRob Herring }; 1643724ba675SRob Herring 1644724ba675SRob Herring l3init_960m_gfclk: clock-l3init-960m-gfclk-8@6c0 { 1645724ba675SRob Herring #clock-cells = <0>; 1646724ba675SRob Herring compatible = "ti,gate-clock"; 1647724ba675SRob Herring clock-output-names = "l3init_960m_gfclk"; 1648724ba675SRob Herring clocks = <&dpll_usb_clkdcoldo>; 1649724ba675SRob Herring ti,bit-shift = <8>; 1650724ba675SRob Herring reg = <0x06c0>; 1651724ba675SRob Herring }; 1652724ba675SRob Herring 1653724ba675SRob Herring usb_phy1_always_on_clk32k: clock-usb-phy1-always-on-clk32k-8@640 { 1654724ba675SRob Herring #clock-cells = <0>; 1655724ba675SRob Herring compatible = "ti,gate-clock"; 1656724ba675SRob Herring clock-output-names = "usb_phy1_always_on_clk32k"; 1657724ba675SRob Herring clocks = <&sys_32k_ck>; 1658724ba675SRob Herring ti,bit-shift = <8>; 1659724ba675SRob Herring reg = <0x0640>; 1660724ba675SRob Herring }; 1661724ba675SRob Herring 1662724ba675SRob Herring usb_phy2_always_on_clk32k: clock-usb-phy2-always-on-clk32k-8@688 { 1663724ba675SRob Herring #clock-cells = <0>; 1664724ba675SRob Herring compatible = "ti,gate-clock"; 1665724ba675SRob Herring clock-output-names = "usb_phy2_always_on_clk32k"; 1666724ba675SRob Herring clocks = <&sys_32k_ck>; 1667724ba675SRob Herring ti,bit-shift = <8>; 1668724ba675SRob Herring reg = <0x0688>; 1669724ba675SRob Herring }; 1670724ba675SRob Herring 1671724ba675SRob Herring usb_phy3_always_on_clk32k: clock-usb-phy3-always-on-clk32k-8@698 { 1672724ba675SRob Herring #clock-cells = <0>; 1673724ba675SRob Herring compatible = "ti,gate-clock"; 1674724ba675SRob Herring clock-output-names = "usb_phy3_always_on_clk32k"; 1675724ba675SRob Herring clocks = <&sys_32k_ck>; 1676724ba675SRob Herring ti,bit-shift = <8>; 1677724ba675SRob Herring reg = <0x0698>; 1678724ba675SRob Herring }; 1679724ba675SRob Herring 1680724ba675SRob Herring gpu_core_gclk_mux: clock-gpu-core-gclk-mux-24@1220 { 1681724ba675SRob Herring #clock-cells = <0>; 1682724ba675SRob Herring compatible = "ti,mux-clock"; 1683724ba675SRob Herring clock-output-names = "gpu_core_gclk_mux"; 1684724ba675SRob Herring clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>; 1685724ba675SRob Herring ti,bit-shift = <24>; 1686724ba675SRob Herring reg = <0x1220>; 1687724ba675SRob Herring assigned-clocks = <&gpu_core_gclk_mux>; 1688724ba675SRob Herring assigned-clock-parents = <&dpll_gpu_m2_ck>; 1689724ba675SRob Herring }; 1690724ba675SRob Herring 1691724ba675SRob Herring gpu_hyd_gclk_mux: clock-gpu-hyd-gclk-mux-26@1220 { 1692724ba675SRob Herring #clock-cells = <0>; 1693724ba675SRob Herring compatible = "ti,mux-clock"; 1694724ba675SRob Herring clock-output-names = "gpu_hyd_gclk_mux"; 1695724ba675SRob Herring clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>; 1696724ba675SRob Herring ti,bit-shift = <26>; 1697724ba675SRob Herring reg = <0x1220>; 1698724ba675SRob Herring assigned-clocks = <&gpu_hyd_gclk_mux>; 1699724ba675SRob Herring assigned-clock-parents = <&dpll_gpu_m2_ck>; 1700724ba675SRob Herring }; 1701724ba675SRob Herring 1702724ba675SRob Herring l3instr_ts_gclk_div: clock-l3instr-ts-gclk-div-24@e50 { 1703724ba675SRob Herring #clock-cells = <0>; 1704724ba675SRob Herring compatible = "ti,divider-clock"; 1705724ba675SRob Herring clock-output-names = "l3instr_ts_gclk_div"; 1706724ba675SRob Herring clocks = <&wkupaon_iclk_mux>; 1707724ba675SRob Herring ti,bit-shift = <24>; 1708724ba675SRob Herring reg = <0x0e50>; 1709724ba675SRob Herring ti,dividers = <8>, <16>, <32>; 1710724ba675SRob Herring }; 1711724ba675SRob Herring 1712724ba675SRob Herring vip1_gclk_mux: clock-vip1-gclk-mux-24@1020 { 1713724ba675SRob Herring #clock-cells = <0>; 1714724ba675SRob Herring compatible = "ti,mux-clock"; 1715724ba675SRob Herring clock-output-names = "vip1_gclk_mux"; 1716724ba675SRob Herring clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>; 1717724ba675SRob Herring ti,bit-shift = <24>; 1718724ba675SRob Herring reg = <0x1020>; 1719724ba675SRob Herring }; 1720724ba675SRob Herring 1721724ba675SRob Herring vip2_gclk_mux: clock-vip2-gclk-mux-24@1028 { 1722724ba675SRob Herring #clock-cells = <0>; 1723724ba675SRob Herring compatible = "ti,mux-clock"; 1724724ba675SRob Herring clock-output-names = "vip2_gclk_mux"; 1725724ba675SRob Herring clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>; 1726724ba675SRob Herring ti,bit-shift = <24>; 1727724ba675SRob Herring reg = <0x1028>; 1728724ba675SRob Herring }; 1729724ba675SRob Herring 1730724ba675SRob Herring vip3_gclk_mux: clock-vip3-gclk-mux-24@1030 { 1731724ba675SRob Herring #clock-cells = <0>; 1732724ba675SRob Herring compatible = "ti,mux-clock"; 1733724ba675SRob Herring clock-output-names = "vip3_gclk_mux"; 1734724ba675SRob Herring clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>; 1735724ba675SRob Herring ti,bit-shift = <24>; 1736724ba675SRob Herring reg = <0x1030>; 1737724ba675SRob Herring }; 1738724ba675SRob Herring}; 1739724ba675SRob Herring 1740724ba675SRob Herring&cm_core_clockdomains { 1741724ba675SRob Herring coreaon_clkdm: clock-coreaon-clkdm { 1742724ba675SRob Herring compatible = "ti,clockdomain"; 1743724ba675SRob Herring clock-output-names = "coreaon_clkdm"; 1744724ba675SRob Herring clocks = <&dpll_usb_ck>; 1745724ba675SRob Herring }; 1746724ba675SRob Herring}; 1747724ba675SRob Herring 1748724ba675SRob Herring&scm_conf_clocks { 1749724ba675SRob Herring dss_deshdcp_clk: clock-dss-deshdcp-0@558 { 1750724ba675SRob Herring #clock-cells = <0>; 1751724ba675SRob Herring compatible = "ti,gate-clock"; 1752724ba675SRob Herring clock-output-names = "dss_deshdcp_clk"; 1753724ba675SRob Herring clocks = <&l3_iclk_div>; 1754724ba675SRob Herring ti,bit-shift = <0>; 1755724ba675SRob Herring reg = <0x558>; 1756724ba675SRob Herring }; 1757724ba675SRob Herring 1758724ba675SRob Herring ehrpwm0_tbclk: clock-ehrpwm0-tbclk-20@558 { 1759724ba675SRob Herring #clock-cells = <0>; 1760724ba675SRob Herring compatible = "ti,gate-clock"; 1761724ba675SRob Herring clock-output-names = "ehrpwm0_tbclk"; 1762724ba675SRob Herring clocks = <&l4_root_clk_div>; 1763724ba675SRob Herring ti,bit-shift = <20>; 1764724ba675SRob Herring reg = <0x0558>; 1765724ba675SRob Herring }; 1766724ba675SRob Herring 1767724ba675SRob Herring ehrpwm1_tbclk: clock-ehrpwm1-tbclk-21@558 { 1768724ba675SRob Herring #clock-cells = <0>; 1769724ba675SRob Herring compatible = "ti,gate-clock"; 1770724ba675SRob Herring clock-output-names = "ehrpwm1_tbclk"; 1771724ba675SRob Herring clocks = <&l4_root_clk_div>; 1772724ba675SRob Herring ti,bit-shift = <21>; 1773724ba675SRob Herring reg = <0x0558>; 1774724ba675SRob Herring }; 1775724ba675SRob Herring 1776724ba675SRob Herring ehrpwm2_tbclk: clock-ehrpwm2-tbclk-22@558 { 1777724ba675SRob Herring #clock-cells = <0>; 1778724ba675SRob Herring compatible = "ti,gate-clock"; 1779724ba675SRob Herring clock-output-names = "ehrpwm2_tbclk"; 1780724ba675SRob Herring clocks = <&l4_root_clk_div>; 1781724ba675SRob Herring ti,bit-shift = <22>; 1782724ba675SRob Herring reg = <0x0558>; 1783724ba675SRob Herring }; 1784724ba675SRob Herring 1785b6a0a2e3SRomain Naour sys_32k_ck: clock-sys-32k@6c4 { 1786724ba675SRob Herring #clock-cells = <0>; 1787724ba675SRob Herring compatible = "ti,mux-clock"; 1788724ba675SRob Herring clock-output-names = "sys_32k_ck"; 1789724ba675SRob Herring clocks = <&sys_clk32_crystal_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>; 1790724ba675SRob Herring ti,bit-shift = <8>; 1791724ba675SRob Herring reg = <0x6c4>; 1792724ba675SRob Herring }; 1793724ba675SRob Herring}; 1794724ba675SRob Herring 1795724ba675SRob Herring&cm_core_aon { 1796724ba675SRob Herring mpu_cm: clock@300 { 1797724ba675SRob Herring compatible = "ti,omap4-cm"; 1798724ba675SRob Herring clock-output-names = "mpu_cm"; 1799724ba675SRob Herring reg = <0x300 0x100>; 1800724ba675SRob Herring #address-cells = <1>; 1801724ba675SRob Herring #size-cells = <1>; 1802724ba675SRob Herring ranges = <0 0x300 0x100>; 1803724ba675SRob Herring 1804724ba675SRob Herring mpu_clkctrl: clock@20 { 1805724ba675SRob Herring compatible = "ti,clkctrl"; 1806724ba675SRob Herring clock-output-names = "mpu_clkctrl"; 1807724ba675SRob Herring reg = <0x20 0x4>; 1808724ba675SRob Herring #clock-cells = <2>; 1809724ba675SRob Herring }; 1810724ba675SRob Herring 1811724ba675SRob Herring }; 1812724ba675SRob Herring 1813724ba675SRob Herring dsp1_cm: clock@400 { 1814724ba675SRob Herring compatible = "ti,omap4-cm"; 1815724ba675SRob Herring clock-output-names = "dsp1_cm"; 1816724ba675SRob Herring reg = <0x400 0x100>; 1817724ba675SRob Herring #address-cells = <1>; 1818724ba675SRob Herring #size-cells = <1>; 1819724ba675SRob Herring ranges = <0 0x400 0x100>; 1820724ba675SRob Herring 1821724ba675SRob Herring dsp1_clkctrl: clock@20 { 1822724ba675SRob Herring compatible = "ti,clkctrl"; 1823724ba675SRob Herring clock-output-names = "dsp1_clkctrl"; 1824724ba675SRob Herring reg = <0x20 0x4>; 1825724ba675SRob Herring #clock-cells = <2>; 1826724ba675SRob Herring }; 1827724ba675SRob Herring 1828724ba675SRob Herring }; 1829724ba675SRob Herring 1830724ba675SRob Herring ipu_cm: clock@500 { 1831724ba675SRob Herring compatible = "ti,omap4-cm"; 1832724ba675SRob Herring clock-output-names = "ipu_cm"; 1833724ba675SRob Herring reg = <0x500 0x100>; 1834724ba675SRob Herring #address-cells = <1>; 1835724ba675SRob Herring #size-cells = <1>; 1836724ba675SRob Herring ranges = <0 0x500 0x100>; 1837724ba675SRob Herring 1838724ba675SRob Herring ipu1_clkctrl: clock@20 { 1839724ba675SRob Herring compatible = "ti,clkctrl"; 1840724ba675SRob Herring clock-output-names = "ipu1_clkctrl"; 1841724ba675SRob Herring reg = <0x20 0x4>; 1842724ba675SRob Herring #clock-cells = <2>; 1843724ba675SRob Herring assigned-clocks = <&ipu1_clkctrl DRA7_IPU1_MMU_IPU1_CLKCTRL 24>; 1844724ba675SRob Herring assigned-clock-parents = <&dpll_core_h22x2_ck>; 1845724ba675SRob Herring }; 1846724ba675SRob Herring 1847724ba675SRob Herring ipu_clkctrl: clock@50 { 1848724ba675SRob Herring compatible = "ti,clkctrl"; 1849724ba675SRob Herring clock-output-names = "ipu_clkctrl"; 1850724ba675SRob Herring reg = <0x50 0x34>; 1851724ba675SRob Herring #clock-cells = <2>; 1852724ba675SRob Herring }; 1853724ba675SRob Herring 1854724ba675SRob Herring }; 1855724ba675SRob Herring 1856724ba675SRob Herring dsp2_cm: clock@600 { 1857724ba675SRob Herring compatible = "ti,omap4-cm"; 1858724ba675SRob Herring clock-output-names = "dsp2_cm"; 1859724ba675SRob Herring reg = <0x600 0x100>; 1860724ba675SRob Herring #address-cells = <1>; 1861724ba675SRob Herring #size-cells = <1>; 1862724ba675SRob Herring ranges = <0 0x600 0x100>; 1863724ba675SRob Herring 1864724ba675SRob Herring dsp2_clkctrl: clock@20 { 1865724ba675SRob Herring compatible = "ti,clkctrl"; 1866724ba675SRob Herring clock-output-names = "dsp2_clkctrl"; 1867724ba675SRob Herring reg = <0x20 0x4>; 1868724ba675SRob Herring #clock-cells = <2>; 1869724ba675SRob Herring }; 1870724ba675SRob Herring 1871724ba675SRob Herring }; 1872724ba675SRob Herring 1873724ba675SRob Herring rtc_cm: clock@700 { 1874724ba675SRob Herring compatible = "ti,omap4-cm"; 1875724ba675SRob Herring clock-output-names = "rtc_cm"; 1876724ba675SRob Herring reg = <0x700 0x60>; 1877724ba675SRob Herring #address-cells = <1>; 1878724ba675SRob Herring #size-cells = <1>; 1879724ba675SRob Herring ranges = <0 0x700 0x60>; 1880724ba675SRob Herring 1881724ba675SRob Herring rtc_clkctrl: clock@20 { 1882724ba675SRob Herring compatible = "ti,clkctrl"; 1883724ba675SRob Herring clock-output-names = "rtc_clkctrl"; 1884724ba675SRob Herring reg = <0x20 0x28>; 1885724ba675SRob Herring #clock-cells = <2>; 1886724ba675SRob Herring }; 1887724ba675SRob Herring }; 1888724ba675SRob Herring 1889724ba675SRob Herring vpe_cm: clock@760 { 1890724ba675SRob Herring compatible = "ti,omap4-cm"; 1891724ba675SRob Herring clock-output-names = "vpe_cm"; 1892724ba675SRob Herring reg = <0x760 0xc>; 1893724ba675SRob Herring #address-cells = <1>; 1894724ba675SRob Herring #size-cells = <1>; 1895724ba675SRob Herring ranges = <0 0x760 0xc>; 1896724ba675SRob Herring 1897724ba675SRob Herring vpe_clkctrl: clock@0 { 1898724ba675SRob Herring compatible = "ti,clkctrl"; 1899724ba675SRob Herring clock-output-names = "vpe_clkctrl"; 1900724ba675SRob Herring reg = <0x0 0xc>; 1901724ba675SRob Herring #clock-cells = <2>; 1902724ba675SRob Herring }; 1903724ba675SRob Herring }; 1904724ba675SRob Herring 1905724ba675SRob Herring}; 1906724ba675SRob Herring 1907724ba675SRob Herring&cm_core { 1908724ba675SRob Herring coreaon_cm: clock@600 { 1909724ba675SRob Herring compatible = "ti,omap4-cm"; 1910724ba675SRob Herring clock-output-names = "coreaon_cm"; 1911724ba675SRob Herring reg = <0x600 0x100>; 1912724ba675SRob Herring #address-cells = <1>; 1913724ba675SRob Herring #size-cells = <1>; 1914724ba675SRob Herring ranges = <0 0x600 0x100>; 1915724ba675SRob Herring 1916724ba675SRob Herring coreaon_clkctrl: clock@20 { 1917724ba675SRob Herring compatible = "ti,clkctrl"; 1918724ba675SRob Herring clock-output-names = "coreaon_clkctrl"; 1919724ba675SRob Herring reg = <0x20 0x1c>; 1920724ba675SRob Herring #clock-cells = <2>; 1921724ba675SRob Herring }; 1922724ba675SRob Herring }; 1923724ba675SRob Herring 1924724ba675SRob Herring l3main1_cm: clock@700 { 1925724ba675SRob Herring compatible = "ti,omap4-cm"; 1926724ba675SRob Herring clock-output-names = "l3main1_cm"; 1927724ba675SRob Herring reg = <0x700 0x100>; 1928724ba675SRob Herring #address-cells = <1>; 1929724ba675SRob Herring #size-cells = <1>; 1930724ba675SRob Herring ranges = <0 0x700 0x100>; 1931724ba675SRob Herring 1932724ba675SRob Herring l3main1_clkctrl: clock@20 { 1933724ba675SRob Herring compatible = "ti,clkctrl"; 1934724ba675SRob Herring clock-output-names = "l3main1_clkctrl"; 1935724ba675SRob Herring reg = <0x20 0x74>; 1936724ba675SRob Herring #clock-cells = <2>; 1937724ba675SRob Herring }; 1938724ba675SRob Herring 1939724ba675SRob Herring }; 1940724ba675SRob Herring 1941724ba675SRob Herring ipu2_cm: clock@900 { 1942724ba675SRob Herring compatible = "ti,omap4-cm"; 1943724ba675SRob Herring clock-output-names = "ipu2_cm"; 1944724ba675SRob Herring reg = <0x900 0x100>; 1945724ba675SRob Herring #address-cells = <1>; 1946724ba675SRob Herring #size-cells = <1>; 1947724ba675SRob Herring ranges = <0 0x900 0x100>; 1948724ba675SRob Herring 1949724ba675SRob Herring ipu2_clkctrl: clock@20 { 1950724ba675SRob Herring compatible = "ti,clkctrl"; 1951724ba675SRob Herring clock-output-names = "ipu2_clkctrl"; 1952724ba675SRob Herring reg = <0x20 0x4>; 1953724ba675SRob Herring #clock-cells = <2>; 1954724ba675SRob Herring }; 1955724ba675SRob Herring 1956724ba675SRob Herring }; 1957724ba675SRob Herring 1958724ba675SRob Herring dma_cm: clock@a00 { 1959724ba675SRob Herring compatible = "ti,omap4-cm"; 1960724ba675SRob Herring clock-output-names = "dma_cm"; 1961724ba675SRob Herring reg = <0xa00 0x100>; 1962724ba675SRob Herring #address-cells = <1>; 1963724ba675SRob Herring #size-cells = <1>; 1964724ba675SRob Herring ranges = <0 0xa00 0x100>; 1965724ba675SRob Herring 1966724ba675SRob Herring dma_clkctrl: clock@20 { 1967724ba675SRob Herring compatible = "ti,clkctrl"; 1968724ba675SRob Herring clock-output-names = "dma_clkctrl"; 1969724ba675SRob Herring reg = <0x20 0x4>; 1970724ba675SRob Herring #clock-cells = <2>; 1971724ba675SRob Herring }; 1972724ba675SRob Herring }; 1973724ba675SRob Herring 1974724ba675SRob Herring emif_cm: clock@b00 { 1975724ba675SRob Herring compatible = "ti,omap4-cm"; 1976724ba675SRob Herring clock-output-names = "emif_cm"; 1977724ba675SRob Herring reg = <0xb00 0x100>; 1978724ba675SRob Herring #address-cells = <1>; 1979724ba675SRob Herring #size-cells = <1>; 1980724ba675SRob Herring ranges = <0 0xb00 0x100>; 1981724ba675SRob Herring 1982724ba675SRob Herring emif_clkctrl: clock@20 { 1983724ba675SRob Herring compatible = "ti,clkctrl"; 1984724ba675SRob Herring clock-output-names = "emif_clkctrl"; 1985724ba675SRob Herring reg = <0x20 0x4>; 1986724ba675SRob Herring #clock-cells = <2>; 1987724ba675SRob Herring }; 1988724ba675SRob Herring }; 1989724ba675SRob Herring 1990724ba675SRob Herring atl_cm: clock@c00 { 1991724ba675SRob Herring compatible = "ti,omap4-cm"; 1992724ba675SRob Herring clock-output-names = "atl_cm"; 1993724ba675SRob Herring reg = <0xc00 0x100>; 1994724ba675SRob Herring #address-cells = <1>; 1995724ba675SRob Herring #size-cells = <1>; 1996724ba675SRob Herring ranges = <0 0xc00 0x100>; 1997724ba675SRob Herring 1998724ba675SRob Herring atl_clkctrl: clock@0 { 1999724ba675SRob Herring compatible = "ti,clkctrl"; 2000724ba675SRob Herring clock-output-names = "atl_clkctrl"; 2001724ba675SRob Herring reg = <0x0 0x4>; 2002724ba675SRob Herring #clock-cells = <2>; 2003724ba675SRob Herring }; 2004724ba675SRob Herring }; 2005724ba675SRob Herring 2006724ba675SRob Herring l4cfg_cm: clock@d00 { 2007724ba675SRob Herring compatible = "ti,omap4-cm"; 2008724ba675SRob Herring clock-output-names = "l4cfg_cm"; 2009724ba675SRob Herring reg = <0xd00 0x100>; 2010724ba675SRob Herring #address-cells = <1>; 2011724ba675SRob Herring #size-cells = <1>; 2012724ba675SRob Herring ranges = <0 0xd00 0x100>; 2013724ba675SRob Herring 2014724ba675SRob Herring l4cfg_clkctrl: clock@20 { 2015724ba675SRob Herring compatible = "ti,clkctrl"; 2016724ba675SRob Herring clock-output-names = "l4cfg_clkctrl"; 2017724ba675SRob Herring reg = <0x20 0x84>; 2018724ba675SRob Herring #clock-cells = <2>; 2019724ba675SRob Herring }; 2020724ba675SRob Herring }; 2021724ba675SRob Herring 2022724ba675SRob Herring l3instr_cm: clock@e00 { 2023724ba675SRob Herring compatible = "ti,omap4-cm"; 2024724ba675SRob Herring clock-output-names = "l3instr_cm"; 2025724ba675SRob Herring reg = <0xe00 0x100>; 2026724ba675SRob Herring #address-cells = <1>; 2027724ba675SRob Herring #size-cells = <1>; 2028724ba675SRob Herring ranges = <0 0xe00 0x100>; 2029724ba675SRob Herring 2030724ba675SRob Herring l3instr_clkctrl: clock@20 { 2031724ba675SRob Herring compatible = "ti,clkctrl"; 2032724ba675SRob Herring clock-output-names = "l3instr_clkctrl"; 2033724ba675SRob Herring reg = <0x20 0xc>; 2034724ba675SRob Herring #clock-cells = <2>; 2035724ba675SRob Herring }; 2036724ba675SRob Herring }; 2037724ba675SRob Herring 2038724ba675SRob Herring iva_cm: clock@f00 { 2039724ba675SRob Herring compatible = "ti,omap4-cm"; 2040724ba675SRob Herring clock-output-names = "iva_cm"; 2041724ba675SRob Herring reg = <0xf00 0x100>; 2042724ba675SRob Herring #address-cells = <1>; 2043724ba675SRob Herring #size-cells = <1>; 2044724ba675SRob Herring ranges = <0 0xf00 0x100>; 2045724ba675SRob Herring 2046724ba675SRob Herring iva_clkctrl: clock@20 { 2047724ba675SRob Herring compatible = "ti,clkctrl"; 2048724ba675SRob Herring clock-output-names = "iva_clkctrl"; 2049724ba675SRob Herring reg = <0x20 0xc>; 2050724ba675SRob Herring #clock-cells = <2>; 2051724ba675SRob Herring }; 2052724ba675SRob Herring }; 2053724ba675SRob Herring 2054724ba675SRob Herring cam_cm: clock@1000 { 2055724ba675SRob Herring compatible = "ti,omap4-cm"; 2056724ba675SRob Herring clock-output-names = "cam_cm"; 2057724ba675SRob Herring reg = <0x1000 0x100>; 2058724ba675SRob Herring #address-cells = <1>; 2059724ba675SRob Herring #size-cells = <1>; 2060724ba675SRob Herring ranges = <0 0x1000 0x100>; 2061724ba675SRob Herring 2062724ba675SRob Herring cam_clkctrl: clock@20 { 2063724ba675SRob Herring compatible = "ti,clkctrl"; 2064724ba675SRob Herring clock-output-names = "cam_clkctrl"; 2065724ba675SRob Herring reg = <0x20 0x2c>; 2066724ba675SRob Herring #clock-cells = <2>; 2067724ba675SRob Herring }; 2068724ba675SRob Herring }; 2069724ba675SRob Herring 2070724ba675SRob Herring dss_cm: clock@1100 { 2071724ba675SRob Herring compatible = "ti,omap4-cm"; 2072724ba675SRob Herring clock-output-names = "dss_cm"; 2073724ba675SRob Herring reg = <0x1100 0x100>; 2074724ba675SRob Herring #address-cells = <1>; 2075724ba675SRob Herring #size-cells = <1>; 2076724ba675SRob Herring ranges = <0 0x1100 0x100>; 2077724ba675SRob Herring 2078724ba675SRob Herring dss_clkctrl: clock@20 { 2079724ba675SRob Herring compatible = "ti,clkctrl"; 2080724ba675SRob Herring clock-output-names = "dss_clkctrl"; 2081724ba675SRob Herring reg = <0x20 0x14>; 2082724ba675SRob Herring #clock-cells = <2>; 2083724ba675SRob Herring }; 2084724ba675SRob Herring }; 2085724ba675SRob Herring 2086724ba675SRob Herring gpu_cm: clock@1200 { 2087724ba675SRob Herring compatible = "ti,omap4-cm"; 2088724ba675SRob Herring clock-output-names = "gpu_cm"; 2089724ba675SRob Herring reg = <0x1200 0x100>; 2090724ba675SRob Herring #address-cells = <1>; 2091724ba675SRob Herring #size-cells = <1>; 2092724ba675SRob Herring ranges = <0 0x1200 0x100>; 2093724ba675SRob Herring 2094724ba675SRob Herring gpu_clkctrl: clock@20 { 2095724ba675SRob Herring compatible = "ti,clkctrl"; 2096724ba675SRob Herring clock-output-names = "gpu_clkctrl"; 2097724ba675SRob Herring reg = <0x20 0x4>; 2098724ba675SRob Herring #clock-cells = <2>; 2099724ba675SRob Herring }; 2100724ba675SRob Herring }; 2101724ba675SRob Herring 2102724ba675SRob Herring l3init_cm: clock@1300 { 2103724ba675SRob Herring compatible = "ti,omap4-cm"; 2104724ba675SRob Herring clock-output-names = "l3init_cm"; 2105724ba675SRob Herring reg = <0x1300 0x100>; 2106724ba675SRob Herring #address-cells = <1>; 2107724ba675SRob Herring #size-cells = <1>; 2108724ba675SRob Herring ranges = <0 0x1300 0x100>; 2109724ba675SRob Herring 2110724ba675SRob Herring l3init_clkctrl: clock@20 { 2111724ba675SRob Herring compatible = "ti,clkctrl"; 2112724ba675SRob Herring clock-output-names = "l3init_clkctrl"; 2113724ba675SRob Herring reg = <0x20 0x6c>, <0xe0 0x14>; 2114724ba675SRob Herring #clock-cells = <2>; 2115724ba675SRob Herring }; 2116724ba675SRob Herring 2117724ba675SRob Herring pcie_clkctrl: clock@b0 { 2118724ba675SRob Herring compatible = "ti,clkctrl"; 2119724ba675SRob Herring clock-output-names = "pcie_clkctrl"; 2120724ba675SRob Herring reg = <0xb0 0xc>; 2121724ba675SRob Herring #clock-cells = <2>; 2122724ba675SRob Herring }; 2123724ba675SRob Herring 2124724ba675SRob Herring gmac_clkctrl: clock@d0 { 2125724ba675SRob Herring compatible = "ti,clkctrl"; 2126724ba675SRob Herring clock-output-names = "gmac_clkctrl"; 2127724ba675SRob Herring reg = <0xd0 0x4>; 2128724ba675SRob Herring #clock-cells = <2>; 2129724ba675SRob Herring }; 2130724ba675SRob Herring 2131724ba675SRob Herring }; 2132724ba675SRob Herring 2133724ba675SRob Herring l4per_cm: clock@1700 { 2134724ba675SRob Herring compatible = "ti,omap4-cm"; 2135724ba675SRob Herring clock-output-names = "l4per_cm"; 2136724ba675SRob Herring reg = <0x1700 0x300>; 2137724ba675SRob Herring #address-cells = <1>; 2138724ba675SRob Herring #size-cells = <1>; 2139724ba675SRob Herring ranges = <0 0x1700 0x300>; 2140724ba675SRob Herring 2141724ba675SRob Herring l4per_clkctrl: clock@28 { 2142724ba675SRob Herring compatible = "ti,clkctrl"; 2143724ba675SRob Herring clock-output-names = "l4per_clkctrl"; 2144724ba675SRob Herring reg = <0x28 0x64>, <0xa0 0x24>, <0xf0 0x3c>, <0x140 0x1c>, <0x170 0x4>; 2145724ba675SRob Herring #clock-cells = <2>; 2146724ba675SRob Herring 2147724ba675SRob Herring assigned-clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>; 2148724ba675SRob Herring assigned-clock-parents = <&abe_24m_fclk>; 2149724ba675SRob Herring }; 2150724ba675SRob Herring 2151724ba675SRob Herring l4sec_clkctrl: clock@1a0 { 2152724ba675SRob Herring compatible = "ti,clkctrl"; 2153724ba675SRob Herring clock-output-names = "l4sec_clkctrl"; 2154724ba675SRob Herring reg = <0x1a0 0x2c>; 2155724ba675SRob Herring #clock-cells = <2>; 2156724ba675SRob Herring }; 2157724ba675SRob Herring 2158724ba675SRob Herring l4per2_clkctrl: clock@c { 2159724ba675SRob Herring compatible = "ti,clkctrl"; 2160724ba675SRob Herring clock-output-names = "l4per2_clkctrl"; 2161724ba675SRob Herring reg = <0xc 0x4>, <0x18 0xc>, <0x90 0xc>, <0xc4 0x4>, <0x138 0x4>, <0x160 0xc>, <0x178 0x24>, <0x1d0 0x3c>; 2162724ba675SRob Herring #clock-cells = <2>; 2163724ba675SRob Herring }; 2164724ba675SRob Herring 2165724ba675SRob Herring l4per3_clkctrl: clock@14 { 2166724ba675SRob Herring compatible = "ti,clkctrl"; 2167724ba675SRob Herring clock-output-names = "l4per3_clkctrl"; 2168724ba675SRob Herring reg = <0x14 0x4>, <0xc8 0x14>, <0x130 0x4>; 2169724ba675SRob Herring #clock-cells = <2>; 2170724ba675SRob Herring }; 2171724ba675SRob Herring }; 2172724ba675SRob Herring 2173724ba675SRob Herring}; 2174724ba675SRob Herring 2175724ba675SRob Herring&prm { 2176724ba675SRob Herring wkupaon_cm: clock@1800 { 2177724ba675SRob Herring compatible = "ti,omap4-cm"; 2178724ba675SRob Herring clock-output-names = "wkupaon_cm"; 2179724ba675SRob Herring reg = <0x1800 0x100>; 2180724ba675SRob Herring #address-cells = <1>; 2181724ba675SRob Herring #size-cells = <1>; 2182724ba675SRob Herring ranges = <0 0x1800 0x100>; 2183724ba675SRob Herring 2184724ba675SRob Herring wkupaon_clkctrl: clock@20 { 2185724ba675SRob Herring compatible = "ti,clkctrl"; 2186724ba675SRob Herring clock-output-names = "wkupaon_clkctrl"; 2187724ba675SRob Herring reg = <0x20 0x6c>; 2188724ba675SRob Herring #clock-cells = <2>; 2189724ba675SRob Herring }; 2190724ba675SRob Herring }; 2191724ba675SRob Herring}; 2192