1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright (C) 2014-2016 Texas Instruments Incorporated - https://www.ti.com/ 4*724ba675SRob Herring */ 5*724ba675SRob Herring#include "dra72-evm-common.dtsi" 6*724ba675SRob Herring#include "dra72x-mmc-iodelay.dtsi" 7*724ba675SRob Herring/ { 8*724ba675SRob Herring model = "TI DRA722"; 9*724ba675SRob Herring 10*724ba675SRob Herring memory@0 { 11*724ba675SRob Herring device_type = "memory"; 12*724ba675SRob Herring reg = <0x0 0x80000000 0x0 0x40000000>; /* 1024 MB */ 13*724ba675SRob Herring }; 14*724ba675SRob Herring 15*724ba675SRob Herring reserved-memory { 16*724ba675SRob Herring #address-cells = <2>; 17*724ba675SRob Herring #size-cells = <2>; 18*724ba675SRob Herring ranges; 19*724ba675SRob Herring 20*724ba675SRob Herring ipu2_memory_region: ipu2-memory@95800000 { 21*724ba675SRob Herring compatible = "shared-dma-pool"; 22*724ba675SRob Herring reg = <0x0 0x95800000 0x0 0x3800000>; 23*724ba675SRob Herring reusable; 24*724ba675SRob Herring status = "okay"; 25*724ba675SRob Herring }; 26*724ba675SRob Herring 27*724ba675SRob Herring dsp1_memory_region: dsp1-memory@99000000 { 28*724ba675SRob Herring compatible = "shared-dma-pool"; 29*724ba675SRob Herring reg = <0x0 0x99000000 0x0 0x4000000>; 30*724ba675SRob Herring reusable; 31*724ba675SRob Herring status = "okay"; 32*724ba675SRob Herring }; 33*724ba675SRob Herring 34*724ba675SRob Herring ipu1_memory_region: ipu1-memory@9d000000 { 35*724ba675SRob Herring compatible = "shared-dma-pool"; 36*724ba675SRob Herring reg = <0x0 0x9d000000 0x0 0x2000000>; 37*724ba675SRob Herring reusable; 38*724ba675SRob Herring status = "okay"; 39*724ba675SRob Herring }; 40*724ba675SRob Herring }; 41*724ba675SRob Herring 42*724ba675SRob Herring evm_1v8_sw: fixedregulator-evm_1v8 { 43*724ba675SRob Herring compatible = "regulator-fixed"; 44*724ba675SRob Herring regulator-name = "evm_1v8"; 45*724ba675SRob Herring regulator-min-microvolt = <1800000>; 46*724ba675SRob Herring regulator-max-microvolt = <1800000>; 47*724ba675SRob Herring vin-supply = <&smps4_reg>; 48*724ba675SRob Herring regulator-always-on; 49*724ba675SRob Herring regulator-boot-on; 50*724ba675SRob Herring }; 51*724ba675SRob Herring}; 52*724ba675SRob Herring 53*724ba675SRob Herring&i2c1 { 54*724ba675SRob Herring tps65917: tps65917@58 { 55*724ba675SRob Herring reg = <0x58>; 56*724ba675SRob Herring 57*724ba675SRob Herring interrupts = <GIC_SPI 2 IRQ_TYPE_NONE>; /* IRQ_SYS_1N */ 58*724ba675SRob Herring }; 59*724ba675SRob Herring}; 60*724ba675SRob Herring 61*724ba675SRob Herring#include "dra72-evm-tps65917.dtsi" 62*724ba675SRob Herring 63*724ba675SRob Herring&hdmi { 64*724ba675SRob Herring vdda-supply = <&ldo3_reg>; 65*724ba675SRob Herring}; 66*724ba675SRob Herring 67*724ba675SRob Herring&pcf_gpio_21 { 68*724ba675SRob Herring interrupt-parent = <&gpio6>; 69*724ba675SRob Herring interrupts = <11 IRQ_TYPE_EDGE_FALLING>; 70*724ba675SRob Herring}; 71*724ba675SRob Herring 72*724ba675SRob Herring&mac_sw { 73*724ba675SRob Herring mode-gpios = <&pcf_gpio_21 4 GPIO_ACTIVE_HIGH>; 74*724ba675SRob Herring status = "okay"; 75*724ba675SRob Herring}; 76*724ba675SRob Herring 77*724ba675SRob Herring&cpsw_port1 { 78*724ba675SRob Herring phy-handle = <ðphy0>; 79*724ba675SRob Herring phy-mode = "rgmii"; 80*724ba675SRob Herring ti,dual-emac-pvid = <1>; 81*724ba675SRob Herring}; 82*724ba675SRob Herring 83*724ba675SRob Herring&cpsw_port2 { 84*724ba675SRob Herring status = "disabled"; 85*724ba675SRob Herring}; 86*724ba675SRob Herring 87*724ba675SRob Herring&davinci_mdio_sw { 88*724ba675SRob Herring ethphy0: ethernet-phy@3 { 89*724ba675SRob Herring reg = <3>; 90*724ba675SRob Herring }; 91*724ba675SRob Herring}; 92*724ba675SRob Herring 93*724ba675SRob Herring&mmc1 { 94*724ba675SRob Herring pinctrl-names = "default", "hs", "sdr12", "sdr25", "sdr50", "ddr50", "sdr104"; 95*724ba675SRob Herring pinctrl-0 = <&mmc1_pins_default>; 96*724ba675SRob Herring pinctrl-1 = <&mmc1_pins_hs>; 97*724ba675SRob Herring pinctrl-2 = <&mmc1_pins_sdr12>; 98*724ba675SRob Herring pinctrl-3 = <&mmc1_pins_sdr25>; 99*724ba675SRob Herring pinctrl-4 = <&mmc1_pins_sdr50>; 100*724ba675SRob Herring pinctrl-5 = <&mmc1_pins_ddr50_rev10>; 101*724ba675SRob Herring pinctrl-6 = <&mmc1_pins_sdr104 &mmc1_iodelay_sdr104_rev10_conf>; 102*724ba675SRob Herring vqmmc-supply = <&ldo1_reg>; 103*724ba675SRob Herring}; 104*724ba675SRob Herring 105*724ba675SRob Herring&mmc2 { 106*724ba675SRob Herring pinctrl-names = "default", "hs", "ddr_1_8v", "hs200_1_8v"; 107*724ba675SRob Herring pinctrl-0 = <&mmc2_pins_default>; 108*724ba675SRob Herring pinctrl-1 = <&mmc2_pins_hs>; 109*724ba675SRob Herring pinctrl-2 = <&mmc2_pins_ddr_rev10>; 110*724ba675SRob Herring pinctrl-3 = <&mmc2_pins_hs200 &mmc2_iodelay_hs200_rev10_conf>; 111*724ba675SRob Herring vmmc-supply = <&evm_1v8_sw>; 112*724ba675SRob Herring}; 113*724ba675SRob Herring 114*724ba675SRob Herring&ipu2 { 115*724ba675SRob Herring status = "okay"; 116*724ba675SRob Herring memory-region = <&ipu2_memory_region>; 117*724ba675SRob Herring}; 118*724ba675SRob Herring 119*724ba675SRob Herring&ipu1 { 120*724ba675SRob Herring status = "okay"; 121*724ba675SRob Herring memory-region = <&ipu1_memory_region>; 122*724ba675SRob Herring}; 123*724ba675SRob Herring 124*724ba675SRob Herring&dsp1 { 125*724ba675SRob Herring status = "okay"; 126*724ba675SRob Herring memory-region = <&dsp1_memory_region>; 127*724ba675SRob Herring}; 128