xref: /linux/scripts/dtc/include-prefixes/arm/ti/omap/dra72-evm-common.dtsi (revision 06d07429858317ded2db7986113a9e0129cd599b)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only
2724ba675SRob Herring/*
3724ba675SRob Herring * Copyright (C) 2014-2016 Texas Instruments Incorporated - https://www.ti.com/
4724ba675SRob Herring */
5724ba675SRob Herring/dts-v1/;
6724ba675SRob Herring
7724ba675SRob Herring#include "dra72x.dtsi"
8724ba675SRob Herring#include "dra7-ipu-dsp-common.dtsi"
9724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
10724ba675SRob Herring#include <dt-bindings/clock/ti-dra7-atl.h>
11724ba675SRob Herring
12724ba675SRob Herring/ {
13724ba675SRob Herring	compatible = "ti,dra72-evm", "ti,dra722", "ti,dra72", "ti,dra7";
14724ba675SRob Herring
15724ba675SRob Herring	aliases {
16724ba675SRob Herring		display0 = &hdmi0;
17724ba675SRob Herring	};
18724ba675SRob Herring
19724ba675SRob Herring	chosen {
20724ba675SRob Herring		stdout-path = &uart1;
21724ba675SRob Herring	};
22724ba675SRob Herring
23724ba675SRob Herring	evm_12v0: fixedregulator-evm12v0 {
24724ba675SRob Herring		/* main supply */
25724ba675SRob Herring		compatible = "regulator-fixed";
26724ba675SRob Herring		regulator-name = "evm_12v0";
27724ba675SRob Herring		regulator-min-microvolt = <12000000>;
28724ba675SRob Herring		regulator-max-microvolt = <12000000>;
29724ba675SRob Herring		regulator-always-on;
30724ba675SRob Herring		regulator-boot-on;
31724ba675SRob Herring	};
32724ba675SRob Herring
33724ba675SRob Herring	evm_5v0: fixedregulator-evm5v0 {
34724ba675SRob Herring		/* Output 1 of TPS43351QDAPRQ1 on dra72-evm */
35724ba675SRob Herring		/* Output 1 of LM5140QRWGTQ1 on dra71-evm */
36724ba675SRob Herring		compatible = "regulator-fixed";
37724ba675SRob Herring		regulator-name = "evm_5v0";
38724ba675SRob Herring		regulator-min-microvolt = <5000000>;
39724ba675SRob Herring		regulator-max-microvolt = <5000000>;
40724ba675SRob Herring		vin-supply = <&evm_12v0>;
41724ba675SRob Herring		regulator-always-on;
42724ba675SRob Herring		regulator-boot-on;
43724ba675SRob Herring	};
44724ba675SRob Herring
45724ba675SRob Herring	evm_3v6: fixedregulator-evm_3v6 {
46724ba675SRob Herring		compatible = "regulator-fixed";
47724ba675SRob Herring		regulator-name = "evm_3v6";
48724ba675SRob Herring		regulator-min-microvolt = <3600000>;
49724ba675SRob Herring		regulator-max-microvolt = <3600000>;
50724ba675SRob Herring		vin-supply = <&evm_5v0>;
51724ba675SRob Herring		regulator-always-on;
52724ba675SRob Herring		regulator-boot-on;
53724ba675SRob Herring	};
54724ba675SRob Herring
55724ba675SRob Herring	vsys_3v3: fixedregulator-vsys3v3 {
56724ba675SRob Herring		/* Output 2 of TPS43351QDAPRQ1 on dra72-evm */
57724ba675SRob Herring		/* Output 2 of LM5140QRWGTQ1 on dra71-evm */
58724ba675SRob Herring		compatible = "regulator-fixed";
59724ba675SRob Herring		regulator-name = "vsys_3v3";
60724ba675SRob Herring		regulator-min-microvolt = <3300000>;
61724ba675SRob Herring		regulator-max-microvolt = <3300000>;
62724ba675SRob Herring		vin-supply = <&evm_12v0>;
63724ba675SRob Herring		regulator-always-on;
64724ba675SRob Herring		regulator-boot-on;
65724ba675SRob Herring	};
66724ba675SRob Herring
67724ba675SRob Herring	evm_3v3_sw: fixedregulator-evm_3v3 {
68724ba675SRob Herring		/* TPS22965DSG */
69724ba675SRob Herring		compatible = "regulator-fixed";
70724ba675SRob Herring		regulator-name = "evm_3v3";
71724ba675SRob Herring		regulator-min-microvolt = <3300000>;
72724ba675SRob Herring		regulator-max-microvolt = <3300000>;
73724ba675SRob Herring		vin-supply = <&vsys_3v3>;
74724ba675SRob Herring		regulator-always-on;
75724ba675SRob Herring		regulator-boot-on;
76724ba675SRob Herring	};
77724ba675SRob Herring
78724ba675SRob Herring	aic_dvdd: fixedregulator-aic_dvdd {
79724ba675SRob Herring		/* TPS77018DBVT */
80724ba675SRob Herring		compatible = "regulator-fixed";
81724ba675SRob Herring		regulator-name = "aic_dvdd";
82724ba675SRob Herring		vin-supply = <&evm_3v3_sw>;
83724ba675SRob Herring		regulator-min-microvolt = <1800000>;
84724ba675SRob Herring		regulator-max-microvolt = <1800000>;
85724ba675SRob Herring	};
86724ba675SRob Herring
87724ba675SRob Herring	evm_3v3_sd: fixedregulator-sd {
88724ba675SRob Herring		compatible = "regulator-fixed";
89724ba675SRob Herring		regulator-name = "evm_3v3_sd";
90724ba675SRob Herring		regulator-min-microvolt = <3300000>;
91724ba675SRob Herring		regulator-max-microvolt = <3300000>;
92724ba675SRob Herring		vin-supply = <&evm_3v3_sw>;
93724ba675SRob Herring		enable-active-high;
94724ba675SRob Herring		gpio = <&pcf_gpio_21 5 GPIO_ACTIVE_HIGH>;
95724ba675SRob Herring	};
96724ba675SRob Herring
97724ba675SRob Herring	extcon_usb1: extcon_usb1 {
98724ba675SRob Herring		compatible = "linux,extcon-usb-gpio";
99*3a40640dSAlexander Stein		id-gpios = <&pcf_gpio_21 1 GPIO_ACTIVE_HIGH>;
100724ba675SRob Herring	};
101724ba675SRob Herring
102724ba675SRob Herring	extcon_usb2: extcon_usb2 {
103724ba675SRob Herring		compatible = "linux,extcon-usb-gpio";
104*3a40640dSAlexander Stein		id-gpios = <&pcf_gpio_21 2 GPIO_ACTIVE_HIGH>;
105724ba675SRob Herring	};
106724ba675SRob Herring
107724ba675SRob Herring	hdmi0: connector {
108724ba675SRob Herring		compatible = "hdmi-connector";
109724ba675SRob Herring		label = "hdmi";
110724ba675SRob Herring
111724ba675SRob Herring		type = "a";
112724ba675SRob Herring
113724ba675SRob Herring		port {
114724ba675SRob Herring			hdmi_connector_in: endpoint {
115724ba675SRob Herring				remote-endpoint = <&tpd12s015_out>;
116724ba675SRob Herring			};
117724ba675SRob Herring		};
118724ba675SRob Herring	};
119724ba675SRob Herring
120724ba675SRob Herring	tpd12s015: encoder {
121724ba675SRob Herring		compatible = "ti,tpd12s015";
122724ba675SRob Herring
123724ba675SRob Herring		gpios = <&pcf_hdmi 4 GPIO_ACTIVE_HIGH>,	/* P4, CT CP HPD */
124724ba675SRob Herring			<&pcf_hdmi 5 GPIO_ACTIVE_HIGH>,	/* P5, LS OE */
125724ba675SRob Herring			<&gpio7 12 GPIO_ACTIVE_HIGH>;	/* gpio7_12/sp1_cs2, HPD */
126724ba675SRob Herring
127724ba675SRob Herring		ports {
128724ba675SRob Herring			#address-cells = <1>;
129724ba675SRob Herring			#size-cells = <0>;
130724ba675SRob Herring
131724ba675SRob Herring			port@0 {
132724ba675SRob Herring				reg = <0>;
133724ba675SRob Herring
134724ba675SRob Herring				tpd12s015_in: endpoint {
135724ba675SRob Herring					remote-endpoint = <&hdmi_out>;
136724ba675SRob Herring				};
137724ba675SRob Herring			};
138724ba675SRob Herring
139724ba675SRob Herring			port@1 {
140724ba675SRob Herring				reg = <1>;
141724ba675SRob Herring
142724ba675SRob Herring				tpd12s015_out: endpoint {
143724ba675SRob Herring					remote-endpoint = <&hdmi_connector_in>;
144724ba675SRob Herring				};
145724ba675SRob Herring			};
146724ba675SRob Herring		};
147724ba675SRob Herring	};
148724ba675SRob Herring
149724ba675SRob Herring	sound0: sound0 {
150724ba675SRob Herring		compatible = "simple-audio-card";
151724ba675SRob Herring		simple-audio-card,name = "DRA7xx-EVM";
152724ba675SRob Herring		simple-audio-card,widgets =
153724ba675SRob Herring			"Headphone", "Headphone Jack",
154724ba675SRob Herring			"Line", "Line Out",
155724ba675SRob Herring			"Microphone", "Mic Jack",
156724ba675SRob Herring			"Line", "Line In";
157724ba675SRob Herring		simple-audio-card,routing =
158724ba675SRob Herring			"Headphone Jack",       "HPLOUT",
159724ba675SRob Herring			"Headphone Jack",       "HPROUT",
160724ba675SRob Herring			"Line Out",		"LLOUT",
161724ba675SRob Herring			"Line Out",		"RLOUT",
162724ba675SRob Herring			"MIC3L",		"Mic Jack",
163724ba675SRob Herring			"MIC3R",		"Mic Jack",
164724ba675SRob Herring			"Mic Jack",		"Mic Bias",
165724ba675SRob Herring			"LINE1L",               "Line In",
166724ba675SRob Herring			"LINE1R",               "Line In";
167724ba675SRob Herring		simple-audio-card,format = "dsp_b";
168724ba675SRob Herring		simple-audio-card,bitclock-master = <&sound0_master>;
169724ba675SRob Herring		simple-audio-card,frame-master = <&sound0_master>;
170724ba675SRob Herring		simple-audio-card,bitclock-inversion;
171724ba675SRob Herring
172724ba675SRob Herring		sound0_master: simple-audio-card,cpu {
173724ba675SRob Herring			sound-dai = <&mcasp3>;
174724ba675SRob Herring			system-clock-frequency = <5644800>;
175724ba675SRob Herring		};
176724ba675SRob Herring
177724ba675SRob Herring		simple-audio-card,codec {
178724ba675SRob Herring			sound-dai = <&tlv320aic3106>;
179724ba675SRob Herring			clocks = <&atl_clkin2_ck>;
180724ba675SRob Herring		};
181724ba675SRob Herring	};
182724ba675SRob Herring
183724ba675SRob Herring	vmmcwl_fixed: fixedregulator-mmcwl {
184724ba675SRob Herring		compatible = "regulator-fixed";
185724ba675SRob Herring		regulator-name = "vmmcwl_fixed";
186724ba675SRob Herring		regulator-min-microvolt = <1800000>;
187724ba675SRob Herring		regulator-max-microvolt = <1800000>;
188724ba675SRob Herring		gpio = <&gpio5 8 GPIO_ACTIVE_HIGH>;
189724ba675SRob Herring		enable-active-high;
190724ba675SRob Herring	};
191724ba675SRob Herring
192724ba675SRob Herring	clk_ov5640_fixed: clock {
193724ba675SRob Herring		compatible = "fixed-clock";
194724ba675SRob Herring		#clock-cells = <0>;
195724ba675SRob Herring		clock-frequency = <24000000>;
196724ba675SRob Herring	};
197724ba675SRob Herring};
198724ba675SRob Herring
199724ba675SRob Herring&dra7_pmx_core {
200724ba675SRob Herring	dcan1_pins_default: dcan1-default-pins {
201724ba675SRob Herring		pinctrl-single,pins = <
202724ba675SRob Herring			DRA7XX_CORE_IOPAD(0x37d0, PIN_OUTPUT_PULLUP | MUX_MODE0) /* dcan1_tx */
203724ba675SRob Herring			DRA7XX_CORE_IOPAD(0x3818, PULL_UP | MUX_MODE1)	/* wakeup0.dcan1_rx */
204724ba675SRob Herring		>;
205724ba675SRob Herring	};
206724ba675SRob Herring
207724ba675SRob Herring	dcan1_pins_sleep: dcan1-sleep-pins {
208724ba675SRob Herring		pinctrl-single,pins = <
209724ba675SRob Herring			DRA7XX_CORE_IOPAD(0x37d0, MUX_MODE15 | PULL_UP)	/* dcan1_tx.off */
210724ba675SRob Herring			DRA7XX_CORE_IOPAD(0x3818, MUX_MODE15 | PULL_UP)	/* wakeup0.off */
211724ba675SRob Herring		>;
212724ba675SRob Herring	};
213724ba675SRob Herring};
214724ba675SRob Herring
215724ba675SRob Herring&i2c1 {
216724ba675SRob Herring	status = "okay";
217724ba675SRob Herring	clock-frequency = <400000>;
218724ba675SRob Herring
219724ba675SRob Herring	pcf_lcd: gpio@20 {
220724ba675SRob Herring		compatible = "nxp,pcf8575";
221724ba675SRob Herring		reg = <0x20>;
222724ba675SRob Herring		gpio-controller;
223724ba675SRob Herring		#gpio-cells = <2>;
224724ba675SRob Herring		interrupt-controller;
225724ba675SRob Herring		#interrupt-cells = <2>;
226724ba675SRob Herring	};
227724ba675SRob Herring
228724ba675SRob Herring	pcf_gpio_21: gpio@21 {
229724ba675SRob Herring		compatible = "nxp,pcf8575";
230724ba675SRob Herring		reg = <0x21>;
231724ba675SRob Herring		lines-initial-states = <0x1408>;
232724ba675SRob Herring		gpio-controller;
233724ba675SRob Herring		#gpio-cells = <2>;
234724ba675SRob Herring		interrupt-controller;
235724ba675SRob Herring		#interrupt-cells = <2>;
236724ba675SRob Herring	};
237724ba675SRob Herring
238724ba675SRob Herring	tlv320aic3106: tlv320aic3106@19 {
239724ba675SRob Herring		#sound-dai-cells = <0>;
240724ba675SRob Herring		compatible = "ti,tlv320aic3106";
241724ba675SRob Herring		reg = <0x19>;
242724ba675SRob Herring		adc-settle-ms = <40>;
243724ba675SRob Herring		ai3x-micbias-vg = <1>;		/* 2.0V */
244724ba675SRob Herring		status = "okay";
245724ba675SRob Herring
246724ba675SRob Herring		/* Regulators */
247724ba675SRob Herring		AVDD-supply = <&evm_3v3_sw>;
248724ba675SRob Herring		IOVDD-supply = <&evm_3v3_sw>;
249724ba675SRob Herring		DRVDD-supply = <&evm_3v3_sw>;
250724ba675SRob Herring		DVDD-supply = <&aic_dvdd>;
251724ba675SRob Herring	};
252724ba675SRob Herring};
253724ba675SRob Herring
254724ba675SRob Herring&i2c5 {
255724ba675SRob Herring	status = "okay";
256724ba675SRob Herring	clock-frequency = <400000>;
257724ba675SRob Herring
258724ba675SRob Herring	pcf_hdmi: pcf8575@26 {
259724ba675SRob Herring		compatible = "nxp,pcf8575";
260724ba675SRob Herring		reg = <0x26>;
261724ba675SRob Herring		gpio-controller;
262724ba675SRob Herring		#gpio-cells = <2>;
263724ba675SRob Herring		/*
264724ba675SRob Herring		 * initial state is used here to keep the mdio interface
265724ba675SRob Herring		 * selected on RU89 through SEL_VIN4_MUX_S0, VIN2_S1 and
266724ba675SRob Herring		 * VIN2_S0 driven high otherwise Ethernet stops working
267724ba675SRob Herring		 * VIN6_SEL_S0 is low, thus selecting McASP3 over VIN6
268724ba675SRob Herring		 */
269724ba675SRob Herring		lines-initial-states = <0x0f2b>;
270724ba675SRob Herring
271724ba675SRob Herring		hdmi-audio-hog {
272724ba675SRob Herring			/* vin6_sel_s0: high: VIN6, low: audio */
273724ba675SRob Herring			gpio-hog;
274724ba675SRob Herring			gpios = <1 GPIO_ACTIVE_HIGH>;
275724ba675SRob Herring			output-low;
276724ba675SRob Herring			line-name = "vin6_sel_s0";
277724ba675SRob Herring		};
278724ba675SRob Herring	};
279724ba675SRob Herring
280724ba675SRob Herring	ov5640@3c {
281724ba675SRob Herring		compatible = "ovti,ov5640";
282724ba675SRob Herring		reg = <0x3c>;
283724ba675SRob Herring
284724ba675SRob Herring		clocks = <&clk_ov5640_fixed>;
285724ba675SRob Herring		clock-names = "xclk";
286724ba675SRob Herring
287724ba675SRob Herring		port {
288724ba675SRob Herring			csi2_cam0: endpoint {
289724ba675SRob Herring				remote-endpoint = <&csi2_phy0>;
290724ba675SRob Herring				clock-lanes = <0>;
291724ba675SRob Herring				data-lanes = <1 2>;
292724ba675SRob Herring			};
293724ba675SRob Herring		};
294724ba675SRob Herring	};
295724ba675SRob Herring
296724ba675SRob Herring};
297724ba675SRob Herring
298724ba675SRob Herring&uart1 {
299724ba675SRob Herring	status = "okay";
300724ba675SRob Herring	interrupts-extended = <&crossbar_mpu GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
301724ba675SRob Herring			      <&dra7_pmx_core 0x3e0>;
302724ba675SRob Herring};
303724ba675SRob Herring
304724ba675SRob Herring&elm {
305724ba675SRob Herring	status = "okay";
306724ba675SRob Herring};
307724ba675SRob Herring
308724ba675SRob Herring&gpmc {
309724ba675SRob Herring	/*
310724ba675SRob Herring	 * For the existing IOdelay configuration via U-Boot we don't
311724ba675SRob Herring	 * support NAND on dra72-evm. Keep it disabled. Enabling it
312724ba675SRob Herring	 * requires a different configuration by U-Boot.
313724ba675SRob Herring	 */
314724ba675SRob Herring	status = "disabled";
315724ba675SRob Herring	ranges = <0 0 0x08000000 0x01000000>;	/* minimum GPMC partition = 16MB */
316724ba675SRob Herring	nand@0,0 {
317724ba675SRob Herring		/* To use NAND, DIP switch SW5 must be set like so:
318724ba675SRob Herring		 * SW5.1 (NAND_SELn) = ON (LOW)
319724ba675SRob Herring		 * SW5.9 (GPMC_WPN) = OFF (HIGH)
320724ba675SRob Herring		 */
321724ba675SRob Herring		compatible = "ti,omap2-nand";
322724ba675SRob Herring		reg = <0 0 4>;		/* device IO registers */
323724ba675SRob Herring		interrupt-parent = <&gpmc>;
324724ba675SRob Herring		interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
325724ba675SRob Herring			     <1 IRQ_TYPE_NONE>;	/* termcount */
326724ba675SRob Herring		rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 pin */
327724ba675SRob Herring		ti,nand-xfer-type = "prefetch-dma";
328724ba675SRob Herring		ti,nand-ecc-opt = "bch8";
329724ba675SRob Herring		ti,elm-id = <&elm>;
330724ba675SRob Herring		nand-bus-width = <16>;
331724ba675SRob Herring		gpmc,device-width = <2>;
332724ba675SRob Herring		gpmc,sync-clk-ps = <0>;
333724ba675SRob Herring		gpmc,cs-on-ns = <0>;
334724ba675SRob Herring		gpmc,cs-rd-off-ns = <80>;
335724ba675SRob Herring		gpmc,cs-wr-off-ns = <80>;
336724ba675SRob Herring		gpmc,adv-on-ns = <0>;
337724ba675SRob Herring		gpmc,adv-rd-off-ns = <60>;
338724ba675SRob Herring		gpmc,adv-wr-off-ns = <60>;
339724ba675SRob Herring		gpmc,we-on-ns = <10>;
340724ba675SRob Herring		gpmc,we-off-ns = <50>;
341724ba675SRob Herring		gpmc,oe-on-ns = <4>;
342724ba675SRob Herring		gpmc,oe-off-ns = <40>;
343724ba675SRob Herring		gpmc,access-ns = <40>;
344724ba675SRob Herring		gpmc,wr-access-ns = <80>;
345724ba675SRob Herring		gpmc,rd-cycle-ns = <80>;
346724ba675SRob Herring		gpmc,wr-cycle-ns = <80>;
347724ba675SRob Herring		gpmc,bus-turnaround-ns = <0>;
348724ba675SRob Herring		gpmc,cycle2cycle-delay-ns = <0>;
349724ba675SRob Herring		gpmc,clk-activation-ns = <0>;
350724ba675SRob Herring		gpmc,wr-data-mux-bus-ns = <0>;
351724ba675SRob Herring		/* MTD partition table */
352724ba675SRob Herring		/* All SPL-* partitions are sized to minimal length
353724ba675SRob Herring		 * which can be independently programmable. For
354724ba675SRob Herring		 * NAND flash this is equal to size of erase-block */
355724ba675SRob Herring		#address-cells = <1>;
356724ba675SRob Herring		#size-cells = <1>;
357724ba675SRob Herring		partition@0 {
358724ba675SRob Herring			label = "NAND.SPL";
359724ba675SRob Herring			reg = <0x00000000 0x00020000>;
360724ba675SRob Herring		};
361724ba675SRob Herring		partition@1 {
362724ba675SRob Herring			label = "NAND.SPL.backup1";
363724ba675SRob Herring			reg = <0x00020000 0x00020000>;
364724ba675SRob Herring		};
365724ba675SRob Herring		partition@2 {
366724ba675SRob Herring			label = "NAND.SPL.backup2";
367724ba675SRob Herring			reg = <0x00040000 0x00020000>;
368724ba675SRob Herring		};
369724ba675SRob Herring		partition@3 {
370724ba675SRob Herring			label = "NAND.SPL.backup3";
371724ba675SRob Herring			reg = <0x00060000 0x00020000>;
372724ba675SRob Herring		};
373724ba675SRob Herring		partition@4 {
374724ba675SRob Herring			label = "NAND.u-boot-spl-os";
375724ba675SRob Herring			reg = <0x00080000 0x00040000>;
376724ba675SRob Herring		};
377724ba675SRob Herring		partition@5 {
378724ba675SRob Herring			label = "NAND.u-boot";
379724ba675SRob Herring			reg = <0x000c0000 0x00100000>;
380724ba675SRob Herring		};
381724ba675SRob Herring		partition@6 {
382724ba675SRob Herring			label = "NAND.u-boot-env";
383724ba675SRob Herring			reg = <0x001c0000 0x00020000>;
384724ba675SRob Herring		};
385724ba675SRob Herring		partition@7 {
386724ba675SRob Herring			label = "NAND.u-boot-env.backup1";
387724ba675SRob Herring			reg = <0x001e0000 0x00020000>;
388724ba675SRob Herring		};
389724ba675SRob Herring		partition@8 {
390724ba675SRob Herring			label = "NAND.kernel";
391724ba675SRob Herring			reg = <0x00200000 0x00800000>;
392724ba675SRob Herring		};
393724ba675SRob Herring		partition@9 {
394724ba675SRob Herring			label = "NAND.file-system";
395724ba675SRob Herring			reg = <0x00a00000 0x0f600000>;
396724ba675SRob Herring		};
397724ba675SRob Herring	};
398724ba675SRob Herring};
399724ba675SRob Herring
400724ba675SRob Herring&omap_dwc3_1 {
401724ba675SRob Herring	extcon = <&extcon_usb1>;
402724ba675SRob Herring};
403724ba675SRob Herring
404724ba675SRob Herring&omap_dwc3_2 {
405724ba675SRob Herring	extcon = <&extcon_usb2>;
406724ba675SRob Herring};
407724ba675SRob Herring
408724ba675SRob Herring&usb1 {
409724ba675SRob Herring	dr_mode = "otg";
410724ba675SRob Herring	extcon = <&extcon_usb1>;
411724ba675SRob Herring};
412724ba675SRob Herring
413724ba675SRob Herring&usb2 {
414724ba675SRob Herring	dr_mode = "host";
415724ba675SRob Herring	extcon = <&extcon_usb2>;
416724ba675SRob Herring};
417724ba675SRob Herring
418724ba675SRob Herring&mmc1 {
419724ba675SRob Herring	status = "okay";
420724ba675SRob Herring	pinctrl-names = "default";
421724ba675SRob Herring	pinctrl-0 = <&mmc1_pins_default>;
422724ba675SRob Herring	vmmc-supply = <&evm_3v3_sd>;
423724ba675SRob Herring	bus-width = <4>;
424724ba675SRob Herring	/*
425724ba675SRob Herring	 * SDCD signal is not being used here - using the fact that GPIO mode
426724ba675SRob Herring	 * is a viable alternative
427724ba675SRob Herring	 */
428724ba675SRob Herring	cd-gpios = <&gpio6 27 GPIO_ACTIVE_LOW>;
429724ba675SRob Herring	max-frequency = <192000000>;
430724ba675SRob Herring};
431724ba675SRob Herring
432724ba675SRob Herring&mmc2 {
433724ba675SRob Herring	/* SW5-3 in ON position */
434724ba675SRob Herring	status = "okay";
435724ba675SRob Herring	pinctrl-names = "default";
436724ba675SRob Herring	pinctrl-0 = <&mmc2_pins_default>;
437724ba675SRob Herring	bus-width = <8>;
438724ba675SRob Herring	non-removable;
439724ba675SRob Herring	max-frequency = <192000000>;
440724ba675SRob Herring};
441724ba675SRob Herring
442724ba675SRob Herring&mmc4 {
443724ba675SRob Herring	status = "okay";
444724ba675SRob Herring	vmmc-supply = <&evm_3v6>;
445724ba675SRob Herring	vqmmc-supply = <&vmmcwl_fixed>;
446724ba675SRob Herring	bus-width = <4>;
447724ba675SRob Herring	cap-power-off-card;
448724ba675SRob Herring	keep-power-in-suspend;
449724ba675SRob Herring	non-removable;
450724ba675SRob Herring	pinctrl-names = "default", "hs", "sdr12", "sdr25";
451724ba675SRob Herring	pinctrl-0 = <&mmc4_pins_default>;
452724ba675SRob Herring	pinctrl-1 = <&mmc4_pins_default>;
453724ba675SRob Herring	pinctrl-2 = <&mmc4_pins_default>;
454724ba675SRob Herring	pinctrl-3 = <&mmc4_pins_default>;
455724ba675SRob Herring	#address-cells = <1>;
456724ba675SRob Herring	#size-cells = <0>;
457724ba675SRob Herring	wifi@2 {
458724ba675SRob Herring		compatible = "ti,wl1835";
459724ba675SRob Herring		reg = <2>;
460724ba675SRob Herring		interrupt-parent = <&gpio5>;
461724ba675SRob Herring		interrupts = <7 IRQ_TYPE_EDGE_RISING>;
462724ba675SRob Herring	};
463724ba675SRob Herring};
464724ba675SRob Herring
465724ba675SRob Herring&dcan1 {
466724ba675SRob Herring	status = "okay";
467724ba675SRob Herring	pinctrl-names = "default", "sleep", "active";
468724ba675SRob Herring	pinctrl-0 = <&dcan1_pins_sleep>;
469724ba675SRob Herring	pinctrl-1 = <&dcan1_pins_sleep>;
470724ba675SRob Herring	pinctrl-2 = <&dcan1_pins_default>;
471724ba675SRob Herring};
472724ba675SRob Herring
473724ba675SRob Herring&qspi {
474724ba675SRob Herring	status = "okay";
475724ba675SRob Herring
476724ba675SRob Herring	spi-max-frequency = <76800000>;
477724ba675SRob Herring	flash@0 {
478724ba675SRob Herring		compatible = "s25fl256s1";
479724ba675SRob Herring		spi-max-frequency = <76800000>;
480724ba675SRob Herring		reg = <0>;
481724ba675SRob Herring		spi-tx-bus-width = <1>;
482724ba675SRob Herring		spi-rx-bus-width = <4>;
483724ba675SRob Herring		#address-cells = <1>;
484724ba675SRob Herring		#size-cells = <1>;
485724ba675SRob Herring
486724ba675SRob Herring		/* MTD partition table.
487724ba675SRob Herring		 * The ROM checks the first four physical blocks
488724ba675SRob Herring		 * for a valid file to boot and the flash here is
489724ba675SRob Herring		 * 64KiB block size.
490724ba675SRob Herring		 */
491724ba675SRob Herring		partition@0 {
492724ba675SRob Herring			label = "QSPI.SPL";
493724ba675SRob Herring			reg = <0x00000000 0x00010000>;
494724ba675SRob Herring		};
495724ba675SRob Herring		partition@1 {
496724ba675SRob Herring			label = "QSPI.SPL.backup1";
497724ba675SRob Herring			reg = <0x00010000 0x00010000>;
498724ba675SRob Herring		};
499724ba675SRob Herring		partition@2 {
500724ba675SRob Herring			label = "QSPI.SPL.backup2";
501724ba675SRob Herring			reg = <0x00020000 0x00010000>;
502724ba675SRob Herring		};
503724ba675SRob Herring		partition@3 {
504724ba675SRob Herring			label = "QSPI.SPL.backup3";
505724ba675SRob Herring			reg = <0x00030000 0x00010000>;
506724ba675SRob Herring		};
507724ba675SRob Herring		partition@4 {
508724ba675SRob Herring			label = "QSPI.u-boot";
509724ba675SRob Herring			reg = <0x00040000 0x00100000>;
510724ba675SRob Herring		};
511724ba675SRob Herring		partition@5 {
512724ba675SRob Herring			label = "QSPI.u-boot-spl-os";
513724ba675SRob Herring			reg = <0x00140000 0x00080000>;
514724ba675SRob Herring		};
515724ba675SRob Herring		partition@6 {
516724ba675SRob Herring			label = "QSPI.u-boot-env";
517724ba675SRob Herring			reg = <0x001c0000 0x00010000>;
518724ba675SRob Herring		};
519724ba675SRob Herring		partition@7 {
520724ba675SRob Herring			label = "QSPI.u-boot-env.backup1";
521724ba675SRob Herring			reg = <0x001d0000 0x0010000>;
522724ba675SRob Herring		};
523724ba675SRob Herring		partition@8 {
524724ba675SRob Herring			label = "QSPI.kernel";
525724ba675SRob Herring			reg = <0x001e0000 0x0800000>;
526724ba675SRob Herring		};
527724ba675SRob Herring		partition@9 {
528724ba675SRob Herring			label = "QSPI.file-system";
529724ba675SRob Herring			reg = <0x009e0000 0x01620000>;
530724ba675SRob Herring		};
531724ba675SRob Herring	};
532724ba675SRob Herring};
533724ba675SRob Herring
534724ba675SRob Herring&dss {
535724ba675SRob Herring	status = "okay";
536724ba675SRob Herring};
537724ba675SRob Herring
538724ba675SRob Herring&hdmi {
539724ba675SRob Herring	status = "okay";
540724ba675SRob Herring
541724ba675SRob Herring	port {
542724ba675SRob Herring		hdmi_out: endpoint {
543724ba675SRob Herring			remote-endpoint = <&tpd12s015_in>;
544724ba675SRob Herring		};
545724ba675SRob Herring	};
546724ba675SRob Herring};
547724ba675SRob Herring
548724ba675SRob Herring&atl {
549724ba675SRob Herring	assigned-clocks = <&abe_dpll_sys_clk_mux>,
550724ba675SRob Herring			  <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>,
551724ba675SRob Herring			  <&dpll_abe_ck>,
552724ba675SRob Herring			  <&dpll_abe_m2x2_ck>,
553724ba675SRob Herring			  <&atl_clkin2_ck>;
554724ba675SRob Herring	assigned-clock-parents = <&sys_clkin2>, <&dpll_abe_m2_ck>;
555724ba675SRob Herring	assigned-clock-rates = <0>, <0>, <180633600>, <361267200>, <5644800>;
556724ba675SRob Herring
557724ba675SRob Herring	status = "okay";
558724ba675SRob Herring
559724ba675SRob Herring	atl2 {
560724ba675SRob Herring		bws = <DRA7_ATL_WS_MCASP2_FSX>;
561724ba675SRob Herring		aws = <DRA7_ATL_WS_MCASP3_FSX>;
562724ba675SRob Herring	};
563724ba675SRob Herring};
564724ba675SRob Herring
565724ba675SRob Herring&mcasp3 {
566724ba675SRob Herring	#sound-dai-cells = <0>;
567724ba675SRob Herring
568724ba675SRob Herring	assigned-clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>;
569724ba675SRob Herring	assigned-clock-parents = <&atl_clkin2_ck>;
570724ba675SRob Herring
571724ba675SRob Herring	status = "okay";
572724ba675SRob Herring
573724ba675SRob Herring	op-mode = <0>;          /* MCASP_IIS_MODE */
574724ba675SRob Herring	tdm-slots = <2>;
575724ba675SRob Herring	/* 4 serializer */
576724ba675SRob Herring	serial-dir = <  /* 0: INACTIVE, 1: TX, 2: RX */
577724ba675SRob Herring		1 2 0 0
578724ba675SRob Herring	>;
579724ba675SRob Herring	tx-num-evt = <32>;
580724ba675SRob Herring	rx-num-evt = <32>;
581724ba675SRob Herring};
582724ba675SRob Herring
583724ba675SRob Herring&pcie1_rc {
584724ba675SRob Herring	status = "okay";
585724ba675SRob Herring};
586724ba675SRob Herring
587724ba675SRob Herring&csi2_0 {
588724ba675SRob Herring	csi2_phy0: endpoint {
589724ba675SRob Herring		remote-endpoint = <&csi2_cam0>;
590724ba675SRob Herring		clock-lanes = <0>;
591724ba675SRob Herring		data-lanes = <1 2>;
592724ba675SRob Herring	};
593724ba675SRob Herring};
594