xref: /linux/scripts/dtc/include-prefixes/arm/ti/omap/am437x-l4.dtsi (revision 1260ed77798502de9c98020040d2995008de10cc)
1724ba675SRob Herring&l4_wkup {						/* 0x44c00000 */
2724ba675SRob Herring	compatible = "ti,am4-l4-wkup", "simple-pm-bus";
3724ba675SRob Herring	power-domains = <&prm_wkup>;
4724ba675SRob Herring	clocks = <&l4_wkup_clkctrl AM4_L4_WKUP_L4_WKUP_CLKCTRL 0>;
5724ba675SRob Herring	clock-names = "fck";
6724ba675SRob Herring	reg = <0x44c00000 0x800>,
7724ba675SRob Herring	      <0x44c00800 0x800>,
8724ba675SRob Herring	      <0x44c01000 0x400>,
9724ba675SRob Herring	      <0x44c01400 0x400>;
10724ba675SRob Herring	reg-names = "ap", "la", "ia0", "ia1";
11724ba675SRob Herring	#address-cells = <1>;
12724ba675SRob Herring	#size-cells = <1>;
13724ba675SRob Herring	ranges = <0x00000000 0x44c00000 0x100000>,	/* segment 0 */
14724ba675SRob Herring		 <0x00100000 0x44d00000 0x100000>,	/* segment 1 */
15724ba675SRob Herring		 <0x00200000 0x44e00000 0x100000>;	/* segment 2 */
16724ba675SRob Herring
17724ba675SRob Herring	segment@0 {					/* 0x44c00000 */
18724ba675SRob Herring		compatible = "simple-pm-bus";
19724ba675SRob Herring		#address-cells = <1>;
20724ba675SRob Herring		#size-cells = <1>;
21724ba675SRob Herring		ranges = <0x00000000 0x00000000 0x000800>,	/* ap 0 */
22724ba675SRob Herring			 <0x00000800 0x00000800 0x000800>,	/* ap 1 */
23724ba675SRob Herring			 <0x00001000 0x00001000 0x000400>,	/* ap 2 */
24724ba675SRob Herring			 <0x00001400 0x00001400 0x000400>;	/* ap 3 */
25724ba675SRob Herring	};
26724ba675SRob Herring
27724ba675SRob Herring	segment@100000 {					/* 0x44d00000 */
28724ba675SRob Herring		compatible = "simple-pm-bus";
29724ba675SRob Herring		#address-cells = <1>;
30724ba675SRob Herring		#size-cells = <1>;
31724ba675SRob Herring		ranges = <0x00000000 0x00100000 0x004000>,	/* ap 4 */
32724ba675SRob Herring			 <0x00004000 0x00104000 0x001000>,	/* ap 5 */
33724ba675SRob Herring			 <0x00080000 0x00180000 0x002000>,	/* ap 6 */
34724ba675SRob Herring			 <0x00082000 0x00182000 0x001000>,	/* ap 7 */
35724ba675SRob Herring			 <0x000f0000 0x001f0000 0x010000>;	/* ap 8 */
36724ba675SRob Herring
37724ba675SRob Herring		target-module@0 {			/* 0x44d00000, ap 4 28.0 */
38724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
39724ba675SRob Herring			reg = <0x0 0x4>;
40724ba675SRob Herring			reg-names = "rev";
41724ba675SRob Herring			clocks = <&l4_wkup_aon_clkctrl AM4_L4_WKUP_AON_WKUP_M3_CLKCTRL 0>;
42724ba675SRob Herring			clock-names = "fck";
43724ba675SRob Herring			#address-cells = <1>;
44724ba675SRob Herring			#size-cells = <1>;
45724ba675SRob Herring			ranges = <0x00000000 0x00000000 0x4000>,
46724ba675SRob Herring				 <0x00080000 0x00080000 0x2000>;
47724ba675SRob Herring
48724ba675SRob Herring			wkup_m3: cpu@0 {
49724ba675SRob Herring				compatible = "ti,am4372-wkup-m3";
50724ba675SRob Herring				reg = <0x00000000 0x4000>,
51724ba675SRob Herring				      <0x00080000 0x2000>;
52724ba675SRob Herring				reg-names = "umem", "dmem";
53724ba675SRob Herring				resets = <&prm_wkup 3>;
54724ba675SRob Herring				reset-names = "rstctrl";
55724ba675SRob Herring				ti,pm-firmware = "am335x-pm-firmware.elf";
56724ba675SRob Herring			};
57724ba675SRob Herring		};
58724ba675SRob Herring
59724ba675SRob Herring		target-module@f0000 {			/* 0x44df0000, ap 8 58.0 */
60724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
61724ba675SRob Herring			reg = <0xf0000 0x4>;
62724ba675SRob Herring			reg-names = "rev";
63724ba675SRob Herring			#address-cells = <1>;
64724ba675SRob Herring			#size-cells = <1>;
65724ba675SRob Herring			ranges = <0x0 0xf0000 0x10000>;
66724ba675SRob Herring
67724ba675SRob Herring			prcm: prcm@0 {
68724ba675SRob Herring				compatible = "ti,am4-prcm", "simple-bus";
69724ba675SRob Herring				reg = <0x0 0x11000>;
70724ba675SRob Herring				interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
71724ba675SRob Herring				#address-cells = <1>;
72724ba675SRob Herring				#size-cells = <1>;
73724ba675SRob Herring				ranges = <0 0 0x11000>;
74724ba675SRob Herring
75724ba675SRob Herring				prcm_clocks: clocks {
76724ba675SRob Herring					#address-cells = <1>;
77724ba675SRob Herring					#size-cells = <0>;
78724ba675SRob Herring				};
79724ba675SRob Herring
80724ba675SRob Herring				prcm_clockdomains: clockdomains {
81724ba675SRob Herring				};
82724ba675SRob Herring			};
83724ba675SRob Herring		};
84724ba675SRob Herring	};
85724ba675SRob Herring
86724ba675SRob Herring	segment@200000 {					/* 0x44e00000 */
87724ba675SRob Herring		compatible = "simple-pm-bus";
88724ba675SRob Herring		#address-cells = <1>;
89724ba675SRob Herring		#size-cells = <1>;
90724ba675SRob Herring		ranges = <0x00000000 0x00200000 0x001000>,	/* ap 9 */
91724ba675SRob Herring			 <0x00003000 0x00203000 0x001000>,	/* ap 10 */
92724ba675SRob Herring			 <0x00004000 0x00204000 0x001000>,	/* ap 11 */
93724ba675SRob Herring			 <0x00005000 0x00205000 0x001000>,	/* ap 12 */
94724ba675SRob Herring			 <0x00006000 0x00206000 0x001000>,	/* ap 13 */
95724ba675SRob Herring			 <0x00007000 0x00207000 0x001000>,	/* ap 14 */
96724ba675SRob Herring			 <0x00008000 0x00208000 0x001000>,	/* ap 15 */
97724ba675SRob Herring			 <0x00009000 0x00209000 0x001000>,	/* ap 16 */
98724ba675SRob Herring			 <0x0000a000 0x0020a000 0x001000>,	/* ap 17 */
99724ba675SRob Herring			 <0x0000b000 0x0020b000 0x001000>,	/* ap 18 */
100724ba675SRob Herring			 <0x0000c000 0x0020c000 0x001000>,	/* ap 19 */
101724ba675SRob Herring			 <0x0000d000 0x0020d000 0x001000>,	/* ap 20 */
102724ba675SRob Herring			 <0x0000f000 0x0020f000 0x001000>,	/* ap 21 */
103724ba675SRob Herring			 <0x00010000 0x00210000 0x010000>,	/* ap 22 */
104724ba675SRob Herring			 <0x00030000 0x00230000 0x001000>,	/* ap 23 */
105724ba675SRob Herring			 <0x00031000 0x00231000 0x001000>,	/* ap 24 */
106724ba675SRob Herring			 <0x00032000 0x00232000 0x001000>,	/* ap 25 */
107724ba675SRob Herring			 <0x00033000 0x00233000 0x001000>,	/* ap 26 */
108724ba675SRob Herring			 <0x00034000 0x00234000 0x001000>,	/* ap 27 */
109724ba675SRob Herring			 <0x00035000 0x00235000 0x001000>,	/* ap 28 */
110724ba675SRob Herring			 <0x00036000 0x00236000 0x001000>,	/* ap 29 */
111724ba675SRob Herring			 <0x00037000 0x00237000 0x001000>,	/* ap 30 */
112724ba675SRob Herring			 <0x00038000 0x00238000 0x001000>,	/* ap 31 */
113724ba675SRob Herring			 <0x00039000 0x00239000 0x001000>,	/* ap 32 */
114724ba675SRob Herring			 <0x0003a000 0x0023a000 0x001000>,	/* ap 33 */
115724ba675SRob Herring			 <0x0003e000 0x0023e000 0x001000>,	/* ap 34 */
116724ba675SRob Herring			 <0x0003f000 0x0023f000 0x001000>,	/* ap 35 */
117724ba675SRob Herring			 <0x00040000 0x00240000 0x040000>,	/* ap 36 */
118724ba675SRob Herring			 <0x00080000 0x00280000 0x001000>,	/* ap 37 */
119724ba675SRob Herring			 <0x00088000 0x00288000 0x008000>,	/* ap 38 */
120724ba675SRob Herring			 <0x00092000 0x00292000 0x001000>,	/* ap 39 */
121724ba675SRob Herring			 <0x00086000 0x00286000 0x001000>,	/* ap 40 */
122724ba675SRob Herring			 <0x00087000 0x00287000 0x001000>,	/* ap 41 */
123724ba675SRob Herring			 <0x00090000 0x00290000 0x001000>,	/* ap 42 */
124724ba675SRob Herring			 <0x00091000 0x00291000 0x001000>;	/* ap 43 */
125724ba675SRob Herring
126724ba675SRob Herring		target-module@3000 {			/* 0x44e03000, ap 10 0a.0 */
127724ba675SRob Herring			compatible = "ti,sysc";
128724ba675SRob Herring			status = "disabled";
129724ba675SRob Herring			#address-cells = <1>;
130724ba675SRob Herring			#size-cells = <1>;
131724ba675SRob Herring			ranges = <0x0 0x3000 0x1000>;
132724ba675SRob Herring		};
133724ba675SRob Herring
134724ba675SRob Herring		target-module@5000 {			/* 0x44e05000, ap 12 30.0 */
135724ba675SRob Herring			compatible = "ti,sysc";
136724ba675SRob Herring			status = "disabled";
137724ba675SRob Herring			#address-cells = <1>;
138724ba675SRob Herring			#size-cells = <1>;
139724ba675SRob Herring			ranges = <0x0 0x5000 0x1000>;
140724ba675SRob Herring		};
141724ba675SRob Herring
142724ba675SRob Herring		target-module@7000 {			/* 0x44e07000, ap 14 20.0 */
143724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
144724ba675SRob Herring			reg = <0x7000 0x4>,
145724ba675SRob Herring			      <0x7010 0x4>,
146724ba675SRob Herring			      <0x7114 0x4>;
147724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
148724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
149724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
150724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
151724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
152724ba675SRob Herring					<SYSC_IDLE_NO>,
153724ba675SRob Herring					<SYSC_IDLE_SMART>,
154724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
155724ba675SRob Herring			ti,syss-mask = <1>;
156724ba675SRob Herring			/* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
157724ba675SRob Herring			clocks = <&l4_wkup_clkctrl AM4_L4_WKUP_GPIO1_CLKCTRL 0>,
158724ba675SRob Herring				 <&l4_wkup_clkctrl AM4_L4_WKUP_GPIO1_CLKCTRL 8>;
159724ba675SRob Herring			clock-names = "fck", "dbclk";
160724ba675SRob Herring			#address-cells = <1>;
161724ba675SRob Herring			#size-cells = <1>;
162724ba675SRob Herring			ranges = <0x0 0x7000 0x1000>;
163724ba675SRob Herring
164724ba675SRob Herring			gpio0: gpio@0 {
165724ba675SRob Herring				compatible = "ti,am4372-gpio","ti,omap4-gpio";
166724ba675SRob Herring				reg = <0x0 0x1000>;
167724ba675SRob Herring				interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
168724ba675SRob Herring				gpio-controller;
169724ba675SRob Herring				#gpio-cells = <2>;
170724ba675SRob Herring				interrupt-controller;
171724ba675SRob Herring				#interrupt-cells = <2>;
172724ba675SRob Herring				status = "disabled";
173724ba675SRob Herring			};
174724ba675SRob Herring		};
175724ba675SRob Herring
176724ba675SRob Herring		target-module@9000 {			/* 0x44e09000, ap 16 04.0 */
177724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
178724ba675SRob Herring			reg = <0x9050 0x4>,
179724ba675SRob Herring			      <0x9054 0x4>,
180724ba675SRob Herring			      <0x9058 0x4>;
181724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
182724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
183*3623e102SJudith Mendez					 SYSC_OMAP2_SOFTRESET)>;
184724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
185724ba675SRob Herring					<SYSC_IDLE_NO>,
186724ba675SRob Herring					<SYSC_IDLE_SMART>,
187724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
188724ba675SRob Herring			/* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
189724ba675SRob Herring			clocks = <&l4_wkup_clkctrl AM4_L4_WKUP_UART1_CLKCTRL 0>;
190724ba675SRob Herring			clock-names = "fck";
191724ba675SRob Herring			#address-cells = <1>;
192724ba675SRob Herring			#size-cells = <1>;
193724ba675SRob Herring			ranges = <0x0 0x9000 0x1000>;
194724ba675SRob Herring
195724ba675SRob Herring			uart0: serial@0 {
196724ba675SRob Herring				compatible = "ti,am4372-uart";
197724ba675SRob Herring				reg = <0x0 0x2000>;
198724ba675SRob Herring				interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
199724ba675SRob Herring			};
200724ba675SRob Herring		};
201724ba675SRob Herring
202724ba675SRob Herring		target-module@b000 {			/* 0x44e0b000, ap 18 48.0 */
203724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
204724ba675SRob Herring			reg = <0xb000 0x8>,
205724ba675SRob Herring			      <0xb010 0x8>,
206724ba675SRob Herring			      <0xb090 0x8>;
207724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
208724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
209724ba675SRob Herring					 SYSC_OMAP2_ENAWAKEUP |
210724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
211724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
212724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
213724ba675SRob Herring					<SYSC_IDLE_NO>,
214724ba675SRob Herring					<SYSC_IDLE_SMART>,
215724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
216724ba675SRob Herring			ti,syss-mask = <1>;
217724ba675SRob Herring			/* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
218724ba675SRob Herring			clocks = <&l4_wkup_clkctrl AM4_L4_WKUP_I2C1_CLKCTRL 0>;
219724ba675SRob Herring			clock-names = "fck";
220724ba675SRob Herring			#address-cells = <1>;
221724ba675SRob Herring			#size-cells = <1>;
222724ba675SRob Herring			ranges = <0x0 0xb000 0x1000>;
223724ba675SRob Herring
224724ba675SRob Herring			i2c0: i2c@0 {
225724ba675SRob Herring				compatible = "ti,am4372-i2c","ti,omap4-i2c";
226724ba675SRob Herring				reg = <0x0 0x1000>;
227724ba675SRob Herring				interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
228724ba675SRob Herring				#address-cells = <1>;
229724ba675SRob Herring				#size-cells = <0>;
230724ba675SRob Herring				status = "disabled";
231724ba675SRob Herring			};
232724ba675SRob Herring		};
233724ba675SRob Herring
234724ba675SRob Herring		target-module@d000 {			/* 0x44e0d000, ap 20 38.0 */
235724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
236724ba675SRob Herring			reg = <0xd000 0x4>,
237724ba675SRob Herring			      <0xd010 0x4>;
238724ba675SRob Herring			reg-names = "rev", "sysc";
239724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
240724ba675SRob Herring					<SYSC_IDLE_NO>,
241724ba675SRob Herring					<SYSC_IDLE_SMART>,
242724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
243724ba675SRob Herring			/* Domains (P, C): wkup_pwrdm, l3s_tsc_clkdm */
244724ba675SRob Herring			clocks = <&l3s_tsc_clkctrl AM4_L3S_TSC_ADC_TSC_CLKCTRL 0>;
245724ba675SRob Herring			clock-names = "fck";
246724ba675SRob Herring			#address-cells = <1>;
247724ba675SRob Herring			#size-cells = <1>;
248724ba675SRob Herring			ranges = <0x0 0xd000 0x1000>;
249724ba675SRob Herring
250724ba675SRob Herring			tscadc: tscadc@0 {
251724ba675SRob Herring				compatible = "ti,am3359-tscadc";
252724ba675SRob Herring				reg = <0x0 0x1000>;
253724ba675SRob Herring				interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
254724ba675SRob Herring				clocks = <&adc_tsc_fck>;
255724ba675SRob Herring				clock-names = "fck";
256724ba675SRob Herring				status = "disabled";
257724ba675SRob Herring				dmas = <&edma 53 0>, <&edma 57 0>;
258724ba675SRob Herring				dma-names = "fifo0", "fifo1";
259724ba675SRob Herring
260724ba675SRob Herring				tsc {
261724ba675SRob Herring					compatible = "ti,am3359-tsc";
262724ba675SRob Herring				};
263724ba675SRob Herring
264724ba675SRob Herring				adc {
265724ba675SRob Herring					#io-channel-cells = <1>;
266724ba675SRob Herring					compatible = "ti,am3359-adc";
267724ba675SRob Herring				};
268724ba675SRob Herring
269724ba675SRob Herring			};
270724ba675SRob Herring		};
271724ba675SRob Herring
272724ba675SRob Herring		target-module@10000 {			/* 0x44e10000, ap 22 0c.0 */
273724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
274724ba675SRob Herring			reg = <0x10000 0x4>;
275724ba675SRob Herring			reg-names = "rev";
276724ba675SRob Herring			clocks = <&l4_wkup_clkctrl AM4_L4_WKUP_CONTROL_CLKCTRL 0>;
277724ba675SRob Herring			clock-names = "fck";
278724ba675SRob Herring			ti,no-idle;
279724ba675SRob Herring			#address-cells = <1>;
280724ba675SRob Herring			#size-cells = <1>;
281724ba675SRob Herring			ranges = <0x0 0x10000 0x10000>;
282724ba675SRob Herring
283724ba675SRob Herring			scm: scm@0 {
284724ba675SRob Herring				compatible = "ti,am4-scm", "simple-bus";
285724ba675SRob Herring				reg = <0x0 0x4000>;
286724ba675SRob Herring				#address-cells = <1>;
287724ba675SRob Herring				#size-cells = <1>;
288724ba675SRob Herring				ranges = <0 0 0x4000>;
289724ba675SRob Herring
290724ba675SRob Herring				am43xx_pinmux: pinmux@800 {
291724ba675SRob Herring					compatible = "ti,am437-padconf",
292724ba675SRob Herring						     "pinctrl-single";
293724ba675SRob Herring					reg = <0x800 0x31c>;
294724ba675SRob Herring					#address-cells = <1>;
295724ba675SRob Herring					#size-cells = <0>;
296724ba675SRob Herring					#pinctrl-cells = <1>;
297724ba675SRob Herring					#interrupt-cells = <1>;
298724ba675SRob Herring					interrupt-controller;
299724ba675SRob Herring					pinctrl-single,register-width = <32>;
300724ba675SRob Herring					pinctrl-single,function-mask = <0xffffffff>;
301724ba675SRob Herring				};
302724ba675SRob Herring
303724ba675SRob Herring				scm_conf: scm_conf@0 {
304724ba675SRob Herring					compatible = "syscon", "simple-bus";
305724ba675SRob Herring					reg = <0x0 0x800>;
306724ba675SRob Herring					#address-cells = <1>;
307724ba675SRob Herring					#size-cells = <1>;
308724ba675SRob Herring
309724ba675SRob Herring					phy_gmii_sel: phy-gmii-sel {
310724ba675SRob Herring						compatible = "ti,am43xx-phy-gmii-sel";
311724ba675SRob Herring						reg = <0x650 0x4>;
312724ba675SRob Herring						#phy-cells = <2>;
313724ba675SRob Herring					};
314724ba675SRob Herring
315724ba675SRob Herring					scm_clocks: clocks {
316724ba675SRob Herring						#address-cells = <1>;
317724ba675SRob Herring						#size-cells = <0>;
318724ba675SRob Herring					};
319724ba675SRob Herring				};
320724ba675SRob Herring
321724ba675SRob Herring				wkup_m3_ipc: wkup_m3_ipc@1324 {
322724ba675SRob Herring					compatible = "ti,am4372-wkup-m3-ipc";
323724ba675SRob Herring					reg = <0x1324 0x44>;
324724ba675SRob Herring					interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
325724ba675SRob Herring					ti,rproc = <&wkup_m3>;
326724ba675SRob Herring					mboxes = <&mailbox &mbox_wkupm3>;
327724ba675SRob Herring				};
328724ba675SRob Herring
329724ba675SRob Herring				edma_xbar: dma-router@f90 {
330724ba675SRob Herring					compatible = "ti,am335x-edma-crossbar";
331724ba675SRob Herring					reg = <0xf90 0x40>;
332724ba675SRob Herring					#dma-cells = <3>;
333724ba675SRob Herring					dma-requests = <64>;
334724ba675SRob Herring					dma-masters = <&edma>;
335724ba675SRob Herring				};
336724ba675SRob Herring
337724ba675SRob Herring				scm_clockdomains: clockdomains {
338724ba675SRob Herring				};
339724ba675SRob Herring			};
340724ba675SRob Herring		};
341724ba675SRob Herring
342724ba675SRob Herring		timer1_target: target-module@31000 {	/* 0x44e31000, ap 24 40.0 */
343724ba675SRob Herring			compatible = "ti,sysc-omap2-timer", "ti,sysc";
344724ba675SRob Herring			reg = <0x31000 0x4>,
345724ba675SRob Herring			      <0x31010 0x4>,
346724ba675SRob Herring			      <0x31014 0x4>;
347724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
348724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
349724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
350724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
351724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
352724ba675SRob Herring					<SYSC_IDLE_NO>,
353724ba675SRob Herring					<SYSC_IDLE_SMART>;
354724ba675SRob Herring			ti,syss-mask = <1>;
355724ba675SRob Herring			/* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
356724ba675SRob Herring			clocks = <&l4_wkup_clkctrl AM4_L4_WKUP_TIMER1_CLKCTRL 0>;
357724ba675SRob Herring			clock-names = "fck";
358724ba675SRob Herring			#address-cells = <1>;
359724ba675SRob Herring			#size-cells = <1>;
360724ba675SRob Herring			ranges = <0x0 0x31000 0x1000>;
361724ba675SRob Herring
362724ba675SRob Herring			timer1: timer@0 {
363724ba675SRob Herring				compatible = "ti,am4372-timer-1ms","ti,am335x-timer-1ms";
364724ba675SRob Herring				reg = <0x0 0x400>;
365724ba675SRob Herring				interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
366724ba675SRob Herring				ti,timer-alwon;
367724ba675SRob Herring				clocks = <&timer1_fck>;
368724ba675SRob Herring				clock-names = "fck";
369724ba675SRob Herring			};
370724ba675SRob Herring		};
371724ba675SRob Herring
372724ba675SRob Herring		target-module@33000 {			/* 0x44e33000, ap 26 18.0 */
373724ba675SRob Herring			compatible = "ti,sysc";
374724ba675SRob Herring			status = "disabled";
375724ba675SRob Herring			#address-cells = <1>;
376724ba675SRob Herring			#size-cells = <1>;
377724ba675SRob Herring			ranges = <0x0 0x33000 0x1000>;
378724ba675SRob Herring		};
379724ba675SRob Herring
380724ba675SRob Herring		target-module@35000 {			/* 0x44e35000, ap 28 50.0 */
381724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
382724ba675SRob Herring			reg = <0x35000 0x4>,
383724ba675SRob Herring			      <0x35010 0x4>,
384724ba675SRob Herring			      <0x35014 0x4>;
385724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
386724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_EMUFREE |
387724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET)>;
388724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
389724ba675SRob Herring					<SYSC_IDLE_NO>,
390724ba675SRob Herring					<SYSC_IDLE_SMART>,
391724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
392724ba675SRob Herring			ti,syss-mask = <1>;
393724ba675SRob Herring			/* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
394724ba675SRob Herring			clocks = <&l4_wkup_clkctrl AM4_L4_WKUP_WD_TIMER2_CLKCTRL 0>;
395724ba675SRob Herring			clock-names = "fck";
396724ba675SRob Herring			#address-cells = <1>;
397724ba675SRob Herring			#size-cells = <1>;
398724ba675SRob Herring			ranges = <0x0 0x35000 0x1000>;
399724ba675SRob Herring
400724ba675SRob Herring			wdt: wdt@0 {
401724ba675SRob Herring				compatible = "ti,am4372-wdt","ti,omap3-wdt";
402724ba675SRob Herring				reg = <0x0 0x1000>;
403724ba675SRob Herring				interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
404724ba675SRob Herring			};
405724ba675SRob Herring		};
406724ba675SRob Herring
407724ba675SRob Herring		target-module@37000 {			/* 0x44e37000, ap 30 08.0 */
408724ba675SRob Herring			compatible = "ti,sysc";
409724ba675SRob Herring			status = "disabled";
410724ba675SRob Herring			#address-cells = <1>;
411724ba675SRob Herring			#size-cells = <1>;
412724ba675SRob Herring			ranges = <0x0 0x37000 0x1000>;
413724ba675SRob Herring		};
414724ba675SRob Herring
415724ba675SRob Herring		target-module@39000 {			/* 0x44e39000, ap 32 02.0 */
416724ba675SRob Herring			compatible = "ti,sysc";
417724ba675SRob Herring			status = "disabled";
418724ba675SRob Herring			#address-cells = <1>;
419724ba675SRob Herring			#size-cells = <1>;
420724ba675SRob Herring			ranges = <0x0 0x39000 0x1000>;
421724ba675SRob Herring		};
422724ba675SRob Herring
423724ba675SRob Herring		rtc_target: target-module@3e000 {	/* 0x44e3e000, ap 34 60.0 */
424724ba675SRob Herring			compatible = "ti,sysc-omap4-simple", "ti,sysc";
425724ba675SRob Herring			reg = <0x3e074 0x4>,
426724ba675SRob Herring			      <0x3e078 0x4>;
427724ba675SRob Herring			reg-names = "rev", "sysc";
428724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
429724ba675SRob Herring					<SYSC_IDLE_NO>,
430724ba675SRob Herring					<SYSC_IDLE_SMART>,
431724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
432724ba675SRob Herring			/* Domains (P, C): rtc_pwrdm, l4_rtc_clkdm */
433724ba675SRob Herring			power-domains = <&prm_rtc>;
434724ba675SRob Herring			clocks = <&l4_rtc_clkctrl AM4_L4_RTC_RTC_CLKCTRL 0>;
435724ba675SRob Herring			clock-names = "fck";
436724ba675SRob Herring			#address-cells = <1>;
437724ba675SRob Herring			#size-cells = <1>;
438724ba675SRob Herring			ranges = <0x0 0x3e000 0x1000>;
439724ba675SRob Herring
440724ba675SRob Herring			rtc: rtc@0 {
441724ba675SRob Herring				compatible = "ti,am4372-rtc", "ti,am3352-rtc",
442724ba675SRob Herring					     "ti,da830-rtc";
443724ba675SRob Herring				reg = <0x0 0x1000>;
444f274a854SKrzysztof Kozlowski				interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
445f274a854SKrzysztof Kozlowski					     <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
446724ba675SRob Herring				clocks = <&clk_32768_ck>;
447724ba675SRob Herring				clock-names = "int-clk";
448724ba675SRob Herring				system-power-controller;
449724ba675SRob Herring				status = "disabled";
450724ba675SRob Herring			};
451724ba675SRob Herring		};
452724ba675SRob Herring
453724ba675SRob Herring		target-module@40000 {			/* 0x44e40000, ap 36 68.0 */
454724ba675SRob Herring			compatible = "ti,sysc";
455724ba675SRob Herring			status = "disabled";
456724ba675SRob Herring			#address-cells = <1>;
457724ba675SRob Herring			#size-cells = <1>;
458724ba675SRob Herring			ranges = <0x0 0x40000 0x40000>;
459724ba675SRob Herring		};
460724ba675SRob Herring
461724ba675SRob Herring		target-module@86000 {			/* 0x44e86000, ap 40 70.0 */
462724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
463724ba675SRob Herring			reg = <0x86000 0x4>,
464724ba675SRob Herring			      <0x86004 0x4>;
465724ba675SRob Herring			reg-names = "rev", "sysc";
466724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
467724ba675SRob Herring					<SYSC_IDLE_NO>;
468724ba675SRob Herring			/* Domains (P, C): wkup_pwrdm, l4_wkup_aon_clkdm */
469724ba675SRob Herring			clocks = <&l4_wkup_aon_clkctrl AM4_L4_WKUP_AON_COUNTER_32K_CLKCTRL 0>;
470724ba675SRob Herring			clock-names = "fck";
471724ba675SRob Herring			#address-cells = <1>;
472724ba675SRob Herring			#size-cells = <1>;
473724ba675SRob Herring			ranges = <0x0 0x86000 0x1000>;
474724ba675SRob Herring
475724ba675SRob Herring			counter32k: counter@0 {
476724ba675SRob Herring				compatible = "ti,am4372-counter32k","ti,omap-counter32k";
477724ba675SRob Herring				reg = <0x0 0x40>;
478724ba675SRob Herring			};
479724ba675SRob Herring		};
480724ba675SRob Herring
481724ba675SRob Herring		target-module@88000 {			/* 0x44e88000, ap 38 12.0 */
482724ba675SRob Herring			compatible = "ti,sysc";
483724ba675SRob Herring			status = "disabled";
484724ba675SRob Herring			#address-cells = <1>;
485724ba675SRob Herring			#size-cells = <1>;
486724ba675SRob Herring			ranges = <0x00000000 0x00088000 0x00008000>,
487724ba675SRob Herring				 <0x00008000 0x00090000 0x00001000>,
488724ba675SRob Herring				 <0x00009000 0x00091000 0x00001000>;
489724ba675SRob Herring		};
490724ba675SRob Herring	};
491724ba675SRob Herring};
492724ba675SRob Herring
493724ba675SRob Herring&l4_fast {					/* 0x4a000000 */
494724ba675SRob Herring	compatible = "ti,am4-l4-fast", "simple-pm-bus";
495724ba675SRob Herring	power-domains = <&prm_per>;
496724ba675SRob Herring	clocks = <&l3_clkctrl AM4_L3_L4_HS_CLKCTRL 0>;
497724ba675SRob Herring	clock-names = "fck";
498724ba675SRob Herring	reg = <0x4a000000 0x800>,
499724ba675SRob Herring	      <0x4a000800 0x800>,
500724ba675SRob Herring	      <0x4a001000 0x400>;
501724ba675SRob Herring	reg-names = "ap", "la", "ia0";
502724ba675SRob Herring	#address-cells = <1>;
503724ba675SRob Herring	#size-cells = <1>;
504724ba675SRob Herring	ranges = <0x00000000 0x4a000000 0x1000000>;	/* segment 0 */
505724ba675SRob Herring
506724ba675SRob Herring	segment@0 {					/* 0x4a000000 */
507724ba675SRob Herring		compatible = "simple-pm-bus";
508724ba675SRob Herring		#address-cells = <1>;
509724ba675SRob Herring		#size-cells = <1>;
510724ba675SRob Herring		ranges = <0x00000000 0x00000000 0x000800>,	/* ap 0 */
511724ba675SRob Herring			 <0x00000800 0x00000800 0x000800>,	/* ap 1 */
512724ba675SRob Herring			 <0x00001000 0x00001000 0x000400>,	/* ap 2 */
513724ba675SRob Herring			 <0x00100000 0x00100000 0x008000>,	/* ap 3 */
514724ba675SRob Herring			 <0x00108000 0x00108000 0x001000>,	/* ap 4 */
515724ba675SRob Herring			 <0x00400000 0x00400000 0x002000>,	/* ap 5 */
516724ba675SRob Herring			 <0x00402000 0x00402000 0x001000>,	/* ap 6 */
517724ba675SRob Herring			 <0x00200000 0x00200000 0x080000>,	/* ap 7 */
518724ba675SRob Herring			 <0x00280000 0x00280000 0x001000>;	/* ap 8 */
519724ba675SRob Herring
520724ba675SRob Herring		target-module@100000 {			/* 0x4a100000, ap 3 04.0 */
521724ba675SRob Herring			compatible = "ti,sysc-omap4-simple", "ti,sysc";
522724ba675SRob Herring			reg = <0x101200 0x4>,
523724ba675SRob Herring			      <0x101208 0x4>,
524724ba675SRob Herring			      <0x101204 0x4>;
525724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
526724ba675SRob Herring			ti,sysc-mask = <0>;
527724ba675SRob Herring			ti,sysc-midle = <SYSC_IDLE_FORCE>,
528724ba675SRob Herring					<SYSC_IDLE_NO>;
529724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
530724ba675SRob Herring					<SYSC_IDLE_NO>;
531724ba675SRob Herring			ti,syss-mask = <1>;
532724ba675SRob Herring			clocks = <&cpsw_125mhz_clkctrl AM4_CPSW_125MHZ_CPGMAC0_CLKCTRL 0>;
533724ba675SRob Herring			clock-names = "fck";
534724ba675SRob Herring			#address-cells = <1>;
535724ba675SRob Herring			#size-cells = <1>;
536724ba675SRob Herring			ranges = <0x0 0x100000 0x8000>;
537724ba675SRob Herring
538724ba675SRob Herring			mac_sw: switch@0 {
539724ba675SRob Herring				compatible = "ti,am4372-cpsw-switch", "ti,cpsw-switch";
540724ba675SRob Herring				reg = <0x0 0x4000>;
541724ba675SRob Herring				ranges = <0 0 0x4000>;
542724ba675SRob Herring				clocks = <&cpsw_125mhz_gclk>, <&dpll_clksel_mac_clk>;
543724ba675SRob Herring				clock-names = "fck", "50mclk";
544724ba675SRob Herring				assigned-clocks = <&dpll_clksel_mac_clk>;
545724ba675SRob Herring				assigned-clock-rates = <50000000>;
546724ba675SRob Herring				#address-cells = <1>;
547724ba675SRob Herring				#size-cells = <1>;
548724ba675SRob Herring				syscon = <&scm_conf>;
549724ba675SRob Herring				status = "disabled";
550724ba675SRob Herring
551f274a854SKrzysztof Kozlowski				interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
552f274a854SKrzysztof Kozlowski					     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
553f274a854SKrzysztof Kozlowski					     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
554f274a854SKrzysztof Kozlowski					     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
555724ba675SRob Herring				interrupt-names = "rx_thresh", "rx", "tx", "misc";
556724ba675SRob Herring
557724ba675SRob Herring				ethernet-ports {
558724ba675SRob Herring					#address-cells = <1>;
559724ba675SRob Herring					#size-cells = <0>;
560724ba675SRob Herring
561724ba675SRob Herring					cpsw_port1: port@1 {
562724ba675SRob Herring						reg = <1>;
563724ba675SRob Herring						label = "port1";
564724ba675SRob Herring						mac-address = [ 00 00 00 00 00 00 ];
565724ba675SRob Herring						phys = <&phy_gmii_sel 1 0>;
566724ba675SRob Herring					};
567724ba675SRob Herring
568724ba675SRob Herring					cpsw_port2: port@2 {
569724ba675SRob Herring						reg = <2>;
570724ba675SRob Herring						label = "port2";
571724ba675SRob Herring						mac-address = [ 00 00 00 00 00 00 ];
572724ba675SRob Herring						phys = <&phy_gmii_sel 2 0>;
573724ba675SRob Herring					};
574724ba675SRob Herring				};
575724ba675SRob Herring
576724ba675SRob Herring				davinci_mdio_sw: mdio@1000 {
577724ba675SRob Herring					compatible = "ti,am4372-mdio", "ti,cpsw-mdio","ti,davinci_mdio";
578724ba675SRob Herring					clocks = <&cpsw_125mhz_gclk>;
579724ba675SRob Herring					clock-names = "fck";
580724ba675SRob Herring					#address-cells = <1>;
581724ba675SRob Herring					#size-cells = <0>;
582724ba675SRob Herring					bus_freq = <1000000>;
583724ba675SRob Herring					reg = <0x1000 0x100>;
584724ba675SRob Herring				};
585724ba675SRob Herring
586724ba675SRob Herring				cpts {
587724ba675SRob Herring					clocks = <&cpsw_cpts_rft_clk>;
588724ba675SRob Herring					clock-names = "cpts";
589724ba675SRob Herring				};
590724ba675SRob Herring			};
591724ba675SRob Herring		};
592724ba675SRob Herring
593724ba675SRob Herring		target-module@200000 {			/* 0x4a200000, ap 7 02.0 */
594724ba675SRob Herring			compatible = "ti,sysc";
595724ba675SRob Herring			status = "disabled";
596724ba675SRob Herring			#address-cells = <1>;
597724ba675SRob Herring			#size-cells = <1>;
598724ba675SRob Herring			ranges = <0x0 0x200000 0x80000>;
599724ba675SRob Herring		};
600724ba675SRob Herring
601724ba675SRob Herring		target-module@400000 {			/* 0x4a400000, ap 5 08.0 */
602724ba675SRob Herring			compatible = "ti,sysc";
603724ba675SRob Herring			status = "disabled";
604724ba675SRob Herring			#address-cells = <1>;
605724ba675SRob Herring			#size-cells = <1>;
606724ba675SRob Herring			ranges = <0x0 0x400000 0x2000>;
607724ba675SRob Herring		};
608724ba675SRob Herring	};
609724ba675SRob Herring};
610724ba675SRob Herring
611724ba675SRob Herring&l4_per {					/* 0x48000000 */
612724ba675SRob Herring	compatible = "ti,am4-l4-per", "simple-pm-bus";
613724ba675SRob Herring	power-domains = <&prm_per>;
614724ba675SRob Herring	clocks = <&l4ls_clkctrl AM4_L4LS_L4_LS_CLKCTRL 0>;
615724ba675SRob Herring	clock-names = "fck";
616724ba675SRob Herring	reg = <0x48000000 0x800>,
617724ba675SRob Herring	      <0x48000800 0x800>,
618724ba675SRob Herring	      <0x48001000 0x400>,
619724ba675SRob Herring	      <0x48001400 0x400>,
620724ba675SRob Herring	      <0x48001800 0x400>,
621724ba675SRob Herring	      <0x48001c00 0x400>;
622724ba675SRob Herring	reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3";
623724ba675SRob Herring	#address-cells = <1>;
624724ba675SRob Herring	#size-cells = <1>;
625724ba675SRob Herring	ranges = <0x00000000 0x48000000 0x100000>,	/* segment 0 */
626724ba675SRob Herring		 <0x00100000 0x48100000 0x100000>,	/* segment 1 */
627724ba675SRob Herring		 <0x00200000 0x48200000 0x100000>,	/* segment 2 */
628724ba675SRob Herring		 <0x00300000 0x48300000 0x100000>,	/* segment 3 */
629724ba675SRob Herring		 <0x46000000 0x46000000 0x400000>,	/* l3 data port */
630724ba675SRob Herring		 <0x46400000 0x46400000 0x400000>;	/* l3 data port */
631724ba675SRob Herring
632724ba675SRob Herring	segment@0 {					/* 0x48000000 */
633724ba675SRob Herring		compatible = "simple-pm-bus";
634724ba675SRob Herring		#address-cells = <1>;
635724ba675SRob Herring		#size-cells = <1>;
636724ba675SRob Herring		ranges = <0x00000000 0x00000000 0x000800>,	/* ap 0 */
637724ba675SRob Herring			 <0x00000800 0x00000800 0x000800>,	/* ap 1 */
638724ba675SRob Herring			 <0x00001000 0x00001000 0x000400>,	/* ap 2 */
639724ba675SRob Herring			 <0x00001400 0x00001400 0x000400>,	/* ap 3 */
640724ba675SRob Herring			 <0x00001800 0x00001800 0x000400>,	/* ap 4 */
641724ba675SRob Herring			 <0x00001c00 0x00001c00 0x000400>,	/* ap 5 */
642724ba675SRob Herring			 <0x00008000 0x00008000 0x001000>,	/* ap 6 */
643724ba675SRob Herring			 <0x00009000 0x00009000 0x001000>,	/* ap 7 */
644724ba675SRob Herring			 <0x00022000 0x00022000 0x001000>,	/* ap 8 */
645724ba675SRob Herring			 <0x00023000 0x00023000 0x001000>,	/* ap 9 */
646724ba675SRob Herring			 <0x00024000 0x00024000 0x001000>,	/* ap 10 */
647724ba675SRob Herring			 <0x00025000 0x00025000 0x001000>,	/* ap 11 */
648724ba675SRob Herring			 <0x0002a000 0x0002a000 0x001000>,	/* ap 12 */
649724ba675SRob Herring			 <0x0002b000 0x0002b000 0x001000>,	/* ap 13 */
650724ba675SRob Herring			 <0x00038000 0x00038000 0x002000>,	/* ap 14 */
651724ba675SRob Herring			 <0x0003a000 0x0003a000 0x001000>,	/* ap 15 */
652724ba675SRob Herring			 <0x0003c000 0x0003c000 0x002000>,	/* ap 16 */
653724ba675SRob Herring			 <0x0003e000 0x0003e000 0x001000>,	/* ap 17 */
654724ba675SRob Herring			 <0x00040000 0x00040000 0x001000>,	/* ap 18 */
655724ba675SRob Herring			 <0x00041000 0x00041000 0x001000>,	/* ap 19 */
656724ba675SRob Herring			 <0x00042000 0x00042000 0x001000>,	/* ap 20 */
657724ba675SRob Herring			 <0x00043000 0x00043000 0x001000>,	/* ap 21 */
658724ba675SRob Herring			 <0x00044000 0x00044000 0x001000>,	/* ap 22 */
659724ba675SRob Herring			 <0x00045000 0x00045000 0x001000>,	/* ap 23 */
660724ba675SRob Herring			 <0x00046000 0x00046000 0x001000>,	/* ap 24 */
661724ba675SRob Herring			 <0x00047000 0x00047000 0x001000>,	/* ap 25 */
662724ba675SRob Herring			 <0x00048000 0x00048000 0x001000>,	/* ap 26 */
663724ba675SRob Herring			 <0x00049000 0x00049000 0x001000>,	/* ap 27 */
664724ba675SRob Herring			 <0x0004c000 0x0004c000 0x001000>,	/* ap 28 */
665724ba675SRob Herring			 <0x0004d000 0x0004d000 0x001000>,	/* ap 29 */
666724ba675SRob Herring			 <0x00060000 0x00060000 0x001000>,	/* ap 30 */
667724ba675SRob Herring			 <0x00061000 0x00061000 0x001000>,	/* ap 31 */
668724ba675SRob Herring			 <0x00080000 0x00080000 0x010000>,	/* ap 32 */
669724ba675SRob Herring			 <0x00090000 0x00090000 0x001000>,	/* ap 33 */
670724ba675SRob Herring			 <0x00030000 0x00030000 0x001000>,	/* ap 65 */
671724ba675SRob Herring			 <0x00031000 0x00031000 0x001000>,	/* ap 66 */
672724ba675SRob Herring			 <0x0004a000 0x0004a000 0x001000>,	/* ap 71 */
673724ba675SRob Herring			 <0x0004b000 0x0004b000 0x001000>,	/* ap 72 */
674724ba675SRob Herring			 <0x000c8000 0x000c8000 0x001000>,	/* ap 73 */
675724ba675SRob Herring			 <0x000c9000 0x000c9000 0x001000>,	/* ap 74 */
676724ba675SRob Herring			 <0x000ca000 0x000ca000 0x001000>,	/* ap 77 */
677724ba675SRob Herring			 <0x000cb000 0x000cb000 0x001000>,	/* ap 78 */
678724ba675SRob Herring			 <0x00034000 0x00034000 0x001000>,	/* ap 80 */
679724ba675SRob Herring			 <0x00035000 0x00035000 0x001000>,	/* ap 81 */
680724ba675SRob Herring			 <0x00036000 0x00036000 0x001000>,	/* ap 84 */
681724ba675SRob Herring			 <0x00037000 0x00037000 0x001000>,	/* ap 85 */
682724ba675SRob Herring			 <0x46000000 0x46000000 0x400000>,	/* l3 data port */
683724ba675SRob Herring			 <0x46400000 0x46400000 0x400000>;	/* l3 data port */
684724ba675SRob Herring
685724ba675SRob Herring		target-module@8000 {			/* 0x48008000, ap 6 10.0 */
686724ba675SRob Herring			compatible = "ti,sysc";
687724ba675SRob Herring			status = "disabled";
688724ba675SRob Herring			#address-cells = <1>;
689724ba675SRob Herring			#size-cells = <1>;
690724ba675SRob Herring			ranges = <0x0 0x8000 0x1000>;
691724ba675SRob Herring		};
692724ba675SRob Herring
693724ba675SRob Herring		target-module@22000 {			/* 0x48022000, ap 8 0a.0 */
694724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
695724ba675SRob Herring			reg = <0x22050 0x4>,
696724ba675SRob Herring			      <0x22054 0x4>,
697724ba675SRob Herring			      <0x22058 0x4>;
698724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
699724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
700*3623e102SJudith Mendez					 SYSC_OMAP2_SOFTRESET)>;
701724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
702724ba675SRob Herring					<SYSC_IDLE_NO>,
703724ba675SRob Herring					<SYSC_IDLE_SMART>,
704724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
705724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
706724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_UART2_CLKCTRL 0>;
707724ba675SRob Herring			clock-names = "fck";
708724ba675SRob Herring			#address-cells = <1>;
709724ba675SRob Herring			#size-cells = <1>;
710724ba675SRob Herring			ranges = <0x0 0x22000 0x1000>;
711724ba675SRob Herring
712724ba675SRob Herring			uart1: serial@0 {
713724ba675SRob Herring				compatible = "ti,am4372-uart";
714724ba675SRob Herring				reg = <0x0 0x2000>;
715724ba675SRob Herring				interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
716724ba675SRob Herring				status = "disabled";
717724ba675SRob Herring			};
718724ba675SRob Herring		};
719724ba675SRob Herring
720724ba675SRob Herring		target-module@24000 {			/* 0x48024000, ap 10 1c.0 */
721724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
722724ba675SRob Herring			reg = <0x24050 0x4>,
723724ba675SRob Herring			      <0x24054 0x4>,
724724ba675SRob Herring			      <0x24058 0x4>;
725724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
726724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
727*3623e102SJudith Mendez					 SYSC_OMAP2_SOFTRESET)>;
728724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
729724ba675SRob Herring					<SYSC_IDLE_NO>,
730724ba675SRob Herring					<SYSC_IDLE_SMART>,
731724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
732724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
733724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_UART3_CLKCTRL 0>;
734724ba675SRob Herring			clock-names = "fck";
735724ba675SRob Herring			#address-cells = <1>;
736724ba675SRob Herring			#size-cells = <1>;
737724ba675SRob Herring			ranges = <0x0 0x24000 0x1000>;
738724ba675SRob Herring
739724ba675SRob Herring			uart2: serial@0 {
740724ba675SRob Herring				compatible = "ti,am4372-uart";
741724ba675SRob Herring				reg = <0x0 0x2000>;
742724ba675SRob Herring				interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
743724ba675SRob Herring				status = "disabled";
744724ba675SRob Herring			};
745724ba675SRob Herring		};
746724ba675SRob Herring
747724ba675SRob Herring		target-module@2a000 {			/* 0x4802a000, ap 12 22.0 */
748724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
749724ba675SRob Herring			reg = <0x2a000 0x8>,
750724ba675SRob Herring			      <0x2a010 0x8>,
751724ba675SRob Herring			      <0x2a090 0x8>;
752724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
753724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
754724ba675SRob Herring					 SYSC_OMAP2_ENAWAKEUP |
755724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
756724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
757724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
758724ba675SRob Herring					<SYSC_IDLE_NO>,
759724ba675SRob Herring					<SYSC_IDLE_SMART>,
760724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
761724ba675SRob Herring			ti,syss-mask = <1>;
762724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
763724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_I2C2_CLKCTRL 0>;
764724ba675SRob Herring			clock-names = "fck";
765724ba675SRob Herring			#address-cells = <1>;
766724ba675SRob Herring			#size-cells = <1>;
767724ba675SRob Herring			ranges = <0x0 0x2a000 0x1000>;
768724ba675SRob Herring
769724ba675SRob Herring			i2c1: i2c@0 {
770724ba675SRob Herring				compatible = "ti,am4372-i2c","ti,omap4-i2c";
771724ba675SRob Herring				reg = <0x0 0x1000>;
772724ba675SRob Herring				interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
773724ba675SRob Herring				#address-cells = <1>;
774724ba675SRob Herring				#size-cells = <0>;
775724ba675SRob Herring				status = "disabled";
776724ba675SRob Herring			};
777724ba675SRob Herring		};
778724ba675SRob Herring
779724ba675SRob Herring		target-module@30000 {			/* 0x48030000, ap 65 08.0 */
780724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
781724ba675SRob Herring			reg = <0x30000 0x4>,
782724ba675SRob Herring			      <0x30110 0x4>,
783724ba675SRob Herring			      <0x30114 0x4>;
784724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
785724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
786724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
787724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
788724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
789724ba675SRob Herring					<SYSC_IDLE_NO>,
790724ba675SRob Herring					<SYSC_IDLE_SMART>;
791724ba675SRob Herring			ti,syss-mask = <1>;
792724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
793724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_SPI0_CLKCTRL 0>;
794724ba675SRob Herring			clock-names = "fck";
795724ba675SRob Herring			#address-cells = <1>;
796724ba675SRob Herring			#size-cells = <1>;
797724ba675SRob Herring			ranges = <0x0 0x30000 0x1000>;
798724ba675SRob Herring
799724ba675SRob Herring			spi0: spi@0 {
800724ba675SRob Herring				compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
801724ba675SRob Herring				reg = <0x0 0x400>;
802724ba675SRob Herring				interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
803724ba675SRob Herring				#address-cells = <1>;
804724ba675SRob Herring				#size-cells = <0>;
805724ba675SRob Herring				status = "disabled";
806724ba675SRob Herring			};
807724ba675SRob Herring		};
808724ba675SRob Herring
809724ba675SRob Herring		target-module@34000 {			/* 0x48034000, ap 80 56.0 */
810724ba675SRob Herring			compatible = "ti,sysc";
811724ba675SRob Herring			status = "disabled";
812724ba675SRob Herring			#address-cells = <1>;
813724ba675SRob Herring			#size-cells = <1>;
814724ba675SRob Herring			ranges = <0x0 0x34000 0x1000>;
815724ba675SRob Herring		};
816724ba675SRob Herring
817724ba675SRob Herring		target-module@36000 {			/* 0x48036000, ap 84 3e.0 */
818724ba675SRob Herring			compatible = "ti,sysc";
819724ba675SRob Herring			status = "disabled";
820724ba675SRob Herring			#address-cells = <1>;
821724ba675SRob Herring			#size-cells = <1>;
822724ba675SRob Herring			ranges = <0x0 0x36000 0x1000>;
823724ba675SRob Herring		};
824724ba675SRob Herring
825724ba675SRob Herring		target-module@38000 {			/* 0x48038000, ap 14 04.0 */
826724ba675SRob Herring			compatible = "ti,sysc-omap4-simple", "ti,sysc";
827724ba675SRob Herring			reg = <0x38000 0x4>,
828724ba675SRob Herring			      <0x38004 0x4>;
829724ba675SRob Herring			reg-names = "rev", "sysc";
830724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
831724ba675SRob Herring					<SYSC_IDLE_NO>,
832724ba675SRob Herring					<SYSC_IDLE_SMART>;
833724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l3s_clkdm */
834724ba675SRob Herring			clocks = <&l3s_clkctrl AM4_L3S_MCASP0_CLKCTRL 0>;
835724ba675SRob Herring			clock-names = "fck";
836724ba675SRob Herring			#address-cells = <1>;
837724ba675SRob Herring			#size-cells = <1>;
838724ba675SRob Herring			ranges = <0x0 0x38000 0x2000>,
839724ba675SRob Herring				 <0x46000000 0x46000000 0x400000>;
840724ba675SRob Herring
841724ba675SRob Herring			mcasp0: mcasp@0 {
842724ba675SRob Herring				compatible = "ti,am33xx-mcasp-audio";
843724ba675SRob Herring				reg = <0x0 0x2000>,
844724ba675SRob Herring				      <0x46000000 0x400000>;
845724ba675SRob Herring				reg-names = "mpu", "dat";
846724ba675SRob Herring				interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
847724ba675SRob Herring					     <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
848724ba675SRob Herring				interrupt-names = "tx", "rx";
849724ba675SRob Herring				status = "disabled";
850724ba675SRob Herring				dmas = <&edma 8 2>,
851724ba675SRob Herring				       <&edma 9 2>;
852724ba675SRob Herring				dma-names = "tx", "rx";
853724ba675SRob Herring			};
854724ba675SRob Herring		};
855724ba675SRob Herring
856724ba675SRob Herring		target-module@3c000 {			/* 0x4803c000, ap 16 2a.0 */
857724ba675SRob Herring			compatible = "ti,sysc-omap4-simple", "ti,sysc";
858724ba675SRob Herring			reg = <0x3c000 0x4>,
859724ba675SRob Herring			      <0x3c004 0x4>;
860724ba675SRob Herring			reg-names = "rev", "sysc";
861724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
862724ba675SRob Herring					<SYSC_IDLE_NO>,
863724ba675SRob Herring					<SYSC_IDLE_SMART>;
864724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l3s_clkdm */
865724ba675SRob Herring			clocks = <&l3s_clkctrl AM4_L3S_MCASP1_CLKCTRL 0>;
866724ba675SRob Herring			clock-names = "fck";
867724ba675SRob Herring			#address-cells = <1>;
868724ba675SRob Herring			#size-cells = <1>;
869724ba675SRob Herring			ranges = <0x0 0x3c000 0x2000>,
870724ba675SRob Herring				 <0x46400000 0x46400000 0x400000>;
871724ba675SRob Herring
872724ba675SRob Herring			mcasp1: mcasp@0 {
873724ba675SRob Herring				compatible = "ti,am33xx-mcasp-audio";
874724ba675SRob Herring				reg = <0x0 0x2000>,
875724ba675SRob Herring				      <0x46400000 0x400000>;
876724ba675SRob Herring				reg-names = "mpu", "dat";
877724ba675SRob Herring				interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
878724ba675SRob Herring					     <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
879724ba675SRob Herring				interrupt-names = "tx", "rx";
880724ba675SRob Herring				status = "disabled";
881724ba675SRob Herring				dmas = <&edma 10 2>,
882724ba675SRob Herring				       <&edma 11 2>;
883724ba675SRob Herring				dma-names = "tx", "rx";
884724ba675SRob Herring			};
885724ba675SRob Herring		};
886724ba675SRob Herring
887724ba675SRob Herring		timer2_target: target-module@40000 {	/* 0x48040000, ap 18 1e.0 */
888724ba675SRob Herring			compatible = "ti,sysc-omap4-timer", "ti,sysc";
889724ba675SRob Herring			reg = <0x40000 0x4>,
890724ba675SRob Herring			      <0x40010 0x4>,
891724ba675SRob Herring			      <0x40014 0x4>;
892724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
893724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
894724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
895724ba675SRob Herring					<SYSC_IDLE_NO>,
896724ba675SRob Herring					<SYSC_IDLE_SMART>,
897724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
898724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
899724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_TIMER2_CLKCTRL 0>;
900724ba675SRob Herring			clock-names = "fck";
901724ba675SRob Herring			#address-cells = <1>;
902724ba675SRob Herring			#size-cells = <1>;
903724ba675SRob Herring			ranges = <0x0 0x40000 0x1000>;
904724ba675SRob Herring
905724ba675SRob Herring			timer2: timer@0  {
906724ba675SRob Herring				compatible = "ti,am4372-timer","ti,am335x-timer";
907724ba675SRob Herring				reg = <0x0 0x400>;
908724ba675SRob Herring				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
909724ba675SRob Herring				clocks = <&timer2_fck>;
910724ba675SRob Herring				clock-names = "fck";
911724ba675SRob Herring			};
912724ba675SRob Herring		};
913724ba675SRob Herring
914724ba675SRob Herring		target-module@42000 {			/* 0x48042000, ap 20 24.0 */
915724ba675SRob Herring			compatible = "ti,sysc-omap4-timer", "ti,sysc";
916724ba675SRob Herring			reg = <0x42000 0x4>,
917724ba675SRob Herring			      <0x42010 0x4>,
918724ba675SRob Herring			      <0x42014 0x4>;
919724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
920724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
921724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
922724ba675SRob Herring					<SYSC_IDLE_NO>,
923724ba675SRob Herring					<SYSC_IDLE_SMART>,
924724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
925724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
926724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_TIMER3_CLKCTRL 0>;
927724ba675SRob Herring			clock-names = "fck";
928724ba675SRob Herring			#address-cells = <1>;
929724ba675SRob Herring			#size-cells = <1>;
930724ba675SRob Herring			ranges = <0x0 0x42000 0x1000>;
931724ba675SRob Herring
932724ba675SRob Herring			timer3: timer@0 {
933724ba675SRob Herring				compatible = "ti,am4372-timer","ti,am335x-timer";
934724ba675SRob Herring				reg = <0x0 0x400>;
935724ba675SRob Herring				interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
936724ba675SRob Herring				status = "disabled";
937724ba675SRob Herring			};
938724ba675SRob Herring		};
939724ba675SRob Herring
940724ba675SRob Herring		target-module@44000 {			/* 0x48044000, ap 22 26.0 */
941724ba675SRob Herring			compatible = "ti,sysc-omap4-timer", "ti,sysc";
942724ba675SRob Herring			reg = <0x44000 0x4>,
943724ba675SRob Herring			      <0x44010 0x4>,
944724ba675SRob Herring			      <0x44014 0x4>;
945724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
946724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
947724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
948724ba675SRob Herring					<SYSC_IDLE_NO>,
949724ba675SRob Herring					<SYSC_IDLE_SMART>,
950724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
951724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
952724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_TIMER4_CLKCTRL 0>;
953724ba675SRob Herring			clock-names = "fck";
954724ba675SRob Herring			#address-cells = <1>;
955724ba675SRob Herring			#size-cells = <1>;
956724ba675SRob Herring			ranges = <0x0 0x44000 0x1000>;
957724ba675SRob Herring
958724ba675SRob Herring			timer4: timer@0 {
959724ba675SRob Herring				compatible = "ti,am4372-timer","ti,am335x-timer";
960724ba675SRob Herring				reg = <0x0 0x400>;
961724ba675SRob Herring				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
962724ba675SRob Herring				ti,timer-pwm;
963724ba675SRob Herring				status = "disabled";
964724ba675SRob Herring			};
965724ba675SRob Herring		};
966724ba675SRob Herring
967724ba675SRob Herring		target-module@46000 {			/* 0x48046000, ap 24 28.0 */
968724ba675SRob Herring			compatible = "ti,sysc-omap4-timer", "ti,sysc";
969724ba675SRob Herring			reg = <0x46000 0x4>,
970724ba675SRob Herring			      <0x46010 0x4>,
971724ba675SRob Herring			      <0x46014 0x4>;
972724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
973724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
974724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
975724ba675SRob Herring					<SYSC_IDLE_NO>,
976724ba675SRob Herring					<SYSC_IDLE_SMART>,
977724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
978724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
979724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_TIMER5_CLKCTRL 0>;
980724ba675SRob Herring			clock-names = "fck";
981724ba675SRob Herring			#address-cells = <1>;
982724ba675SRob Herring			#size-cells = <1>;
983724ba675SRob Herring			ranges = <0x0 0x46000 0x1000>;
984724ba675SRob Herring
985724ba675SRob Herring			timer5: timer@0 {
986724ba675SRob Herring				compatible = "ti,am4372-timer","ti,am335x-timer";
987724ba675SRob Herring				reg = <0x0 0x400>;
988724ba675SRob Herring				interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
989724ba675SRob Herring				ti,timer-pwm;
990724ba675SRob Herring				status = "disabled";
991724ba675SRob Herring			};
992724ba675SRob Herring		};
993724ba675SRob Herring
994724ba675SRob Herring		target-module@48000 {			/* 0x48048000, ap 26 1a.0 */
995724ba675SRob Herring			compatible = "ti,sysc-omap4-timer", "ti,sysc";
996724ba675SRob Herring			reg = <0x48000 0x4>,
997724ba675SRob Herring			      <0x48010 0x4>,
998724ba675SRob Herring			      <0x48014 0x4>;
999724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1000724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1001724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1002724ba675SRob Herring					<SYSC_IDLE_NO>,
1003724ba675SRob Herring					<SYSC_IDLE_SMART>,
1004724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1005724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1006724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_TIMER6_CLKCTRL 0>;
1007724ba675SRob Herring			clock-names = "fck";
1008724ba675SRob Herring			#address-cells = <1>;
1009724ba675SRob Herring			#size-cells = <1>;
1010724ba675SRob Herring			ranges = <0x0 0x48000 0x1000>;
1011724ba675SRob Herring
1012724ba675SRob Herring			timer6: timer@0 {
1013724ba675SRob Herring				compatible = "ti,am4372-timer","ti,am335x-timer";
1014724ba675SRob Herring				reg = <0x0 0x400>;
1015724ba675SRob Herring				interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
1016724ba675SRob Herring				ti,timer-pwm;
1017724ba675SRob Herring				status = "disabled";
1018724ba675SRob Herring			};
1019724ba675SRob Herring		};
1020724ba675SRob Herring
1021724ba675SRob Herring		target-module@4a000 {			/* 0x4804a000, ap 71 48.0 */
1022724ba675SRob Herring			compatible = "ti,sysc-omap4-timer", "ti,sysc";
1023724ba675SRob Herring			reg = <0x4a000 0x4>,
1024724ba675SRob Herring			      <0x4a010 0x4>,
1025724ba675SRob Herring			      <0x4a014 0x4>;
1026724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1027724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1028724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1029724ba675SRob Herring					<SYSC_IDLE_NO>,
1030724ba675SRob Herring					<SYSC_IDLE_SMART>,
1031724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1032724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1033724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_TIMER7_CLKCTRL 0>;
1034724ba675SRob Herring			clock-names = "fck";
1035724ba675SRob Herring			#address-cells = <1>;
1036724ba675SRob Herring			#size-cells = <1>;
1037724ba675SRob Herring			ranges = <0x0 0x4a000 0x1000>;
1038724ba675SRob Herring
1039724ba675SRob Herring			timer7: timer@0 {
1040724ba675SRob Herring				compatible = "ti,am4372-timer","ti,am335x-timer";
1041724ba675SRob Herring				reg = <0x0 0x400>;
1042724ba675SRob Herring				interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
1043724ba675SRob Herring				ti,timer-pwm;
1044724ba675SRob Herring				status = "disabled";
1045724ba675SRob Herring			};
1046724ba675SRob Herring		};
1047724ba675SRob Herring
1048724ba675SRob Herring		target-module@4c000 {			/* 0x4804c000, ap 28 36.0 */
1049724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1050724ba675SRob Herring			reg = <0x4c000 0x4>,
1051724ba675SRob Herring			      <0x4c010 0x4>,
1052724ba675SRob Herring			      <0x4c114 0x4>;
1053724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1054724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1055724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
1056724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
1057724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1058724ba675SRob Herring					<SYSC_IDLE_NO>,
1059724ba675SRob Herring					<SYSC_IDLE_SMART>,
1060724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1061724ba675SRob Herring			ti,syss-mask = <1>;
1062724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1063724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_GPIO2_CLKCTRL 0>,
1064724ba675SRob Herring				 <&l4ls_clkctrl AM4_L4LS_GPIO2_CLKCTRL 8>;
1065724ba675SRob Herring			clock-names = "fck", "dbclk";
1066724ba675SRob Herring			#address-cells = <1>;
1067724ba675SRob Herring			#size-cells = <1>;
1068724ba675SRob Herring			ranges = <0x0 0x4c000 0x1000>;
1069724ba675SRob Herring
1070724ba675SRob Herring			gpio1: gpio@0 {
1071724ba675SRob Herring				compatible = "ti,am4372-gpio","ti,omap4-gpio";
1072724ba675SRob Herring				reg = <0x0 0x1000>;
1073724ba675SRob Herring				interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
1074724ba675SRob Herring				gpio-controller;
1075724ba675SRob Herring				#gpio-cells = <2>;
1076724ba675SRob Herring				interrupt-controller;
1077724ba675SRob Herring				#interrupt-cells = <2>;
1078724ba675SRob Herring				status = "disabled";
1079724ba675SRob Herring			};
1080724ba675SRob Herring		};
1081724ba675SRob Herring
1082724ba675SRob Herring		target-module@60000 {			/* 0x48060000, ap 30 14.0 */
1083724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1084724ba675SRob Herring			reg = <0x602fc 0x4>,
1085724ba675SRob Herring			      <0x60110 0x4>,
1086724ba675SRob Herring			      <0x60114 0x4>;
1087724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1088724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1089724ba675SRob Herring					 SYSC_OMAP2_ENAWAKEUP |
1090724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
1091724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
1092724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1093724ba675SRob Herring					<SYSC_IDLE_NO>,
1094724ba675SRob Herring					<SYSC_IDLE_SMART>;
1095724ba675SRob Herring			ti,syss-mask = <1>;
1096724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1097724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_MMC1_CLKCTRL 0>;
1098724ba675SRob Herring			clock-names = "fck";
1099724ba675SRob Herring			#address-cells = <1>;
1100724ba675SRob Herring			#size-cells = <1>;
1101724ba675SRob Herring			ranges = <0x0 0x60000 0x1000>;
1102724ba675SRob Herring
1103724ba675SRob Herring			mmc1: mmc@0 {
1104724ba675SRob Herring				compatible = "ti,am437-sdhci";
1105724ba675SRob Herring				reg = <0x0 0x1000>;
1106724ba675SRob Herring				ti,needs-special-reset;
1107724ba675SRob Herring				dmas = <&edma 24 0>,
1108724ba675SRob Herring					<&edma 25 0>;
1109724ba675SRob Herring				dma-names = "tx", "rx";
1110724ba675SRob Herring				interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
1111724ba675SRob Herring				status = "disabled";
1112724ba675SRob Herring			};
1113724ba675SRob Herring		};
1114724ba675SRob Herring
1115724ba675SRob Herring		target-module@80000 {			/* 0x48080000, ap 32 18.0 */
1116724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1117724ba675SRob Herring			reg = <0x80000 0x4>,
1118724ba675SRob Herring			      <0x80010 0x4>,
1119724ba675SRob Herring			      <0x80014 0x4>;
1120724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1121724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1122724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
1123724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
1124724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1125724ba675SRob Herring					<SYSC_IDLE_NO>,
1126724ba675SRob Herring					<SYSC_IDLE_SMART>;
1127724ba675SRob Herring			ti,syss-mask = <1>;
1128724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1129724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_ELM_CLKCTRL 0>;
1130724ba675SRob Herring			clock-names = "fck";
1131724ba675SRob Herring			#address-cells = <1>;
1132724ba675SRob Herring			#size-cells = <1>;
1133724ba675SRob Herring			ranges = <0x0 0x80000 0x10000>;
1134724ba675SRob Herring
1135724ba675SRob Herring			elm: elm@0 {
1136724ba675SRob Herring				compatible = "ti,am3352-elm";
1137724ba675SRob Herring				reg = <0x0 0x2000>;
1138724ba675SRob Herring				interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
1139724ba675SRob Herring				clocks = <&l4ls_gclk>;
1140724ba675SRob Herring				clock-names = "fck";
1141724ba675SRob Herring				status = "disabled";
1142724ba675SRob Herring			};
1143724ba675SRob Herring		};
1144724ba675SRob Herring
1145724ba675SRob Herring		target-module@c8000 {			/* 0x480c8000, ap 73 06.0 */
1146724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
1147724ba675SRob Herring			reg = <0xc8000 0x4>,
1148724ba675SRob Herring			      <0xc8010 0x4>;
1149724ba675SRob Herring			reg-names = "rev", "sysc";
1150724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1151724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1152724ba675SRob Herring					<SYSC_IDLE_NO>,
1153724ba675SRob Herring					<SYSC_IDLE_SMART>;
1154724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1155724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_MAILBOX_CLKCTRL 0>;
1156724ba675SRob Herring			clock-names = "fck";
1157724ba675SRob Herring			#address-cells = <1>;
1158724ba675SRob Herring			#size-cells = <1>;
1159724ba675SRob Herring			ranges = <0x0 0xc8000 0x1000>;
1160724ba675SRob Herring
1161724ba675SRob Herring			mailbox: mailbox@0 {
1162724ba675SRob Herring				compatible = "ti,omap4-mailbox";
1163724ba675SRob Herring				reg = <0x0 0x200>;
1164724ba675SRob Herring				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
1165724ba675SRob Herring				#mbox-cells = <1>;
1166724ba675SRob Herring				ti,mbox-num-users = <4>;
1167724ba675SRob Herring				ti,mbox-num-fifos = <8>;
1168724ba675SRob Herring				mbox_wkupm3: mbox-wkup-m3 {
1169724ba675SRob Herring					ti,mbox-send-noirq;
1170724ba675SRob Herring					ti,mbox-tx = <0 0 0>;
1171724ba675SRob Herring					ti,mbox-rx = <0 0 3>;
1172724ba675SRob Herring				};
1173724ba675SRob Herring			};
1174724ba675SRob Herring		};
1175724ba675SRob Herring
1176724ba675SRob Herring		target-module@ca000 {			/* 0x480ca000, ap 77 38.0 */
1177724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1178724ba675SRob Herring			reg = <0xca000 0x4>,
1179724ba675SRob Herring			      <0xca010 0x4>,
1180724ba675SRob Herring			      <0xca014 0x4>;
1181724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1182724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1183724ba675SRob Herring					 SYSC_OMAP2_ENAWAKEUP |
1184724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
1185724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
1186724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1187724ba675SRob Herring					<SYSC_IDLE_NO>,
1188724ba675SRob Herring					<SYSC_IDLE_SMART>;
1189724ba675SRob Herring			ti,syss-mask = <1>;
1190724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1191724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_SPINLOCK_CLKCTRL 0>;
1192724ba675SRob Herring			clock-names = "fck";
1193724ba675SRob Herring			#address-cells = <1>;
1194724ba675SRob Herring			#size-cells = <1>;
1195724ba675SRob Herring			ranges = <0x0 0xca000 0x1000>;
1196724ba675SRob Herring
1197724ba675SRob Herring			hwspinlock: spinlock@0 {
1198724ba675SRob Herring				compatible = "ti,omap4-hwspinlock";
1199724ba675SRob Herring				reg = <0x0 0x1000>;
1200724ba675SRob Herring				#hwlock-cells = <1>;
1201724ba675SRob Herring			};
1202724ba675SRob Herring		};
1203724ba675SRob Herring	};
1204724ba675SRob Herring
1205724ba675SRob Herring	segment@100000 {					/* 0x48100000 */
1206724ba675SRob Herring		compatible = "simple-pm-bus";
1207724ba675SRob Herring		#address-cells = <1>;
1208724ba675SRob Herring		#size-cells = <1>;
1209724ba675SRob Herring		ranges = <0x0008c000 0x0018c000 0x001000>,	/* ap 34 */
1210724ba675SRob Herring			 <0x0008d000 0x0018d000 0x001000>,	/* ap 35 */
1211724ba675SRob Herring			 <0x0008e000 0x0018e000 0x001000>,	/* ap 36 */
1212724ba675SRob Herring			 <0x0008f000 0x0018f000 0x001000>,	/* ap 37 */
1213724ba675SRob Herring			 <0x0009c000 0x0019c000 0x001000>,	/* ap 38 */
1214724ba675SRob Herring			 <0x0009d000 0x0019d000 0x001000>,	/* ap 39 */
1215724ba675SRob Herring			 <0x000a6000 0x001a6000 0x001000>,	/* ap 40 */
1216724ba675SRob Herring			 <0x000a7000 0x001a7000 0x001000>,	/* ap 41 */
1217724ba675SRob Herring			 <0x000a8000 0x001a8000 0x001000>,	/* ap 42 */
1218724ba675SRob Herring			 <0x000a9000 0x001a9000 0x001000>,	/* ap 43 */
1219724ba675SRob Herring			 <0x000aa000 0x001aa000 0x001000>,	/* ap 44 */
1220724ba675SRob Herring			 <0x000ab000 0x001ab000 0x001000>,	/* ap 45 */
1221724ba675SRob Herring			 <0x000ac000 0x001ac000 0x001000>,	/* ap 46 */
1222724ba675SRob Herring			 <0x000ad000 0x001ad000 0x001000>,	/* ap 47 */
1223724ba675SRob Herring			 <0x000ae000 0x001ae000 0x001000>,	/* ap 48 */
1224724ba675SRob Herring			 <0x000af000 0x001af000 0x001000>,	/* ap 49 */
1225724ba675SRob Herring			 <0x000cc000 0x001cc000 0x002000>,	/* ap 50 */
1226724ba675SRob Herring			 <0x000ce000 0x001ce000 0x002000>,	/* ap 51 */
1227724ba675SRob Herring			 <0x000d0000 0x001d0000 0x002000>,	/* ap 52 */
1228724ba675SRob Herring			 <0x000d2000 0x001d2000 0x002000>,	/* ap 53 */
1229724ba675SRob Herring			 <0x000d8000 0x001d8000 0x001000>,	/* ap 54 */
1230724ba675SRob Herring			 <0x000d9000 0x001d9000 0x001000>,	/* ap 55 */
1231724ba675SRob Herring			 <0x000a0000 0x001a0000 0x001000>,	/* ap 67 */
1232724ba675SRob Herring			 <0x000a1000 0x001a1000 0x001000>,	/* ap 68 */
1233724ba675SRob Herring			 <0x000a2000 0x001a2000 0x001000>,	/* ap 69 */
1234724ba675SRob Herring			 <0x000a3000 0x001a3000 0x001000>,	/* ap 70 */
1235724ba675SRob Herring			 <0x000a4000 0x001a4000 0x001000>,	/* ap 92 */
1236724ba675SRob Herring			 <0x000a5000 0x001a5000 0x001000>,	/* ap 93 */
1237724ba675SRob Herring			 <0x000c1000 0x001c1000 0x001000>,	/* ap 94 */
1238724ba675SRob Herring			 <0x000c2000 0x001c2000 0x001000>;	/* ap 95 */
1239724ba675SRob Herring
1240724ba675SRob Herring		target-module@8c000 {			/* 0x4818c000, ap 34 0c.0 */
1241724ba675SRob Herring			compatible = "ti,sysc";
1242724ba675SRob Herring			status = "disabled";
1243724ba675SRob Herring			#address-cells = <1>;
1244724ba675SRob Herring			#size-cells = <1>;
1245724ba675SRob Herring			ranges = <0x0 0x8c000 0x1000>;
1246724ba675SRob Herring		};
1247724ba675SRob Herring
1248724ba675SRob Herring		target-module@8e000 {			/* 0x4818e000, ap 36 02.0 */
1249724ba675SRob Herring			compatible = "ti,sysc";
1250724ba675SRob Herring			status = "disabled";
1251724ba675SRob Herring			#address-cells = <1>;
1252724ba675SRob Herring			#size-cells = <1>;
1253724ba675SRob Herring			ranges = <0x0 0x8e000 0x1000>;
1254724ba675SRob Herring		};
1255724ba675SRob Herring
1256724ba675SRob Herring		target-module@9c000 {			/* 0x4819c000, ap 38 52.0 */
1257724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1258724ba675SRob Herring			reg = <0x9c000 0x8>,
1259724ba675SRob Herring			      <0x9c010 0x8>,
1260724ba675SRob Herring			      <0x9c090 0x8>;
1261724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1262724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1263724ba675SRob Herring					 SYSC_OMAP2_ENAWAKEUP |
1264724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
1265724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
1266724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1267724ba675SRob Herring					<SYSC_IDLE_NO>,
1268724ba675SRob Herring					<SYSC_IDLE_SMART>,
1269724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1270724ba675SRob Herring			ti,syss-mask = <1>;
1271724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1272724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_I2C3_CLKCTRL 0>;
1273724ba675SRob Herring			clock-names = "fck";
1274724ba675SRob Herring			#address-cells = <1>;
1275724ba675SRob Herring			#size-cells = <1>;
1276724ba675SRob Herring			ranges = <0x0 0x9c000 0x1000>;
1277724ba675SRob Herring
1278724ba675SRob Herring			i2c2: i2c@0 {
1279724ba675SRob Herring				compatible = "ti,am4372-i2c","ti,omap4-i2c";
1280724ba675SRob Herring				reg = <0x0 0x1000>;
1281724ba675SRob Herring				interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1282724ba675SRob Herring				#address-cells = <1>;
1283724ba675SRob Herring				#size-cells = <0>;
1284724ba675SRob Herring				status = "disabled";
1285724ba675SRob Herring			};
1286724ba675SRob Herring		};
1287724ba675SRob Herring
1288724ba675SRob Herring		target-module@a0000 {			/* 0x481a0000, ap 67 2c.0 */
1289724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1290724ba675SRob Herring			reg = <0xa0000 0x4>,
1291724ba675SRob Herring			      <0xa0110 0x4>,
1292724ba675SRob Herring			      <0xa0114 0x4>;
1293724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1294724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1295724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
1296724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
1297724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1298724ba675SRob Herring					<SYSC_IDLE_NO>,
1299724ba675SRob Herring					<SYSC_IDLE_SMART>;
1300724ba675SRob Herring			ti,syss-mask = <1>;
1301724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1302724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_SPI1_CLKCTRL 0>;
1303724ba675SRob Herring			clock-names = "fck";
1304724ba675SRob Herring			#address-cells = <1>;
1305724ba675SRob Herring			#size-cells = <1>;
1306724ba675SRob Herring			ranges = <0x0 0xa0000 0x1000>;
1307724ba675SRob Herring
1308724ba675SRob Herring			spi1: spi@0 {
1309724ba675SRob Herring				compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
1310724ba675SRob Herring				reg = <0x0 0x400>;
1311724ba675SRob Herring				interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
1312724ba675SRob Herring				#address-cells = <1>;
1313724ba675SRob Herring				#size-cells = <0>;
1314724ba675SRob Herring				status = "disabled";
1315724ba675SRob Herring			};
1316724ba675SRob Herring		};
1317724ba675SRob Herring
1318724ba675SRob Herring		target-module@a2000 {			/* 0x481a2000, ap 69 2e.0 */
1319724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1320724ba675SRob Herring			reg = <0xa2000 0x4>,
1321724ba675SRob Herring			      <0xa2110 0x4>,
1322724ba675SRob Herring			      <0xa2114 0x4>;
1323724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1324724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1325724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
1326724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
1327724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1328724ba675SRob Herring					<SYSC_IDLE_NO>,
1329724ba675SRob Herring					<SYSC_IDLE_SMART>;
1330724ba675SRob Herring			ti,syss-mask = <1>;
1331724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1332724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_SPI2_CLKCTRL 0>;
1333724ba675SRob Herring			clock-names = "fck";
1334724ba675SRob Herring			#address-cells = <1>;
1335724ba675SRob Herring			#size-cells = <1>;
1336724ba675SRob Herring			ranges = <0x0 0xa2000 0x1000>;
1337724ba675SRob Herring
1338724ba675SRob Herring			spi2: spi@0 {
1339724ba675SRob Herring				compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
1340724ba675SRob Herring				reg = <0x0 0x400>;
1341724ba675SRob Herring				interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
1342724ba675SRob Herring				#address-cells = <1>;
1343724ba675SRob Herring				#size-cells = <0>;
1344724ba675SRob Herring				status = "disabled";
1345724ba675SRob Herring			};
1346724ba675SRob Herring		};
1347724ba675SRob Herring
1348724ba675SRob Herring		target-module@a4000 {			/* 0x481a4000, ap 92 62.0 */
1349724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1350724ba675SRob Herring			reg = <0xa4000 0x4>,
1351724ba675SRob Herring			      <0xa4110 0x4>,
1352724ba675SRob Herring			      <0xa4114 0x4>;
1353724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1354724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1355724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
1356724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
1357724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1358724ba675SRob Herring					<SYSC_IDLE_NO>,
1359724ba675SRob Herring					<SYSC_IDLE_SMART>;
1360724ba675SRob Herring			ti,syss-mask = <1>;
1361724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1362724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_SPI3_CLKCTRL 0>;
1363724ba675SRob Herring			clock-names = "fck";
1364724ba675SRob Herring			#address-cells = <1>;
1365724ba675SRob Herring			#size-cells = <1>;
1366724ba675SRob Herring			ranges = <0x0 0xa4000 0x1000>;
1367724ba675SRob Herring
1368724ba675SRob Herring			spi3: spi@0 {
1369724ba675SRob Herring				compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
1370724ba675SRob Herring				reg = <0x0 0x400>;
1371724ba675SRob Herring				interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
1372724ba675SRob Herring				#address-cells = <1>;
1373724ba675SRob Herring				#size-cells = <0>;
1374724ba675SRob Herring				status = "disabled";
1375724ba675SRob Herring			};
1376724ba675SRob Herring		};
1377724ba675SRob Herring
1378724ba675SRob Herring		target-module@a6000 {			/* 0x481a6000, ap 40 16.0 */
1379724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1380724ba675SRob Herring			reg = <0xa6050 0x4>,
1381724ba675SRob Herring			      <0xa6054 0x4>,
1382724ba675SRob Herring			      <0xa6058 0x4>;
1383724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1384724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1385*3623e102SJudith Mendez					 SYSC_OMAP2_SOFTRESET)>;
1386724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1387724ba675SRob Herring					<SYSC_IDLE_NO>,
1388724ba675SRob Herring					<SYSC_IDLE_SMART>,
1389724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1390724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1391724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_UART4_CLKCTRL 0>;
1392724ba675SRob Herring			clock-names = "fck";
1393724ba675SRob Herring			#address-cells = <1>;
1394724ba675SRob Herring			#size-cells = <1>;
1395724ba675SRob Herring			ranges = <0x0 0xa6000 0x1000>;
1396724ba675SRob Herring
1397724ba675SRob Herring			uart3: serial@0 {
1398724ba675SRob Herring				compatible = "ti,am4372-uart";
1399724ba675SRob Herring				reg = <0x0 0x2000>;
1400724ba675SRob Herring				interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1401724ba675SRob Herring				status = "disabled";
1402724ba675SRob Herring			};
1403724ba675SRob Herring		};
1404724ba675SRob Herring
1405724ba675SRob Herring		target-module@a8000 {			/* 0x481a8000, ap 42 20.0 */
1406724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1407724ba675SRob Herring			reg = <0xa8050 0x4>,
1408724ba675SRob Herring			      <0xa8054 0x4>,
1409724ba675SRob Herring			      <0xa8058 0x4>;
1410724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1411724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1412*3623e102SJudith Mendez					 SYSC_OMAP2_SOFTRESET)>;
1413724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1414724ba675SRob Herring					<SYSC_IDLE_NO>,
1415724ba675SRob Herring					<SYSC_IDLE_SMART>,
1416724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1417724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1418724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_UART5_CLKCTRL 0>;
1419724ba675SRob Herring			clock-names = "fck";
1420724ba675SRob Herring			#address-cells = <1>;
1421724ba675SRob Herring			#size-cells = <1>;
1422724ba675SRob Herring			ranges = <0x0 0xa8000 0x1000>;
1423724ba675SRob Herring
1424724ba675SRob Herring			uart4: serial@0 {
1425724ba675SRob Herring				compatible = "ti,am4372-uart";
1426724ba675SRob Herring				reg = <0x0 0x2000>;
1427724ba675SRob Herring				interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1428724ba675SRob Herring				status = "disabled";
1429724ba675SRob Herring			};
1430724ba675SRob Herring		};
1431724ba675SRob Herring
1432724ba675SRob Herring		target-module@aa000 {			/* 0x481aa000, ap 44 12.0 */
1433724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1434724ba675SRob Herring			reg = <0xaa050 0x4>,
1435724ba675SRob Herring			      <0xaa054 0x4>,
1436724ba675SRob Herring			      <0xaa058 0x4>;
1437724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1438724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1439*3623e102SJudith Mendez					 SYSC_OMAP2_SOFTRESET)>;
1440724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1441724ba675SRob Herring					<SYSC_IDLE_NO>,
1442724ba675SRob Herring					<SYSC_IDLE_SMART>,
1443724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1444724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1445724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_UART6_CLKCTRL 0>;
1446724ba675SRob Herring			clock-names = "fck";
1447724ba675SRob Herring			#address-cells = <1>;
1448724ba675SRob Herring			#size-cells = <1>;
1449724ba675SRob Herring			ranges = <0x0 0xaa000 0x1000>;
1450724ba675SRob Herring
1451724ba675SRob Herring			uart5: serial@0 {
1452724ba675SRob Herring				compatible = "ti,am4372-uart";
1453724ba675SRob Herring				reg = <0x0 0x2000>;
1454724ba675SRob Herring				interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1455724ba675SRob Herring				status = "disabled";
1456724ba675SRob Herring			};
1457724ba675SRob Herring		};
1458724ba675SRob Herring
1459724ba675SRob Herring		target-module@ac000 {			/* 0x481ac000, ap 46 30.0 */
1460724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1461724ba675SRob Herring			reg = <0xac000 0x4>,
1462724ba675SRob Herring			      <0xac010 0x4>,
1463724ba675SRob Herring			      <0xac114 0x4>;
1464724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1465724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1466724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
1467724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
1468724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1469724ba675SRob Herring					<SYSC_IDLE_NO>,
1470724ba675SRob Herring					<SYSC_IDLE_SMART>,
1471724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1472724ba675SRob Herring			ti,syss-mask = <1>;
1473724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1474724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_GPIO3_CLKCTRL 0>,
1475724ba675SRob Herring				 <&l4ls_clkctrl AM4_L4LS_GPIO3_CLKCTRL 8>;
1476724ba675SRob Herring			clock-names = "fck", "dbclk";
1477724ba675SRob Herring			#address-cells = <1>;
1478724ba675SRob Herring			#size-cells = <1>;
1479724ba675SRob Herring			ranges = <0x0 0xac000 0x1000>;
1480724ba675SRob Herring
1481724ba675SRob Herring			gpio2: gpio@0 {
1482724ba675SRob Herring				compatible = "ti,am4372-gpio","ti,omap4-gpio";
1483724ba675SRob Herring				reg = <0x0 0x1000>;
1484724ba675SRob Herring				interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1485724ba675SRob Herring				gpio-controller;
1486724ba675SRob Herring				#gpio-cells = <2>;
1487724ba675SRob Herring				interrupt-controller;
1488724ba675SRob Herring				#interrupt-cells = <2>;
1489724ba675SRob Herring				status = "disabled";
1490724ba675SRob Herring			};
1491724ba675SRob Herring		};
1492724ba675SRob Herring
1493724ba675SRob Herring		target-module@ae000 {			/* 0x481ae000, ap 48 32.0 */
1494724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1495724ba675SRob Herring			reg = <0xae000 0x4>,
1496724ba675SRob Herring			      <0xae010 0x4>,
1497724ba675SRob Herring			      <0xae114 0x4>;
1498724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1499724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1500724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
1501724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
1502724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1503724ba675SRob Herring					<SYSC_IDLE_NO>,
1504724ba675SRob Herring					<SYSC_IDLE_SMART>,
1505724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1506724ba675SRob Herring			ti,syss-mask = <1>;
1507724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1508724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_GPIO4_CLKCTRL 0>,
1509724ba675SRob Herring				 <&l4ls_clkctrl AM4_L4LS_GPIO4_CLKCTRL 8>;
1510724ba675SRob Herring			clock-names = "fck", "dbclk";
1511724ba675SRob Herring			#address-cells = <1>;
1512724ba675SRob Herring			#size-cells = <1>;
1513724ba675SRob Herring			ranges = <0x0 0xae000 0x1000>;
1514724ba675SRob Herring
1515724ba675SRob Herring			gpio3: gpio@0 {
1516724ba675SRob Herring				compatible = "ti,am4372-gpio","ti,omap4-gpio";
1517724ba675SRob Herring				reg = <0x0 0x1000>;
1518724ba675SRob Herring				interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
1519724ba675SRob Herring				gpio-controller;
1520724ba675SRob Herring				#gpio-cells = <2>;
1521724ba675SRob Herring				interrupt-controller;
1522724ba675SRob Herring				#interrupt-cells = <2>;
1523724ba675SRob Herring				status = "disabled";
1524724ba675SRob Herring			};
1525724ba675SRob Herring		};
1526724ba675SRob Herring
1527724ba675SRob Herring		target-module@c1000 {			/* 0x481c1000, ap 94 68.0 */
1528724ba675SRob Herring			compatible = "ti,sysc-omap4-timer", "ti,sysc";
1529724ba675SRob Herring			reg = <0xc1000 0x4>,
1530724ba675SRob Herring			      <0xc1010 0x4>,
1531724ba675SRob Herring			      <0xc1014 0x4>;
1532724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1533724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1534724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1535724ba675SRob Herring					<SYSC_IDLE_NO>,
1536724ba675SRob Herring					<SYSC_IDLE_SMART>,
1537724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1538724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1539724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_TIMER8_CLKCTRL 0>;
1540724ba675SRob Herring			clock-names = "fck";
1541724ba675SRob Herring			#address-cells = <1>;
1542724ba675SRob Herring			#size-cells = <1>;
1543724ba675SRob Herring			ranges = <0x0 0xc1000 0x1000>;
1544724ba675SRob Herring
1545724ba675SRob Herring			timer8: timer@0 {
1546724ba675SRob Herring				compatible = "ti,am4372-timer","ti,am335x-timer";
1547724ba675SRob Herring				reg = <0x0 0x400>;
1548724ba675SRob Herring				interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
1549724ba675SRob Herring				status = "disabled";
1550724ba675SRob Herring			};
1551724ba675SRob Herring		};
1552724ba675SRob Herring
1553724ba675SRob Herring		target-module@cc000 {			/* 0x481cc000, ap 50 46.0 */
1554724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
1555724ba675SRob Herring			reg = <0xcc020 0x4>;
1556724ba675SRob Herring			reg-names = "rev";
1557724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1558724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_D_CAN0_CLKCTRL 0>,
1559724ba675SRob Herring			<&dcan0_fck>;
1560724ba675SRob Herring			clock-names = "fck", "osc";
1561724ba675SRob Herring			#address-cells = <1>;
1562724ba675SRob Herring			#size-cells = <1>;
1563724ba675SRob Herring			ranges = <0x0 0xcc000 0x2000>;
1564724ba675SRob Herring
1565724ba675SRob Herring			dcan0: can@0 {
1566724ba675SRob Herring				compatible = "ti,am4372-d_can", "ti,am3352-d_can";
1567724ba675SRob Herring				reg = <0x0 0x2000>;
1568724ba675SRob Herring				clocks = <&dcan0_fck>;
1569724ba675SRob Herring				clock-names = "fck";
1570724ba675SRob Herring				syscon-raminit = <&scm_conf 0x644 0>;
1571724ba675SRob Herring				interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
1572724ba675SRob Herring				status = "disabled";
1573724ba675SRob Herring			};
1574724ba675SRob Herring		};
1575724ba675SRob Herring
1576724ba675SRob Herring		target-module@d0000 {			/* 0x481d0000, ap 52 3a.0 */
1577724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
1578724ba675SRob Herring			reg = <0xd0020 0x4>;
1579724ba675SRob Herring			reg-names = "rev";
1580724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1581724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_D_CAN1_CLKCTRL 0>,
1582724ba675SRob Herring			<&dcan1_fck>;
1583724ba675SRob Herring			clock-names = "fck", "osc";
1584724ba675SRob Herring			#address-cells = <1>;
1585724ba675SRob Herring			#size-cells = <1>;
1586724ba675SRob Herring			ranges = <0x0 0xd0000 0x2000>;
1587724ba675SRob Herring
1588724ba675SRob Herring			dcan1: can@0 {
1589724ba675SRob Herring				compatible = "ti,am4372-d_can", "ti,am3352-d_can";
1590724ba675SRob Herring				reg = <0x0 0x2000>;
1591724ba675SRob Herring				clocks = <&dcan1_fck>;
1592724ba675SRob Herring				clock-names = "fck";
1593724ba675SRob Herring				syscon-raminit = <&scm_conf 0x644 1>;
1594724ba675SRob Herring				interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
1595724ba675SRob Herring				status = "disabled";
1596724ba675SRob Herring			};
1597724ba675SRob Herring		};
1598724ba675SRob Herring
1599724ba675SRob Herring		target-module@d8000 {			/* 0x481d8000, ap 54 5e.0 */
1600724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1601724ba675SRob Herring			reg = <0xd82fc 0x4>,
1602724ba675SRob Herring			      <0xd8110 0x4>,
1603724ba675SRob Herring			      <0xd8114 0x4>;
1604724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
1605724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1606724ba675SRob Herring					 SYSC_OMAP2_ENAWAKEUP |
1607724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
1608724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
1609724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1610724ba675SRob Herring					<SYSC_IDLE_NO>,
1611724ba675SRob Herring					<SYSC_IDLE_SMART>;
1612724ba675SRob Herring			ti,syss-mask = <1>;
1613724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1614724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_MMC2_CLKCTRL 0>;
1615724ba675SRob Herring			clock-names = "fck";
1616724ba675SRob Herring			#address-cells = <1>;
1617724ba675SRob Herring			#size-cells = <1>;
1618724ba675SRob Herring			ranges = <0x0 0xd8000 0x1000>;
1619724ba675SRob Herring
1620724ba675SRob Herring			mmc2: mmc@0 {
1621724ba675SRob Herring				compatible = "ti,am437-sdhci";
1622724ba675SRob Herring				reg = <0x0 0x1000>;
1623724ba675SRob Herring				ti,needs-special-reset;
1624724ba675SRob Herring				dmas = <&edma 2 0>,
1625724ba675SRob Herring					<&edma 3 0>;
1626724ba675SRob Herring				dma-names = "tx", "rx";
1627724ba675SRob Herring				interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
1628724ba675SRob Herring				status = "disabled";
1629724ba675SRob Herring			};
1630724ba675SRob Herring		};
1631724ba675SRob Herring	};
1632724ba675SRob Herring
1633724ba675SRob Herring	segment@200000 {					/* 0x48200000 */
1634724ba675SRob Herring		compatible = "simple-pm-bus";
1635724ba675SRob Herring		#address-cells = <1>;
1636724ba675SRob Herring		#size-cells = <1>;
1637724ba675SRob Herring		ranges = <0x00000000 0x00200000 0x010000>;
1638724ba675SRob Herring
1639724ba675SRob Herring		target-module@0 {
1640724ba675SRob Herring			compatible = "ti,sysc-omap4-simple", "ti,sysc";
1641724ba675SRob Herring			power-domains = <&prm_mpu>;
1642724ba675SRob Herring			clocks = <&mpu_clkctrl AM4_MPU_MPU_CLKCTRL 0>;
1643724ba675SRob Herring			clock-names = "fck";
1644724ba675SRob Herring			ti,no-idle;
1645724ba675SRob Herring			#address-cells = <1>;
1646724ba675SRob Herring			#size-cells = <1>;
1647724ba675SRob Herring			ranges = <0 0 0x10000>;
1648724ba675SRob Herring
1649724ba675SRob Herring			mpu@0 {
1650724ba675SRob Herring				compatible = "ti,omap4-mpu";
1651724ba675SRob Herring				pm-sram = <&pm_sram_code
1652724ba675SRob Herring					   &pm_sram_data>;
1653724ba675SRob Herring			};
1654724ba675SRob Herring		};
1655724ba675SRob Herring	};
1656724ba675SRob Herring
1657724ba675SRob Herring	segment@300000 {					/* 0x48300000 */
1658724ba675SRob Herring		compatible = "simple-pm-bus";
1659724ba675SRob Herring		#address-cells = <1>;
1660724ba675SRob Herring		#size-cells = <1>;
1661724ba675SRob Herring		ranges = <0x00000000 0x00300000 0x001000>,	/* ap 56 */
1662724ba675SRob Herring			 <0x00001000 0x00301000 0x001000>,	/* ap 57 */
1663724ba675SRob Herring			 <0x00002000 0x00302000 0x001000>,	/* ap 58 */
1664724ba675SRob Herring			 <0x00003000 0x00303000 0x001000>,	/* ap 59 */
1665724ba675SRob Herring			 <0x00004000 0x00304000 0x001000>,	/* ap 60 */
1666724ba675SRob Herring			 <0x00005000 0x00305000 0x001000>,	/* ap 61 */
1667724ba675SRob Herring			 <0x00018000 0x00318000 0x004000>,	/* ap 62 */
1668724ba675SRob Herring			 <0x0001c000 0x0031c000 0x001000>,	/* ap 63 */
1669724ba675SRob Herring			 <0x00010000 0x00310000 0x002000>,	/* ap 64 */
1670724ba675SRob Herring			 <0x00028000 0x00328000 0x001000>,	/* ap 75 */
1671724ba675SRob Herring			 <0x00029000 0x00329000 0x001000>,	/* ap 76 */
1672724ba675SRob Herring			 <0x00012000 0x00312000 0x001000>,	/* ap 79 */
1673724ba675SRob Herring			 <0x00020000 0x00320000 0x001000>,	/* ap 82 */
1674724ba675SRob Herring			 <0x00021000 0x00321000 0x001000>,	/* ap 83 */
1675724ba675SRob Herring			 <0x00026000 0x00326000 0x001000>,	/* ap 86 */
1676724ba675SRob Herring			 <0x00027000 0x00327000 0x001000>,	/* ap 87 */
1677724ba675SRob Herring			 <0x0002a000 0x0032a000 0x000400>,	/* ap 88 */
1678724ba675SRob Herring			 <0x0002c000 0x0032c000 0x001000>,	/* ap 89 */
1679724ba675SRob Herring			 <0x00013000 0x00313000 0x001000>,	/* ap 90 */
1680724ba675SRob Herring			 <0x00014000 0x00314000 0x001000>,	/* ap 91 */
1681724ba675SRob Herring			 <0x00006000 0x00306000 0x001000>,	/* ap 96 */
1682724ba675SRob Herring			 <0x00007000 0x00307000 0x001000>,	/* ap 97 */
1683724ba675SRob Herring			 <0x00008000 0x00308000 0x001000>,	/* ap 98 */
1684724ba675SRob Herring			 <0x00009000 0x00309000 0x001000>,	/* ap 99 */
1685724ba675SRob Herring			 <0x0000a000 0x0030a000 0x001000>,	/* ap 100 */
1686724ba675SRob Herring			 <0x0000b000 0x0030b000 0x001000>,	/* ap 101 */
1687724ba675SRob Herring			 <0x0003d000 0x0033d000 0x001000>,	/* ap 102 */
1688724ba675SRob Herring			 <0x0003e000 0x0033e000 0x001000>,	/* ap 103 */
1689724ba675SRob Herring			 <0x0003f000 0x0033f000 0x001000>,	/* ap 104 */
1690724ba675SRob Herring			 <0x00040000 0x00340000 0x001000>,	/* ap 105 */
1691724ba675SRob Herring			 <0x00041000 0x00341000 0x001000>,	/* ap 106 */
1692724ba675SRob Herring			 <0x00042000 0x00342000 0x001000>,	/* ap 107 */
1693724ba675SRob Herring			 <0x00045000 0x00345000 0x001000>,	/* ap 108 */
1694724ba675SRob Herring			 <0x00046000 0x00346000 0x001000>,	/* ap 109 */
1695724ba675SRob Herring			 <0x00047000 0x00347000 0x001000>,	/* ap 110 */
1696724ba675SRob Herring			 <0x00048000 0x00348000 0x001000>,	/* ap 111 */
1697724ba675SRob Herring			 <0x000f2000 0x003f2000 0x002000>,	/* ap 112 */
1698724ba675SRob Herring			 <0x000f4000 0x003f4000 0x001000>,	/* ap 113 */
1699724ba675SRob Herring			 <0x0004c000 0x0034c000 0x002000>,	/* ap 114 */
1700724ba675SRob Herring			 <0x0004e000 0x0034e000 0x001000>,	/* ap 115 */
1701724ba675SRob Herring			 <0x00022000 0x00322000 0x001000>,	/* ap 116 */
1702724ba675SRob Herring			 <0x00023000 0x00323000 0x001000>,	/* ap 117 */
1703724ba675SRob Herring			 <0x000f0000 0x003f0000 0x001000>,	/* ap 118 */
1704724ba675SRob Herring			 <0x0002a400 0x0032a400 0x000400>,	/* ap 119 */
1705724ba675SRob Herring			 <0x0002a800 0x0032a800 0x000400>,	/* ap 120 */
1706724ba675SRob Herring			 <0x0002ac00 0x0032ac00 0x000400>,	/* ap 121 */
1707724ba675SRob Herring			 <0x0002b000 0x0032b000 0x001000>,	/* ap 122 */
1708724ba675SRob Herring			 <0x00080000 0x00380000 0x020000>,	/* ap 123 */
1709724ba675SRob Herring			 <0x000a0000 0x003a0000 0x001000>,	/* ap 124 */
1710724ba675SRob Herring			 <0x000a8000 0x003a8000 0x008000>,	/* ap 125 */
1711724ba675SRob Herring			 <0x000b0000 0x003b0000 0x001000>,	/* ap 126 */
1712724ba675SRob Herring			 <0x000c0000 0x003c0000 0x020000>,	/* ap 127 */
1713724ba675SRob Herring			 <0x000e0000 0x003e0000 0x001000>,	/* ap 128 */
1714724ba675SRob Herring			 <0x000e8000 0x003e8000 0x008000>;	/* ap 129 */
1715724ba675SRob Herring
1716724ba675SRob Herring		target-module@0 {			/* 0x48300000, ap 56 40.0 */
1717724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
1718724ba675SRob Herring			reg = <0x0 0x4>,
1719724ba675SRob Herring			      <0x4 0x4>;
1720724ba675SRob Herring			reg-names = "rev", "sysc";
1721724ba675SRob Herring			ti,sysc-midle = <SYSC_IDLE_FORCE>,
1722724ba675SRob Herring					<SYSC_IDLE_NO>,
1723724ba675SRob Herring					<SYSC_IDLE_SMART>,
1724724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1725724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1726724ba675SRob Herring					<SYSC_IDLE_NO>,
1727724ba675SRob Herring					<SYSC_IDLE_SMART>,
1728724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1729724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1730724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_EPWMSS0_CLKCTRL 0>;
1731724ba675SRob Herring			clock-names = "fck";
1732724ba675SRob Herring			#address-cells = <1>;
1733724ba675SRob Herring			#size-cells = <1>;
1734724ba675SRob Herring			ranges = <0x0 0x0 0x1000>;
1735724ba675SRob Herring
1736724ba675SRob Herring			epwmss0: epwmss@0 {
1737724ba675SRob Herring				compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
1738724ba675SRob Herring				reg = <0x0 0x10>;
1739724ba675SRob Herring				#address-cells = <1>;
1740724ba675SRob Herring				#size-cells = <1>;
1741724ba675SRob Herring				ranges = <0 0 0x1000>;
1742724ba675SRob Herring				status = "disabled";
1743724ba675SRob Herring
1744724ba675SRob Herring				ecap0: pwm@100 {
1745724ba675SRob Herring					compatible = "ti,am4372-ecap",
1746724ba675SRob Herring						     "ti,am3352-ecap";
1747724ba675SRob Herring					#pwm-cells = <3>;
1748724ba675SRob Herring					reg = <0x100 0x80>;
1749724ba675SRob Herring					clocks = <&l4ls_gclk>;
1750724ba675SRob Herring					clock-names = "fck";
1751724ba675SRob Herring					status = "disabled";
1752724ba675SRob Herring				};
1753724ba675SRob Herring
1754724ba675SRob Herring				ehrpwm0: pwm@200 {
1755724ba675SRob Herring					compatible = "ti,am4372-ehrpwm",
1756724ba675SRob Herring						     "ti,am3352-ehrpwm";
1757724ba675SRob Herring					#pwm-cells = <3>;
1758724ba675SRob Herring					reg = <0x200 0x80>;
1759724ba675SRob Herring					clocks = <&ehrpwm0_tbclk>, <&l4ls_gclk>;
1760724ba675SRob Herring					clock-names = "tbclk", "fck";
1761724ba675SRob Herring					status = "disabled";
1762724ba675SRob Herring				};
1763724ba675SRob Herring			};
1764724ba675SRob Herring		};
1765724ba675SRob Herring
1766724ba675SRob Herring		target-module@2000 {			/* 0x48302000, ap 58 4a.0 */
1767724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
1768724ba675SRob Herring			reg = <0x2000 0x4>,
1769724ba675SRob Herring			      <0x2004 0x4>;
1770724ba675SRob Herring			reg-names = "rev", "sysc";
1771724ba675SRob Herring			ti,sysc-midle = <SYSC_IDLE_FORCE>,
1772724ba675SRob Herring					<SYSC_IDLE_NO>,
1773724ba675SRob Herring					<SYSC_IDLE_SMART>,
1774724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1775724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1776724ba675SRob Herring					<SYSC_IDLE_NO>,
1777724ba675SRob Herring					<SYSC_IDLE_SMART>,
1778724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1779724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1780724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_EPWMSS1_CLKCTRL 0>;
1781724ba675SRob Herring			clock-names = "fck";
1782724ba675SRob Herring			#address-cells = <1>;
1783724ba675SRob Herring			#size-cells = <1>;
1784724ba675SRob Herring			ranges = <0x0 0x2000 0x1000>;
1785724ba675SRob Herring
1786724ba675SRob Herring			epwmss1: epwmss@0 {
1787724ba675SRob Herring				compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
1788724ba675SRob Herring				reg = <0x0 0x10>;
1789724ba675SRob Herring				#address-cells = <1>;
1790724ba675SRob Herring				#size-cells = <1>;
1791724ba675SRob Herring				ranges = <0 0 0x1000>;
1792724ba675SRob Herring				status = "disabled";
1793724ba675SRob Herring
1794724ba675SRob Herring				ecap1: pwm@100 {
1795724ba675SRob Herring					compatible = "ti,am4372-ecap",
1796724ba675SRob Herring						     "ti,am3352-ecap";
1797724ba675SRob Herring					#pwm-cells = <3>;
1798724ba675SRob Herring					reg = <0x100 0x80>;
1799724ba675SRob Herring					clocks = <&l4ls_gclk>;
1800724ba675SRob Herring					clock-names = "fck";
1801724ba675SRob Herring					status = "disabled";
1802724ba675SRob Herring				};
1803724ba675SRob Herring
1804724ba675SRob Herring				ehrpwm1: pwm@200 {
1805724ba675SRob Herring					compatible = "ti,am4372-ehrpwm",
1806724ba675SRob Herring						     "ti,am3352-ehrpwm";
1807724ba675SRob Herring					#pwm-cells = <3>;
1808724ba675SRob Herring					reg = <0x200 0x80>;
1809724ba675SRob Herring					clocks = <&ehrpwm1_tbclk>, <&l4ls_gclk>;
1810724ba675SRob Herring					clock-names = "tbclk", "fck";
1811724ba675SRob Herring					status = "disabled";
1812724ba675SRob Herring				};
1813724ba675SRob Herring			};
1814724ba675SRob Herring		};
1815724ba675SRob Herring
1816724ba675SRob Herring		target-module@4000 {			/* 0x48304000, ap 60 44.0 */
1817724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
1818724ba675SRob Herring			reg = <0x4000 0x4>,
1819724ba675SRob Herring			      <0x4004 0x4>;
1820724ba675SRob Herring			reg-names = "rev", "sysc";
1821724ba675SRob Herring			ti,sysc-midle = <SYSC_IDLE_FORCE>,
1822724ba675SRob Herring					<SYSC_IDLE_NO>,
1823724ba675SRob Herring					<SYSC_IDLE_SMART>,
1824724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1825724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1826724ba675SRob Herring					<SYSC_IDLE_NO>,
1827724ba675SRob Herring					<SYSC_IDLE_SMART>,
1828724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1829724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1830724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_EPWMSS2_CLKCTRL 0>;
1831724ba675SRob Herring			clock-names = "fck";
1832724ba675SRob Herring			#address-cells = <1>;
1833724ba675SRob Herring			#size-cells = <1>;
1834724ba675SRob Herring			ranges = <0x0 0x4000 0x1000>;
1835724ba675SRob Herring
1836724ba675SRob Herring			epwmss2: epwmss@0 {
1837724ba675SRob Herring				compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
1838724ba675SRob Herring				reg = <0x0 0x10>;
1839724ba675SRob Herring				#address-cells = <1>;
1840724ba675SRob Herring				#size-cells = <1>;
1841724ba675SRob Herring				ranges = <0 0 0x1000>;
1842724ba675SRob Herring				status = "disabled";
1843724ba675SRob Herring
1844724ba675SRob Herring				ecap2: pwm@100 {
1845724ba675SRob Herring					compatible = "ti,am4372-ecap",
1846724ba675SRob Herring						     "ti,am3352-ecap";
1847724ba675SRob Herring					#pwm-cells = <3>;
1848724ba675SRob Herring					reg = <0x100 0x80>;
1849724ba675SRob Herring					clocks = <&l4ls_gclk>;
1850724ba675SRob Herring					clock-names = "fck";
1851724ba675SRob Herring					status = "disabled";
1852724ba675SRob Herring				};
1853724ba675SRob Herring
1854724ba675SRob Herring				ehrpwm2: pwm@200 {
1855724ba675SRob Herring					compatible = "ti,am4372-ehrpwm",
1856724ba675SRob Herring						     "ti,am3352-ehrpwm";
1857724ba675SRob Herring					#pwm-cells = <3>;
1858724ba675SRob Herring					reg = <0x200 0x80>;
1859724ba675SRob Herring					clocks = <&ehrpwm2_tbclk>, <&l4ls_gclk>;
1860724ba675SRob Herring					clock-names = "tbclk", "fck";
1861724ba675SRob Herring					status = "disabled";
1862724ba675SRob Herring				};
1863724ba675SRob Herring			};
1864724ba675SRob Herring		};
1865724ba675SRob Herring
1866724ba675SRob Herring		target-module@6000 {			/* 0x48306000, ap 96 58.0 */
1867724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
1868724ba675SRob Herring			reg = <0x6000 0x4>,
1869724ba675SRob Herring			      <0x6004 0x4>;
1870724ba675SRob Herring			reg-names = "rev", "sysc";
1871724ba675SRob Herring			ti,sysc-midle = <SYSC_IDLE_FORCE>,
1872724ba675SRob Herring					<SYSC_IDLE_NO>,
1873724ba675SRob Herring					<SYSC_IDLE_SMART>,
1874724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1875724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1876724ba675SRob Herring					<SYSC_IDLE_NO>,
1877724ba675SRob Herring					<SYSC_IDLE_SMART>,
1878724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1879724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1880724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_EPWMSS3_CLKCTRL 0>;
1881724ba675SRob Herring			clock-names = "fck";
1882724ba675SRob Herring			#address-cells = <1>;
1883724ba675SRob Herring			#size-cells = <1>;
1884724ba675SRob Herring			ranges = <0x0 0x6000 0x1000>;
1885724ba675SRob Herring
1886724ba675SRob Herring			epwmss3: epwmss@0 {
1887724ba675SRob Herring				compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
1888724ba675SRob Herring				reg = <0x0 0x10>;
1889724ba675SRob Herring				#address-cells = <1>;
1890724ba675SRob Herring				#size-cells = <1>;
1891724ba675SRob Herring				ranges = <0 0 0x1000>;
1892724ba675SRob Herring				status = "disabled";
1893724ba675SRob Herring
1894724ba675SRob Herring				ehrpwm3: pwm@200 {
1895724ba675SRob Herring					compatible = "ti,am4372-ehrpwm",
1896724ba675SRob Herring						     "ti,am3352-ehrpwm";
1897724ba675SRob Herring					#pwm-cells = <3>;
1898724ba675SRob Herring					reg = <0x200 0x80>;
1899724ba675SRob Herring					clocks = <&ehrpwm3_tbclk>, <&l4ls_gclk>;
1900724ba675SRob Herring					clock-names = "tbclk", "fck";
1901724ba675SRob Herring					status = "disabled";
1902724ba675SRob Herring				};
1903724ba675SRob Herring			};
1904724ba675SRob Herring		};
1905724ba675SRob Herring
1906724ba675SRob Herring		target-module@8000 {			/* 0x48308000, ap 98 54.0 */
1907724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
1908724ba675SRob Herring			reg = <0x8000 0x4>,
1909724ba675SRob Herring			      <0x8004 0x4>;
1910724ba675SRob Herring			reg-names = "rev", "sysc";
1911724ba675SRob Herring			ti,sysc-midle = <SYSC_IDLE_FORCE>,
1912724ba675SRob Herring					<SYSC_IDLE_NO>,
1913724ba675SRob Herring					<SYSC_IDLE_SMART>,
1914724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1915724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1916724ba675SRob Herring					<SYSC_IDLE_NO>,
1917724ba675SRob Herring					<SYSC_IDLE_SMART>,
1918724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1919724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1920724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_EPWMSS4_CLKCTRL 0>;
1921724ba675SRob Herring			clock-names = "fck";
1922724ba675SRob Herring			#address-cells = <1>;
1923724ba675SRob Herring			#size-cells = <1>;
1924724ba675SRob Herring			ranges = <0x0 0x8000 0x1000>;
1925724ba675SRob Herring
1926724ba675SRob Herring			epwmss4: epwmss@0 {
1927724ba675SRob Herring				compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
1928724ba675SRob Herring				reg = <0x0 0x10>;
1929724ba675SRob Herring				#address-cells = <1>;
1930724ba675SRob Herring				#size-cells = <1>;
1931724ba675SRob Herring				ranges = <0 0 0x1000>;
1932724ba675SRob Herring				status = "disabled";
1933724ba675SRob Herring
1934724ba675SRob Herring				ehrpwm4: pwm@48308200 {
1935724ba675SRob Herring					compatible = "ti,am4372-ehrpwm",
1936724ba675SRob Herring						     "ti,am3352-ehrpwm";
1937724ba675SRob Herring					#pwm-cells = <3>;
1938724ba675SRob Herring					reg = <0x200 0x80>;
1939724ba675SRob Herring					clocks = <&ehrpwm4_tbclk>, <&l4ls_gclk>;
1940724ba675SRob Herring					clock-names = "tbclk", "fck";
1941724ba675SRob Herring					status = "disabled";
1942724ba675SRob Herring				};
1943724ba675SRob Herring			};
1944724ba675SRob Herring		};
1945724ba675SRob Herring
1946724ba675SRob Herring		target-module@a000 {			/* 0x4830a000, ap 100 60.0 */
1947724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
1948724ba675SRob Herring			reg = <0xa000 0x4>,
1949724ba675SRob Herring			      <0xa004 0x4>;
1950724ba675SRob Herring			reg-names = "rev", "sysc";
1951724ba675SRob Herring			ti,sysc-midle = <SYSC_IDLE_FORCE>,
1952724ba675SRob Herring					<SYSC_IDLE_NO>,
1953724ba675SRob Herring					<SYSC_IDLE_SMART>,
1954724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1955724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1956724ba675SRob Herring					<SYSC_IDLE_NO>,
1957724ba675SRob Herring					<SYSC_IDLE_SMART>,
1958724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
1959724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1960724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_EPWMSS5_CLKCTRL 0>;
1961724ba675SRob Herring			clock-names = "fck";
1962724ba675SRob Herring			#address-cells = <1>;
1963724ba675SRob Herring			#size-cells = <1>;
1964724ba675SRob Herring			ranges = <0x0 0xa000 0x1000>;
1965724ba675SRob Herring
1966724ba675SRob Herring			epwmss5: epwmss@0 {
1967724ba675SRob Herring				compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
1968724ba675SRob Herring				reg = <0x0 0x10>;
1969724ba675SRob Herring				#address-cells = <1>;
1970724ba675SRob Herring				#size-cells = <1>;
1971724ba675SRob Herring				ranges = <0 0 0x1000>;
1972724ba675SRob Herring				status = "disabled";
1973724ba675SRob Herring
1974724ba675SRob Herring				ehrpwm5: pwm@200 {
1975724ba675SRob Herring					compatible = "ti,am4372-ehrpwm",
1976724ba675SRob Herring						     "ti,am3352-ehrpwm";
1977724ba675SRob Herring					#pwm-cells = <3>;
1978724ba675SRob Herring					reg = <0x200 0x80>;
1979724ba675SRob Herring					clocks = <&ehrpwm5_tbclk>, <&l4ls_gclk>;
1980724ba675SRob Herring					clock-names = "tbclk", "fck";
1981724ba675SRob Herring					status = "disabled";
1982724ba675SRob Herring				};
1983724ba675SRob Herring			};
1984724ba675SRob Herring		};
1985724ba675SRob Herring
1986724ba675SRob Herring		target-module@10000 {			/* 0x48310000, ap 64 4e.1 */
1987724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
1988724ba675SRob Herring			reg = <0x11fe0 0x4>,
1989724ba675SRob Herring			      <0x11fe4 0x4>;
1990724ba675SRob Herring			reg-names = "rev", "sysc";
1991724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP2_AUTOIDLE>;
1992724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1993724ba675SRob Herring					<SYSC_IDLE_NO>;
1994724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
1995724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_RNG_CLKCTRL 0>;
1996724ba675SRob Herring			clock-names = "fck";
1997724ba675SRob Herring			#address-cells = <1>;
1998724ba675SRob Herring			#size-cells = <1>;
1999724ba675SRob Herring			ranges = <0x0 0x10000 0x2000>;
2000724ba675SRob Herring
2001724ba675SRob Herring			rng: rng@0 {
2002724ba675SRob Herring				compatible = "ti,omap4-rng";
2003724ba675SRob Herring				reg = <0x0 0x2000>;
2004724ba675SRob Herring				interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
2005724ba675SRob Herring			};
2006724ba675SRob Herring		};
2007724ba675SRob Herring
2008724ba675SRob Herring		target-module@13000 {			/* 0x48313000, ap 90 50.0 */
2009724ba675SRob Herring			compatible = "ti,sysc";
2010724ba675SRob Herring			status = "disabled";
2011724ba675SRob Herring			#address-cells = <1>;
2012724ba675SRob Herring			#size-cells = <1>;
2013724ba675SRob Herring			ranges = <0x0 0x13000 0x1000>;
2014724ba675SRob Herring		};
2015724ba675SRob Herring
2016724ba675SRob Herring		target-module@18000 {			/* 0x48318000, ap 62 4c.0 */
2017724ba675SRob Herring			compatible = "ti,sysc";
2018724ba675SRob Herring			status = "disabled";
2019724ba675SRob Herring			#address-cells = <1>;
2020724ba675SRob Herring			#size-cells = <1>;
2021724ba675SRob Herring			ranges = <0x0 0x18000 0x4000>;
2022724ba675SRob Herring		};
2023724ba675SRob Herring
2024724ba675SRob Herring		target-module@20000 {			/* 0x48320000, ap 82 34.0 */
2025724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
2026724ba675SRob Herring			reg = <0x20000 0x4>,
2027724ba675SRob Herring			      <0x20010 0x4>,
2028724ba675SRob Herring			      <0x20114 0x4>;
2029724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
2030724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
2031724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
2032724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
2033724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2034724ba675SRob Herring					<SYSC_IDLE_NO>,
2035724ba675SRob Herring					<SYSC_IDLE_SMART>,
2036724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
2037724ba675SRob Herring			ti,syss-mask = <1>;
2038724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
2039724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_GPIO5_CLKCTRL 0>,
2040724ba675SRob Herring				 <&l4ls_clkctrl AM4_L4LS_GPIO5_CLKCTRL 8>;
2041724ba675SRob Herring			clock-names = "fck", "dbclk";
2042724ba675SRob Herring			#address-cells = <1>;
2043724ba675SRob Herring			#size-cells = <1>;
2044724ba675SRob Herring			ranges = <0x0 0x20000 0x1000>;
2045724ba675SRob Herring
2046724ba675SRob Herring			gpio4: gpio@0 {
2047724ba675SRob Herring				compatible = "ti,am4372-gpio","ti,omap4-gpio";
2048724ba675SRob Herring				reg = <0x0 0x1000>;
2049724ba675SRob Herring				interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
2050724ba675SRob Herring				gpio-controller;
2051724ba675SRob Herring				#gpio-cells = <2>;
2052724ba675SRob Herring				interrupt-controller;
2053724ba675SRob Herring				#interrupt-cells = <2>;
2054724ba675SRob Herring				status = "disabled";
2055724ba675SRob Herring			};
2056724ba675SRob Herring		};
2057724ba675SRob Herring
2058724ba675SRob Herring		gpio5_target: target-module@22000 {		/* 0x48322000, ap 116 64.0 */
2059724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
2060724ba675SRob Herring			reg = <0x22000 0x4>,
2061724ba675SRob Herring			      <0x22010 0x4>,
2062724ba675SRob Herring			      <0x22114 0x4>;
2063724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
2064724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
2065724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
2066724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
2067724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2068724ba675SRob Herring					<SYSC_IDLE_NO>,
2069724ba675SRob Herring					<SYSC_IDLE_SMART>,
2070724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
2071724ba675SRob Herring			ti,syss-mask = <1>;
2072724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
2073724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_GPIO6_CLKCTRL 0>,
2074724ba675SRob Herring				 <&l4ls_clkctrl AM4_L4LS_GPIO6_CLKCTRL 8>;
2075724ba675SRob Herring			clock-names = "fck", "dbclk";
2076724ba675SRob Herring			#address-cells = <1>;
2077724ba675SRob Herring			#size-cells = <1>;
2078724ba675SRob Herring			ranges = <0x0 0x22000 0x1000>;
2079724ba675SRob Herring
2080724ba675SRob Herring			gpio5: gpio@0 {
2081724ba675SRob Herring				compatible = "ti,am4372-gpio","ti,omap4-gpio";
2082724ba675SRob Herring				reg = <0x0 0x1000>;
2083724ba675SRob Herring				interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
2084724ba675SRob Herring				gpio-controller;
2085724ba675SRob Herring				#gpio-cells = <2>;
2086724ba675SRob Herring				interrupt-controller;
2087724ba675SRob Herring				#interrupt-cells = <2>;
2088724ba675SRob Herring				status = "disabled";
2089724ba675SRob Herring			};
2090724ba675SRob Herring		};
2091724ba675SRob Herring
2092724ba675SRob Herring		target-module@26000 {			/* 0x48326000, ap 86 66.0 */
2093724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
2094724ba675SRob Herring			reg = <0x26000 0x4>,
2095724ba675SRob Herring			      <0x26104 0x4>;
2096724ba675SRob Herring			reg-names = "rev", "sysc";
2097724ba675SRob Herring			ti,sysc-midle = <SYSC_IDLE_FORCE>,
2098724ba675SRob Herring					<SYSC_IDLE_NO>,
2099724ba675SRob Herring					<SYSC_IDLE_SMART>;
2100724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2101724ba675SRob Herring					<SYSC_IDLE_NO>,
2102724ba675SRob Herring					<SYSC_IDLE_SMART>;
2103724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l3s_clkdm */
2104724ba675SRob Herring			clocks = <&l3s_clkctrl AM4_L3S_VPFE0_CLKCTRL 0>;
2105724ba675SRob Herring			clock-names = "fck";
2106724ba675SRob Herring			#address-cells = <1>;
2107724ba675SRob Herring			#size-cells = <1>;
2108724ba675SRob Herring			ranges = <0x0 0x26000 0x1000>;
2109724ba675SRob Herring
2110724ba675SRob Herring			vpfe0: vpfe@0 {
2111724ba675SRob Herring				compatible = "ti,am437x-vpfe";
2112724ba675SRob Herring				reg = <0x0 0x2000>;
2113724ba675SRob Herring				interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
2114724ba675SRob Herring				status = "disabled";
2115724ba675SRob Herring			};
2116724ba675SRob Herring		};
2117724ba675SRob Herring
2118724ba675SRob Herring		target-module@28000 {			/* 0x48328000, ap 75 0e.0 */
2119724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
2120724ba675SRob Herring			reg = <0x28000 0x4>,
2121724ba675SRob Herring			      <0x28104 0x4>;
2122724ba675SRob Herring			reg-names = "rev", "sysc";
2123724ba675SRob Herring			ti,sysc-midle = <SYSC_IDLE_FORCE>,
2124724ba675SRob Herring					<SYSC_IDLE_NO>,
2125724ba675SRob Herring					<SYSC_IDLE_SMART>;
2126724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2127724ba675SRob Herring					<SYSC_IDLE_NO>,
2128724ba675SRob Herring					<SYSC_IDLE_SMART>;
2129724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l3s_clkdm */
2130724ba675SRob Herring			clocks = <&l3s_clkctrl AM4_L3S_VPFE1_CLKCTRL 0>;
2131724ba675SRob Herring			clock-names = "fck";
2132724ba675SRob Herring			#address-cells = <1>;
2133724ba675SRob Herring			#size-cells = <1>;
2134724ba675SRob Herring			ranges = <0x0 0x28000 0x1000>;
2135724ba675SRob Herring
2136724ba675SRob Herring			vpfe1: vpfe@0 {
2137724ba675SRob Herring				compatible = "ti,am437x-vpfe";
2138724ba675SRob Herring				reg = <0x0 0x2000>;
2139724ba675SRob Herring				interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
2140724ba675SRob Herring				status = "disabled";
2141724ba675SRob Herring			};
2142724ba675SRob Herring		};
2143724ba675SRob Herring
2144724ba675SRob Herring		target-module@2a000 {			/* 0x4832a000, ap 88 3c.0 */
2145724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
2146724ba675SRob Herring			reg = <0x2a000 0x4>,
2147724ba675SRob Herring			      <0x2a010 0x4>,
2148724ba675SRob Herring			      <0x2a014 0x4>;
2149724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
2150724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
2151724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
2152724ba675SRob Herring			ti,syss-mask = <1>;
2153724ba675SRob Herring			/* Domains (P, C): per_pwrdm, dss_clkdm */
2154724ba675SRob Herring			clocks = <&dss_clkctrl AM4_DSS_DSS_CORE_CLKCTRL 0>;
2155724ba675SRob Herring			clock-names = "fck";
2156724ba675SRob Herring			#address-cells = <1>;
2157724ba675SRob Herring			#size-cells = <1>;
2158724ba675SRob Herring			ranges = <0x00000000 0x0002a000 0x00000400>,
2159724ba675SRob Herring				 <0x00000400 0x0002a400 0x00000400>,
2160724ba675SRob Herring				 <0x00000800 0x0002a800 0x00000400>,
2161724ba675SRob Herring				 <0x00000c00 0x0002ac00 0x00000400>,
2162724ba675SRob Herring				 <0x00001000 0x0002b000 0x00001000>;
2163724ba675SRob Herring
2164724ba675SRob Herring			dss: dss@0 {
2165724ba675SRob Herring				compatible = "ti,omap3-dss";
2166724ba675SRob Herring				reg = <0 0x200>;
2167724ba675SRob Herring				status = "disabled";
2168724ba675SRob Herring				clocks = <&disp_clk>;
2169724ba675SRob Herring				clock-names = "fck";
2170724ba675SRob Herring				#address-cells = <1>;
2171724ba675SRob Herring				#size-cells = <1>;
2172724ba675SRob Herring				ranges = <0x00000000 0x00000000 0x00000400>,
2173724ba675SRob Herring					 <0x00000400 0x00000400 0x00000400>,
2174724ba675SRob Herring					 <0x00000800 0x00000800 0x00000400>,
2175724ba675SRob Herring					 <0x00000c00 0x00000c00 0x00000400>,
2176724ba675SRob Herring					 <0x00001000 0x00001000 0x00001000>;
2177724ba675SRob Herring
2178724ba675SRob Herring				target-module@400 {
2179724ba675SRob Herring					compatible = "ti,sysc-omap2", "ti,sysc";
2180724ba675SRob Herring					reg = <0x400 0x4>,
2181724ba675SRob Herring					      <0x410 0x4>,
2182724ba675SRob Herring					      <0x414 0x4>;
2183724ba675SRob Herring					reg-names = "rev", "sysc", "syss";
2184724ba675SRob Herring					ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2185724ba675SRob Herring							<SYSC_IDLE_NO>,
2186724ba675SRob Herring							<SYSC_IDLE_SMART>;
2187724ba675SRob Herring					ti,sysc-midle = <SYSC_IDLE_FORCE>,
2188724ba675SRob Herring							<SYSC_IDLE_NO>,
2189724ba675SRob Herring							<SYSC_IDLE_SMART>;
2190724ba675SRob Herring					ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
2191724ba675SRob Herring							 SYSC_OMAP2_ENAWAKEUP |
2192724ba675SRob Herring							 SYSC_OMAP2_SOFTRESET |
2193724ba675SRob Herring							 SYSC_OMAP2_AUTOIDLE)>;
2194724ba675SRob Herring					ti,syss-mask = <1>;
2195724ba675SRob Herring					clocks = <&dss_clkctrl AM4_DSS_DSS_CORE_CLKCTRL 0>;
2196724ba675SRob Herring					clock-names = "fck";
2197724ba675SRob Herring					#address-cells = <1>;
2198724ba675SRob Herring					#size-cells = <1>;
2199724ba675SRob Herring					ranges = <0 0x400 0x400>;
2200724ba675SRob Herring
2201724ba675SRob Herring					dispc: dispc@0 {
2202724ba675SRob Herring						compatible = "ti,omap3-dispc";
2203724ba675SRob Herring						reg = <0 0x400>;
2204724ba675SRob Herring						interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
2205724ba675SRob Herring						clocks = <&disp_clk>;
2206724ba675SRob Herring						clock-names = "fck";
2207724ba675SRob Herring
2208724ba675SRob Herring						max-memory-bandwidth = <230000000>;
2209724ba675SRob Herring					};
2210724ba675SRob Herring				};
2211724ba675SRob Herring
2212724ba675SRob Herring				target-module@800 {
2213724ba675SRob Herring					compatible = "ti,sysc-omap2", "ti,sysc";
2214724ba675SRob Herring					reg = <0x800 0x4>,
2215724ba675SRob Herring					      <0x810 0x4>,
2216724ba675SRob Herring					      <0x814 0x4>;
2217724ba675SRob Herring					reg-names = "rev", "sysc", "syss";
2218724ba675SRob Herring					ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2219724ba675SRob Herring							<SYSC_IDLE_NO>,
2220724ba675SRob Herring							<SYSC_IDLE_SMART>;
2221724ba675SRob Herring					ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
2222724ba675SRob Herring							 SYSC_OMAP2_AUTOIDLE)>;
2223724ba675SRob Herring					ti,syss-mask = <1>;
2224724ba675SRob Herring					clocks = <&dss_clkctrl AM4_DSS_DSS_CORE_CLKCTRL 0>;
2225724ba675SRob Herring					clock-names = "fck";
2226724ba675SRob Herring					#address-cells = <1>;
2227724ba675SRob Herring					#size-cells = <1>;
2228724ba675SRob Herring					ranges = <0 0x800 0x400>;
2229724ba675SRob Herring
2230724ba675SRob Herring					rfbi: rfbi@0 {
2231724ba675SRob Herring						compatible = "ti,omap3-rfbi";
2232724ba675SRob Herring						reg = <0 0x100>;
2233724ba675SRob Herring						clocks = <&dss_clkctrl AM4_DSS_DSS_CORE_CLKCTRL 0>;
2234724ba675SRob Herring						clock-names = "fck";
2235724ba675SRob Herring						status = "disabled";
2236724ba675SRob Herring					};
2237724ba675SRob Herring				};
2238724ba675SRob Herring			};
2239724ba675SRob Herring		};
2240724ba675SRob Herring
2241724ba675SRob Herring		target-module@3d000 {			/* 0x4833d000, ap 102 6e.0 */
2242724ba675SRob Herring			compatible = "ti,sysc-omap4-timer", "ti,sysc";
2243724ba675SRob Herring			reg = <0x3d000 0x4>,
2244724ba675SRob Herring			      <0x3d010 0x4>,
2245724ba675SRob Herring			      <0x3d014 0x4>;
2246724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
2247724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
2248724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2249724ba675SRob Herring					<SYSC_IDLE_NO>,
2250724ba675SRob Herring					<SYSC_IDLE_SMART>,
2251724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
2252724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
2253724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_TIMER9_CLKCTRL 0>;
2254724ba675SRob Herring			clock-names = "fck";
2255724ba675SRob Herring			#address-cells = <1>;
2256724ba675SRob Herring			#size-cells = <1>;
2257724ba675SRob Herring			ranges = <0x0 0x3d000 0x1000>;
2258724ba675SRob Herring
2259724ba675SRob Herring			timer9: timer@0 {
2260724ba675SRob Herring				compatible = "ti,am4372-timer","ti,am335x-timer";
2261724ba675SRob Herring				reg = <0x0 0x400>;
2262724ba675SRob Herring				interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
2263724ba675SRob Herring				status = "disabled";
2264724ba675SRob Herring			};
2265724ba675SRob Herring		};
2266724ba675SRob Herring
2267724ba675SRob Herring		target-module@3f000 {			/* 0x4833f000, ap 104 5c.0 */
2268724ba675SRob Herring			compatible = "ti,sysc-omap4-timer", "ti,sysc";
2269724ba675SRob Herring			reg = <0x3f000 0x4>,
2270724ba675SRob Herring			      <0x3f010 0x4>,
2271724ba675SRob Herring			      <0x3f014 0x4>;
2272724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
2273724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
2274724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2275724ba675SRob Herring					<SYSC_IDLE_NO>,
2276724ba675SRob Herring					<SYSC_IDLE_SMART>,
2277724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
2278724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
2279724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_TIMER10_CLKCTRL 0>;
2280724ba675SRob Herring			clock-names = "fck";
2281724ba675SRob Herring			#address-cells = <1>;
2282724ba675SRob Herring			#size-cells = <1>;
2283724ba675SRob Herring			ranges = <0x0 0x3f000 0x1000>;
2284724ba675SRob Herring
2285724ba675SRob Herring			timer10: timer@0 {
2286724ba675SRob Herring				compatible = "ti,am4372-timer","ti,am335x-timer";
2287724ba675SRob Herring				reg = <0x0 0x400>;
2288724ba675SRob Herring				interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
2289724ba675SRob Herring				status = "disabled";
2290724ba675SRob Herring			};
2291724ba675SRob Herring		};
2292724ba675SRob Herring
2293724ba675SRob Herring		target-module@41000 {			/* 0x48341000, ap 106 76.0 */
2294724ba675SRob Herring			compatible = "ti,sysc-omap4-timer", "ti,sysc";
2295724ba675SRob Herring			reg = <0x41000 0x4>,
2296724ba675SRob Herring			      <0x41010 0x4>,
2297724ba675SRob Herring			      <0x41014 0x4>;
2298724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
2299724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
2300724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2301724ba675SRob Herring					<SYSC_IDLE_NO>,
2302724ba675SRob Herring					<SYSC_IDLE_SMART>,
2303724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
2304724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
2305724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_TIMER11_CLKCTRL 0>;
2306724ba675SRob Herring			clock-names = "fck";
2307724ba675SRob Herring			#address-cells = <1>;
2308724ba675SRob Herring			#size-cells = <1>;
2309724ba675SRob Herring			ranges = <0x0 0x41000 0x1000>;
2310724ba675SRob Herring
2311724ba675SRob Herring			timer11: timer@0 {
2312724ba675SRob Herring				compatible = "ti,am4372-timer","ti,am335x-timer";
2313724ba675SRob Herring				reg = <0x0 0x400>;
2314724ba675SRob Herring				interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
2315724ba675SRob Herring				status = "disabled";
2316724ba675SRob Herring			};
2317724ba675SRob Herring		};
2318724ba675SRob Herring
2319724ba675SRob Herring		target-module@45000 {			/* 0x48345000, ap 108 6a.0 */
2320724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
2321724ba675SRob Herring			reg = <0x45000 0x4>,
2322724ba675SRob Herring			      <0x45110 0x4>,
2323724ba675SRob Herring			      <0x45114 0x4>;
2324724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
2325724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
2326724ba675SRob Herring					 SYSC_OMAP2_SOFTRESET |
2327724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
2328724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2329724ba675SRob Herring					<SYSC_IDLE_NO>,
2330724ba675SRob Herring					<SYSC_IDLE_SMART>;
2331724ba675SRob Herring			ti,syss-mask = <1>;
2332724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
2333724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_SPI4_CLKCTRL 0>;
2334724ba675SRob Herring			clock-names = "fck";
2335724ba675SRob Herring			#address-cells = <1>;
2336724ba675SRob Herring			#size-cells = <1>;
2337724ba675SRob Herring			ranges = <0x0 0x45000 0x1000>;
2338724ba675SRob Herring
2339724ba675SRob Herring			spi4: spi@0 {
2340724ba675SRob Herring				compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
2341724ba675SRob Herring				reg = <0x0 0x400>;
2342724ba675SRob Herring				interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
2343724ba675SRob Herring				#address-cells = <1>;
2344724ba675SRob Herring				#size-cells = <0>;
2345724ba675SRob Herring				status = "disabled";
2346724ba675SRob Herring			};
2347724ba675SRob Herring		};
2348724ba675SRob Herring
2349724ba675SRob Herring		target-module@47000 {			/* 0x48347000, ap 110 70.0 */
2350724ba675SRob Herring			compatible = "ti,sysc-omap2", "ti,sysc";
2351724ba675SRob Herring			reg = <0x47000 0x4>,
2352724ba675SRob Herring			      <0x47014 0x4>,
2353724ba675SRob Herring			      <0x47018 0x4>;
2354724ba675SRob Herring			reg-names = "rev", "sysc", "syss";
2355724ba675SRob Herring			ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
2356724ba675SRob Herring					 SYSC_OMAP2_AUTOIDLE)>;
2357724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
2358724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_HDQ1W_CLKCTRL 0>;
2359724ba675SRob Herring			clock-names = "fck";
2360724ba675SRob Herring			#address-cells = <1>;
2361724ba675SRob Herring			#size-cells = <1>;
2362724ba675SRob Herring			ranges = <0x0 0x47000 0x1000>;
2363724ba675SRob Herring
2364724ba675SRob Herring			hdq: hdq@0 {
2365724ba675SRob Herring				compatible = "ti,am4372-hdq";
2366724ba675SRob Herring				reg = <0x0 0x1000>;
2367724ba675SRob Herring				interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
2368724ba675SRob Herring				clocks = <&func_12m_clk>;
2369724ba675SRob Herring				clock-names = "fck";
2370724ba675SRob Herring				status = "disabled";
2371724ba675SRob Herring			};
2372724ba675SRob Herring		};
2373724ba675SRob Herring
2374724ba675SRob Herring		target-module@4c000 {			/* 0x4834c000, ap 114 72.0 */
2375724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
2376724ba675SRob Herring			reg = <0x4c000 0x4>,
2377724ba675SRob Herring			      <0x4c010 0x4>;
2378724ba675SRob Herring			reg-names = "rev", "sysc";
2379724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2380724ba675SRob Herring					<SYSC_IDLE_NO>,
2381724ba675SRob Herring					<SYSC_IDLE_SMART>;
2382724ba675SRob Herring			clocks = <&l3s_clkctrl AM4_L3S_ADC1_CLKCTRL 0>;
2383724ba675SRob Herring			clock-names = "fck";
2384724ba675SRob Herring			#address-cells = <1>;
2385724ba675SRob Herring			#size-cells = <1>;
2386724ba675SRob Herring			ranges = <0x0 0x4c000 0x2000>;
2387724ba675SRob Herring
2388724ba675SRob Herring			magadc: magadc@0 {
2389724ba675SRob Herring				compatible = "ti,am4372-magadc";
2390724ba675SRob Herring				reg = <0x0 0x2000>;
2391724ba675SRob Herring				interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
2392724ba675SRob Herring				clocks = <&adc_mag_fck>;
2393724ba675SRob Herring				clock-names = "fck";
2394724ba675SRob Herring				dmas = <&edma 54 0>, <&edma 55 0>;
2395724ba675SRob Herring				dma-names = "fifo0", "fifo1";
2396724ba675SRob Herring				status = "disabled";
2397724ba675SRob Herring
2398724ba675SRob Herring				mag {
2399724ba675SRob Herring					compatible = "ti,am4372-mag";
2400724ba675SRob Herring				};
2401724ba675SRob Herring
2402724ba675SRob Herring				adc {
2403724ba675SRob Herring					#io-channel-cells = <1>;
2404724ba675SRob Herring					compatible = "ti,am4372-adc";
2405724ba675SRob Herring				};
2406724ba675SRob Herring			};
2407724ba675SRob Herring		};
2408724ba675SRob Herring
2409724ba675SRob Herring		target-module@80000 {			/* 0x48380000, ap 123 42.0 */
2410724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
2411724ba675SRob Herring			reg = <0x80000 0x4>,
2412724ba675SRob Herring			      <0x80010 0x4>;
2413724ba675SRob Herring			reg-names = "rev", "sysc";
2414724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>;
2415724ba675SRob Herring			ti,sysc-midle = <SYSC_IDLE_FORCE>,
2416724ba675SRob Herring					<SYSC_IDLE_NO>,
2417724ba675SRob Herring					<SYSC_IDLE_SMART>,
2418724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
2419724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2420724ba675SRob Herring					<SYSC_IDLE_NO>,
2421724ba675SRob Herring					<SYSC_IDLE_SMART>,
2422724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
2423724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l3s_clkdm */
2424724ba675SRob Herring			clocks = <&l3s_clkctrl AM4_L3S_USB_OTG_SS0_CLKCTRL 0>;
2425724ba675SRob Herring			clock-names = "fck";
2426724ba675SRob Herring			#address-cells = <1>;
2427724ba675SRob Herring			#size-cells = <1>;
2428724ba675SRob Herring			ranges = <0x0 0x80000 0x20000>;
2429724ba675SRob Herring
2430724ba675SRob Herring			dwc3_1: omap_dwc3@0 {
2431724ba675SRob Herring				compatible = "ti,am437x-dwc3";
2432724ba675SRob Herring				reg = <0x0 0x10000>;
2433724ba675SRob Herring				interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
2434724ba675SRob Herring				#address-cells = <1>;
2435724ba675SRob Herring				#size-cells = <1>;
2436724ba675SRob Herring				utmi-mode = <1>;
2437724ba675SRob Herring				ranges = <0 0 0x20000>;
2438724ba675SRob Herring
2439724ba675SRob Herring				usb1: usb@10000 {
2440724ba675SRob Herring					compatible = "snps,dwc3";
2441724ba675SRob Herring					reg = <0x10000 0x10000>;
2442724ba675SRob Herring					interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
2443724ba675SRob Herring						     <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
2444724ba675SRob Herring						     <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
2445724ba675SRob Herring					interrupt-names = "peripheral",
2446724ba675SRob Herring							  "host",
2447724ba675SRob Herring							  "otg";
2448724ba675SRob Herring					phys = <&usb2_phy1>;
2449724ba675SRob Herring					phy-names = "usb2-phy";
2450724ba675SRob Herring					maximum-speed = "high-speed";
2451724ba675SRob Herring					dr_mode = "otg";
2452724ba675SRob Herring					status = "disabled";
2453724ba675SRob Herring					snps,dis_u3_susphy_quirk;
2454724ba675SRob Herring					snps,dis_u2_susphy_quirk;
2455724ba675SRob Herring				};
2456724ba675SRob Herring			};
2457724ba675SRob Herring		};
2458724ba675SRob Herring
2459724ba675SRob Herring		target-module@a8000 {			/* 0x483a8000, ap 125 6c.0 */
2460724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
2461724ba675SRob Herring			reg = <0xa8000 0x4>;
2462724ba675SRob Herring			reg-names = "rev";
2463724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
2464724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_OCP2SCP0_CLKCTRL 0>;
2465724ba675SRob Herring			clock-names = "fck";
2466724ba675SRob Herring			#address-cells = <1>;
2467724ba675SRob Herring			#size-cells = <1>;
2468724ba675SRob Herring			ranges = <0x0 0xa8000 0x8000>;
2469724ba675SRob Herring
2470724ba675SRob Herring			ocp2scp0: ocp2scp@0 {
2471724ba675SRob Herring				compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
2472724ba675SRob Herring				#address-cells = <1>;
2473724ba675SRob Herring				#size-cells = <1>;
2474724ba675SRob Herring				ranges = <0 0 0x8000>;
2475724ba675SRob Herring
2476724ba675SRob Herring				usb2_phy1: phy@8000 {
2477724ba675SRob Herring					compatible = "ti,am437x-usb2";
2478724ba675SRob Herring					reg = <0x0 0x8000>;
2479724ba675SRob Herring					syscon-phy-power = <&scm_conf 0x620>;
2480724ba675SRob Herring					clocks = <&usb_phy0_always_on_clk32k>,
2481724ba675SRob Herring						 <&l3s_clkctrl AM4_L3S_USB_OTG_SS0_CLKCTRL 8>;
2482724ba675SRob Herring					clock-names = "wkupclk", "refclk";
2483724ba675SRob Herring					#phy-cells = <0>;
2484724ba675SRob Herring					status = "disabled";
2485724ba675SRob Herring				};
2486724ba675SRob Herring			};
2487724ba675SRob Herring		};
2488724ba675SRob Herring
2489724ba675SRob Herring		target-module@c0000 {			/* 0x483c0000, ap 127 7a.0 */
2490724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
2491724ba675SRob Herring			reg = <0xc0000 0x4>,
2492724ba675SRob Herring			      <0xc0010 0x4>;
2493724ba675SRob Herring			reg-names = "rev", "sysc";
2494724ba675SRob Herring			ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>;
2495724ba675SRob Herring			ti,sysc-midle = <SYSC_IDLE_FORCE>,
2496724ba675SRob Herring					<SYSC_IDLE_NO>,
2497724ba675SRob Herring					<SYSC_IDLE_SMART>,
2498724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
2499724ba675SRob Herring			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2500724ba675SRob Herring					<SYSC_IDLE_NO>,
2501724ba675SRob Herring					<SYSC_IDLE_SMART>,
2502724ba675SRob Herring					<SYSC_IDLE_SMART_WKUP>;
2503724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l3s_clkdm */
2504724ba675SRob Herring			clocks = <&l3s_clkctrl AM4_L3S_USB_OTG_SS1_CLKCTRL 0>;
2505724ba675SRob Herring			clock-names = "fck";
2506724ba675SRob Herring			#address-cells = <1>;
2507724ba675SRob Herring			#size-cells = <1>;
2508724ba675SRob Herring			ranges = <0x0 0xc0000 0x20000>;
2509724ba675SRob Herring
2510724ba675SRob Herring			dwc3_2: omap_dwc3@0 {
2511724ba675SRob Herring				compatible = "ti,am437x-dwc3";
2512724ba675SRob Herring				reg = <0x0 0x10000>;
2513724ba675SRob Herring				interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
2514724ba675SRob Herring				#address-cells = <1>;
2515724ba675SRob Herring				#size-cells = <1>;
2516724ba675SRob Herring				utmi-mode = <1>;
2517724ba675SRob Herring				ranges = <0 0 0x20000>;
2518724ba675SRob Herring
2519724ba675SRob Herring				usb2: usb@10000 {
2520724ba675SRob Herring					compatible = "snps,dwc3";
2521724ba675SRob Herring					reg = <0x10000 0x10000>;
2522724ba675SRob Herring					interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
2523724ba675SRob Herring						     <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
2524724ba675SRob Herring						     <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
2525724ba675SRob Herring					interrupt-names = "peripheral",
2526724ba675SRob Herring							  "host",
2527724ba675SRob Herring							  "otg";
2528724ba675SRob Herring					phys = <&usb2_phy2>;
2529724ba675SRob Herring					phy-names = "usb2-phy";
2530724ba675SRob Herring					maximum-speed = "high-speed";
2531724ba675SRob Herring					dr_mode = "otg";
2532724ba675SRob Herring					status = "disabled";
2533724ba675SRob Herring					snps,dis_u3_susphy_quirk;
2534724ba675SRob Herring					snps,dis_u2_susphy_quirk;
2535724ba675SRob Herring				};
2536724ba675SRob Herring			};
2537724ba675SRob Herring		};
2538724ba675SRob Herring
2539724ba675SRob Herring		target-module@e8000 {			/* 0x483e8000, ap 129 78.0 */
2540724ba675SRob Herring			compatible = "ti,sysc-omap4", "ti,sysc";
2541724ba675SRob Herring			reg = <0xe8000 0x4>;
2542724ba675SRob Herring			reg-names = "rev";
2543724ba675SRob Herring			/* Domains (P, C): per_pwrdm, l4ls_clkdm */
2544724ba675SRob Herring			clocks = <&l4ls_clkctrl AM4_L4LS_OCP2SCP1_CLKCTRL 0>;
2545724ba675SRob Herring			clock-names = "fck";
2546724ba675SRob Herring			#address-cells = <1>;
2547724ba675SRob Herring			#size-cells = <1>;
2548724ba675SRob Herring			ranges = <0x0 0xe8000 0x8000>;
2549724ba675SRob Herring
2550724ba675SRob Herring			ocp2scp1: ocp2scp@0 {
2551724ba675SRob Herring				compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
2552724ba675SRob Herring				#address-cells = <1>;
2553724ba675SRob Herring				#size-cells = <1>;
2554724ba675SRob Herring				ranges = <0 0 0x8000>;
2555724ba675SRob Herring
2556724ba675SRob Herring				usb2_phy2: phy@8000 {
2557724ba675SRob Herring					compatible = "ti,am437x-usb2";
2558724ba675SRob Herring					reg = <0x0 0x8000>;
2559724ba675SRob Herring					syscon-phy-power = <&scm_conf 0x628>;
2560724ba675SRob Herring					clocks = <&usb_phy1_always_on_clk32k>,
2561724ba675SRob Herring						 <&l3s_clkctrl AM4_L3S_USB_OTG_SS1_CLKCTRL 8>;
2562724ba675SRob Herring					clock-names = "wkupclk", "refclk";
2563724ba675SRob Herring					#phy-cells = <0>;
2564724ba675SRob Herring					status = "disabled";
2565724ba675SRob Herring				};
2566724ba675SRob Herring			};
2567724ba675SRob Herring		};
2568724ba675SRob Herring
2569724ba675SRob Herring		target-module@f2000 {			/* 0x483f2000, ap 112 5a.0 */
2570724ba675SRob Herring			compatible = "ti,sysc";
2571724ba675SRob Herring			status = "disabled";
2572724ba675SRob Herring			#address-cells = <1>;
2573724ba675SRob Herring			#size-cells = <1>;
2574724ba675SRob Herring			ranges = <0x0 0xf2000 0x2000>;
2575724ba675SRob Herring		};
2576724ba675SRob Herring	};
2577724ba675SRob Herring};
2578724ba675SRob Herring
2579