xref: /linux/scripts/dtc/include-prefixes/arm/ti/omap/am3874-iceboard.dts (revision c771600c6af14749609b49565ffb4cac2959710d)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0
2724ba675SRob Herring/*
3724ba675SRob Herring * Device tree for Winterland IceBoard
4724ba675SRob Herring *
5724ba675SRob Herring * https://mcgillcosmology.com
6724ba675SRob Herring * https://threespeedlogic.com
7724ba675SRob Herring *
8724ba675SRob Herring * This is an ARM + FPGA instrumentation board used at telescopes in
9724ba675SRob Herring * Antarctica (the South Pole Telescope), Chile (POLARBEAR), and at the DRAO
10724ba675SRob Herring * observatory in British Columbia (CHIME).
11724ba675SRob Herring *
12724ba675SRob Herring * Copyright (c) 2019 Three-Speed Logic, Inc. <gsmecher@threespeedlogic.com>
13724ba675SRob Herring */
14724ba675SRob Herring
15724ba675SRob Herring/dts-v1/;
16724ba675SRob Herring
17724ba675SRob Herring#include "dm814x.dtsi"
18724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
19724ba675SRob Herring
20724ba675SRob Herring/ {
21724ba675SRob Herring	model = "Winterland IceBoard";
22724ba675SRob Herring	compatible = "ti,dm8148", "ti,dm814";
23724ba675SRob Herring
24724ba675SRob Herring	chosen {
25724ba675SRob Herring		stdout-path = "serial1:115200n8";
26724ba675SRob Herring		bootargs = "earlycon";
27724ba675SRob Herring	};
28724ba675SRob Herring
29724ba675SRob Herring	memory@80000000 {
30724ba675SRob Herring		device_type = "memory";
31724ba675SRob Herring		reg = <0x80000000 0x40000000>;	/* 1 GB */
32724ba675SRob Herring	};
33724ba675SRob Herring
34724ba675SRob Herring	vmmcsd_fixed: fixedregulator0 {
35724ba675SRob Herring		compatible = "regulator-fixed";
36724ba675SRob Herring		regulator-name = "vmmcsd_fixed";
37724ba675SRob Herring		regulator-min-microvolt = <3300000>;
38724ba675SRob Herring		regulator-max-microvolt = <3300000>;
39724ba675SRob Herring		regulator-always-on;
40724ba675SRob Herring	};
41724ba675SRob Herring};
42724ba675SRob Herring
43724ba675SRob Herring/* The MAC provides internal delay for the transmit path ONLY, which is enabled
44724ba675SRob Herring * provided no -id/-txid/-rxid suffix is provided to "phy-mode".
45724ba675SRob Herring *
46724ba675SRob Herring * The receive path is delayed at the PHY. The recommended register settings
47724ba675SRob Herring * are 0xf0 for the control bits, and 0x7777 for the data bits. However, the
48724ba675SRob Herring * conversion code in the kernel lies: the PHY's registers are 120 ps per tap,
49724ba675SRob Herring * and the kernel assumes 200 ps per tap. So we have fudged the numbers here to
50724ba675SRob Herring * obtain the correct register settings.
51724ba675SRob Herring */
52724ba675SRob Herring&mac { dual_emac = <1>; };
53724ba675SRob Herring&cpsw_emac0 {
54724ba675SRob Herring	phy-handle = <&ethphy0>;
55724ba675SRob Herring	phy-mode = "rgmii";
56724ba675SRob Herring	dual_emac_res_vlan = <1>;
57724ba675SRob Herring};
58724ba675SRob Herring&cpsw_emac1 {
59724ba675SRob Herring	phy-handle = <&ethphy1>;
60724ba675SRob Herring	phy-mode = "rgmii";
61724ba675SRob Herring	dual_emac_res_vlan = <2>;
62724ba675SRob Herring};
63724ba675SRob Herring
64724ba675SRob Herring&davinci_mdio {
65724ba675SRob Herring	ethphy0: ethernet-phy@0 {
66724ba675SRob Herring		reg = <0x2>;
67724ba675SRob Herring
68724ba675SRob Herring		rxc-skew-ps = <3000>;
69724ba675SRob Herring		rxdv-skew-ps = <0>;
70724ba675SRob Herring
71724ba675SRob Herring		rxd3-skew-ps = <0>;
72724ba675SRob Herring		rxd2-skew-ps = <0>;
73724ba675SRob Herring		rxd1-skew-ps = <0>;
74724ba675SRob Herring		rxd0-skew-ps = <0>;
75724ba675SRob Herring
76724ba675SRob Herring		phy-reset-gpios = <&gpio2 8 GPIO_ACTIVE_LOW>;
77724ba675SRob Herring	};
78724ba675SRob Herring
79724ba675SRob Herring	ethphy1: ethernet-phy@1 {
80724ba675SRob Herring		reg = <0x1>;
81724ba675SRob Herring
82724ba675SRob Herring		rxc-skew-ps = <3000>;
83724ba675SRob Herring		rxdv-skew-ps = <0>;
84724ba675SRob Herring
85724ba675SRob Herring		rxd3-skew-ps = <0>;
86724ba675SRob Herring		rxd2-skew-ps = <0>;
87724ba675SRob Herring		rxd1-skew-ps = <0>;
88724ba675SRob Herring		rxd0-skew-ps = <0>;
89724ba675SRob Herring
90724ba675SRob Herring		phy-reset-gpios = <&gpio2 1 GPIO_ACTIVE_LOW>;
91724ba675SRob Herring	};
92724ba675SRob Herring};
93724ba675SRob Herring
94724ba675SRob Herring&mmc1 { status = "disabled"; };
95724ba675SRob Herring&mmc2 {
96724ba675SRob Herring	pinctrl-names = "default";
97724ba675SRob Herring	pinctrl-0 = <&mmc2_pins>;
98724ba675SRob Herring	vmmc-supply = <&vmmcsd_fixed>;
99724ba675SRob Herring	bus-width = <4>;
100724ba675SRob Herring};
101724ba675SRob Herring&mmc3 { status = "disabled"; };
102724ba675SRob Herring
103724ba675SRob Herring&i2c1 {
104724ba675SRob Herring	/* Most I2C activity happens through this port, with the sole exception
105724ba675SRob Herring	 * of the backplane. Since there are multiply assigned addresses, the
106724ba675SRob Herring	 * "i2c-mux-idle-disconnect" is important.
107724ba675SRob Herring	 */
108724ba675SRob Herring
109724ba675SRob Herring	i2c-mux@70 {
110724ba675SRob Herring		compatible = "nxp,pca9548";
111724ba675SRob Herring		reg = <0x70>;
112724ba675SRob Herring		#address-cells = <1>;
113724ba675SRob Herring		#size-cells = <0>;
114724ba675SRob Herring		i2c-mux-idle-disconnect;
115724ba675SRob Herring
116724ba675SRob Herring		i2c@0 {
117724ba675SRob Herring			/* FMC A */
118724ba675SRob Herring			#address-cells = <1>;
119724ba675SRob Herring			#size-cells = <0>;
120724ba675SRob Herring			reg = <0>;
121724ba675SRob Herring		};
122724ba675SRob Herring
123724ba675SRob Herring		i2c@1 {
124724ba675SRob Herring			/* FMC B */
125724ba675SRob Herring			#address-cells = <1>;
126724ba675SRob Herring			#size-cells = <0>;
127724ba675SRob Herring			reg = <1>;
128724ba675SRob Herring		};
129724ba675SRob Herring
130724ba675SRob Herring		i2c@2 {
131724ba675SRob Herring			/* QSFP A */
132724ba675SRob Herring			#address-cells = <1>;
133724ba675SRob Herring			#size-cells = <0>;
134724ba675SRob Herring			reg = <2>;
135724ba675SRob Herring		};
136724ba675SRob Herring
137724ba675SRob Herring		i2c@3 {
138724ba675SRob Herring			/* QSFP B */
139724ba675SRob Herring			#address-cells = <1>;
140724ba675SRob Herring			#size-cells = <0>;
141724ba675SRob Herring			reg = <3>;
142724ba675SRob Herring		};
143724ba675SRob Herring
144724ba675SRob Herring		i2c@4 {
145724ba675SRob Herring			/* SFP */
146724ba675SRob Herring			#address-cells = <1>;
147724ba675SRob Herring			#size-cells = <0>;
148724ba675SRob Herring			reg = <4>;
149724ba675SRob Herring		};
150724ba675SRob Herring
151724ba675SRob Herring		i2c@5 {
152724ba675SRob Herring			#address-cells = <1>;
153724ba675SRob Herring			#size-cells = <0>;
154724ba675SRob Herring			reg = <5>;
155724ba675SRob Herring
156724ba675SRob Herring			ina230@40 { compatible = "ti,ina230"; reg = <0x40>; shunt-resistor = <5000>; };
157724ba675SRob Herring			ina230@41 { compatible = "ti,ina230"; reg = <0x41>; shunt-resistor = <5000>; };
158724ba675SRob Herring			ina230@42 { compatible = "ti,ina230"; reg = <0x42>; shunt-resistor = <5000>; };
159724ba675SRob Herring
160724ba675SRob Herring			ina230@44 { compatible = "ti,ina230"; reg = <0x44>; shunt-resistor = <5000>; };
161724ba675SRob Herring			ina230@45 { compatible = "ti,ina230"; reg = <0x45>; shunt-resistor = <5000>; };
162724ba675SRob Herring			ina230@46 { compatible = "ti,ina230"; reg = <0x46>; shunt-resistor = <5000>; };
163724ba675SRob Herring
164724ba675SRob Herring			ina230@47 { compatible = "ti,ina230"; reg = <0x47>; shunt-resistor = <5500>; };
165724ba675SRob Herring			ina230@48 { compatible = "ti,ina230"; reg = <0x48>; shunt-resistor = <2360>; };
166724ba675SRob Herring			ina230@49 { compatible = "ti,ina230"; reg = <0x49>; shunt-resistor = <2360>; };
167724ba675SRob Herring			ina230@43 { compatible = "ti,ina230"; reg = <0x43>; shunt-resistor = <2360>; };
168724ba675SRob Herring			ina230@4b { compatible = "ti,ina230"; reg = <0x4b>; shunt-resistor = <5500>; };
169724ba675SRob Herring			ina230@4c { compatible = "ti,ina230"; reg = <0x4c>; shunt-resistor = <2360>; };
170724ba675SRob Herring			ina230@4d { compatible = "ti,ina230"; reg = <0x4d>; shunt-resistor = <770>; };
171724ba675SRob Herring			ina230@4e { compatible = "ti,ina230"; reg = <0x4e>; shunt-resistor = <770>; };
172724ba675SRob Herring			ina230@4f { compatible = "ti,ina230"; reg = <0x4f>; shunt-resistor = <770>; };
173724ba675SRob Herring		};
174724ba675SRob Herring
175724ba675SRob Herring		i2c@6 {
176724ba675SRob Herring			/* Backplane */
177724ba675SRob Herring			#address-cells = <1>;
178724ba675SRob Herring			#size-cells = <0>;
179724ba675SRob Herring			reg = <6>;
180724ba675SRob Herring		};
181724ba675SRob Herring
182724ba675SRob Herring		i2c@7 {
183724ba675SRob Herring			#address-cells = <1>;
184724ba675SRob Herring			#size-cells = <0>;
185724ba675SRob Herring			reg = <7>;
186724ba675SRob Herring
187724ba675SRob Herring			u41: pca9575@20 {
188724ba675SRob Herring				compatible = "nxp,pca9575";
189724ba675SRob Herring				reg = <0x20>;
190724ba675SRob Herring				gpio-controller;
191724ba675SRob Herring				#gpio-cells = <2>;
192724ba675SRob Herring
193724ba675SRob Herring				gpio-line-names =
194724ba675SRob Herring					"FMCA_EN_12V0", "FMCA_EN_3V3", "FMCA_EN_VADJ", "FMCA_PG_M2C",
195724ba675SRob Herring					"FMCA_PG_C2M", "FMCA_PRSNT_M2C_L", "FMCA_CLK_DIR", "SFP_LOS",
196724ba675SRob Herring					"FMCB_EN_12V0", "FMCB_EN_3V3", "FMCB_EN_VADJ", "FMCB_PG_M2C",
197724ba675SRob Herring					"FMCB_PG_C2M", "FMCB_PRSNT_M2C_L", "FMCB_CLK_DIR", "SFP_ModPrsL";
198724ba675SRob Herring				reset-gpios = <&gpio2 11 GPIO_ACTIVE_LOW>;
199724ba675SRob Herring			};
200724ba675SRob Herring
201724ba675SRob Herring			u42: pca9575@21 {
202724ba675SRob Herring				compatible = "nxp,pca9575";
203724ba675SRob Herring				reg = <0x21>;
204724ba675SRob Herring				gpio-controller;
205724ba675SRob Herring				#gpio-cells = <2>;
206724ba675SRob Herring				gpio-line-names =
207724ba675SRob Herring					"QSFPA_ModPrsL", "QSFPA_IntL", "QSFPA_ResetL", "QSFPA_ModSelL",
208724ba675SRob Herring					"QSFPA_LPMode", "QSFPB_ModPrsL", "QSFPB_IntL", "QSFPB_ResetL",
209724ba675SRob Herring					"SFP_TxFault", "SFP_TxDisable", "SFP_RS0", "SFP_RS1",
210724ba675SRob Herring					"QSFPB_ModSelL", "QSFPB_LPMode", "SEL_SFP", "ARM_MR";
211724ba675SRob Herring				reset-gpios = <&gpio2 11 GPIO_ACTIVE_LOW>;
212724ba675SRob Herring			};
213724ba675SRob Herring
214724ba675SRob Herring			u48: pca9575@22 {
215724ba675SRob Herring				compatible = "nxp,pca9575";
216724ba675SRob Herring				reg = <0x22>;
217724ba675SRob Herring				gpio-controller;
218724ba675SRob Herring				#gpio-cells = <2>;
219724ba675SRob Herring
220724ba675SRob Herring				sw-gpios = <&u48 0 0>, <&u48 1 0>, <&u48 2 0>, <&u48 3 0>,
221724ba675SRob Herring					<&u48 4 0>, <&u48 5 0>, <&u48 6 0>, <&u48 7 0>;
222724ba675SRob Herring				led-gpios = <&u48 7 0>, <&u48 6 0>, <&u48 5 0>, <&u48 4 0>,
223724ba675SRob Herring					<&u48 3 0>, <&u48 2 0>, <&u48 1 0>, <&u48 0 0>;
224724ba675SRob Herring
225724ba675SRob Herring				gpio-line-names =
226724ba675SRob Herring					"GP_SW1", "GP_SW2", "GP_SW3", "GP_SW4",
227724ba675SRob Herring					"GP_SW5", "GP_SW6", "GP_SW7", "GP_SW8",
228724ba675SRob Herring					"GP_LED8", "GP_LED7", "GP_LED6", "GP_LED5",
229724ba675SRob Herring					"GP_LED4", "GP_LED3", "GP_LED2", "GP_LED1";
230724ba675SRob Herring				reset-gpios = <&gpio2 11 GPIO_ACTIVE_LOW>;
231724ba675SRob Herring			};
232724ba675SRob Herring
233724ba675SRob Herring			u59: pca9575@23 {
234724ba675SRob Herring				compatible = "nxp,pca9575";
235724ba675SRob Herring				reg = <0x23>;
236724ba675SRob Herring				gpio-controller;
237724ba675SRob Herring				#gpio-cells = <2>;
238724ba675SRob Herring				gpio-line-names =
239724ba675SRob Herring					"GP_LED9", "GP_LED10", "GP_LED11", "GP_LED12",
240724ba675SRob Herring					"GTX1V8PowerFault", "PHYAPowerFault", "PHYBPowerFault", "ArmPowerFault",
241724ba675SRob Herring					"BP_SLOW_GPIO0", "BP_SLOW_GPIO1", "BP_SLOW_GPIO2", "BP_SLOW_GPIO3",
242724ba675SRob Herring					"BP_SLOW_GPIO4", "BP_SLOW_GPIO5", "__unused_u59_p16", "__unused_u59_p17";
243724ba675SRob Herring				reset-gpios = <&gpio2 11 GPIO_ACTIVE_LOW>;
244724ba675SRob Herring			};
245724ba675SRob Herring
246724ba675SRob Herring			tmp100@48 { compatible = "ti,tmp100"; reg = <0x48>; };
247724ba675SRob Herring			tmp100@4a { compatible = "ti,tmp100"; reg = <0x4a>; };
248724ba675SRob Herring			tmp100@4b { compatible = "ti,tmp100"; reg = <0x4b>; };
249724ba675SRob Herring			tmp100@4c { compatible = "ti,tmp100"; reg = <0x4c>; };
250724ba675SRob Herring
251724ba675SRob Herring			/* EEPROM bank and serial number are treated as separate devices */
252*47048d5bSRob Herring (Arm)			eeprom@57 { compatible = "atmel,24c01"; reg = <0x57>; };
253*47048d5bSRob Herring (Arm)			eeprom@5f { compatible = "atmel,24cs01"; reg = <0x5f>; };
254724ba675SRob Herring		};
255724ba675SRob Herring	};
256724ba675SRob Herring};
257724ba675SRob Herring
258724ba675SRob Herring&i2c2 {
259724ba675SRob Herring	i2c-mux@71 {
260724ba675SRob Herring		compatible = "nxp,pca9548";
261724ba675SRob Herring		reg = <0x71>;
262724ba675SRob Herring		#address-cells = <1>;
263724ba675SRob Herring		#size-cells = <0>;
264724ba675SRob Herring
265724ba675SRob Herring		i2c@6 {
266724ba675SRob Herring			/* Backplane */
267724ba675SRob Herring			#address-cells = <1>;
268724ba675SRob Herring			#size-cells = <0>;
269724ba675SRob Herring			reg = <6>;
270724ba675SRob Herring			multi-master;
271724ba675SRob Herring
272724ba675SRob Herring			/* All backplanes should have this -- it's how we know they're there. */
273*47048d5bSRob Herring (Arm)			eeprom@54 { compatible="atmel,24c08"; reg=<0x54>; };
274*47048d5bSRob Herring (Arm)			eeprom@5c { compatible="atmel,24cs08"; reg=<0x5c>; };
275724ba675SRob Herring
276724ba675SRob Herring			/* 16 slot backplane */
277724ba675SRob Herring			tmp421@4d { compatible="ti,tmp421"; reg=<0x4d>; };
278724ba675SRob Herring			tmp421@4e { compatible="ti,tmp421"; reg=<0x4e>; };
279724ba675SRob Herring			ina230@40 { compatible = "ti,ina230"; reg = <0x40>; shunt-resistor = <2360>; };
280724ba675SRob Herring			amc6821@18 { compatible = "ti,amc6821"; reg = <0x18>; };
281724ba675SRob Herring
282724ba675SRob Herring			/* Single slot backplane */
283724ba675SRob Herring		};
284724ba675SRob Herring	};
285724ba675SRob Herring};
286724ba675SRob Herring
287724ba675SRob Herring&pincntl {
288724ba675SRob Herring	mmc2_pins: mmc2-pins {
289724ba675SRob Herring		pinctrl-single,pins = <
290724ba675SRob Herring			DM814X_IOPAD(0x0800, PIN_INPUT | 0x1)	/* SD1_CLK */
291724ba675SRob Herring			DM814X_IOPAD(0x0804, PIN_INPUT_PULLUP | 0x1)	/* SD1_CMD */
292724ba675SRob Herring			DM814X_IOPAD(0x0808, PIN_INPUT_PULLUP | 0x1)	/* SD1_DAT[0] */
293724ba675SRob Herring			DM814X_IOPAD(0x080c, PIN_INPUT_PULLUP | 0x1)	/* SD1_DAT[1] */
294724ba675SRob Herring			DM814X_IOPAD(0x0810, PIN_INPUT_PULLUP | 0x1)	/* SD1_DAT[2] */
295724ba675SRob Herring			DM814X_IOPAD(0x0814, PIN_INPUT_PULLUP | 0x1)	/* SD1_DAT[3] */
296724ba675SRob Herring			DM814X_IOPAD(0x0924, PIN_INPUT_PULLUP | 0x40)	/* SD1_POW */
297724ba675SRob Herring			DM814X_IOPAD(0x0928, PIN_INPUT | 0x40)	/* SD1_SDWP */
298724ba675SRob Herring			DM814X_IOPAD(0x093C, PIN_INPUT | 0x2)	/* SD1_SDCD */
299724ba675SRob Herring			>;
300724ba675SRob Herring	};
301724ba675SRob Herring
302724ba675SRob Herring	usb0_pins: usb0-pins {
303724ba675SRob Herring		pinctrl-single,pins = <
304724ba675SRob Herring			DM814X_IOPAD(0x0c34, PIN_OUTPUT | 0x1)	/* USB0_DRVVBUS */
305724ba675SRob Herring			>;
306724ba675SRob Herring	};
307724ba675SRob Herring
308724ba675SRob Herring	usb1_pins: usb1-pins {
309724ba675SRob Herring		pinctrl-single,pins = <
310724ba675SRob Herring			DM814X_IOPAD(0x0834, PIN_OUTPUT | 0x80)	/* USB1_DRVVBUS */
311724ba675SRob Herring			>;
312724ba675SRob Herring	};
313724ba675SRob Herring
314724ba675SRob Herring	gpio1_pins: gpio1-pins {
315724ba675SRob Herring		pinctrl-single,pins = <
316724ba675SRob Herring			DM814X_IOPAD(0x081c, PIN_OUTPUT | 0x80)	/* PROGRAM_B */
317724ba675SRob Herring			DM814X_IOPAD(0x0820, PIN_INPUT | 0x80)	/* INIT_B */
318724ba675SRob Herring			DM814X_IOPAD(0x0824, PIN_INPUT | 0x80)	/* DONE */
319724ba675SRob Herring
320724ba675SRob Herring			DM814X_IOPAD(0x0838, PIN_INPUT_PULLUP | 0x80) /* FMCA_TMS */
321724ba675SRob Herring			DM814X_IOPAD(0x083c, PIN_INPUT_PULLUP | 0x80) /* FMCA_TCK */
322724ba675SRob Herring			DM814X_IOPAD(0x0898, PIN_INPUT_PULLUP | 0x80) /* FMCA_TDO */
323724ba675SRob Herring			DM814X_IOPAD(0x089c, PIN_INPUT_PULLUP | 0x80) /* FMCA_TDI */
324724ba675SRob Herring			DM814X_IOPAD(0x08ac, PIN_INPUT_PULLUP | 0x80) /* FMCA_TRST */
325724ba675SRob Herring
326724ba675SRob Herring			DM814X_IOPAD(0x08b0, PIN_INPUT_PULLUP | 0x80) /* FMCB_TMS */
327724ba675SRob Herring			DM814X_IOPAD(0x0a88, PIN_INPUT_PULLUP | 0x80) /* FMCB_TCK */
328724ba675SRob Herring			DM814X_IOPAD(0x0a8c, PIN_INPUT_PULLUP | 0x80) /* FMCB_TDO */
329724ba675SRob Herring			DM814X_IOPAD(0x08bc, PIN_INPUT_PULLUP | 0x80) /* FMCB_TDI */
330724ba675SRob Herring			DM814X_IOPAD(0x0a94, PIN_INPUT_PULLUP | 0x80) /* FMCB_TRST */
331724ba675SRob Herring
332724ba675SRob Herring			DM814X_IOPAD(0x08d4, PIN_INPUT_PULLUP | 0x80) /* FPGA_TMS */
333724ba675SRob Herring			DM814X_IOPAD(0x0aa8, PIN_INPUT_PULLUP | 0x80) /* FPGA_TCK */
334724ba675SRob Herring			DM814X_IOPAD(0x0adc, PIN_INPUT_PULLUP | 0x80) /* FPGA_TDO */
335724ba675SRob Herring			DM814X_IOPAD(0x0ab0, PIN_INPUT_PULLUP | 0x80) /* FPGA_TDI */
336724ba675SRob Herring			>;
337724ba675SRob Herring	};
338724ba675SRob Herring
339724ba675SRob Herring	gpio2_pins: gpio2-pins {
340724ba675SRob Herring		pinctrl-single,pins = <
341724ba675SRob Herring			DM814X_IOPAD(0x090c, PIN_INPUT_PULLUP | 0x80) /* PHY A IRQ */
342724ba675SRob Herring			DM814X_IOPAD(0x0910, PIN_INPUT_PULLUP | 0x80) /* PHY A RESET */
343724ba675SRob Herring			DM814X_IOPAD(0x08f4, PIN_INPUT_PULLUP | 0x80) /* PHY B IRQ */
344724ba675SRob Herring			DM814X_IOPAD(0x08f8, PIN_INPUT_PULLUP | 0x80) /* PHY B RESET */
345724ba675SRob Herring
346724ba675SRob Herring			//DM814X_IOPAD(0x0a14, PIN_INPUT_PULLUP | 0x80) /* ARM IRQ */
347724ba675SRob Herring			//DM814X_IOPAD(0x0900, PIN_INPUT | 0x80) /* GPIO IRQ */
348724ba675SRob Herring			DM814X_IOPAD(0x0a2c, PIN_INPUT_PULLUP | 0x80) /* GPIO RESET */
349724ba675SRob Herring		>;
350724ba675SRob Herring	};
351724ba675SRob Herring
352724ba675SRob Herring	gpio4_pins: gpio4-pins {
353724ba675SRob Herring		pinctrl-single,pins = <
354724ba675SRob Herring			/* The PLL doesn't react well to the SPI controller reset, so
355724ba675SRob Herring			 * we force the CS lines to pull up as GPIOs until we're ready.
356724ba675SRob Herring			 * See https://e2e.ti.com/support/processors/f/791/t/276011?Linux-support-for-AM3874-DM8148-in-Arago-linux-omap3
357724ba675SRob Herring			 */
358724ba675SRob Herring			DM814X_IOPAD(0x0b3c, PIN_INPUT_PULLUP | 0x80) /* BP_ARM_GPIO0 */
359724ba675SRob Herring			DM814X_IOPAD(0x0b40, PIN_INPUT_PULLUP | 0x80) /* BP_ARM_GPIO1 */
360724ba675SRob Herring			DM814X_IOPAD(0x0b44, PIN_INPUT_PULLUP | 0x80) /* BP_ARM_GPIO2 */
361724ba675SRob Herring			DM814X_IOPAD(0x0b48, PIN_INPUT_PULLUP | 0x80) /* BP_ARM_GPIO3 */
362724ba675SRob Herring			DM814X_IOPAD(0x0b4c, PIN_INPUT_PULLUP | 0x80) /* BP_ARM_GPIO4 */
363724ba675SRob Herring			DM814X_IOPAD(0x0b50, PIN_INPUT_PULLUP | 0x80) /* BP_ARM_GPIO5 */
364724ba675SRob Herring		>;
365724ba675SRob Herring	};
366724ba675SRob Herring
367724ba675SRob Herring	spi2_pins: spi2-pins {
368724ba675SRob Herring		pinctrl-single,pins = <
369724ba675SRob Herring			DM814X_IOPAD(0x0950, PIN_INPUT_PULLUP | 0x80) /* PLL SPI CS1 as GPIO */
370724ba675SRob Herring			DM814X_IOPAD(0x0818, PIN_INPUT_PULLUP | 0x80) /* PLL SPI CS2 as GPIO */
371724ba675SRob Herring		>;
372724ba675SRob Herring	};
373724ba675SRob Herring
374724ba675SRob Herring	spi4_pins: spi4-pins {
375724ba675SRob Herring		pinctrl-single,pins = <
376724ba675SRob Herring			DM814X_IOPAD(0x0a7c, 0x20)
377724ba675SRob Herring			DM814X_IOPAD(0x0b74, 0x20)
378724ba675SRob Herring			DM814X_IOPAD(0x0b78, PIN_OUTPUT | 0x20)
379724ba675SRob Herring			DM814X_IOPAD(0x0b7c, PIN_OUTPUT_PULLDOWN | 0x20)
380724ba675SRob Herring			DM814X_IOPAD(0x0b80, PIN_INPUT | 0x20)
381724ba675SRob Herring		>;
382724ba675SRob Herring	};
383724ba675SRob Herring};
384724ba675SRob Herring
385724ba675SRob Herring&gpio1 {
386724ba675SRob Herring	pinctrl-names = "default";
387724ba675SRob Herring	pinctrl-0 = <&gpio1_pins>;
388724ba675SRob Herring	gpio-line-names =
389724ba675SRob Herring		"", "PROGRAM_B", "INIT_B", "DONE",			/* 0-3 */
390724ba675SRob Herring		"", "", "", "",						/* 4-7 */
391724ba675SRob Herring		"FMCA_TMS", "FMCA_TCK", "FMCA_TDO", "FMCA_TDI",		/* 8-11 */
392724ba675SRob Herring		"", "", "", "FMCA_TRST",				/* 12-15 */
393724ba675SRob Herring		"FMCB_TMS", "FMCB_TCK", "FMCB_TDO", "FMCB_TDI",		/* 16-19 */
394724ba675SRob Herring		"FMCB_TRST", "", "", "",				/* 20-23 */
395724ba675SRob Herring		"FPGA_TMS", "FPGA_TCK", "FPGA_TDO", "FPGA_TDI",		/* 24-27 */
396724ba675SRob Herring		"", "", "", "";						/* 28-31 */
397724ba675SRob Herring};
398724ba675SRob Herring
399724ba675SRob Herring&gpio2 {
400724ba675SRob Herring	pinctrl-names = "default";
401724ba675SRob Herring	pinctrl-0 = <&gpio2_pins>;
402724ba675SRob Herring	gpio-line-names =
403724ba675SRob Herring		"PHYA_IRQ_N", "PHYA_RESET_N", "", "",			/* 0-3 */
404724ba675SRob Herring		"", "", "", "PHYB_IRQ_N",				/* 4-7 */
405724ba675SRob Herring		"PHYB_RESET_N", "ARM_IRQ", "GPIO_IRQ", "";		/* 8-11 */
406724ba675SRob Herring};
407724ba675SRob Herring
408724ba675SRob Herring&gpio3 {
409724ba675SRob Herring	pinctrl-names = "default";
410724ba675SRob Herring	/*pinctrl-0 = <&gpio3_pins>;*/
411724ba675SRob Herring	gpio-line-names =
412724ba675SRob Herring		"", "", "ARMClkSel0", "",				/* 0-3 */
413724ba675SRob Herring		"EnFPGARef", "", "", "ARMClkSel1";			/* 4-7 */
414724ba675SRob Herring};
415724ba675SRob Herring
416724ba675SRob Herring&gpio4 {
417724ba675SRob Herring	pinctrl-names = "default";
418724ba675SRob Herring	pinctrl-0 = <&gpio4_pins>;
419724ba675SRob Herring	gpio-line-names =
420724ba675SRob Herring		"BP_ARM_GPIO0", "BP_ARM_GPIO1", "BP_ARM_GPIO2", "BP_ARM_GPIO3",
421724ba675SRob Herring		"BP_ARM_GPIO4", "BP_ARM_GPIO5";
422724ba675SRob Herring};
423724ba675SRob Herring
424724ba675SRob Herring&usb0 {
425724ba675SRob Herring	pinctrl-names = "default";
426724ba675SRob Herring	pinctrl-0 = <&usb0_pins>;
427724ba675SRob Herring	dr_mode = "host";
428724ba675SRob Herring};
429724ba675SRob Herring
430724ba675SRob Herring&usb1 {
431724ba675SRob Herring	pinctrl-names = "default";
432724ba675SRob Herring	pinctrl-0 = <&usb1_pins>;
433724ba675SRob Herring	dr_mode = "host";
434724ba675SRob Herring};
435724ba675SRob Herring
436724ba675SRob Herring&mcspi1 {
437724ba675SRob Herring	flash@0 {
438724ba675SRob Herring		#address-cells = <1>;
439724ba675SRob Herring		#size-cells = <1>;
440724ba675SRob Herring		compatible = "jedec,spi-nor";
441724ba675SRob Herring		reg = <0>;
442724ba675SRob Herring		spi-max-frequency = <40000000>;
443724ba675SRob Herring
444724ba675SRob Herring		fsbl@0 {
445724ba675SRob Herring			/* 256 kB */
446724ba675SRob Herring			label = "U-Boot-min";
447724ba675SRob Herring			reg = <0 0x40000>;
448724ba675SRob Herring		};
449724ba675SRob Herring		ssbl@1 {
450724ba675SRob Herring			/* 512 kB */
451724ba675SRob Herring			label = "U-Boot";
452724ba675SRob Herring			reg = <0x40000 0x80000>;
453724ba675SRob Herring		};
454724ba675SRob Herring		bootenv@2 {
455724ba675SRob Herring			/* 256 kB */
456724ba675SRob Herring			label = "U-Boot Env";
457724ba675SRob Herring			reg = <0xc0000 0x40000>;
458724ba675SRob Herring		};
459724ba675SRob Herring		kernel@3 {
460724ba675SRob Herring			/* 4 MB */
461724ba675SRob Herring			label = "Kernel";
462724ba675SRob Herring			reg = <0x100000 0x400000>;
463724ba675SRob Herring		};
464724ba675SRob Herring		ipmi@4 {
465724ba675SRob Herring			label = "IPMI FRU";
466724ba675SRob Herring			reg = <0x500000 0x40000>;
467724ba675SRob Herring		};
468724ba675SRob Herring		fs@5 {
469724ba675SRob Herring			label = "File System";
470724ba675SRob Herring			reg = <0x540000 0x1ac0000>;
471724ba675SRob Herring		};
472724ba675SRob Herring	};
473724ba675SRob Herring};
474724ba675SRob Herring
475724ba675SRob Herring&mcspi3 {
476724ba675SRob Herring	/* DMA event numbers stolen from MCASP */
477724ba675SRob Herring	dmas = <&edma_xbar 8 0 16 &edma_xbar 9 0 17
478724ba675SRob Herring		&edma_xbar 10 0 18 &edma_xbar 11 0 19>;
479724ba675SRob Herring	dma-names = "tx0", "rx0", "tx1", "rx1";
480724ba675SRob Herring};
481724ba675SRob Herring
482724ba675SRob Herring&mcspi4 {
483724ba675SRob Herring	pinctrl-names = "default";
484724ba675SRob Herring	pinctrl-0 = <&spi4_pins>;
485724ba675SRob Herring
486724ba675SRob Herring	/* DMA event numbers stolen from MCASP, MCBSP */
487724ba675SRob Herring	dmas = <&edma_xbar 12 0 20 &edma_xbar 13 0 21>;
488724ba675SRob Herring	dma-names = "tx0", "rx0";
489724ba675SRob Herring};
490