xref: /linux/scripts/dtc/include-prefixes/arm/ti/omap/am33xx-clocks.dtsi (revision 79790b6818e96c58fe2bffee1b418c16e64e7b80)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only
2724ba675SRob Herring/*
3724ba675SRob Herring * Device Tree Source for AM33xx clock data
4724ba675SRob Herring *
5724ba675SRob Herring * Copyright (C) 2013 Texas Instruments, Inc.
6724ba675SRob Herring */
7724ba675SRob Herring&scm_clocks {
8724ba675SRob Herring	sys_clkin_ck: clock-sys-clkin-22@40 {
9724ba675SRob Herring		#clock-cells = <0>;
10724ba675SRob Herring		compatible = "ti,mux-clock";
11724ba675SRob Herring		clock-output-names = "sys_clkin_ck";
12724ba675SRob Herring		clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>;
13724ba675SRob Herring		ti,bit-shift = <22>;
14724ba675SRob Herring		reg = <0x0040>;
15724ba675SRob Herring	};
16724ba675SRob Herring
17724ba675SRob Herring	adc_tsc_fck: clock-adc-tsc-fck {
18724ba675SRob Herring		#clock-cells = <0>;
19724ba675SRob Herring		compatible = "fixed-factor-clock";
20724ba675SRob Herring		clock-output-names = "adc_tsc_fck";
21724ba675SRob Herring		clocks = <&sys_clkin_ck>;
22724ba675SRob Herring		clock-mult = <1>;
23724ba675SRob Herring		clock-div = <1>;
24724ba675SRob Herring	};
25724ba675SRob Herring
26724ba675SRob Herring	dcan0_fck: clock-dcan0-fck {
27724ba675SRob Herring		#clock-cells = <0>;
28724ba675SRob Herring		compatible = "fixed-factor-clock";
29724ba675SRob Herring		clock-output-names = "dcan0_fck";
30724ba675SRob Herring		clocks = <&sys_clkin_ck>;
31724ba675SRob Herring		clock-mult = <1>;
32724ba675SRob Herring		clock-div = <1>;
33724ba675SRob Herring	};
34724ba675SRob Herring
35724ba675SRob Herring	dcan1_fck: clock-dcan1-fck {
36724ba675SRob Herring		#clock-cells = <0>;
37724ba675SRob Herring		compatible = "fixed-factor-clock";
38724ba675SRob Herring		clock-output-names = "dcan1_fck";
39724ba675SRob Herring		clocks = <&sys_clkin_ck>;
40724ba675SRob Herring		clock-mult = <1>;
41724ba675SRob Herring		clock-div = <1>;
42724ba675SRob Herring	};
43724ba675SRob Herring
44724ba675SRob Herring	mcasp0_fck: clock-mcasp0-fck {
45724ba675SRob Herring		#clock-cells = <0>;
46724ba675SRob Herring		compatible = "fixed-factor-clock";
47724ba675SRob Herring		clock-output-names = "mcasp0_fck";
48724ba675SRob Herring		clocks = <&sys_clkin_ck>;
49724ba675SRob Herring		clock-mult = <1>;
50724ba675SRob Herring		clock-div = <1>;
51724ba675SRob Herring	};
52724ba675SRob Herring
53724ba675SRob Herring	mcasp1_fck: clock-mcasp1-fck {
54724ba675SRob Herring		#clock-cells = <0>;
55724ba675SRob Herring		compatible = "fixed-factor-clock";
56724ba675SRob Herring		clock-output-names = "mcasp1_fck";
57724ba675SRob Herring		clocks = <&sys_clkin_ck>;
58724ba675SRob Herring		clock-mult = <1>;
59724ba675SRob Herring		clock-div = <1>;
60724ba675SRob Herring	};
61724ba675SRob Herring
62724ba675SRob Herring	smartreflex0_fck: clock-smartreflex0-fck {
63724ba675SRob Herring		#clock-cells = <0>;
64724ba675SRob Herring		compatible = "fixed-factor-clock";
65724ba675SRob Herring		clock-output-names = "smartreflex0_fck";
66724ba675SRob Herring		clocks = <&sys_clkin_ck>;
67724ba675SRob Herring		clock-mult = <1>;
68724ba675SRob Herring		clock-div = <1>;
69724ba675SRob Herring	};
70724ba675SRob Herring
71724ba675SRob Herring	smartreflex1_fck: clock-smartreflex1-fck {
72724ba675SRob Herring		#clock-cells = <0>;
73724ba675SRob Herring		compatible = "fixed-factor-clock";
74724ba675SRob Herring		clock-output-names = "smartreflex1_fck";
75724ba675SRob Herring		clocks = <&sys_clkin_ck>;
76724ba675SRob Herring		clock-mult = <1>;
77724ba675SRob Herring		clock-div = <1>;
78724ba675SRob Herring	};
79724ba675SRob Herring
80724ba675SRob Herring	sha0_fck: clock-sha0-fck {
81724ba675SRob Herring		#clock-cells = <0>;
82724ba675SRob Herring		compatible = "fixed-factor-clock";
83724ba675SRob Herring		clock-output-names = "sha0_fck";
84724ba675SRob Herring		clocks = <&sys_clkin_ck>;
85724ba675SRob Herring		clock-mult = <1>;
86724ba675SRob Herring		clock-div = <1>;
87724ba675SRob Herring	};
88724ba675SRob Herring
89724ba675SRob Herring	aes0_fck: clock-aes0-fck {
90724ba675SRob Herring		#clock-cells = <0>;
91724ba675SRob Herring		compatible = "fixed-factor-clock";
92724ba675SRob Herring		clock-output-names = "aes0_fck";
93724ba675SRob Herring		clocks = <&sys_clkin_ck>;
94724ba675SRob Herring		clock-mult = <1>;
95724ba675SRob Herring		clock-div = <1>;
96724ba675SRob Herring	};
97724ba675SRob Herring
98724ba675SRob Herring	rng_fck: clock-rng-fck {
99724ba675SRob Herring		#clock-cells = <0>;
100724ba675SRob Herring		compatible = "fixed-factor-clock";
101724ba675SRob Herring		clock-output-names = "rng_fck";
102724ba675SRob Herring		clocks = <&sys_clkin_ck>;
103724ba675SRob Herring		clock-mult = <1>;
104724ba675SRob Herring		clock-div = <1>;
105724ba675SRob Herring	};
106724ba675SRob Herring
107724ba675SRob Herring	clock@664 {
108724ba675SRob Herring		compatible = "ti,clksel";
109724ba675SRob Herring		reg = <0x664>;
110724ba675SRob Herring		#clock-cells = <2>;
111*579856aeSTony Lindgren		#address-cells = <1>;
112*579856aeSTony Lindgren		#size-cells = <0>;
113724ba675SRob Herring
114*579856aeSTony Lindgren		ehrpwm0_tbclk: clock-ehrpwm0-tbclk@0 {
115*579856aeSTony Lindgren			reg = <0>;
116724ba675SRob Herring			#clock-cells = <0>;
117724ba675SRob Herring			compatible = "ti,gate-clock";
118724ba675SRob Herring			clock-output-names = "ehrpwm0_tbclk";
119724ba675SRob Herring			clocks = <&l4ls_gclk>;
120724ba675SRob Herring		};
121724ba675SRob Herring
122*579856aeSTony Lindgren		ehrpwm1_tbclk: clock-ehrpwm1-tbclk@1 {
123*579856aeSTony Lindgren			reg = <1>;
124724ba675SRob Herring			#clock-cells = <0>;
125724ba675SRob Herring			compatible = "ti,gate-clock";
126724ba675SRob Herring			clock-output-names = "ehrpwm1_tbclk";
127724ba675SRob Herring			clocks = <&l4ls_gclk>;
128724ba675SRob Herring		};
129724ba675SRob Herring
130*579856aeSTony Lindgren		ehrpwm2_tbclk: clock-ehrpwm2-tbclk@2 {
131*579856aeSTony Lindgren			reg = <2>;
132724ba675SRob Herring			#clock-cells = <0>;
133724ba675SRob Herring			compatible = "ti,gate-clock";
134724ba675SRob Herring			clock-output-names = "ehrpwm2_tbclk";
135724ba675SRob Herring			clocks = <&l4ls_gclk>;
136724ba675SRob Herring		};
137724ba675SRob Herring	};
138724ba675SRob Herring};
139724ba675SRob Herring&prcm_clocks {
140724ba675SRob Herring	clk_32768_ck: clock-clk-32768 {
141724ba675SRob Herring		#clock-cells = <0>;
142724ba675SRob Herring		compatible = "fixed-clock";
143724ba675SRob Herring		clock-output-names = "clk_32768_ck";
144724ba675SRob Herring		clock-frequency = <32768>;
145724ba675SRob Herring	};
146724ba675SRob Herring
147724ba675SRob Herring	clk_rc32k_ck: clock-clk-rc32k {
148724ba675SRob Herring		#clock-cells = <0>;
149724ba675SRob Herring		compatible = "fixed-clock";
150724ba675SRob Herring		clock-output-names = "clk_rc32k_ck";
151724ba675SRob Herring		clock-frequency = <32000>;
152724ba675SRob Herring	};
153724ba675SRob Herring
154724ba675SRob Herring	virt_19200000_ck: clock-virt-19200000 {
155724ba675SRob Herring		#clock-cells = <0>;
156724ba675SRob Herring		compatible = "fixed-clock";
157724ba675SRob Herring		clock-output-names = "virt_19200000_ck";
158724ba675SRob Herring		clock-frequency = <19200000>;
159724ba675SRob Herring	};
160724ba675SRob Herring
161724ba675SRob Herring	virt_24000000_ck: clock-virt-24000000 {
162724ba675SRob Herring		#clock-cells = <0>;
163724ba675SRob Herring		compatible = "fixed-clock";
164724ba675SRob Herring		clock-output-names = "virt_24000000_ck";
165724ba675SRob Herring		clock-frequency = <24000000>;
166724ba675SRob Herring	};
167724ba675SRob Herring
168724ba675SRob Herring	virt_25000000_ck: clock-virt-25000000 {
169724ba675SRob Herring		#clock-cells = <0>;
170724ba675SRob Herring		compatible = "fixed-clock";
171724ba675SRob Herring		clock-output-names = "virt_25000000_ck";
172724ba675SRob Herring		clock-frequency = <25000000>;
173724ba675SRob Herring	};
174724ba675SRob Herring
175724ba675SRob Herring	virt_26000000_ck: clock-virt-26000000 {
176724ba675SRob Herring		#clock-cells = <0>;
177724ba675SRob Herring		compatible = "fixed-clock";
178724ba675SRob Herring		clock-output-names = "virt_26000000_ck";
179724ba675SRob Herring		clock-frequency = <26000000>;
180724ba675SRob Herring	};
181724ba675SRob Herring
182724ba675SRob Herring	tclkin_ck: clock-tclkin {
183724ba675SRob Herring		#clock-cells = <0>;
184724ba675SRob Herring		compatible = "fixed-clock";
185724ba675SRob Herring		clock-output-names = "tclkin_ck";
186724ba675SRob Herring		clock-frequency = <12000000>;
187724ba675SRob Herring	};
188724ba675SRob Herring
189724ba675SRob Herring	dpll_core_ck: clock@490 {
190724ba675SRob Herring		#clock-cells = <0>;
191724ba675SRob Herring		compatible = "ti,am3-dpll-core-clock";
192724ba675SRob Herring		clock-output-names = "dpll_core_ck";
193724ba675SRob Herring		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
194724ba675SRob Herring		reg = <0x0490>, <0x045c>, <0x0468>, <0x0460>, <0x0464>;
195724ba675SRob Herring	};
196724ba675SRob Herring
197724ba675SRob Herring	dpll_core_x2_ck: clock-dpll-core-x2 {
198724ba675SRob Herring		#clock-cells = <0>;
199724ba675SRob Herring		compatible = "ti,am3-dpll-x2-clock";
200724ba675SRob Herring		clock-output-names = "dpll_core_x2_ck";
201724ba675SRob Herring		clocks = <&dpll_core_ck>;
202724ba675SRob Herring	};
203724ba675SRob Herring
204724ba675SRob Herring	dpll_core_m4_ck: clock-dpll-core-m4@480 {
205724ba675SRob Herring		#clock-cells = <0>;
206724ba675SRob Herring		compatible = "ti,divider-clock";
207724ba675SRob Herring		clock-output-names = "dpll_core_m4_ck";
208724ba675SRob Herring		clocks = <&dpll_core_x2_ck>;
209724ba675SRob Herring		ti,max-div = <31>;
210724ba675SRob Herring		reg = <0x0480>;
211724ba675SRob Herring		ti,index-starts-at-one;
212724ba675SRob Herring	};
213724ba675SRob Herring
214724ba675SRob Herring	dpll_core_m5_ck: clock-dpll-core-m5@484 {
215724ba675SRob Herring		#clock-cells = <0>;
216724ba675SRob Herring		compatible = "ti,divider-clock";
217724ba675SRob Herring		clock-output-names = "dpll_core_m5_ck";
218724ba675SRob Herring		clocks = <&dpll_core_x2_ck>;
219724ba675SRob Herring		ti,max-div = <31>;
220724ba675SRob Herring		reg = <0x0484>;
221724ba675SRob Herring		ti,index-starts-at-one;
222724ba675SRob Herring	};
223724ba675SRob Herring
224724ba675SRob Herring	dpll_core_m6_ck: clock-dpll-core-m6@4d8 {
225724ba675SRob Herring		#clock-cells = <0>;
226724ba675SRob Herring		compatible = "ti,divider-clock";
227724ba675SRob Herring		clock-output-names = "dpll_core_m6_ck";
228724ba675SRob Herring		clocks = <&dpll_core_x2_ck>;
229724ba675SRob Herring		ti,max-div = <31>;
230724ba675SRob Herring		reg = <0x04d8>;
231724ba675SRob Herring		ti,index-starts-at-one;
232724ba675SRob Herring	};
233724ba675SRob Herring
234724ba675SRob Herring	dpll_mpu_ck: clock@488 {
235724ba675SRob Herring		#clock-cells = <0>;
236724ba675SRob Herring		compatible = "ti,am3-dpll-clock";
237724ba675SRob Herring		clock-output-names = "dpll_mpu_ck";
238724ba675SRob Herring		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
239724ba675SRob Herring		reg = <0x0488>, <0x0420>, <0x042c>, <0x0424>, <0x0428>;
240724ba675SRob Herring	};
241724ba675SRob Herring
242724ba675SRob Herring	dpll_mpu_m2_ck: clock-dpll-mpu-m2@4a8 {
243724ba675SRob Herring		#clock-cells = <0>;
244724ba675SRob Herring		compatible = "ti,divider-clock";
245724ba675SRob Herring		clock-output-names = "dpll_mpu_m2_ck";
246724ba675SRob Herring		clocks = <&dpll_mpu_ck>;
247724ba675SRob Herring		ti,max-div = <31>;
248724ba675SRob Herring		reg = <0x04a8>;
249724ba675SRob Herring		ti,index-starts-at-one;
250724ba675SRob Herring	};
251724ba675SRob Herring
252724ba675SRob Herring	dpll_ddr_ck: clock@494 {
253724ba675SRob Herring		#clock-cells = <0>;
254724ba675SRob Herring		compatible = "ti,am3-dpll-no-gate-clock";
255724ba675SRob Herring		clock-output-names = "dpll_ddr_ck";
256724ba675SRob Herring		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
257724ba675SRob Herring		reg = <0x0494>, <0x0434>, <0x0440>, <0x0438>, <0x043c>;
258724ba675SRob Herring	};
259724ba675SRob Herring
260724ba675SRob Herring	dpll_ddr_m2_ck: clock-dpll-ddr-m2@4a0 {
261724ba675SRob Herring		#clock-cells = <0>;
262724ba675SRob Herring		compatible = "ti,divider-clock";
263724ba675SRob Herring		clock-output-names = "dpll_ddr_m2_ck";
264724ba675SRob Herring		clocks = <&dpll_ddr_ck>;
265724ba675SRob Herring		ti,max-div = <31>;
266724ba675SRob Herring		reg = <0x04a0>;
267724ba675SRob Herring		ti,index-starts-at-one;
268724ba675SRob Herring	};
269724ba675SRob Herring
270724ba675SRob Herring	dpll_ddr_m2_div2_ck: clock-dpll-ddr-m2-div2 {
271724ba675SRob Herring		#clock-cells = <0>;
272724ba675SRob Herring		compatible = "fixed-factor-clock";
273724ba675SRob Herring		clock-output-names = "dpll_ddr_m2_div2_ck";
274724ba675SRob Herring		clocks = <&dpll_ddr_m2_ck>;
275724ba675SRob Herring		clock-mult = <1>;
276724ba675SRob Herring		clock-div = <2>;
277724ba675SRob Herring	};
278724ba675SRob Herring
279724ba675SRob Herring	dpll_disp_ck: clock@498 {
280724ba675SRob Herring		#clock-cells = <0>;
281724ba675SRob Herring		compatible = "ti,am3-dpll-no-gate-clock";
282724ba675SRob Herring		clock-output-names = "dpll_disp_ck";
283724ba675SRob Herring		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
284724ba675SRob Herring		reg = <0x0498>, <0x0448>, <0x0454>, <0x044c>, <0x0450>;
285724ba675SRob Herring	};
286724ba675SRob Herring
287724ba675SRob Herring	dpll_disp_m2_ck: clock-dpll-disp-m2@4a4 {
288724ba675SRob Herring		#clock-cells = <0>;
289724ba675SRob Herring		compatible = "ti,divider-clock";
290724ba675SRob Herring		clock-output-names = "dpll_disp_m2_ck";
291724ba675SRob Herring		clocks = <&dpll_disp_ck>;
292724ba675SRob Herring		ti,max-div = <31>;
293724ba675SRob Herring		reg = <0x04a4>;
294724ba675SRob Herring		ti,index-starts-at-one;
295724ba675SRob Herring		ti,set-rate-parent;
296724ba675SRob Herring	};
297724ba675SRob Herring
298724ba675SRob Herring	dpll_per_ck: clock@48c {
299724ba675SRob Herring		#clock-cells = <0>;
300724ba675SRob Herring		compatible = "ti,am3-dpll-no-gate-j-type-clock";
301724ba675SRob Herring		clock-output-names = "dpll_per_ck";
302724ba675SRob Herring		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
303724ba675SRob Herring		reg = <0x048c>, <0x0470>, <0x049c>, <0x0474>, <0x0478>;
304724ba675SRob Herring	};
305724ba675SRob Herring
306724ba675SRob Herring	dpll_per_m2_ck: clock-dpll-per-m2@4ac {
307724ba675SRob Herring		#clock-cells = <0>;
308724ba675SRob Herring		compatible = "ti,divider-clock";
309724ba675SRob Herring		clock-output-names = "dpll_per_m2_ck";
310724ba675SRob Herring		clocks = <&dpll_per_ck>;
311724ba675SRob Herring		ti,max-div = <31>;
312724ba675SRob Herring		reg = <0x04ac>;
313724ba675SRob Herring		ti,index-starts-at-one;
314724ba675SRob Herring	};
315724ba675SRob Herring
316724ba675SRob Herring	dpll_per_m2_div4_wkupdm_ck: clock-dpll-per-m2-div4-wkupdm {
317724ba675SRob Herring		#clock-cells = <0>;
318724ba675SRob Herring		compatible = "fixed-factor-clock";
319724ba675SRob Herring		clock-output-names = "dpll_per_m2_div4_wkupdm_ck";
320724ba675SRob Herring		clocks = <&dpll_per_m2_ck>;
321724ba675SRob Herring		clock-mult = <1>;
322724ba675SRob Herring		clock-div = <4>;
323724ba675SRob Herring	};
324724ba675SRob Herring
325724ba675SRob Herring	dpll_per_m2_div4_ck: clock-dpll-per-m2-div4 {
326724ba675SRob Herring		#clock-cells = <0>;
327724ba675SRob Herring		compatible = "fixed-factor-clock";
328724ba675SRob Herring		clock-output-names = "dpll_per_m2_div4_ck";
329724ba675SRob Herring		clocks = <&dpll_per_m2_ck>;
330724ba675SRob Herring		clock-mult = <1>;
331724ba675SRob Herring		clock-div = <4>;
332724ba675SRob Herring	};
333724ba675SRob Herring
334724ba675SRob Herring	clk_24mhz: clock-clk-24mhz {
335724ba675SRob Herring		#clock-cells = <0>;
336724ba675SRob Herring		compatible = "fixed-factor-clock";
337724ba675SRob Herring		clock-output-names = "clk_24mhz";
338724ba675SRob Herring		clocks = <&dpll_per_m2_ck>;
339724ba675SRob Herring		clock-mult = <1>;
340724ba675SRob Herring		clock-div = <8>;
341724ba675SRob Herring	};
342724ba675SRob Herring
343724ba675SRob Herring	clkdiv32k_ck: clock-clkdiv32k {
344724ba675SRob Herring		#clock-cells = <0>;
345724ba675SRob Herring		compatible = "fixed-factor-clock";
346724ba675SRob Herring		clock-output-names = "clkdiv32k_ck";
347724ba675SRob Herring		clocks = <&clk_24mhz>;
348724ba675SRob Herring		clock-mult = <1>;
349724ba675SRob Herring		clock-div = <732>;
350724ba675SRob Herring	};
351724ba675SRob Herring
352724ba675SRob Herring	l3_gclk: clock-l3-gclk {
353724ba675SRob Herring		#clock-cells = <0>;
354724ba675SRob Herring		compatible = "fixed-factor-clock";
355724ba675SRob Herring		clock-output-names = "l3_gclk";
356724ba675SRob Herring		clocks = <&dpll_core_m4_ck>;
357724ba675SRob Herring		clock-mult = <1>;
358724ba675SRob Herring		clock-div = <1>;
359724ba675SRob Herring	};
360724ba675SRob Herring
361724ba675SRob Herring	pruss_ocp_gclk: clock-pruss-ocp-gclk@530 {
362724ba675SRob Herring		#clock-cells = <0>;
363724ba675SRob Herring		compatible = "ti,mux-clock";
364724ba675SRob Herring		clock-output-names = "pruss_ocp_gclk";
365724ba675SRob Herring		clocks = <&l3_gclk>, <&dpll_disp_m2_ck>;
366724ba675SRob Herring		reg = <0x0530>;
367724ba675SRob Herring	};
368724ba675SRob Herring
369724ba675SRob Herring	mmu_fck: clock-mmu-fck-1@914 {
370724ba675SRob Herring		#clock-cells = <0>;
371724ba675SRob Herring		compatible = "ti,gate-clock";
372724ba675SRob Herring		clock-output-names = "mmu_fck";
373724ba675SRob Herring		clocks = <&dpll_core_m4_ck>;
374724ba675SRob Herring		ti,bit-shift = <1>;
375724ba675SRob Herring		reg = <0x0914>;
376724ba675SRob Herring	};
377724ba675SRob Herring
378724ba675SRob Herring	timer1_fck: clock-timer1-fck@528 {
379724ba675SRob Herring		#clock-cells = <0>;
380724ba675SRob Herring		compatible = "ti,mux-clock";
381724ba675SRob Herring		clock-output-names = "timer1_fck";
382724ba675SRob Herring		clocks = <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>, <&tclkin_ck>, <&clk_rc32k_ck>, <&clk_32768_ck>;
383724ba675SRob Herring		reg = <0x0528>;
384724ba675SRob Herring	};
385724ba675SRob Herring
386724ba675SRob Herring	timer2_fck: clock-timer2-fck@508 {
387724ba675SRob Herring		#clock-cells = <0>;
388724ba675SRob Herring		compatible = "ti,mux-clock";
389724ba675SRob Herring		clock-output-names = "timer2_fck";
390724ba675SRob Herring		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
391724ba675SRob Herring		reg = <0x0508>;
392724ba675SRob Herring	};
393724ba675SRob Herring
394724ba675SRob Herring	timer3_fck: clock-timer3-fck@50c {
395724ba675SRob Herring		#clock-cells = <0>;
396724ba675SRob Herring		compatible = "ti,mux-clock";
397724ba675SRob Herring		clock-output-names = "timer3_fck";
398724ba675SRob Herring		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
399724ba675SRob Herring		reg = <0x050c>;
400724ba675SRob Herring	};
401724ba675SRob Herring
402724ba675SRob Herring	timer4_fck: clock-timer4-fck@510 {
403724ba675SRob Herring		#clock-cells = <0>;
404724ba675SRob Herring		compatible = "ti,mux-clock";
405724ba675SRob Herring		clock-output-names = "timer4_fck";
406724ba675SRob Herring		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
407724ba675SRob Herring		reg = <0x0510>;
408724ba675SRob Herring	};
409724ba675SRob Herring
410724ba675SRob Herring	timer5_fck: clock-timer5-fck@518 {
411724ba675SRob Herring		#clock-cells = <0>;
412724ba675SRob Herring		compatible = "ti,mux-clock";
413724ba675SRob Herring		clock-output-names = "timer5_fck";
414724ba675SRob Herring		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
415724ba675SRob Herring		reg = <0x0518>;
416724ba675SRob Herring	};
417724ba675SRob Herring
418724ba675SRob Herring	timer6_fck: clock-timer6-fck@51c {
419724ba675SRob Herring		#clock-cells = <0>;
420724ba675SRob Herring		compatible = "ti,mux-clock";
421724ba675SRob Herring		clock-output-names = "timer6_fck";
422724ba675SRob Herring		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
423724ba675SRob Herring		reg = <0x051c>;
424724ba675SRob Herring	};
425724ba675SRob Herring
426724ba675SRob Herring	timer7_fck: clock-timer7-fck@504 {
427724ba675SRob Herring		#clock-cells = <0>;
428724ba675SRob Herring		compatible = "ti,mux-clock";
429724ba675SRob Herring		clock-output-names = "timer7_fck";
430724ba675SRob Herring		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
431724ba675SRob Herring		reg = <0x0504>;
432724ba675SRob Herring	};
433724ba675SRob Herring
434724ba675SRob Herring	usbotg_fck: clock-usbotg-fck-8@47c {
435724ba675SRob Herring		#clock-cells = <0>;
436724ba675SRob Herring		compatible = "ti,gate-clock";
437724ba675SRob Herring		clock-output-names = "usbotg_fck";
438724ba675SRob Herring		clocks = <&dpll_per_ck>;
439724ba675SRob Herring		ti,bit-shift = <8>;
440724ba675SRob Herring		reg = <0x047c>;
441724ba675SRob Herring	};
442724ba675SRob Herring
443724ba675SRob Herring	dpll_core_m4_div2_ck: clock-dpll-core-m4-div2 {
444724ba675SRob Herring		#clock-cells = <0>;
445724ba675SRob Herring		compatible = "fixed-factor-clock";
446724ba675SRob Herring		clock-output-names = "dpll_core_m4_div2_ck";
447724ba675SRob Herring		clocks = <&dpll_core_m4_ck>;
448724ba675SRob Herring		clock-mult = <1>;
449724ba675SRob Herring		clock-div = <2>;
450724ba675SRob Herring	};
451724ba675SRob Herring
452724ba675SRob Herring	ieee5000_fck: clock-ieee5000-fck-1@e4 {
453724ba675SRob Herring		#clock-cells = <0>;
454724ba675SRob Herring		compatible = "ti,gate-clock";
455724ba675SRob Herring		clock-output-names = "ieee5000_fck";
456724ba675SRob Herring		clocks = <&dpll_core_m4_div2_ck>;
457724ba675SRob Herring		ti,bit-shift = <1>;
458724ba675SRob Herring		reg = <0x00e4>;
459724ba675SRob Herring	};
460724ba675SRob Herring
461724ba675SRob Herring	wdt1_fck: clock-wdt1-fck@538 {
462724ba675SRob Herring		#clock-cells = <0>;
463724ba675SRob Herring		compatible = "ti,mux-clock";
464724ba675SRob Herring		clock-output-names = "wdt1_fck";
465724ba675SRob Herring		clocks = <&clk_rc32k_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
466724ba675SRob Herring		reg = <0x0538>;
467724ba675SRob Herring	};
468724ba675SRob Herring
469724ba675SRob Herring	l4_rtc_gclk: clock-l4-rtc-gclk {
470724ba675SRob Herring		#clock-cells = <0>;
471724ba675SRob Herring		compatible = "fixed-factor-clock";
472724ba675SRob Herring		clock-output-names = "l4_rtc_gclk";
473724ba675SRob Herring		clocks = <&dpll_core_m4_ck>;
474724ba675SRob Herring		clock-mult = <1>;
475724ba675SRob Herring		clock-div = <2>;
476724ba675SRob Herring	};
477724ba675SRob Herring
478724ba675SRob Herring	l4hs_gclk: clock-l4hs-gclk {
479724ba675SRob Herring		#clock-cells = <0>;
480724ba675SRob Herring		compatible = "fixed-factor-clock";
481724ba675SRob Herring		clock-output-names = "l4hs_gclk";
482724ba675SRob Herring		clocks = <&dpll_core_m4_ck>;
483724ba675SRob Herring		clock-mult = <1>;
484724ba675SRob Herring		clock-div = <1>;
485724ba675SRob Herring	};
486724ba675SRob Herring
487724ba675SRob Herring	l3s_gclk: clock-l3s-gclk {
488724ba675SRob Herring		#clock-cells = <0>;
489724ba675SRob Herring		compatible = "fixed-factor-clock";
490724ba675SRob Herring		clock-output-names = "l3s_gclk";
491724ba675SRob Herring		clocks = <&dpll_core_m4_div2_ck>;
492724ba675SRob Herring		clock-mult = <1>;
493724ba675SRob Herring		clock-div = <1>;
494724ba675SRob Herring	};
495724ba675SRob Herring
496724ba675SRob Herring	l4fw_gclk: clock-l4fw-gclk {
497724ba675SRob Herring		#clock-cells = <0>;
498724ba675SRob Herring		compatible = "fixed-factor-clock";
499724ba675SRob Herring		clock-output-names = "l4fw_gclk";
500724ba675SRob Herring		clocks = <&dpll_core_m4_div2_ck>;
501724ba675SRob Herring		clock-mult = <1>;
502724ba675SRob Herring		clock-div = <1>;
503724ba675SRob Herring	};
504724ba675SRob Herring
505724ba675SRob Herring	l4ls_gclk: clock-l4ls-gclk {
506724ba675SRob Herring		#clock-cells = <0>;
507724ba675SRob Herring		compatible = "fixed-factor-clock";
508724ba675SRob Herring		clock-output-names = "l4ls_gclk";
509724ba675SRob Herring		clocks = <&dpll_core_m4_div2_ck>;
510724ba675SRob Herring		clock-mult = <1>;
511724ba675SRob Herring		clock-div = <1>;
512724ba675SRob Herring	};
513724ba675SRob Herring
514724ba675SRob Herring	sysclk_div_ck: clock-sysclk-div {
515724ba675SRob Herring		#clock-cells = <0>;
516724ba675SRob Herring		compatible = "fixed-factor-clock";
517724ba675SRob Herring		clock-output-names = "sysclk_div_ck";
518724ba675SRob Herring		clocks = <&dpll_core_m4_ck>;
519724ba675SRob Herring		clock-mult = <1>;
520724ba675SRob Herring		clock-div = <1>;
521724ba675SRob Herring	};
522724ba675SRob Herring
523724ba675SRob Herring	cpsw_125mhz_gclk: clock-cpsw-125mhz-gclk {
524724ba675SRob Herring		#clock-cells = <0>;
525724ba675SRob Herring		compatible = "fixed-factor-clock";
526724ba675SRob Herring		clock-output-names = "cpsw_125mhz_gclk";
527724ba675SRob Herring		clocks = <&dpll_core_m5_ck>;
528724ba675SRob Herring		clock-mult = <1>;
529724ba675SRob Herring		clock-div = <2>;
530724ba675SRob Herring	};
531724ba675SRob Herring
532724ba675SRob Herring	cpsw_cpts_rft_clk: clock-cpsw-cpts-rft@520 {
533724ba675SRob Herring		#clock-cells = <0>;
534724ba675SRob Herring		compatible = "ti,mux-clock";
535724ba675SRob Herring		clock-output-names = "cpsw_cpts_rft_clk";
536724ba675SRob Herring		clocks = <&dpll_core_m5_ck>, <&dpll_core_m4_ck>;
537724ba675SRob Herring		reg = <0x0520>;
538724ba675SRob Herring	};
539724ba675SRob Herring
540724ba675SRob Herring	gpio0_dbclk_mux_ck: clock-gpio0-dbclk-mux@53c {
541724ba675SRob Herring		#clock-cells = <0>;
542724ba675SRob Herring		compatible = "ti,mux-clock";
543724ba675SRob Herring		clock-output-names = "gpio0_dbclk_mux_ck";
544724ba675SRob Herring		clocks = <&clk_rc32k_ck>, <&clk_32768_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
545724ba675SRob Herring		reg = <0x053c>;
546724ba675SRob Herring	};
547724ba675SRob Herring
548724ba675SRob Herring	lcd_gclk: clock-lcd-gclk@534 {
549724ba675SRob Herring		#clock-cells = <0>;
550724ba675SRob Herring		compatible = "ti,mux-clock";
551724ba675SRob Herring		clock-output-names = "lcd_gclk";
552724ba675SRob Herring		clocks = <&dpll_disp_m2_ck>, <&dpll_core_m5_ck>, <&dpll_per_m2_ck>;
553724ba675SRob Herring		reg = <0x0534>;
554724ba675SRob Herring		ti,set-rate-parent;
555724ba675SRob Herring	};
556724ba675SRob Herring
557724ba675SRob Herring	mmc_clk: clock-mmc {
558724ba675SRob Herring		#clock-cells = <0>;
559724ba675SRob Herring		compatible = "fixed-factor-clock";
560724ba675SRob Herring		clock-output-names = "mmc_clk";
561724ba675SRob Herring		clocks = <&dpll_per_m2_ck>;
562724ba675SRob Herring		clock-mult = <1>;
563724ba675SRob Herring		clock-div = <2>;
564724ba675SRob Herring	};
565724ba675SRob Herring
566724ba675SRob Herring	clock@52c {
567724ba675SRob Herring		compatible = "ti,clksel";
568724ba675SRob Herring		reg = <0x52c>;
569724ba675SRob Herring		#clock-cells = <2>;
570*579856aeSTony Lindgren		#address-cells = <1>;
571*579856aeSTony Lindgren		#size-cells = <0>;
572724ba675SRob Herring
573*579856aeSTony Lindgren		gfx_fclk_clksel_ck: clock-gfx-fclk-clksel@1 {
574*579856aeSTony Lindgren			reg = <1>;
575724ba675SRob Herring			#clock-cells = <0>;
576724ba675SRob Herring			compatible = "ti,mux-clock";
577724ba675SRob Herring			clock-output-names = "gfx_fclk_clksel_ck";
578724ba675SRob Herring			clocks = <&dpll_core_m4_ck>, <&dpll_per_m2_ck>;
579724ba675SRob Herring		};
580724ba675SRob Herring
581*579856aeSTony Lindgren		gfx_fck_div_ck: clock-gfx-fck-div@0 {
582*579856aeSTony Lindgren			reg = <0>;
583724ba675SRob Herring			#clock-cells = <0>;
584724ba675SRob Herring			compatible = "ti,divider-clock";
585724ba675SRob Herring			clock-output-names = "gfx_fck_div_ck";
586724ba675SRob Herring			clocks = <&gfx_fclk_clksel_ck>;
587724ba675SRob Herring			ti,max-div = <2>;
588724ba675SRob Herring		};
589724ba675SRob Herring	};
590724ba675SRob Herring
591724ba675SRob Herring	clock@700 {
592724ba675SRob Herring		compatible = "ti,clksel";
593724ba675SRob Herring		reg = <0x700>;
594724ba675SRob Herring		#clock-cells = <2>;
595*579856aeSTony Lindgren		#address-cells = <1>;
596*579856aeSTony Lindgren		#size-cells = <0>;
597724ba675SRob Herring
598*579856aeSTony Lindgren		sysclkout_pre_ck: clock-sysclkout-pre@0 {
599*579856aeSTony Lindgren			reg = <0>;
600724ba675SRob Herring			#clock-cells = <0>;
601724ba675SRob Herring			compatible = "ti,mux-clock";
602724ba675SRob Herring			clock-output-names = "sysclkout_pre_ck";
603724ba675SRob Herring			clocks = <&clk_32768_ck>, <&l3_gclk>, <&dpll_ddr_m2_ck>, <&dpll_per_m2_ck>, <&lcd_gclk>;
604724ba675SRob Herring		};
605724ba675SRob Herring
606*579856aeSTony Lindgren		clkout2_div_ck: clock-clkout2-div@3 {
607*579856aeSTony Lindgren			reg = <3>;
608724ba675SRob Herring			#clock-cells = <0>;
609724ba675SRob Herring			compatible = "ti,divider-clock";
610724ba675SRob Herring			clock-output-names = "clkout2_div_ck";
611724ba675SRob Herring			clocks = <&sysclkout_pre_ck>;
612724ba675SRob Herring			ti,max-div = <8>;
613724ba675SRob Herring		};
614724ba675SRob Herring
615*579856aeSTony Lindgren		clkout2_ck: clock-clkout2@7 {
616*579856aeSTony Lindgren			reg = <7>;
617724ba675SRob Herring			#clock-cells = <0>;
618724ba675SRob Herring			compatible = "ti,gate-clock";
619724ba675SRob Herring			clock-output-names = "clkout2_ck";
620724ba675SRob Herring			clocks = <&clkout2_div_ck>;
621724ba675SRob Herring		};
622724ba675SRob Herring	};
623724ba675SRob Herring};
624724ba675SRob Herring
625724ba675SRob Herring&prcm {
626724ba675SRob Herring	per_cm: clock@0 {
627724ba675SRob Herring		compatible = "ti,omap4-cm";
628724ba675SRob Herring		clock-output-names = "per_cm";
629724ba675SRob Herring		reg = <0x0 0x400>;
630724ba675SRob Herring		#address-cells = <1>;
631724ba675SRob Herring		#size-cells = <1>;
632724ba675SRob Herring		ranges = <0 0x0 0x400>;
633724ba675SRob Herring
634724ba675SRob Herring		l4ls_clkctrl: clock@38 {
635724ba675SRob Herring			compatible = "ti,clkctrl";
636724ba675SRob Herring			clock-output-names = "l4ls_clkctrl";
637724ba675SRob Herring			reg = <0x38 0x2c>, <0x6c 0x28>, <0xac 0xc>, <0xc0 0x1c>, <0xec 0xc>, <0x10c 0x8>, <0x130 0x4>;
638724ba675SRob Herring			#clock-cells = <2>;
639724ba675SRob Herring		};
640724ba675SRob Herring
641724ba675SRob Herring		l3s_clkctrl: clock@1c {
642724ba675SRob Herring			compatible = "ti,clkctrl";
643724ba675SRob Herring			clock-output-names = "l3s_clkctrl";
644724ba675SRob Herring			reg = <0x1c 0x4>, <0x30 0x8>, <0x68 0x4>, <0xf8 0x4>;
645724ba675SRob Herring			#clock-cells = <2>;
646724ba675SRob Herring		};
647724ba675SRob Herring
648724ba675SRob Herring		l3_clkctrl: clock@24 {
649724ba675SRob Herring			compatible = "ti,clkctrl";
650724ba675SRob Herring			clock-output-names = "l3_clkctrl";
651724ba675SRob Herring			reg = <0x24 0xc>, <0x94 0x10>, <0xbc 0x4>, <0xdc 0x8>, <0xfc 0x8>;
652724ba675SRob Herring			#clock-cells = <2>;
653724ba675SRob Herring		};
654724ba675SRob Herring
655724ba675SRob Herring		l4hs_clkctrl: clock@120 {
656724ba675SRob Herring			compatible = "ti,clkctrl";
657724ba675SRob Herring			clock-output-names = "l4hs_clkctrl";
658724ba675SRob Herring			reg = <0x120 0x4>;
659724ba675SRob Herring			#clock-cells = <2>;
660724ba675SRob Herring		};
661724ba675SRob Herring
662724ba675SRob Herring		pruss_ocp_clkctrl: clock@e8 {
663724ba675SRob Herring			compatible = "ti,clkctrl";
664724ba675SRob Herring			clock-output-names = "pruss_ocp_clkctrl";
665724ba675SRob Herring			reg = <0xe8 0x4>;
666724ba675SRob Herring			#clock-cells = <2>;
667724ba675SRob Herring		};
668724ba675SRob Herring
669724ba675SRob Herring		cpsw_125mhz_clkctrl: clock@0 {
670724ba675SRob Herring			compatible = "ti,clkctrl";
671724ba675SRob Herring			clock-output-names = "cpsw_125mhz_clkctrl";
672724ba675SRob Herring			reg = <0x0 0x18>;
673724ba675SRob Herring			#clock-cells = <2>;
674724ba675SRob Herring		};
675724ba675SRob Herring
676724ba675SRob Herring		lcdc_clkctrl: clock@18 {
677724ba675SRob Herring			compatible = "ti,clkctrl";
678724ba675SRob Herring			clock-output-names = "lcdc_clkctrl";
679724ba675SRob Herring			reg = <0x18 0x4>;
680724ba675SRob Herring			#clock-cells = <2>;
681724ba675SRob Herring		};
682724ba675SRob Herring
683724ba675SRob Herring		clk_24mhz_clkctrl: clock@14c {
684724ba675SRob Herring			compatible = "ti,clkctrl";
685724ba675SRob Herring			clock-output-names = "clk_24mhz_clkctrl";
686724ba675SRob Herring			reg = <0x14c 0x4>;
687724ba675SRob Herring			#clock-cells = <2>;
688724ba675SRob Herring		};
689724ba675SRob Herring	};
690724ba675SRob Herring
691724ba675SRob Herring	wkup_cm: clock@400 {
692724ba675SRob Herring		compatible = "ti,omap4-cm";
693724ba675SRob Herring		clock-output-names = "wkup_cm";
694724ba675SRob Herring		reg = <0x400 0x100>;
695724ba675SRob Herring		#address-cells = <1>;
696724ba675SRob Herring		#size-cells = <1>;
697724ba675SRob Herring		ranges = <0 0x400 0x100>;
698724ba675SRob Herring
699724ba675SRob Herring		l4_wkup_clkctrl: clock@0 {
700724ba675SRob Herring			compatible = "ti,clkctrl";
701724ba675SRob Herring			clock-output-names = "l4_wkup_clkctrl";
702724ba675SRob Herring			reg = <0x0 0x10>, <0xb4 0x24>;
703724ba675SRob Herring			#clock-cells = <2>;
704724ba675SRob Herring		};
705724ba675SRob Herring
706724ba675SRob Herring		l3_aon_clkctrl: clock@14 {
707724ba675SRob Herring			compatible = "ti,clkctrl";
708724ba675SRob Herring			clock-output-names = "l3_aon_clkctrl";
709724ba675SRob Herring			reg = <0x14 0x4>;
710724ba675SRob Herring			#clock-cells = <2>;
711724ba675SRob Herring		};
712724ba675SRob Herring
713724ba675SRob Herring		l4_wkup_aon_clkctrl: clock@b0 {
714724ba675SRob Herring			compatible = "ti,clkctrl";
715724ba675SRob Herring			clock-output-names = "l4_wkup_aon_clkctrl";
716724ba675SRob Herring			reg = <0xb0 0x4>;
717724ba675SRob Herring			#clock-cells = <2>;
718724ba675SRob Herring		};
719724ba675SRob Herring	};
720724ba675SRob Herring
721724ba675SRob Herring	mpu_cm: clock@600 {
722724ba675SRob Herring		compatible = "ti,omap4-cm";
723724ba675SRob Herring		clock-output-names = "mpu_cm";
724724ba675SRob Herring		reg = <0x600 0x100>;
725724ba675SRob Herring		#address-cells = <1>;
726724ba675SRob Herring		#size-cells = <1>;
727724ba675SRob Herring		ranges = <0 0x600 0x100>;
728724ba675SRob Herring
729724ba675SRob Herring		mpu_clkctrl: clock@0 {
730724ba675SRob Herring			compatible = "ti,clkctrl";
731724ba675SRob Herring			clock-output-names = "mpu_clkctrl";
732724ba675SRob Herring			reg = <0x0 0x8>;
733724ba675SRob Herring			#clock-cells = <2>;
734724ba675SRob Herring		};
735724ba675SRob Herring	};
736724ba675SRob Herring
737724ba675SRob Herring	l4_rtc_cm: clock@800 {
738724ba675SRob Herring		compatible = "ti,omap4-cm";
739724ba675SRob Herring		clock-output-names = "l4_rtc_cm";
740724ba675SRob Herring		reg = <0x800 0x100>;
741724ba675SRob Herring		#address-cells = <1>;
742724ba675SRob Herring		#size-cells = <1>;
743724ba675SRob Herring		ranges = <0 0x800 0x100>;
744724ba675SRob Herring
745724ba675SRob Herring		l4_rtc_clkctrl: clock@0 {
746724ba675SRob Herring			compatible = "ti,clkctrl";
747724ba675SRob Herring			clock-output-names = "l4_rtc_clkctrl";
748724ba675SRob Herring			reg = <0x0 0x4>;
749724ba675SRob Herring			#clock-cells = <2>;
750724ba675SRob Herring		};
751724ba675SRob Herring	};
752724ba675SRob Herring
753724ba675SRob Herring	gfx_l3_cm: clock@900 {
754724ba675SRob Herring		compatible = "ti,omap4-cm";
755724ba675SRob Herring		clock-output-names = "gfx_l3_cm";
756724ba675SRob Herring		reg = <0x900 0x100>;
757724ba675SRob Herring		#address-cells = <1>;
758724ba675SRob Herring		#size-cells = <1>;
759724ba675SRob Herring		ranges = <0 0x900 0x100>;
760724ba675SRob Herring
761724ba675SRob Herring		gfx_l3_clkctrl: clock@0 {
762724ba675SRob Herring			compatible = "ti,clkctrl";
763724ba675SRob Herring			clock-output-names = "gfx_l3_clkctrl";
764724ba675SRob Herring			reg = <0x0 0x8>;
765724ba675SRob Herring			#clock-cells = <2>;
766724ba675SRob Herring		};
767724ba675SRob Herring	};
768724ba675SRob Herring
769724ba675SRob Herring	l4_cefuse_cm: clock@a00 {
770724ba675SRob Herring		compatible = "ti,omap4-cm";
771724ba675SRob Herring		clock-output-names = "l4_cefuse_cm";
772724ba675SRob Herring		reg = <0xa00 0x100>;
773724ba675SRob Herring		#address-cells = <1>;
774724ba675SRob Herring		#size-cells = <1>;
775724ba675SRob Herring		ranges = <0 0xa00 0x100>;
776724ba675SRob Herring
777724ba675SRob Herring		l4_cefuse_clkctrl: clock@0 {
778724ba675SRob Herring			compatible = "ti,clkctrl";
779724ba675SRob Herring			clock-output-names = "l4_cefuse_clkctrl";
780724ba675SRob Herring			reg = <0x0 0x24>;
781724ba675SRob Herring			#clock-cells = <2>;
782724ba675SRob Herring		};
783724ba675SRob Herring	};
784724ba675SRob Herring};
785