xref: /linux/scripts/dtc/include-prefixes/arm/ti/omap/am335x-nano.dts (revision 115e74a29b530d121891238e9551c4bcdf7b04b5)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only
2724ba675SRob Herring/*
39f2967e4SNishanth Menon * Copyright (C) 2013 Newflow Ltd - https://www.newflow.co.uk/
4724ba675SRob Herring */
5724ba675SRob Herring/dts-v1/;
6724ba675SRob Herring
7724ba675SRob Herring#include "am33xx.dtsi"
8724ba675SRob Herring
9724ba675SRob Herring/ {
10724ba675SRob Herring	model = "Newflow AM335x NanoBone";
11724ba675SRob Herring	compatible = "ti,am33xx";
12724ba675SRob Herring
13724ba675SRob Herring	cpus {
14724ba675SRob Herring		cpu@0 {
15724ba675SRob Herring			cpu0-supply = <&dcdc2_reg>;
16724ba675SRob Herring		};
17724ba675SRob Herring	};
18724ba675SRob Herring
19724ba675SRob Herring	memory@80000000 {
20724ba675SRob Herring		device_type = "memory";
21724ba675SRob Herring		reg = <0x80000000 0x10000000>; /* 256 MB */
22724ba675SRob Herring	};
23724ba675SRob Herring
24724ba675SRob Herring	leds {
25724ba675SRob Herring		compatible = "gpio-leds";
26724ba675SRob Herring
27724ba675SRob Herring		led0 {
28724ba675SRob Herring			label = "nanobone:green:usr1";
29724ba675SRob Herring			gpios = <&gpio1 5 0>;
30724ba675SRob Herring			default-state = "off";
31724ba675SRob Herring		};
32724ba675SRob Herring	};
33724ba675SRob Herring};
34724ba675SRob Herring
35724ba675SRob Herring&am33xx_pinmux {
36724ba675SRob Herring	pinctrl-names = "default";
37724ba675SRob Herring	pinctrl-0 = <&misc_pins>;
38724ba675SRob Herring
39724ba675SRob Herring	misc_pins: misc-pins {
40724ba675SRob Herring		pinctrl-single,pins = <
41724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_OUTPUT, MUX_MODE7)	/* spi0_cs0.gpio0_5 */
42724ba675SRob Herring		>;
43724ba675SRob Herring	};
44724ba675SRob Herring
45724ba675SRob Herring	gpmc_pins: gpmc-pins {
46724ba675SRob Herring		pinctrl-single,pins = <
47724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0)
48724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0)
49724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0)
50724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0)
51724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0)
52724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0)
53724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0)
54724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0)
55724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD8, PIN_INPUT_PULLUP, MUX_MODE0)
56724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD9, PIN_INPUT_PULLUP, MUX_MODE0)
57724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD10, PIN_INPUT_PULLUP, MUX_MODE0)
58724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD11, PIN_INPUT_PULLUP, MUX_MODE0)
59724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD12, PIN_INPUT_PULLUP, MUX_MODE0)
60724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD13, PIN_INPUT_PULLUP, MUX_MODE0)
61724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD14, PIN_INPUT_PULLUP, MUX_MODE0)
62724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD15, PIN_INPUT_PULLUP, MUX_MODE0)
63724ba675SRob Herring
64724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0)
65724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0)
66724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN1, PIN_OUTPUT, MUX_MODE0)
67724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN2, PIN_OUTPUT, MUX_MODE0)
68724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN3, PIN_OUTPUT, MUX_MODE0)
69724ba675SRob Herring
70724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0)
71724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0)
72724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0)
73724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0)
74724ba675SRob Herring
75724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA1, PIN_OUTPUT, MUX_MODE1)		/* lcd_data1.gpmc_a1 */
76724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA2, PIN_OUTPUT, MUX_MODE1)		/* lcd_data2.gpmc_a2 */
77724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA3, PIN_OUTPUT, MUX_MODE1)		/* lcd_data3.gpmc_a3 */
78724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA4, PIN_OUTPUT, MUX_MODE1)		/* lcd_data4.gpmc_a4 */
79724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA5, PIN_OUTPUT, MUX_MODE1)		/* lcd_data5.gpmc_a5 */
80724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA6, PIN_OUTPUT, MUX_MODE1)		/* lcd_data6.gpmc_a6 */
81724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA7, PIN_OUTPUT, MUX_MODE1)		/* lcd_data7.gpmc_a7 */
82724ba675SRob Herring
83724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT, MUX_MODE1)		/* lcd_vsync.gpmc_a8 */
84724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_OUTPUT, MUX_MODE1)		/* lcd_hsync.gpmc_a9 */
85724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_OUTPUT, MUX_MODE1)		/* lcd_pclk.gpmc_a10 */
86724ba675SRob Herring		>;
87724ba675SRob Herring	};
88724ba675SRob Herring
89724ba675SRob Herring	i2c0_pins: i2c0-pins {
90724ba675SRob Herring		pinctrl-single,pins = <
91724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLDOWN, MUX_MODE0)
92724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLDOWN, MUX_MODE0)
93724ba675SRob Herring		>;
94724ba675SRob Herring	};
95724ba675SRob Herring
96724ba675SRob Herring	uart0_pins: uart0-pins {
97724ba675SRob Herring		pinctrl-single,pins = <
98724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
99724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT, MUX_MODE0)
100724ba675SRob Herring		>;
101724ba675SRob Herring	};
102724ba675SRob Herring
103724ba675SRob Herring	uart1_pins: uart1-pins {
104724ba675SRob Herring		pinctrl-single,pins = <
105724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_OUTPUT, MUX_MODE7)
106724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_OUTPUT, MUX_MODE7)
107724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
108724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_OUTPUT, MUX_MODE0)
109724ba675SRob Herring		>;
110724ba675SRob Herring	};
111724ba675SRob Herring
112724ba675SRob Herring	uart2_pins: uart2-pins {
113724ba675SRob Herring		pinctrl-single,pins = <
114724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA8, PIN_INPUT_PULLUP, MUX_MODE7)	/* lcd_data8.gpio2[14] */
115724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA9, PIN_OUTPUT, MUX_MODE7)		/* lcd_data9.gpio2[15] */
116724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT, MUX_MODE1)		/* spi0_sclk.uart2_rxd */
117724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_OUTPUT, MUX_MODE1)		/* spi0_d0.uart2_txd */
118724ba675SRob Herring		>;
119724ba675SRob Herring	};
120724ba675SRob Herring
121724ba675SRob Herring	uart3_pins: uart3-pins {
122724ba675SRob Herring		pinctrl-single,pins = <
123724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA10, PIN_INPUT_PULLUP, MUX_MODE7)	/* lcd_data10.gpio2[16] */
124724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA11, PIN_OUTPUT, MUX_MODE7)		/* lcd_data11.gpio2[17] */
125724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT, MUX_MODE1)		/* spi0_cs1.uart3_rxd */
126724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_ECAP0_IN_PWM0_OUT, PIN_OUTPUT, MUX_MODE1)		/* ecap0_in_pwm0_out.uart3_txd */
127724ba675SRob Herring		>;
128724ba675SRob Herring	};
129724ba675SRob Herring
130724ba675SRob Herring	uart4_pins: uart4-pins {
131724ba675SRob Herring		pinctrl-single,pins = <
132724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA12, PIN_INPUT_PULLUP, MUX_MODE7)	/* lcd_data12.gpio0[8] */
133724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA13, PIN_OUTPUT, MUX_MODE7)		/* lcd_data13.gpio0[9] */
134724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_UART0_CTSN, PIN_INPUT, MUX_MODE1)		/* uart0_ctsn.uart4_rxd */
135724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_UART0_RTSN, PIN_OUTPUT, MUX_MODE1)		/* uart0_rtsn.uart4_txd */
136724ba675SRob Herring		>;
137724ba675SRob Herring	};
138724ba675SRob Herring
139724ba675SRob Herring	uart5_pins: uart5-pins {
140724ba675SRob Herring		pinctrl-single,pins = <
141724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_LCD_DATA14, PIN_INPUT, MUX_MODE4)		/* lcd_data14.uart5_rxd */
142724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_OUTPUT, MUX_MODE3)		/* rmiii1_refclk.uart5_txd */
143724ba675SRob Herring		>;
144724ba675SRob Herring	};
145724ba675SRob Herring
146724ba675SRob Herring	mmc1_pins: mmc1-pins {
147724ba675SRob Herring		pinctrl-single,pins = <
148724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT3, PIN_INPUT_PULLUP, MUX_MODE0)
149724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT2, PIN_INPUT_PULLUP, MUX_MODE0)
150724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT1, PIN_INPUT_PULLUP, MUX_MODE0)
151724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT0, PIN_INPUT_PULLUP, MUX_MODE0)
152724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MMC0_CLK, PIN_INPUT_PULLUP, MUX_MODE0)	/* mmc0_clk.mmc0_clk */
153724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MMC0_CMD, PIN_INPUT_PULLUP, MUX_MODE0)	/* mmc0_cmd.mmc0_cmd */
154724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_EMU1, PIN_INPUT_PULLUP, MUX_MODE7)	/* emu1.gpio3[8] */
155724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKR, PIN_INPUT_PULLUP, MUX_MODE7)	/* mcasp0_aclkr.gpio3[18] */
156724ba675SRob Herring		>;
157724ba675SRob Herring	};
158724ba675SRob Herring};
159724ba675SRob Herring
160724ba675SRob Herring&uart0 {
161724ba675SRob Herring	pinctrl-names = "default";
162724ba675SRob Herring	pinctrl-0 = <&uart0_pins>;
163724ba675SRob Herring	status = "okay";
164724ba675SRob Herring};
165724ba675SRob Herring
166724ba675SRob Herring&uart1 {
167724ba675SRob Herring	pinctrl-names = "default";
168724ba675SRob Herring	pinctrl-0 = <&uart1_pins>;
169724ba675SRob Herring	status = "okay";
170*dccb920aSKrzysztof Kozlowski	rts-gpios = <&gpio0 13 GPIO_ACTIVE_HIGH>;
171724ba675SRob Herring	rs485-rts-active-high;
172724ba675SRob Herring	rs485-rx-during-tx;
173724ba675SRob Herring	rs485-rts-delay = <1 1>;
174724ba675SRob Herring	linux,rs485-enabled-at-boot-time;
175724ba675SRob Herring};
176724ba675SRob Herring
177724ba675SRob Herring&uart2 {
178724ba675SRob Herring	pinctrl-names = "default";
179724ba675SRob Herring	pinctrl-0 = <&uart2_pins>;
180724ba675SRob Herring	status = "okay";
181*dccb920aSKrzysztof Kozlowski	rts-gpios = <&gpio2 15 GPIO_ACTIVE_HIGH>;
182724ba675SRob Herring	rs485-rts-active-high;
183724ba675SRob Herring	rs485-rts-delay = <1 1>;
184724ba675SRob Herring	linux,rs485-enabled-at-boot-time;
185724ba675SRob Herring};
186724ba675SRob Herring
187724ba675SRob Herring&uart3 {
188724ba675SRob Herring	pinctrl-names = "default";
189724ba675SRob Herring	pinctrl-0 = <&uart3_pins>;
190*dccb920aSKrzysztof Kozlowski	rts-gpios = <&gpio2 17 GPIO_ACTIVE_HIGH>;
191724ba675SRob Herring	rs485-rts-active-high;
192724ba675SRob Herring	rs485-rx-during-tx;
193724ba675SRob Herring	rs485-rts-delay = <1 1>;
194724ba675SRob Herring	linux,rs485-enabled-at-boot-time;
195724ba675SRob Herring	status = "okay";
196724ba675SRob Herring};
197724ba675SRob Herring
198724ba675SRob Herring&uart4 {
199724ba675SRob Herring	pinctrl-names = "default";
200724ba675SRob Herring	pinctrl-0 = <&uart4_pins>;
201*dccb920aSKrzysztof Kozlowski	rts-gpios = <&gpio0 9 GPIO_ACTIVE_HIGH>;
202724ba675SRob Herring	rs485-rts-active-high;
203724ba675SRob Herring	rs485-rx-during-tx;
204724ba675SRob Herring	rs485-rts-delay = <1 1>;
205724ba675SRob Herring	linux,rs485-enabled-at-boot-time;
206724ba675SRob Herring	status = "okay";
207724ba675SRob Herring};
208724ba675SRob Herring
209724ba675SRob Herring&uart5 {
210724ba675SRob Herring	pinctrl-names = "default";
211724ba675SRob Herring	pinctrl-0 = <&uart5_pins>;
212724ba675SRob Herring	status = "okay";
213724ba675SRob Herring};
214724ba675SRob Herring
215724ba675SRob Herring&i2c0 {
216724ba675SRob Herring	status = "okay";
217724ba675SRob Herring	pinctrl-names = "default";
218724ba675SRob Herring	clock-frequency = <400000>;
219724ba675SRob Herring	pinctrl-names = "default";
220724ba675SRob Herring	pinctrl-0 = <&i2c0_pins>;
221724ba675SRob Herring
222724ba675SRob Herring	gpio@20 {
223724ba675SRob Herring		compatible = "microchip,mcp23017";
224724ba675SRob Herring		gpio-controller;
225724ba675SRob Herring		#gpio-cells = <2>;
226724ba675SRob Herring		reg = <0x20>;
227724ba675SRob Herring	};
228724ba675SRob Herring
229724ba675SRob Herring	tps: tps@24 {
230724ba675SRob Herring		reg = <0x24>;
231724ba675SRob Herring	};
232724ba675SRob Herring
233724ba675SRob Herring	temperature-sensor@48 {
234ef1e32cbSRob Herring		compatible = "national,lm75";
235724ba675SRob Herring		reg = <0x48>;
236724ba675SRob Herring	};
237724ba675SRob Herring
238724ba675SRob Herring	eeprom@53 {
239724ba675SRob Herring		compatible = "microchip,24c02", "atmel,24c02";
240724ba675SRob Herring		reg = <0x53>;
241724ba675SRob Herring		pagesize = <8>;
242724ba675SRob Herring	};
243724ba675SRob Herring
244724ba675SRob Herring	rtc@68 {
245724ba675SRob Herring		compatible = "dallas,ds1307";
246724ba675SRob Herring		reg = <0x68>;
247724ba675SRob Herring	};
248724ba675SRob Herring};
249724ba675SRob Herring
250724ba675SRob Herring&elm {
251724ba675SRob Herring	status = "okay";
252724ba675SRob Herring};
253724ba675SRob Herring
254724ba675SRob Herring&gpmc {
255724ba675SRob Herring	compatible = "ti,am3352-gpmc";
256724ba675SRob Herring	status = "okay";
257724ba675SRob Herring	gpmc,num-waitpins = <2>;
258724ba675SRob Herring	pinctrl-names = "default";
259724ba675SRob Herring	pinctrl-0 = <&gpmc_pins>;
260724ba675SRob Herring
261724ba675SRob Herring	#address-cells = <2>;
262724ba675SRob Herring	#size-cells = <1>;
263724ba675SRob Herring	ranges = <0 0 0x08000000 0x08000000>,	/* CS0: NOR 128M */
264724ba675SRob Herring		 <1 0 0x1c000000 0x01000000>;	/* CS1: FRAM 16M */
265724ba675SRob Herring
266724ba675SRob Herring	nor@0,0 {
267724ba675SRob Herring		reg = <0 0x00000000 0x08000000>;
268724ba675SRob Herring		compatible = "cfi-flash";
269724ba675SRob Herring		linux,mtd-name = "spansion,s29gl010p11t";
270724ba675SRob Herring		bank-width = <2>;
271724ba675SRob Herring
272724ba675SRob Herring		gpmc,mux-add-data = <2>;
273724ba675SRob Herring
274724ba675SRob Herring		gpmc,sync-clk-ps = <0>;
275724ba675SRob Herring		gpmc,cs-on-ns = <0>;
276724ba675SRob Herring		gpmc,cs-rd-off-ns = <160>;
277724ba675SRob Herring		gpmc,cs-wr-off-ns = <160>;
278724ba675SRob Herring		gpmc,adv-on-ns = <10>;
279724ba675SRob Herring		gpmc,adv-rd-off-ns = <30>;
280724ba675SRob Herring		gpmc,adv-wr-off-ns = <30>;
281724ba675SRob Herring		gpmc,oe-on-ns = <40>;
282724ba675SRob Herring		gpmc,oe-off-ns = <160>;
283724ba675SRob Herring		gpmc,we-on-ns = <40>;
284724ba675SRob Herring		gpmc,we-off-ns = <160>;
285724ba675SRob Herring		gpmc,rd-cycle-ns = <160>;
286724ba675SRob Herring		gpmc,wr-cycle-ns = <160>;
287724ba675SRob Herring		gpmc,access-ns = <150>;
288724ba675SRob Herring		gpmc,page-burst-access-ns = <10>;
289724ba675SRob Herring		gpmc,cycle2cycle-samecsen;
290724ba675SRob Herring		gpmc,cycle2cycle-delay-ns = <20>;
291724ba675SRob Herring		gpmc,wr-data-mux-bus-ns = <70>;
292724ba675SRob Herring		gpmc,wr-access-ns = <80>;
293724ba675SRob Herring
294724ba675SRob Herring		#address-cells = <1>;
295724ba675SRob Herring		#size-cells = <1>;
296724ba675SRob Herring
297724ba675SRob Herring		/*
298724ba675SRob Herring		MTD partition table
299724ba675SRob Herring		===================
300724ba675SRob Herring		+------------+-->0x00000000-> U-Boot start
301724ba675SRob Herring		|            |
302724ba675SRob Herring		|            |-->0x000BFFFF-> U-Boot end
303724ba675SRob Herring		|            |-->0x000C0000-> ENV1 start
304724ba675SRob Herring		|            |
305724ba675SRob Herring		|            |-->0x000DFFFF-> ENV1 end
306724ba675SRob Herring		|            |-->0x000E0000-> ENV2 start
307724ba675SRob Herring		|            |
308724ba675SRob Herring		|            |-->0x000FFFFF-> ENV2 end
309724ba675SRob Herring		|            |-->0x00100000-> Kernel start
310724ba675SRob Herring		|            |
311724ba675SRob Herring		|            |-->0x004FFFFF-> Kernel end
312724ba675SRob Herring		|            |-->0x00500000-> File system start
313724ba675SRob Herring		|            |
314724ba675SRob Herring		|            |-->0x01FFFFFF-> File system end
315724ba675SRob Herring		|            |-->0x02000000-> User data start
316724ba675SRob Herring		|            |
317724ba675SRob Herring		|            |-->0x03FFFFFF-> User data end
318724ba675SRob Herring		|            |-->0x04000000-> Data storage start
319724ba675SRob Herring		|            |
320724ba675SRob Herring		+------------+-->0x08000000-> NOR end (Free end)
321724ba675SRob Herring		*/
322724ba675SRob Herring		partition@0 {
323724ba675SRob Herring			label = "boot";
324724ba675SRob Herring			reg = <0x00000000 0x000c0000>; /* 768KB */
325724ba675SRob Herring		};
326724ba675SRob Herring
327724ba675SRob Herring		partition@1 {
328724ba675SRob Herring			label = "env1";
329724ba675SRob Herring			reg = <0x000c0000 0x00020000>; /* 128KB */
330724ba675SRob Herring		};
331724ba675SRob Herring
332724ba675SRob Herring		partition@2 {
333724ba675SRob Herring			label = "env2";
334724ba675SRob Herring			reg = <0x000e0000 0x00020000>; /* 128KB */
335724ba675SRob Herring		};
336724ba675SRob Herring
337724ba675SRob Herring		partition@3 {
338724ba675SRob Herring			label = "kernel";
339724ba675SRob Herring			reg = <0x00100000 0x00400000>; /* 4MB */
340724ba675SRob Herring		};
341724ba675SRob Herring
342724ba675SRob Herring		partition@4 {
343724ba675SRob Herring			label = "rootfs";
344724ba675SRob Herring			reg = <0x00500000 0x01b00000>; /* 27MB */
345724ba675SRob Herring		};
346724ba675SRob Herring
347724ba675SRob Herring		partition@5 {
348724ba675SRob Herring			label = "user";
349724ba675SRob Herring			reg = <0x02000000 0x02000000>; /* 32MB */
350724ba675SRob Herring		};
351724ba675SRob Herring
352724ba675SRob Herring		partition@6 {
353724ba675SRob Herring			label = "data";
354724ba675SRob Herring			reg = <0x04000000 0x04000000>; /* 64MB */
355724ba675SRob Herring		};
356724ba675SRob Herring	};
357724ba675SRob Herring
358724ba675SRob Herring	fram@1,0 {
359724ba675SRob Herring		reg = <1 0x00000000 0x01000000>;
360724ba675SRob Herring		bank-width = <2>;
361724ba675SRob Herring
362724ba675SRob Herring		gpmc,mux-add-data = <2>;
363724ba675SRob Herring
364724ba675SRob Herring		gpmc,sync-clk-ps = <0>;
365724ba675SRob Herring		gpmc,cs-on-ns = <0>;
366724ba675SRob Herring		gpmc,cs-rd-off-ns = <160>;
367724ba675SRob Herring		gpmc,cs-wr-off-ns = <160>;
368724ba675SRob Herring		gpmc,adv-on-ns = <10>;
369724ba675SRob Herring		gpmc,adv-rd-off-ns = <20>;
370724ba675SRob Herring		gpmc,adv-wr-off-ns = <20>;
371724ba675SRob Herring		gpmc,oe-on-ns = <30>;
372724ba675SRob Herring		gpmc,oe-off-ns = <150>;
373724ba675SRob Herring		gpmc,we-on-ns = <30>;
374724ba675SRob Herring		gpmc,we-off-ns = <150>;
375724ba675SRob Herring		gpmc,rd-cycle-ns = <160>;
376724ba675SRob Herring		gpmc,wr-cycle-ns = <160>;
377724ba675SRob Herring		gpmc,access-ns = <130>;
378724ba675SRob Herring		gpmc,page-burst-access-ns = <10>;
379724ba675SRob Herring		gpmc,cycle2cycle-samecsen;
380724ba675SRob Herring		gpmc,cycle2cycle-diffcsen;
381724ba675SRob Herring		gpmc,cycle2cycle-delay-ns = <10>;
382724ba675SRob Herring		gpmc,wr-data-mux-bus-ns = <30>;
383724ba675SRob Herring		gpmc,wr-access-ns = <0>;
384724ba675SRob Herring	};
385724ba675SRob Herring};
386724ba675SRob Herring
387724ba675SRob Herring&mac_sw {
388724ba675SRob Herring	status = "okay";
389724ba675SRob Herring};
390724ba675SRob Herring
391724ba675SRob Herring&davinci_mdio_sw {
392724ba675SRob Herring	status = "okay";
393724ba675SRob Herring
394724ba675SRob Herring	ethphy0: ethernet-phy@0 {
395724ba675SRob Herring		reg = <0>;
396724ba675SRob Herring	};
397724ba675SRob Herring
398724ba675SRob Herring	ethphy1: ethernet-phy@1 {
399724ba675SRob Herring		reg = <1>;
400724ba675SRob Herring	};
401724ba675SRob Herring};
402724ba675SRob Herring
403724ba675SRob Herring&cpsw_port1 {
404724ba675SRob Herring	phy-handle = <&ethphy0>;
405724ba675SRob Herring	phy-mode = "mii";
406724ba675SRob Herring	ti,dual-emac-pvid = <1>;
407724ba675SRob Herring};
408724ba675SRob Herring
409724ba675SRob Herring&cpsw_port2 {
410724ba675SRob Herring	phy-handle = <&ethphy1>;
411724ba675SRob Herring	phy-mode = "mii";
412724ba675SRob Herring	ti,dual-emac-pvid = <2>;
413724ba675SRob Herring};
414724ba675SRob Herring
415724ba675SRob Herring&mmc1 {
416724ba675SRob Herring	status = "okay";
417724ba675SRob Herring	vmmc-supply = <&ldo4_reg>;
418724ba675SRob Herring	pinctrl-names = "default";
419724ba675SRob Herring	pinctrl-0 = <&mmc1_pins>;
420724ba675SRob Herring	bus-width = <4>;
421724ba675SRob Herring	cd-debounce-delay-ms = <5>;
422724ba675SRob Herring	cd-gpios = <&gpio3 8 GPIO_ACTIVE_LOW>;
423724ba675SRob Herring	wp-gpios = <&gpio3 18 GPIO_ACTIVE_HIGH>;
424724ba675SRob Herring};
425724ba675SRob Herring
426724ba675SRob Herring&usb0 {
427724ba675SRob Herring	dr_mode = "host";
428724ba675SRob Herring};
429724ba675SRob Herring
430724ba675SRob Herring#include "../../tps65217.dtsi"
431724ba675SRob Herring
432724ba675SRob Herring&tps {
433724ba675SRob Herring	regulators {
434724ba675SRob Herring		dcdc1_reg: regulator@0 {
435724ba675SRob Herring			/* +1.5V voltage with ±4% tolerance */
436724ba675SRob Herring			regulator-min-microvolt = <1450000>;
437724ba675SRob Herring			regulator-max-microvolt = <1550000>;
438724ba675SRob Herring			regulator-boot-on;
439724ba675SRob Herring			regulator-always-on;
440724ba675SRob Herring		};
441724ba675SRob Herring
442724ba675SRob Herring		dcdc2_reg: regulator@1 {
443724ba675SRob Herring			/* VDD_MPU voltage limits 0.95V - 1.1V with ±4% tolerance */
444724ba675SRob Herring			regulator-name = "vdd_mpu";
445724ba675SRob Herring			regulator-min-microvolt = <915000>;
446724ba675SRob Herring			regulator-max-microvolt = <1140000>;
447724ba675SRob Herring			regulator-boot-on;
448724ba675SRob Herring			regulator-always-on;
449724ba675SRob Herring		};
450724ba675SRob Herring
451724ba675SRob Herring		dcdc3_reg: regulator@2 {
452724ba675SRob Herring			/* VDD_CORE voltage limits 0.95V - 1.1V with ±4% tolerance */
453724ba675SRob Herring			regulator-name = "vdd_core";
454724ba675SRob Herring			regulator-min-microvolt = <915000>;
455724ba675SRob Herring			regulator-max-microvolt = <1140000>;
456724ba675SRob Herring			regulator-boot-on;
457724ba675SRob Herring			regulator-always-on;
458724ba675SRob Herring		};
459724ba675SRob Herring
460724ba675SRob Herring		ldo1_reg: regulator@3 {
461724ba675SRob Herring			/* +1.8V voltage with ±4% tolerance */
462724ba675SRob Herring			regulator-min-microvolt = <1750000>;
463724ba675SRob Herring			regulator-max-microvolt = <1870000>;
464724ba675SRob Herring			regulator-boot-on;
465724ba675SRob Herring			regulator-always-on;
466724ba675SRob Herring		};
467724ba675SRob Herring
468724ba675SRob Herring		ldo2_reg: regulator@4 {
469724ba675SRob Herring			/* +3.3V voltage with ±4% tolerance */
470724ba675SRob Herring			regulator-min-microvolt = <3175000>;
471724ba675SRob Herring			regulator-max-microvolt = <3430000>;
472724ba675SRob Herring			regulator-boot-on;
473724ba675SRob Herring			regulator-always-on;
474724ba675SRob Herring		};
475724ba675SRob Herring
476724ba675SRob Herring		ldo3_reg: regulator@5 {
477724ba675SRob Herring			/* +1.8V voltage with ±4% tolerance */
478724ba675SRob Herring			regulator-min-microvolt = <1750000>;
479724ba675SRob Herring			regulator-max-microvolt = <1870000>;
480724ba675SRob Herring			regulator-boot-on;
481724ba675SRob Herring			regulator-always-on;
482724ba675SRob Herring		};
483724ba675SRob Herring
484724ba675SRob Herring		ldo4_reg: regulator@6 {
485724ba675SRob Herring			/* +3.3V voltage with ±4% tolerance */
486724ba675SRob Herring			regulator-min-microvolt = <3175000>;
487724ba675SRob Herring			regulator-max-microvolt = <3430000>;
488724ba675SRob Herring			regulator-boot-on;
489724ba675SRob Herring			regulator-always-on;
490724ba675SRob Herring		};
491724ba675SRob Herring	};
492724ba675SRob Herring};
493