xref: /linux/scripts/dtc/include-prefixes/arm/ti/omap/am335x-myirtech-myc.dtsi (revision 79790b6818e96c58fe2bffee1b418c16e64e7b80)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-or-later
2724ba675SRob Herring/* SPDX-FileCopyrightText: Alexander Shiyan, <shc_work@mail.ru> */
3724ba675SRob Herring
4724ba675SRob Herring/* Based on code by myc_c335x.dts, MYiRtech.com */
5*9f2967e4SNishanth Menon/* Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/ */
6724ba675SRob Herring
7724ba675SRob Herring/dts-v1/;
8724ba675SRob Herring
9724ba675SRob Herring#include "am33xx.dtsi"
10724ba675SRob Herring
11724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
12724ba675SRob Herring#include <dt-bindings/leds/common.h>
13724ba675SRob Herring
14724ba675SRob Herring/ {
15724ba675SRob Herring	model = "MYIR MYC-AM335X";
16724ba675SRob Herring	compatible = "myir,myc-am335x", "ti,am33xx";
17724ba675SRob Herring
18724ba675SRob Herring	cpus {
19724ba675SRob Herring		cpu@0 {
20724ba675SRob Herring			cpu0-supply = <&vdd_core>;
21724ba675SRob Herring			voltage-tolerance = <2>;
22724ba675SRob Herring		};
23724ba675SRob Herring	};
24724ba675SRob Herring
25724ba675SRob Herring	memory@80000000 {
26724ba675SRob Herring		device_type = "memory";
27724ba675SRob Herring		reg = <0x80000000 0x10000000>;
28724ba675SRob Herring	};
29724ba675SRob Herring
30724ba675SRob Herring	clk32k: clk32k {
31724ba675SRob Herring		compatible = "fixed-clock";
32724ba675SRob Herring		clock-frequency = <32768>;
33724ba675SRob Herring
34724ba675SRob Herring		#clock-cells = <0>;
35724ba675SRob Herring	};
36724ba675SRob Herring
37724ba675SRob Herring	vdd_mod: vdd_mod_reg {
38724ba675SRob Herring		compatible = "regulator-fixed";
39724ba675SRob Herring		regulator-name = "vdd-mod";
40724ba675SRob Herring		regulator-always-on;
41724ba675SRob Herring		regulator-boot-on;
42724ba675SRob Herring	};
43724ba675SRob Herring
44724ba675SRob Herring	vdd_core: vdd_core_reg {
45724ba675SRob Herring		compatible = "regulator-fixed";
46724ba675SRob Herring		regulator-name = "vdd-core";
47724ba675SRob Herring		regulator-always-on;
48724ba675SRob Herring		regulator-boot-on;
49724ba675SRob Herring		vin-supply = <&vdd_mod>;
50724ba675SRob Herring	};
51724ba675SRob Herring
52724ba675SRob Herring	leds: leds {
53724ba675SRob Herring		compatible = "gpio-leds";
54724ba675SRob Herring		pinctrl-names = "default";
55724ba675SRob Herring		pinctrl-0 = <&led_mod_pins>;
56724ba675SRob Herring
57724ba675SRob Herring		led_mod: led_mod {
58724ba675SRob Herring			label = "module:user";
59724ba675SRob Herring			gpios = <&gpio3 18 GPIO_ACTIVE_LOW>;
60724ba675SRob Herring			color = <LED_COLOR_ID_GREEN>;
61724ba675SRob Herring			default-state = "off";
62724ba675SRob Herring			panic-indicator;
63724ba675SRob Herring		};
64724ba675SRob Herring	};
65724ba675SRob Herring};
66724ba675SRob Herring
67724ba675SRob Herring&mac_sw {
68724ba675SRob Herring	pinctrl-names = "default", "sleep";
69724ba675SRob Herring	pinctrl-0 = <&eth_slave1_pins_default>;
70724ba675SRob Herring	pinctrl-1 = <&eth_slave1_pins_sleep>;
71724ba675SRob Herring	status = "okay";
72724ba675SRob Herring};
73724ba675SRob Herring
74724ba675SRob Herring&cpsw_port1 {
75724ba675SRob Herring	phy-handle = <&phy0>;
76724ba675SRob Herring	phy-mode = "rgmii-id";
77724ba675SRob Herring	ti,dual-emac-pvid = <1>;
78724ba675SRob Herring};
79724ba675SRob Herring
80724ba675SRob Herring&cpsw_port2 {
81724ba675SRob Herring	status = "disabled";
82724ba675SRob Herring};
83724ba675SRob Herring
84724ba675SRob Herring&davinci_mdio_sw {
85724ba675SRob Herring	pinctrl-names = "default", "sleep";
86724ba675SRob Herring	pinctrl-0 = <&mdio_pins_default>;
87724ba675SRob Herring	pinctrl-1 = <&mdio_pins_sleep>;
88724ba675SRob Herring
89724ba675SRob Herring	phy0: ethernet-phy@4 {
90724ba675SRob Herring		reg = <4>;
91724ba675SRob Herring	};
92724ba675SRob Herring};
93724ba675SRob Herring
94724ba675SRob Herring&elm {
95724ba675SRob Herring	status = "okay";
96724ba675SRob Herring};
97724ba675SRob Herring
98724ba675SRob Herring&gpmc {
99724ba675SRob Herring	pinctrl-names = "default", "sleep";
100724ba675SRob Herring	pinctrl-0 = <&nand_pins_default>;
101724ba675SRob Herring	pinctrl-1 = <&nand_pins_sleep>;
102724ba675SRob Herring	ranges = <0 0 0x8000000 0x1000000>;
103724ba675SRob Herring	status = "okay";
104724ba675SRob Herring
105724ba675SRob Herring	nand0: nand@0,0 {
106724ba675SRob Herring		compatible = "ti,omap2-nand";
107724ba675SRob Herring		reg = <0 0 4>;
108724ba675SRob Herring		interrupt-parent = <&gpmc>;
109724ba675SRob Herring		interrupts = <0 IRQ_TYPE_NONE>, <1 IRQ_TYPE_NONE>;
110724ba675SRob Herring		nand-bus-width = <8>;
111724ba675SRob Herring		rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>;
112724ba675SRob Herring		gpmc,device-width = <1>;
113724ba675SRob Herring		gpmc,sync-clk-ps = <0>;
114724ba675SRob Herring		gpmc,cs-on-ns = <0>;
115724ba675SRob Herring		gpmc,cs-rd-off-ns = <44>;
116724ba675SRob Herring		gpmc,cs-wr-off-ns = <44>;
117724ba675SRob Herring		gpmc,adv-on-ns = <6>;
118724ba675SRob Herring		gpmc,adv-rd-off-ns = <34>;
119724ba675SRob Herring		gpmc,adv-wr-off-ns = <44>;
120724ba675SRob Herring		gpmc,we-on-ns = <0>;
121724ba675SRob Herring		gpmc,we-off-ns = <40>;
122724ba675SRob Herring		gpmc,oe-on-ns = <0>;
123724ba675SRob Herring		gpmc,oe-off-ns = <54>;
124724ba675SRob Herring		gpmc,access-ns = <64>;
125724ba675SRob Herring		gpmc,rd-cycle-ns = <82>;
126724ba675SRob Herring		gpmc,wr-cycle-ns = <82>;
127724ba675SRob Herring		gpmc,bus-turnaround-ns = <0>;
128724ba675SRob Herring		gpmc,cycle2cycle-delay-ns = <0>;
129724ba675SRob Herring		gpmc,clk-activation-ns = <0>;
130724ba675SRob Herring		gpmc,wait-pin = <0>;
131724ba675SRob Herring		gpmc,wr-access-ns = <40>;
132724ba675SRob Herring		gpmc,wr-data-mux-bus-ns = <0>;
133724ba675SRob Herring		ti,elm-id = <&elm>;
134724ba675SRob Herring		ti,nand-ecc-opt = "bch8";
135724ba675SRob Herring	};
136724ba675SRob Herring};
137724ba675SRob Herring
138724ba675SRob Herring&i2c0 {
139724ba675SRob Herring	pinctrl-names = "default", "gpio", "sleep";
140724ba675SRob Herring	pinctrl-0 = <&i2c0_pins_default>;
141724ba675SRob Herring	pinctrl-1 = <&i2c0_pins_gpio>;
142724ba675SRob Herring	pinctrl-2 = <&i2c0_pins_sleep>;
143724ba675SRob Herring	clock-frequency = <400000>;
144724ba675SRob Herring	scl-gpios = <&gpio3 6 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
145724ba675SRob Herring	sda-gpios = <&gpio3 5 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
146724ba675SRob Herring	status = "okay";
147724ba675SRob Herring
148724ba675SRob Herring	eeprom: eeprom@50 {
149724ba675SRob Herring		compatible = "atmel,24c32";
150724ba675SRob Herring		reg = <0x50>;
151724ba675SRob Herring		pagesize = <32>;
152724ba675SRob Herring		vcc-supply = <&vdd_mod>;
153724ba675SRob Herring	};
154724ba675SRob Herring};
155724ba675SRob Herring
156724ba675SRob Herring&rtc {
157724ba675SRob Herring	clocks = <&clk32k>;
158724ba675SRob Herring	clock-names = "ext-clk";
159724ba675SRob Herring	system-power-controller;
160724ba675SRob Herring};
161724ba675SRob Herring
162724ba675SRob Herring&am33xx_pinmux {
163724ba675SRob Herring	mdio_pins_default: mdio-default-pins {
164724ba675SRob Herring		pinctrl-single,pins = <
165724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLUP | SLEWCTRL_FAST, MUX_MODE0)	/* mdio_data */
166724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MDC, PIN_OUTPUT_PULLUP, MUX_MODE0)			/* mdio_clk */
167724ba675SRob Herring		>;
168724ba675SRob Herring	};
169724ba675SRob Herring
170724ba675SRob Herring	mdio_pins_sleep: mdio-sleep-pins {
171724ba675SRob Herring		pinctrl-single,pins = <
172724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLDOWN, MUX_MODE7)
173724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MDC, PIN_INPUT_PULLDOWN, MUX_MODE7)
174724ba675SRob Herring		>;
175724ba675SRob Herring	};
176724ba675SRob Herring
177724ba675SRob Herring	eth_slave1_pins_default: eth-slave1-default-pins {
178724ba675SRob Herring		pinctrl-single,pins = <
179724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_OUTPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_tctl */
180724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RX_DV, PIN_INPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_rctl */
181724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_OUTPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_td3 */
182724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_OUTPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_td2 */
183724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_OUTPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_td1 */
184724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_OUTPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_td0 */
185724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_OUTPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_tclk */
186724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_rclk */
187724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_rd3 */
188724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_INPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_rd2 */
189724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_rd1 */
190724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE2)		/* rgmii1_rd0 */
191724ba675SRob Herring		>;
192724ba675SRob Herring	};
193724ba675SRob Herring
194724ba675SRob Herring	eth_slave1_pins_sleep: eth-slave1-sleep-pins {
195724ba675SRob Herring		pinctrl-single,pins = <
196724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_INPUT_PULLDOWN, MUX_MODE7)
197724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RX_DV, PIN_INPUT_PULLDOWN, MUX_MODE7)
198724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_INPUT_PULLDOWN, MUX_MODE7)
199724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_INPUT_PULLDOWN, MUX_MODE7)
200724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
201724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
202724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
203724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
204724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT_PULLDOWN, MUX_MODE7)
205724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_INPUT_PULLDOWN, MUX_MODE7)
206724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
207724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
208724ba675SRob Herring		>;
209724ba675SRob Herring	};
210724ba675SRob Herring
211724ba675SRob Herring	i2c0_pins_default: i2c0-default-pins {
212724ba675SRob Herring		pinctrl-single,pins = <
213724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT | SLEWCTRL_FAST, MUX_MODE0)	/* I2C0_SDA */
214724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT | SLEWCTRL_FAST, MUX_MODE0)	/* I2C0_SCL */
215724ba675SRob Herring		>;
216724ba675SRob Herring	};
217724ba675SRob Herring
218724ba675SRob Herring	i2c0_pins_gpio: i2c0-gpio-pins {
219724ba675SRob Herring		pinctrl-single,pins = <
220724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT, MUX_MODE7)			/* gpio3[5] */
221724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT, MUX_MODE7)			/* gpio3[6] */
222724ba675SRob Herring		>;
223724ba675SRob Herring	};
224724ba675SRob Herring
225724ba675SRob Herring	i2c0_pins_sleep: i2c0-sleep-pins {
226724ba675SRob Herring		pinctrl-single,pins = <
227724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLDOWN, MUX_MODE7)
228724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLDOWN, MUX_MODE7)
229724ba675SRob Herring		>;
230724ba675SRob Herring	};
231724ba675SRob Herring
232724ba675SRob Herring	led_mod_pins: led-mod-pins {
233724ba675SRob Herring		pinctrl-single,pins = <
234724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKR, PIN_OUTPUT_PULLDOWN, MUX_MODE7)		/* gpio3[18] */
235724ba675SRob Herring		>;
236724ba675SRob Herring	};
237724ba675SRob Herring
238724ba675SRob Herring	nand_pins_default: nand-default-pins {
239724ba675SRob Herring		pinctrl-single,pins = <
240724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0)		/* gpmc_ad0 */
241724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0)		/* gpmc_ad1 */
242724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0)		/* gpmc_ad2 */
243724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0)		/* gpmc_ad3 */
244724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0)		/* gpmc_ad4 */
245724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0)		/* gpmc_ad5 */
246724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0)		/* gpmc_ad6 */
247724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0)		/* gpmc_ad7 */
248724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0)		/* gpmc_wait0 */
249724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_INPUT_PULLUP, MUX_MODE7)		/* gpio0[31] */
250724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0)			/* gpmc_csn0 */
251724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0)			/* gpmc_advn_ale */
252724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0)			/* gpmc_oen_ren */
253724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0)			/* gpmc_wen */
254724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0)			/* gpmc_be0n_cle */
255724ba675SRob Herring		>;
256724ba675SRob Herring	};
257724ba675SRob Herring
258724ba675SRob Herring	nand_pins_sleep: nand-sleep-pins {
259724ba675SRob Herring		pinctrl-single,pins = <
260724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
261724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
262724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLDOWN, MUX_MODE7)
263724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLDOWN, MUX_MODE7)
264724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLDOWN, MUX_MODE7)
265724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLDOWN, MUX_MODE7)
266724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLDOWN, MUX_MODE7)
267724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLDOWN, MUX_MODE7)
268724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLDOWN, MUX_MODE7)
269724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_INPUT_PULLDOWN, MUX_MODE7)
270724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_INPUT_PULLDOWN, MUX_MODE7)
271724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_INPUT_PULLDOWN, MUX_MODE7)
272724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_INPUT_PULLDOWN, MUX_MODE7)
273724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_INPUT_PULLDOWN, MUX_MODE7)
274724ba675SRob Herring			AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_INPUT_PULLDOWN, MUX_MODE7)
275724ba675SRob Herring		>;
276724ba675SRob Herring	};
277724ba675SRob Herring};
278