1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only 2724ba675SRob Herring/* 3724ba675SRob Herring * Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/ 4724ba675SRob Herring */ 5724ba675SRob Herring/dts-v1/; 6724ba675SRob Herring 7724ba675SRob Herring#include "am33xx.dtsi" 8724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 9724ba675SRob Herring 10724ba675SRob Herring/ { 11724ba675SRob Herring model = "TI AM335x EVM"; 12724ba675SRob Herring compatible = "ti,am335x-evm", "ti,am33xx"; 13724ba675SRob Herring 14724ba675SRob Herring cpus { 15724ba675SRob Herring cpu@0 { 16724ba675SRob Herring cpu0-supply = <&vdd1_reg>; 17724ba675SRob Herring }; 18724ba675SRob Herring }; 19724ba675SRob Herring 20724ba675SRob Herring memory@80000000 { 21724ba675SRob Herring device_type = "memory"; 22724ba675SRob Herring reg = <0x80000000 0x10000000>; /* 256 MB */ 23724ba675SRob Herring }; 24724ba675SRob Herring 25724ba675SRob Herring chosen { 26724ba675SRob Herring stdout-path = &uart0; 27724ba675SRob Herring }; 28724ba675SRob Herring 29724ba675SRob Herring vbat: fixedregulator0 { 30724ba675SRob Herring compatible = "regulator-fixed"; 31724ba675SRob Herring regulator-name = "vbat"; 32724ba675SRob Herring regulator-min-microvolt = <5000000>; 33724ba675SRob Herring regulator-max-microvolt = <5000000>; 34724ba675SRob Herring regulator-boot-on; 35724ba675SRob Herring }; 36724ba675SRob Herring 37724ba675SRob Herring lis3_reg: fixedregulator1 { 38724ba675SRob Herring compatible = "regulator-fixed"; 39724ba675SRob Herring regulator-name = "lis3_reg"; 40724ba675SRob Herring regulator-boot-on; 41724ba675SRob Herring }; 42724ba675SRob Herring 43724ba675SRob Herring wlan_en_reg: fixedregulator2 { 44724ba675SRob Herring compatible = "regulator-fixed"; 45724ba675SRob Herring regulator-name = "wlan-en-regulator"; 46724ba675SRob Herring regulator-min-microvolt = <1800000>; 47724ba675SRob Herring regulator-max-microvolt = <1800000>; 48724ba675SRob Herring 49724ba675SRob Herring /* WLAN_EN GPIO for this board - Bank1, pin16 */ 50724ba675SRob Herring gpio = <&gpio1 16 0>; 51724ba675SRob Herring 52724ba675SRob Herring /* WLAN card specific delay */ 53724ba675SRob Herring startup-delay-us = <70000>; 54724ba675SRob Herring enable-active-high; 55724ba675SRob Herring }; 56724ba675SRob Herring 57724ba675SRob Herring /* TPS79501 */ 58724ba675SRob Herring v1_8d_reg: fixedregulator-v1_8d { 59724ba675SRob Herring compatible = "regulator-fixed"; 60724ba675SRob Herring regulator-name = "v1_8d"; 61724ba675SRob Herring vin-supply = <&vbat>; 62724ba675SRob Herring regulator-min-microvolt = <1800000>; 63724ba675SRob Herring regulator-max-microvolt = <1800000>; 64724ba675SRob Herring }; 65724ba675SRob Herring 66724ba675SRob Herring /* TPS79501 */ 67724ba675SRob Herring v3_3d_reg: fixedregulator-v3_3d { 68724ba675SRob Herring compatible = "regulator-fixed"; 69724ba675SRob Herring regulator-name = "v3_3d"; 70724ba675SRob Herring vin-supply = <&vbat>; 71724ba675SRob Herring regulator-min-microvolt = <3300000>; 72724ba675SRob Herring regulator-max-microvolt = <3300000>; 73724ba675SRob Herring }; 74724ba675SRob Herring 75724ba675SRob Herring matrix_keypad: matrix_keypad0 { 76724ba675SRob Herring compatible = "gpio-matrix-keypad"; 77724ba675SRob Herring debounce-delay-ms = <5>; 78724ba675SRob Herring col-scan-delay-us = <2>; 79724ba675SRob Herring 80724ba675SRob Herring row-gpios = <&gpio1 25 GPIO_ACTIVE_HIGH /* Bank1, pin25 */ 81724ba675SRob Herring &gpio1 26 GPIO_ACTIVE_HIGH /* Bank1, pin26 */ 82724ba675SRob Herring &gpio1 27 GPIO_ACTIVE_HIGH>; /* Bank1, pin27 */ 83724ba675SRob Herring 84724ba675SRob Herring col-gpios = <&gpio1 21 GPIO_ACTIVE_HIGH /* Bank1, pin21 */ 85724ba675SRob Herring &gpio1 22 GPIO_ACTIVE_HIGH>; /* Bank1, pin22 */ 86724ba675SRob Herring 87724ba675SRob Herring linux,keymap = <0x0000008b /* MENU */ 88724ba675SRob Herring 0x0100009e /* BACK */ 89724ba675SRob Herring 0x02000069 /* LEFT */ 90724ba675SRob Herring 0x0001006a /* RIGHT */ 91724ba675SRob Herring 0x0101001c /* ENTER */ 92724ba675SRob Herring 0x0201006c>; /* DOWN */ 93724ba675SRob Herring }; 94724ba675SRob Herring 95724ba675SRob Herring gpio_keys: volume-keys { 96724ba675SRob Herring compatible = "gpio-keys"; 97724ba675SRob Herring autorepeat; 98724ba675SRob Herring 99724ba675SRob Herring switch-9 { 100724ba675SRob Herring label = "volume-up"; 101724ba675SRob Herring linux,code = <115>; 102724ba675SRob Herring gpios = <&gpio0 2 GPIO_ACTIVE_LOW>; 103724ba675SRob Herring wakeup-source; 104724ba675SRob Herring }; 105724ba675SRob Herring 106724ba675SRob Herring switch-10 { 107724ba675SRob Herring label = "volume-down"; 108724ba675SRob Herring linux,code = <114>; 109724ba675SRob Herring gpios = <&gpio0 3 GPIO_ACTIVE_LOW>; 110724ba675SRob Herring wakeup-source; 111724ba675SRob Herring }; 112724ba675SRob Herring }; 113724ba675SRob Herring 114724ba675SRob Herring backlight: backlight { 115724ba675SRob Herring compatible = "pwm-backlight"; 116724ba675SRob Herring pwms = <&ecap0 0 50000 0>; 117724ba675SRob Herring brightness-levels = <0 51 53 56 62 75 101 152 255>; 118724ba675SRob Herring default-brightness-level = <8>; 119724ba675SRob Herring }; 120724ba675SRob Herring 121724ba675SRob Herring panel { 122724ba675SRob Herring compatible = "tfc,s9700rtwv43tr-01b"; 123724ba675SRob Herring 124724ba675SRob Herring pinctrl-names = "default"; 125724ba675SRob Herring pinctrl-0 = <&lcd_pins_s0>; 126724ba675SRob Herring backlight = <&backlight>; 127724ba675SRob Herring 128724ba675SRob Herring port { 129724ba675SRob Herring panel_0: endpoint { 130724ba675SRob Herring remote-endpoint = <&lcdc_0>; 131724ba675SRob Herring }; 132724ba675SRob Herring }; 133724ba675SRob Herring }; 134724ba675SRob Herring 135724ba675SRob Herring sound { 136724ba675SRob Herring compatible = "simple-audio-card"; 137724ba675SRob Herring simple-audio-card,name = "AM335x-EVM"; 138724ba675SRob Herring simple-audio-card,widgets = 139724ba675SRob Herring "Headphone", "Headphone Jack", 140724ba675SRob Herring "Line", "Line In"; 141724ba675SRob Herring simple-audio-card,routing = 142724ba675SRob Herring "Headphone Jack", "HPLOUT", 143724ba675SRob Herring "Headphone Jack", "HPROUT", 144724ba675SRob Herring "LINE1L", "Line In", 145724ba675SRob Herring "LINE1R", "Line In"; 146724ba675SRob Herring simple-audio-card,format = "dsp_b"; 147724ba675SRob Herring simple-audio-card,bitclock-master = <&sound_master>; 148724ba675SRob Herring simple-audio-card,frame-master = <&sound_master>; 149724ba675SRob Herring simple-audio-card,bitclock-inversion; 150724ba675SRob Herring 151724ba675SRob Herring simple-audio-card,cpu { 152724ba675SRob Herring sound-dai = <&mcasp1>; 153724ba675SRob Herring }; 154724ba675SRob Herring 155724ba675SRob Herring sound_master: simple-audio-card,codec { 156724ba675SRob Herring sound-dai = <&tlv320aic3106>; 157724ba675SRob Herring system-clock-frequency = <12000000>; 158724ba675SRob Herring }; 159724ba675SRob Herring }; 160724ba675SRob Herring}; 161724ba675SRob Herring 162724ba675SRob Herring&am33xx_pinmux { 163724ba675SRob Herring pinctrl-names = "default"; 164724ba675SRob Herring pinctrl-0 = <&matrix_keypad_s0 &volume_keys_s0 &clkout2_pin>; 165724ba675SRob Herring 166724ba675SRob Herring matrix_keypad_s0: matrix-keypad-s0-pins { 167724ba675SRob Herring pinctrl-single,pins = < 168724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_OUTPUT_PULLDOWN, MUX_MODE7) /* gpmc_a5.gpio1_21 */ 169724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A6, PIN_OUTPUT_PULLDOWN, MUX_MODE7) /* gpmc_a6.gpio1_22 */ 170724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A9, PIN_INPUT_PULLDOWN, MUX_MODE7) /* gpmc_a9.gpio1_25 */ 171724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT_PULLDOWN, MUX_MODE7) /* gpmc_a10.gpio1_26 */ 172724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT_PULLDOWN, MUX_MODE7) /* gpmc_a11.gpio1_27 */ 173724ba675SRob Herring >; 174724ba675SRob Herring }; 175724ba675SRob Herring 176724ba675SRob Herring volume_keys_s0: volume-keys-s0-pins { 177724ba675SRob Herring pinctrl-single,pins = < 178724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT_PULLDOWN, MUX_MODE7) /* spi0_sclk.gpio0_2 */ 179724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_INPUT_PULLDOWN, MUX_MODE7) /* spi0_d0.gpio0_3 */ 180724ba675SRob Herring >; 181724ba675SRob Herring }; 182724ba675SRob Herring 183724ba675SRob Herring i2c0_pins: i2c0-pins { 184724ba675SRob Herring pinctrl-single,pins = < 185724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLUP, MUX_MODE0) /* i2c0_sda.i2c0_sda */ 186724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLUP, MUX_MODE0) /* i2c0_scl.i2c0_scl */ 187724ba675SRob Herring >; 188724ba675SRob Herring }; 189724ba675SRob Herring 190724ba675SRob Herring i2c1_pins: i2c1-pins { 191724ba675SRob Herring pinctrl-single,pins = < 192724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_SPI0_D1, PIN_INPUT_PULLUP, MUX_MODE2) /* spi0_d1.i2c1_sda */ 193724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_INPUT_PULLUP, MUX_MODE2) /* spi0_cs0.i2c1_scl */ 194724ba675SRob Herring >; 195724ba675SRob Herring }; 196724ba675SRob Herring 197724ba675SRob Herring uart0_pins: uart0-pins { 198724ba675SRob Herring pinctrl-single,pins = < 199724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0) 200724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0) 201724ba675SRob Herring >; 202724ba675SRob Herring }; 203724ba675SRob Herring 204724ba675SRob Herring uart1_pins: uart1-pins { 205724ba675SRob Herring pinctrl-single,pins = < 206724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_INPUT, MUX_MODE0) 207724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_OUTPUT_PULLDOWN, MUX_MODE0) 208724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT_PULLUP, MUX_MODE0) 209724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0) 210724ba675SRob Herring >; 211724ba675SRob Herring }; 212724ba675SRob Herring 213724ba675SRob Herring clkout2_pin: clkout2-pins { 214724ba675SRob Herring pinctrl-single,pins = < 215724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_XDMA_EVENT_INTR1, PIN_OUTPUT_PULLDOWN, MUX_MODE3) /* xdma_event_intr1.clkout2 */ 216724ba675SRob Herring >; 217724ba675SRob Herring }; 218724ba675SRob Herring 219724ba675SRob Herring nandflash_pins_s0: nandflash-s0-pins { 220724ba675SRob Herring pinctrl-single,pins = < 221724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0) 222724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0) 223724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0) 224724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0) 225724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0) 226724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0) 227724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0) 228724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0) 229724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0) 230724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_INPUT_PULLUP, MUX_MODE7) /* gpmc_wpn.gpio0_31 */ 231724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0) 232724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0) 233724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0) 234724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0) 235724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0) 236724ba675SRob Herring >; 237724ba675SRob Herring }; 238724ba675SRob Herring 239724ba675SRob Herring ecap0_pins: backlight-pins { 240724ba675SRob Herring pinctrl-single,pins = < 241724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_ECAP0_IN_PWM0_OUT, 0x0, MUX_MODE0) 242724ba675SRob Herring >; 243724ba675SRob Herring }; 244724ba675SRob Herring 245724ba675SRob Herring cpsw_default: cpsw-default-pins { 246724ba675SRob Herring pinctrl-single,pins = < 247724ba675SRob Herring /* Slave 1 */ 248724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* mii1_txen.rgmii1_tctl */ 249724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RX_DV, PIN_INPUT_PULLDOWN, MUX_MODE2) /* mii1_rxdv.rgmii1_rctl */ 250724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* mii1_txd3.rgmii1_td3 */ 251724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* mii1_txd2.rgmii1_td2 */ 252724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* mii1_txd1.rgmii1_td1 */ 253724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* mii1_txd0.rgmii1_td0 */ 254724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* mii1_txclk.rgmii1_tclk */ 255724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE2) /* mii1_rxclk.rgmii1_rclk */ 256724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT_PULLDOWN, MUX_MODE2) /* mii1_rxd3.rgmii1_rd3 */ 257724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_INPUT_PULLDOWN, MUX_MODE2) /* mii1_rxd2.rgmii1_rd2 */ 258724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE2) /* mii1_rxd1.rgmii1_rd1 */ 259724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE2) /* mii1_rxd0.rgmii1_rd0 */ 260724ba675SRob Herring >; 261724ba675SRob Herring }; 262724ba675SRob Herring 263724ba675SRob Herring cpsw_sleep: cpsw-sleep-pins { 264724ba675SRob Herring pinctrl-single,pins = < 265724ba675SRob Herring /* Slave 1 reset value */ 266724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_INPUT_PULLDOWN, MUX_MODE7) 267724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RX_DV, PIN_INPUT_PULLDOWN, MUX_MODE7) 268724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_INPUT_PULLDOWN, MUX_MODE7) 269724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_INPUT_PULLDOWN, MUX_MODE7) 270724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_INPUT_PULLDOWN, MUX_MODE7) 271724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_INPUT_PULLDOWN, MUX_MODE7) 272724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7) 273724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7) 274724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT_PULLDOWN, MUX_MODE7) 275724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_INPUT_PULLDOWN, MUX_MODE7) 276724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE7) 277724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE7) 278724ba675SRob Herring >; 279724ba675SRob Herring }; 280724ba675SRob Herring 281724ba675SRob Herring davinci_mdio_default: davinci-mdio-default-pins { 282724ba675SRob Herring pinctrl-single,pins = < 283724ba675SRob Herring /* MDIO */ 284724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLUP | SLEWCTRL_FAST, MUX_MODE0) 285724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MDC, PIN_OUTPUT_PULLUP, MUX_MODE0) 286724ba675SRob Herring >; 287724ba675SRob Herring }; 288724ba675SRob Herring 289724ba675SRob Herring davinci_mdio_sleep: davinci-mdio-sleep-pins { 290724ba675SRob Herring pinctrl-single,pins = < 291724ba675SRob Herring /* MDIO reset value */ 292724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLDOWN, MUX_MODE7) 293724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MDC, PIN_INPUT_PULLDOWN, MUX_MODE7) 294724ba675SRob Herring >; 295724ba675SRob Herring }; 296724ba675SRob Herring 297724ba675SRob Herring mmc1_pins: mmc1-pins { 298724ba675SRob Herring pinctrl-single,pins = < 299724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT, MUX_MODE7) /* spi0_cs1.gpio0_6 */ 300724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MMC0_DAT0, PIN_INPUT_PULLUP, MUX_MODE0) 301724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MMC0_DAT1, PIN_INPUT_PULLUP, MUX_MODE0) 302724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MMC0_DAT2, PIN_INPUT_PULLUP, MUX_MODE0) 303724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MMC0_DAT3, PIN_INPUT_PULLUP, MUX_MODE0) 304724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MMC0_CMD, PIN_INPUT_PULLUP, MUX_MODE0) 305724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MMC0_CLK, PIN_INPUT_PULLUP, MUX_MODE0) 306724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKR, PIN_INPUT, MUX_MODE4) /* mcasp0_aclkr.mmc0_sdwp */ 307724ba675SRob Herring >; 308724ba675SRob Herring }; 309724ba675SRob Herring 310724ba675SRob Herring mmc3_pins: mmc3-pins { 311724ba675SRob Herring pinctrl-single,pins = < 312724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A1, PIN_INPUT_PULLUP, MUX_MODE3) /* gpmc_a1.mmc2_dat0, INPUT_PULLUP | MODE3 */ 313724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A2, PIN_INPUT_PULLUP, MUX_MODE3) /* gpmc_a2.mmc2_dat1, INPUT_PULLUP | MODE3 */ 314724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A3, PIN_INPUT_PULLUP, MUX_MODE3) /* gpmc_a3.mmc2_dat2, INPUT_PULLUP | MODE3 */ 315724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_BEN1, PIN_INPUT_PULLUP, MUX_MODE3) /* gpmc_ben1.mmc2_dat3, INPUT_PULLUP | MODE3 */ 316724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_CSN3, PIN_INPUT_PULLUP, MUX_MODE3) /* gpmc_csn3.mmc2_cmd, INPUT_PULLUP | MODE3 */ 317724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_CLK, PIN_INPUT_PULLUP, MUX_MODE3) /* gpmc_clk.mmc2_clk, INPUT_PULLUP | MODE3 */ 318724ba675SRob Herring >; 319724ba675SRob Herring }; 320724ba675SRob Herring 321724ba675SRob Herring wlan_pins: wlan-pins { 322724ba675SRob Herring pinctrl-single,pins = < 323724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_OUTPUT_PULLDOWN, MUX_MODE7) /* gpmc_a0.gpio1_16 */ 324724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MCASP0_AHCLKR, PIN_INPUT, MUX_MODE7) /* mcasp0_ahclkr.gpio3_17 */ 325724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MCASP0_AHCLKX, PIN_OUTPUT_PULLDOWN, MUX_MODE7) /* mcasp0_ahclkx.gpio3_21 */ 326724ba675SRob Herring >; 327724ba675SRob Herring }; 328724ba675SRob Herring 329724ba675SRob Herring lcd_pins_s0: lcd-s0-pins { 330724ba675SRob Herring pinctrl-single,pins = < 331724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD8, PIN_OUTPUT, MUX_MODE1) /* gpmc_ad8.lcd_data23 */ 332724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD9, PIN_OUTPUT, MUX_MODE1) /* gpmc_ad9.lcd_data22 */ 333724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD10, PIN_OUTPUT, MUX_MODE1) /* gpmc_ad10.lcd_data21 */ 334724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD11, PIN_OUTPUT, MUX_MODE1) /* gpmc_ad11.lcd_data20 */ 335724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD12, PIN_OUTPUT, MUX_MODE1) /* gpmc_ad12.lcd_data19 */ 336724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD13, PIN_OUTPUT, MUX_MODE1) /* gpmc_ad13.lcd_data18 */ 337724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD14, PIN_OUTPUT, MUX_MODE1) /* gpmc_ad14.lcd_data17 */ 338724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_GPMC_AD15, PIN_OUTPUT, MUX_MODE1) /* gpmc_ad15.lcd_data16 */ 339724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA0, PIN_OUTPUT, MUX_MODE0) 340724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA1, PIN_OUTPUT, MUX_MODE0) 341724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA2, PIN_OUTPUT, MUX_MODE0) 342724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA3, PIN_OUTPUT, MUX_MODE0) 343724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA4, PIN_OUTPUT, MUX_MODE0) 344724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA5, PIN_OUTPUT, MUX_MODE0) 345724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA6, PIN_OUTPUT, MUX_MODE0) 346724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA7, PIN_OUTPUT, MUX_MODE0) 347724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA8, PIN_OUTPUT, MUX_MODE0) 348724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA9, PIN_OUTPUT, MUX_MODE0) 349724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA10, PIN_OUTPUT, MUX_MODE0) 350724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA11, PIN_OUTPUT, MUX_MODE0) 351724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA12, PIN_OUTPUT, MUX_MODE0) 352724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA13, PIN_OUTPUT, MUX_MODE0) 353724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA14, PIN_OUTPUT, MUX_MODE0) 354724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_DATA15, PIN_OUTPUT, MUX_MODE0) 355724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT, MUX_MODE0) 356724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_OUTPUT, MUX_MODE0) 357724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_OUTPUT, MUX_MODE0) 358724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_LCD_AC_BIAS_EN, PIN_OUTPUT, MUX_MODE0) 359724ba675SRob Herring >; 360724ba675SRob Herring }; 361724ba675SRob Herring 362724ba675SRob Herring mcasp1_pins: mcasp1-pins { 363724ba675SRob Herring pinctrl-single,pins = < 364724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE4) /* mii1_crs.mcasp1_aclkx */ 365724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT_PULLDOWN, MUX_MODE4) /* mii1_rxerr.mcasp1_fsx */ 366724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_COL, PIN_OUTPUT_PULLDOWN, MUX_MODE4) /* mii1_col.mcasp1_axr2 */ 367724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE4) /* rmii1_ref_clk.mcasp1_axr3 */ 368724ba675SRob Herring >; 369724ba675SRob Herring }; 370724ba675SRob Herring 371724ba675SRob Herring mcasp1_pins_sleep: mcasp1-sleep-pins { 372724ba675SRob Herring pinctrl-single,pins = < 373724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE7) 374724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT_PULLDOWN, MUX_MODE7) 375724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_MII1_COL, PIN_INPUT_PULLDOWN, MUX_MODE7) 376724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7) 377724ba675SRob Herring >; 378724ba675SRob Herring }; 379724ba675SRob Herring 380724ba675SRob Herring dcan1_pins_default: dcan1-default-pins { 381724ba675SRob Herring pinctrl-single,pins = < 382724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_UART0_CTSN, PIN_OUTPUT, MUX_MODE2) /* uart0_ctsn.d_can1_tx */ 383724ba675SRob Herring AM33XX_PADCONF(AM335X_PIN_UART0_RTSN, PIN_INPUT_PULLDOWN, MUX_MODE2) /* uart0_rtsn.d_can1_rx */ 384724ba675SRob Herring >; 385724ba675SRob Herring }; 386724ba675SRob Herring}; 387724ba675SRob Herring 388724ba675SRob Herring&uart0 { 389724ba675SRob Herring pinctrl-names = "default"; 390724ba675SRob Herring pinctrl-0 = <&uart0_pins>; 391*550e5608SSukrut Bellary wakeup-source; 392724ba675SRob Herring status = "okay"; 393724ba675SRob Herring}; 394724ba675SRob Herring 395724ba675SRob Herring&uart1 { 396724ba675SRob Herring pinctrl-names = "default"; 397724ba675SRob Herring pinctrl-0 = <&uart1_pins>; 398724ba675SRob Herring 399724ba675SRob Herring status = "okay"; 400724ba675SRob Herring}; 401724ba675SRob Herring 402724ba675SRob Herring&i2c0 { 403724ba675SRob Herring pinctrl-names = "default"; 404724ba675SRob Herring pinctrl-0 = <&i2c0_pins>; 405724ba675SRob Herring 406724ba675SRob Herring status = "okay"; 407724ba675SRob Herring clock-frequency = <400000>; 408724ba675SRob Herring 409724ba675SRob Herring tps: tps@2d { 410724ba675SRob Herring reg = <0x2d>; 411724ba675SRob Herring }; 412724ba675SRob Herring}; 413724ba675SRob Herring 414724ba675SRob Herring&usb1 { 415724ba675SRob Herring dr_mode = "host"; 416724ba675SRob Herring}; 417724ba675SRob Herring 418724ba675SRob Herring&i2c1 { 419724ba675SRob Herring pinctrl-names = "default"; 420724ba675SRob Herring pinctrl-0 = <&i2c1_pins>; 421724ba675SRob Herring 422724ba675SRob Herring status = "okay"; 423724ba675SRob Herring clock-frequency = <100000>; 424724ba675SRob Herring 425724ba675SRob Herring lis331dlh: lis331dlh@18 { 426724ba675SRob Herring compatible = "st,lis331dlh", "st,lis3lv02d"; 427724ba675SRob Herring reg = <0x18>; 428724ba675SRob Herring Vdd-supply = <&lis3_reg>; 429724ba675SRob Herring Vdd_IO-supply = <&lis3_reg>; 430724ba675SRob Herring 431724ba675SRob Herring st,click-single-x; 432724ba675SRob Herring st,click-single-y; 433724ba675SRob Herring st,click-single-z; 434724ba675SRob Herring st,click-thresh-x = <10>; 435724ba675SRob Herring st,click-thresh-y = <10>; 436724ba675SRob Herring st,click-thresh-z = <10>; 437724ba675SRob Herring st,irq1-click; 438724ba675SRob Herring st,irq2-click; 439724ba675SRob Herring st,wakeup-x-lo; 440724ba675SRob Herring st,wakeup-x-hi; 441724ba675SRob Herring st,wakeup-y-lo; 442724ba675SRob Herring st,wakeup-y-hi; 443724ba675SRob Herring st,wakeup-z-lo; 444724ba675SRob Herring st,wakeup-z-hi; 445724ba675SRob Herring st,min-limit-x = <120>; 446724ba675SRob Herring st,min-limit-y = <120>; 447724ba675SRob Herring st,min-limit-z = <140>; 448724ba675SRob Herring st,max-limit-x = <550>; 449724ba675SRob Herring st,max-limit-y = <550>; 450724ba675SRob Herring st,max-limit-z = <750>; 451724ba675SRob Herring }; 452724ba675SRob Herring 453724ba675SRob Herring tsl2550: tsl2550@39 { 454724ba675SRob Herring compatible = "taos,tsl2550"; 455724ba675SRob Herring reg = <0x39>; 456724ba675SRob Herring }; 457724ba675SRob Herring 458724ba675SRob Herring tmp275: tmp275@48 { 459724ba675SRob Herring compatible = "ti,tmp275"; 460724ba675SRob Herring reg = <0x48>; 461724ba675SRob Herring }; 462724ba675SRob Herring 463724ba675SRob Herring tlv320aic3106: tlv320aic3106@1b { 464724ba675SRob Herring #sound-dai-cells = <0>; 465724ba675SRob Herring compatible = "ti,tlv320aic3106"; 466724ba675SRob Herring reg = <0x1b>; 467724ba675SRob Herring status = "okay"; 468724ba675SRob Herring 469724ba675SRob Herring /* Regulators */ 470724ba675SRob Herring AVDD-supply = <&v3_3d_reg>; 471724ba675SRob Herring IOVDD-supply = <&v3_3d_reg>; 472724ba675SRob Herring DRVDD-supply = <&v3_3d_reg>; 473724ba675SRob Herring DVDD-supply = <&v1_8d_reg>; 474724ba675SRob Herring }; 475724ba675SRob Herring}; 476724ba675SRob Herring 477724ba675SRob Herring&lcdc { 478724ba675SRob Herring status = "okay"; 479724ba675SRob Herring 480724ba675SRob Herring blue-and-red-wiring = "crossed"; 481724ba675SRob Herring 482724ba675SRob Herring port { 483724ba675SRob Herring lcdc_0: endpoint@0 { 484724ba675SRob Herring remote-endpoint = <&panel_0>; 485724ba675SRob Herring }; 486724ba675SRob Herring }; 487724ba675SRob Herring}; 488724ba675SRob Herring 489724ba675SRob Herring&elm { 490724ba675SRob Herring status = "okay"; 491724ba675SRob Herring}; 492724ba675SRob Herring 493724ba675SRob Herring&epwmss0 { 494724ba675SRob Herring status = "okay"; 495724ba675SRob Herring 496724ba675SRob Herring ecap0: pwm@100 { 497724ba675SRob Herring status = "okay"; 498724ba675SRob Herring pinctrl-names = "default"; 499724ba675SRob Herring pinctrl-0 = <&ecap0_pins>; 500724ba675SRob Herring }; 501724ba675SRob Herring}; 502724ba675SRob Herring 503724ba675SRob Herring&gpmc { 504724ba675SRob Herring status = "okay"; 505724ba675SRob Herring pinctrl-names = "default"; 506724ba675SRob Herring pinctrl-0 = <&nandflash_pins_s0>; 507724ba675SRob Herring ranges = <0 0 0x08000000 0x1000000>; /* CS0: 16MB for NAND */ 508724ba675SRob Herring nand@0,0 { 509724ba675SRob Herring compatible = "ti,omap2-nand"; 510724ba675SRob Herring reg = <0 0 4>; /* CS0, offset 0, IO size 4 */ 511724ba675SRob Herring interrupt-parent = <&gpmc>; 512724ba675SRob Herring interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */ 513724ba675SRob Herring <1 IRQ_TYPE_NONE>; /* termcount */ 514724ba675SRob Herring rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */ 515724ba675SRob Herring ti,nand-xfer-type = "prefetch-dma"; 516724ba675SRob Herring ti,nand-ecc-opt = "bch8"; 517724ba675SRob Herring ti,elm-id = <&elm>; 518724ba675SRob Herring nand-bus-width = <8>; 519724ba675SRob Herring gpmc,device-width = <1>; 520724ba675SRob Herring gpmc,sync-clk-ps = <0>; 521724ba675SRob Herring gpmc,cs-on-ns = <0>; 522724ba675SRob Herring gpmc,cs-rd-off-ns = <44>; 523724ba675SRob Herring gpmc,cs-wr-off-ns = <44>; 524724ba675SRob Herring gpmc,adv-on-ns = <6>; 525724ba675SRob Herring gpmc,adv-rd-off-ns = <34>; 526724ba675SRob Herring gpmc,adv-wr-off-ns = <44>; 527724ba675SRob Herring gpmc,we-on-ns = <0>; 528724ba675SRob Herring gpmc,we-off-ns = <40>; 529724ba675SRob Herring gpmc,oe-on-ns = <0>; 530724ba675SRob Herring gpmc,oe-off-ns = <54>; 531724ba675SRob Herring gpmc,access-ns = <64>; 532724ba675SRob Herring gpmc,rd-cycle-ns = <82>; 533724ba675SRob Herring gpmc,wr-cycle-ns = <82>; 534724ba675SRob Herring gpmc,bus-turnaround-ns = <0>; 535724ba675SRob Herring gpmc,cycle2cycle-delay-ns = <0>; 536724ba675SRob Herring gpmc,clk-activation-ns = <0>; 537724ba675SRob Herring gpmc,wr-access-ns = <40>; 538724ba675SRob Herring gpmc,wr-data-mux-bus-ns = <0>; 539724ba675SRob Herring /* MTD partition table */ 540724ba675SRob Herring /* All SPL-* partitions are sized to minimal length 541724ba675SRob Herring * which can be independently programmable. For 542724ba675SRob Herring * NAND flash this is equal to size of erase-block */ 543724ba675SRob Herring #address-cells = <1>; 544724ba675SRob Herring #size-cells = <1>; 545724ba675SRob Herring partition@0 { 546724ba675SRob Herring label = "NAND.SPL"; 547724ba675SRob Herring reg = <0x00000000 0x00020000>; 548724ba675SRob Herring }; 549724ba675SRob Herring partition@1 { 550724ba675SRob Herring label = "NAND.SPL.backup1"; 551724ba675SRob Herring reg = <0x00020000 0x00020000>; 552724ba675SRob Herring }; 553724ba675SRob Herring partition@2 { 554724ba675SRob Herring label = "NAND.SPL.backup2"; 555724ba675SRob Herring reg = <0x00040000 0x00020000>; 556724ba675SRob Herring }; 557724ba675SRob Herring partition@3 { 558724ba675SRob Herring label = "NAND.SPL.backup3"; 559724ba675SRob Herring reg = <0x00060000 0x00020000>; 560724ba675SRob Herring }; 561724ba675SRob Herring partition@4 { 562724ba675SRob Herring label = "NAND.u-boot-spl-os"; 563724ba675SRob Herring reg = <0x00080000 0x00040000>; 564724ba675SRob Herring }; 565724ba675SRob Herring partition@5 { 566724ba675SRob Herring label = "NAND.u-boot"; 567724ba675SRob Herring reg = <0x000C0000 0x00100000>; 568724ba675SRob Herring }; 569724ba675SRob Herring partition@6 { 570724ba675SRob Herring label = "NAND.u-boot-env"; 571724ba675SRob Herring reg = <0x001C0000 0x00020000>; 572724ba675SRob Herring }; 573724ba675SRob Herring partition@7 { 574724ba675SRob Herring label = "NAND.u-boot-env.backup1"; 575724ba675SRob Herring reg = <0x001E0000 0x00020000>; 576724ba675SRob Herring }; 577724ba675SRob Herring partition@8 { 578724ba675SRob Herring label = "NAND.kernel"; 579724ba675SRob Herring reg = <0x00200000 0x00800000>; 580724ba675SRob Herring }; 581724ba675SRob Herring partition@9 { 582724ba675SRob Herring label = "NAND.file-system"; 583724ba675SRob Herring reg = <0x00A00000 0x0F600000>; 584724ba675SRob Herring }; 585724ba675SRob Herring }; 586724ba675SRob Herring}; 587724ba675SRob Herring 588724ba675SRob Herring#include "../../tps65910.dtsi" 589724ba675SRob Herring 590724ba675SRob Herring&mcasp1 { 591724ba675SRob Herring #sound-dai-cells = <0>; 592724ba675SRob Herring pinctrl-names = "default", "sleep"; 593724ba675SRob Herring pinctrl-0 = <&mcasp1_pins>; 594724ba675SRob Herring pinctrl-1 = <&mcasp1_pins_sleep>; 595724ba675SRob Herring 596724ba675SRob Herring status = "okay"; 597724ba675SRob Herring 598724ba675SRob Herring op-mode = <0>; /* MCASP_IIS_MODE */ 599724ba675SRob Herring tdm-slots = <2>; 600724ba675SRob Herring /* 4 serializers */ 601724ba675SRob Herring serial-dir = < /* 0: INACTIVE, 1: TX, 2: RX */ 602724ba675SRob Herring 0 0 1 2 603724ba675SRob Herring >; 604724ba675SRob Herring tx-num-evt = <32>; 605724ba675SRob Herring rx-num-evt = <32>; 606724ba675SRob Herring}; 607724ba675SRob Herring 608724ba675SRob Herring&tps { 609724ba675SRob Herring vcc1-supply = <&vbat>; 610724ba675SRob Herring vcc2-supply = <&vbat>; 611724ba675SRob Herring vcc3-supply = <&vbat>; 612724ba675SRob Herring vcc4-supply = <&vbat>; 613724ba675SRob Herring vcc5-supply = <&vbat>; 614724ba675SRob Herring vcc6-supply = <&vbat>; 615724ba675SRob Herring vcc7-supply = <&vbat>; 616724ba675SRob Herring vccio-supply = <&vbat>; 617724ba675SRob Herring 618724ba675SRob Herring regulators { 619724ba675SRob Herring vrtc_reg: regulator@0 { 620724ba675SRob Herring regulator-always-on; 621724ba675SRob Herring }; 622724ba675SRob Herring 623724ba675SRob Herring vio_reg: regulator@1 { 624724ba675SRob Herring regulator-always-on; 625724ba675SRob Herring }; 626724ba675SRob Herring 627724ba675SRob Herring vdd1_reg: regulator@2 { 628724ba675SRob Herring /* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */ 629724ba675SRob Herring regulator-name = "vdd_mpu"; 630724ba675SRob Herring regulator-min-microvolt = <912500>; 631724ba675SRob Herring regulator-max-microvolt = <1351500>; 632724ba675SRob Herring regulator-boot-on; 633724ba675SRob Herring regulator-always-on; 634724ba675SRob Herring }; 635724ba675SRob Herring 636724ba675SRob Herring vdd2_reg: regulator@3 { 637724ba675SRob Herring /* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */ 638724ba675SRob Herring regulator-name = "vdd_core"; 639724ba675SRob Herring regulator-min-microvolt = <912500>; 640724ba675SRob Herring regulator-max-microvolt = <1150000>; 641724ba675SRob Herring regulator-boot-on; 642724ba675SRob Herring regulator-always-on; 643724ba675SRob Herring }; 644724ba675SRob Herring 645724ba675SRob Herring vdd3_reg: regulator@4 { 646724ba675SRob Herring regulator-always-on; 647724ba675SRob Herring }; 648724ba675SRob Herring 649724ba675SRob Herring vdig1_reg: regulator@5 { 650724ba675SRob Herring regulator-always-on; 651724ba675SRob Herring }; 652724ba675SRob Herring 653724ba675SRob Herring vdig2_reg: regulator@6 { 654724ba675SRob Herring regulator-always-on; 655724ba675SRob Herring }; 656724ba675SRob Herring 657724ba675SRob Herring vpll_reg: regulator@7 { 658724ba675SRob Herring regulator-always-on; 659724ba675SRob Herring }; 660724ba675SRob Herring 661724ba675SRob Herring vdac_reg: regulator@8 { 662724ba675SRob Herring regulator-always-on; 663724ba675SRob Herring }; 664724ba675SRob Herring 665724ba675SRob Herring vaux1_reg: regulator@9 { 666724ba675SRob Herring regulator-always-on; 667724ba675SRob Herring }; 668724ba675SRob Herring 669724ba675SRob Herring vaux2_reg: regulator@10 { 670724ba675SRob Herring regulator-always-on; 671724ba675SRob Herring }; 672724ba675SRob Herring 673724ba675SRob Herring vaux33_reg: regulator@11 { 674724ba675SRob Herring regulator-always-on; 675724ba675SRob Herring }; 676724ba675SRob Herring 677724ba675SRob Herring vmmc_reg: regulator@12 { 678724ba675SRob Herring regulator-min-microvolt = <1800000>; 679724ba675SRob Herring regulator-max-microvolt = <3300000>; 680724ba675SRob Herring regulator-always-on; 681724ba675SRob Herring }; 682724ba675SRob Herring }; 683724ba675SRob Herring}; 684724ba675SRob Herring 685724ba675SRob Herring&mac_sw { 686724ba675SRob Herring pinctrl-names = "default", "sleep"; 687724ba675SRob Herring pinctrl-0 = <&cpsw_default>; 688724ba675SRob Herring pinctrl-1 = <&cpsw_sleep>; 689724ba675SRob Herring status = "okay"; 690724ba675SRob Herring}; 691724ba675SRob Herring 692724ba675SRob Herring&davinci_mdio_sw { 693724ba675SRob Herring pinctrl-names = "default", "sleep"; 694724ba675SRob Herring pinctrl-0 = <&davinci_mdio_default>; 695724ba675SRob Herring pinctrl-1 = <&davinci_mdio_sleep>; 696724ba675SRob Herring 697724ba675SRob Herring ethphy0: ethernet-phy@0 { 698724ba675SRob Herring reg = <0>; 699724ba675SRob Herring }; 700724ba675SRob Herring}; 701724ba675SRob Herring 702724ba675SRob Herring&cpsw_port1 { 703724ba675SRob Herring phy-handle = <ðphy0>; 704724ba675SRob Herring phy-mode = "rgmii-id"; 705724ba675SRob Herring ti,dual-emac-pvid = <1>; 706724ba675SRob Herring}; 707724ba675SRob Herring 708724ba675SRob Herring&cpsw_port2 { 709724ba675SRob Herring status = "disabled"; 710724ba675SRob Herring}; 711724ba675SRob Herring 712724ba675SRob Herring&tscadc { 713724ba675SRob Herring status = "okay"; 714724ba675SRob Herring tsc { 715724ba675SRob Herring ti,wires = <4>; 716724ba675SRob Herring ti,x-plate-resistance = <200>; 717724ba675SRob Herring ti,coordinate-readouts = <5>; 718724ba675SRob Herring ti,wire-config = <0x00 0x11 0x22 0x33>; 719724ba675SRob Herring ti,charge-delay = <0x400>; 720724ba675SRob Herring }; 721724ba675SRob Herring 722724ba675SRob Herring adc { 723724ba675SRob Herring ti,adc-channels = <4 5 6 7>; 724724ba675SRob Herring }; 725724ba675SRob Herring}; 726724ba675SRob Herring 727724ba675SRob Herring&mmc1 { 728724ba675SRob Herring status = "okay"; 729724ba675SRob Herring vmmc-supply = <&vmmc_reg>; 730724ba675SRob Herring bus-width = <4>; 731724ba675SRob Herring pinctrl-names = "default"; 732724ba675SRob Herring pinctrl-0 = <&mmc1_pins>; 733724ba675SRob Herring cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>; 734724ba675SRob Herring}; 735724ba675SRob Herring 736724ba675SRob Herring&mmc3 { 737724ba675SRob Herring /* these are on the crossbar and are outlined in the 738724ba675SRob Herring xbar-event-map element */ 739724ba675SRob Herring dmas = <&edma_xbar 12 0 1 740724ba675SRob Herring &edma_xbar 13 0 2>; 741724ba675SRob Herring dma-names = "tx", "rx"; 742724ba675SRob Herring status = "okay"; 743724ba675SRob Herring vmmc-supply = <&wlan_en_reg>; 744724ba675SRob Herring bus-width = <4>; 745724ba675SRob Herring pinctrl-names = "default"; 746724ba675SRob Herring pinctrl-0 = <&mmc3_pins &wlan_pins>; 747724ba675SRob Herring non-removable; 748724ba675SRob Herring cap-power-off-card; 749724ba675SRob Herring keep-power-in-suspend; 750724ba675SRob Herring 751724ba675SRob Herring #address-cells = <1>; 752724ba675SRob Herring #size-cells = <0>; 753724ba675SRob Herring wlcore: wlcore@0 { 754724ba675SRob Herring compatible = "ti,wl1835"; 755724ba675SRob Herring reg = <2>; 756724ba675SRob Herring interrupt-parent = <&gpio3>; 757724ba675SRob Herring interrupts = <17 IRQ_TYPE_EDGE_RISING>; 758724ba675SRob Herring }; 759724ba675SRob Herring}; 760724ba675SRob Herring 761724ba675SRob Herring&sham { 762724ba675SRob Herring status = "okay"; 763724ba675SRob Herring}; 764724ba675SRob Herring 765724ba675SRob Herring&aes { 766724ba675SRob Herring status = "okay"; 767724ba675SRob Herring}; 768724ba675SRob Herring 769724ba675SRob Herring&dcan1 { 770724ba675SRob Herring status = "disabled"; /* Enable only if Profile 1 is selected */ 771724ba675SRob Herring pinctrl-names = "default"; 772724ba675SRob Herring pinctrl-0 = <&dcan1_pins_default>; 773724ba675SRob Herring}; 774724ba675SRob Herring 775724ba675SRob Herring&rtc { 776724ba675SRob Herring clocks = <&clk_32768_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>; 777724ba675SRob Herring clock-names = "ext-clk", "int-clk"; 778724ba675SRob Herring}; 779724ba675SRob Herring 780724ba675SRob Herring&pruss_tm { 781724ba675SRob Herring status = "okay"; 782724ba675SRob Herring}; 783724ba675SRob Herring 784724ba675SRob Herring&wkup_m3_ipc { 785724ba675SRob Herring firmware-name = "am335x-evm-scale-data.bin"; 786724ba675SRob Herring}; 787