1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Device Tree Source for K2G Industrial Communication Engine EVM 4*724ba675SRob Herring * 5*724ba675SRob Herring * Copyright (C) 2017 Texas Instruments Incorporated - http://www.ti.com/ 6*724ba675SRob Herring */ 7*724ba675SRob Herring/dts-v1/; 8*724ba675SRob Herring 9*724ba675SRob Herring#include "keystone-k2g.dtsi" 10*724ba675SRob Herring#include <dt-bindings/net/ti-dp83867.h> 11*724ba675SRob Herring 12*724ba675SRob Herring/ { 13*724ba675SRob Herring compatible = "ti,k2g-ice", "ti,k2g", "ti,keystone"; 14*724ba675SRob Herring model = "Texas Instruments K2G Industrial Communication EVM"; 15*724ba675SRob Herring 16*724ba675SRob Herring memory@800000000 { 17*724ba675SRob Herring device_type = "memory"; 18*724ba675SRob Herring reg = <0x00000008 0x00000000 0x00000000 0x20000000>; 19*724ba675SRob Herring }; 20*724ba675SRob Herring 21*724ba675SRob Herring reserved-memory { 22*724ba675SRob Herring #address-cells = <2>; 23*724ba675SRob Herring #size-cells = <2>; 24*724ba675SRob Herring ranges; 25*724ba675SRob Herring 26*724ba675SRob Herring dsp_common_memory: dsp-common-memory@81f800000 { 27*724ba675SRob Herring compatible = "shared-dma-pool"; 28*724ba675SRob Herring reg = <0x00000008 0x1f800000 0x00000000 0x800000>; 29*724ba675SRob Herring reusable; 30*724ba675SRob Herring status = "okay"; 31*724ba675SRob Herring }; 32*724ba675SRob Herring }; 33*724ba675SRob Herring 34*724ba675SRob Herring vmain: fixedregulator-vmain { 35*724ba675SRob Herring compatible = "regulator-fixed"; 36*724ba675SRob Herring regulator-name = "vmain_fixed"; 37*724ba675SRob Herring regulator-min-microvolt = <24000000>; 38*724ba675SRob Herring regulator-max-microvolt = <24000000>; 39*724ba675SRob Herring regulator-always-on; 40*724ba675SRob Herring }; 41*724ba675SRob Herring 42*724ba675SRob Herring v5_0: fixedregulator-v5_0 { 43*724ba675SRob Herring /* TPS54531 */ 44*724ba675SRob Herring compatible = "regulator-fixed"; 45*724ba675SRob Herring regulator-name = "v5_0_fixed"; 46*724ba675SRob Herring regulator-min-microvolt = <5000000>; 47*724ba675SRob Herring regulator-max-microvolt = <5000000>; 48*724ba675SRob Herring vin-supply = <&vmain>; 49*724ba675SRob Herring regulator-always-on; 50*724ba675SRob Herring }; 51*724ba675SRob Herring 52*724ba675SRob Herring vdd_3v3: fixedregulator-vdd_3v3 { 53*724ba675SRob Herring /* TLV62084 */ 54*724ba675SRob Herring compatible = "regulator-fixed"; 55*724ba675SRob Herring regulator-name = "vdd_3v3_fixed"; 56*724ba675SRob Herring regulator-min-microvolt = <3300000>; 57*724ba675SRob Herring regulator-max-microvolt = <3300000>; 58*724ba675SRob Herring vin-supply = <&v5_0>; 59*724ba675SRob Herring regulator-always-on; 60*724ba675SRob Herring }; 61*724ba675SRob Herring 62*724ba675SRob Herring vdd_1v8: fixedregulator-vdd_1v8 { 63*724ba675SRob Herring /* TLV62084 */ 64*724ba675SRob Herring compatible = "regulator-fixed"; 65*724ba675SRob Herring regulator-name = "vdd_1v8_fixed"; 66*724ba675SRob Herring regulator-min-microvolt = <1800000>; 67*724ba675SRob Herring regulator-max-microvolt = <1800000>; 68*724ba675SRob Herring vin-supply = <&v5_0>; 69*724ba675SRob Herring regulator-always-on; 70*724ba675SRob Herring }; 71*724ba675SRob Herring 72*724ba675SRob Herring vdds_ddr: fixedregulator-vdds_ddr { 73*724ba675SRob Herring /* TLV62080 */ 74*724ba675SRob Herring compatible = "regulator-fixed"; 75*724ba675SRob Herring regulator-name = "vdds_ddr_fixed"; 76*724ba675SRob Herring regulator-min-microvolt = <1350000>; 77*724ba675SRob Herring regulator-max-microvolt = <1350000>; 78*724ba675SRob Herring vin-supply = <&v5_0>; 79*724ba675SRob Herring regulator-always-on; 80*724ba675SRob Herring }; 81*724ba675SRob Herring 82*724ba675SRob Herring vref_ddr: fixedregulator-vref_ddr { 83*724ba675SRob Herring /* LP2996A */ 84*724ba675SRob Herring compatible = "regulator-fixed"; 85*724ba675SRob Herring regulator-name = "vref_ddr_fixed"; 86*724ba675SRob Herring regulator-min-microvolt = <675000>; 87*724ba675SRob Herring regulator-max-microvolt = <675000>; 88*724ba675SRob Herring vin-supply = <&vdd_3v3>; 89*724ba675SRob Herring regulator-always-on; 90*724ba675SRob Herring }; 91*724ba675SRob Herring 92*724ba675SRob Herring vtt_ddr: fixedregulator-vtt_ddr { 93*724ba675SRob Herring /* LP2996A */ 94*724ba675SRob Herring compatible = "regulator-fixed"; 95*724ba675SRob Herring regulator-name = "vtt_ddr_fixed"; 96*724ba675SRob Herring regulator-min-microvolt = <675000>; 97*724ba675SRob Herring regulator-max-microvolt = <675000>; 98*724ba675SRob Herring vin-supply = <&vdd_3v3>; 99*724ba675SRob Herring regulator-always-on; 100*724ba675SRob Herring }; 101*724ba675SRob Herring 102*724ba675SRob Herring vdd_0v9: fixedregulator-vdd_0v9 { 103*724ba675SRob Herring /* TPS62180 */ 104*724ba675SRob Herring compatible = "regulator-fixed"; 105*724ba675SRob Herring regulator-name = "vdd_0v9_fixed"; 106*724ba675SRob Herring regulator-min-microvolt = <900000>; 107*724ba675SRob Herring regulator-max-microvolt = <900000>; 108*724ba675SRob Herring vin-supply = <&v5_0>; 109*724ba675SRob Herring regulator-always-on; 110*724ba675SRob Herring }; 111*724ba675SRob Herring 112*724ba675SRob Herring vddb: fixedregulator-vddb { 113*724ba675SRob Herring /* TPS22945 */ 114*724ba675SRob Herring compatible = "regulator-fixed"; 115*724ba675SRob Herring regulator-name = "vddb_fixed"; 116*724ba675SRob Herring regulator-min-microvolt = <3300000>; 117*724ba675SRob Herring regulator-max-microvolt = <3300000>; 118*724ba675SRob Herring 119*724ba675SRob Herring gpio = <&gpio1 53 GPIO_ACTIVE_HIGH>; 120*724ba675SRob Herring enable-active-high; 121*724ba675SRob Herring }; 122*724ba675SRob Herring 123*724ba675SRob Herring gpio-decoder { 124*724ba675SRob Herring compatible = "gpio-decoder"; 125*724ba675SRob Herring gpios = <&pca9536 3 GPIO_ACTIVE_HIGH>, 126*724ba675SRob Herring <&pca9536 2 GPIO_ACTIVE_HIGH>, 127*724ba675SRob Herring <&pca9536 1 GPIO_ACTIVE_HIGH>, 128*724ba675SRob Herring <&pca9536 0 GPIO_ACTIVE_HIGH>; 129*724ba675SRob Herring linux,axis = <0>; /* ABS_X */ 130*724ba675SRob Herring decoder-max-value = <9>; 131*724ba675SRob Herring }; 132*724ba675SRob Herring 133*724ba675SRob Herring leds1 { 134*724ba675SRob Herring compatible = "gpio-leds"; 135*724ba675SRob Herring pinctrl-names = "default"; 136*724ba675SRob Herring pinctrl-0 = <&user_leds>; 137*724ba675SRob Herring 138*724ba675SRob Herring led0 { 139*724ba675SRob Herring label = "status0:red:cpu0"; 140*724ba675SRob Herring gpios = <&gpio0 11 GPIO_ACTIVE_HIGH>; 141*724ba675SRob Herring default-state = "off"; 142*724ba675SRob Herring linux,default-trigger = "cpu0"; 143*724ba675SRob Herring }; 144*724ba675SRob Herring 145*724ba675SRob Herring led1 { 146*724ba675SRob Herring label = "status0:green:usr"; 147*724ba675SRob Herring gpios = <&gpio0 12 GPIO_ACTIVE_HIGH>; 148*724ba675SRob Herring default-state = "off"; 149*724ba675SRob Herring }; 150*724ba675SRob Herring 151*724ba675SRob Herring led2 { 152*724ba675SRob Herring label = "status0:yellow:usr"; 153*724ba675SRob Herring gpios = <&gpio0 13 GPIO_ACTIVE_HIGH>; 154*724ba675SRob Herring default-state = "off"; 155*724ba675SRob Herring }; 156*724ba675SRob Herring 157*724ba675SRob Herring led3 { 158*724ba675SRob Herring label = "status1:red:mmc0"; 159*724ba675SRob Herring gpios = <&gpio0 14 GPIO_ACTIVE_HIGH>; 160*724ba675SRob Herring default-state = "off"; 161*724ba675SRob Herring linux,default-trigger = "mmc0"; 162*724ba675SRob Herring }; 163*724ba675SRob Herring 164*724ba675SRob Herring led4 { 165*724ba675SRob Herring label = "status1:green:usr"; 166*724ba675SRob Herring gpios = <&gpio0 15 GPIO_ACTIVE_HIGH>; 167*724ba675SRob Herring default-state = "off"; 168*724ba675SRob Herring }; 169*724ba675SRob Herring 170*724ba675SRob Herring led5 { 171*724ba675SRob Herring label = "status1:yellow:usr"; 172*724ba675SRob Herring gpios = <&gpio0 16 GPIO_ACTIVE_HIGH>; 173*724ba675SRob Herring default-state = "off"; 174*724ba675SRob Herring }; 175*724ba675SRob Herring 176*724ba675SRob Herring led6 { 177*724ba675SRob Herring label = "status2:red:usr"; 178*724ba675SRob Herring gpios = <&gpio0 44 GPIO_ACTIVE_HIGH>; 179*724ba675SRob Herring default-state = "off"; 180*724ba675SRob Herring }; 181*724ba675SRob Herring 182*724ba675SRob Herring led7 { 183*724ba675SRob Herring label = "status2:green:usr"; 184*724ba675SRob Herring gpios = <&gpio0 43 GPIO_ACTIVE_HIGH>; 185*724ba675SRob Herring default-state = "off"; 186*724ba675SRob Herring }; 187*724ba675SRob Herring 188*724ba675SRob Herring led8 { 189*724ba675SRob Herring label = "status2:yellow:usr"; 190*724ba675SRob Herring gpios = <&gpio0 42 GPIO_ACTIVE_HIGH>; 191*724ba675SRob Herring default-state = "off"; 192*724ba675SRob Herring }; 193*724ba675SRob Herring 194*724ba675SRob Herring led9 { 195*724ba675SRob Herring label = "status3:red:usr"; 196*724ba675SRob Herring gpios = <&gpio0 41 GPIO_ACTIVE_HIGH>; 197*724ba675SRob Herring default-state = "off"; 198*724ba675SRob Herring }; 199*724ba675SRob Herring 200*724ba675SRob Herring led10 { 201*724ba675SRob Herring label = "status3:green:usr"; 202*724ba675SRob Herring gpios = <&gpio0 101 GPIO_ACTIVE_HIGH>; 203*724ba675SRob Herring default-state = "off"; 204*724ba675SRob Herring }; 205*724ba675SRob Herring 206*724ba675SRob Herring led11 { 207*724ba675SRob Herring label = "status3:yellow:usr"; 208*724ba675SRob Herring gpios = <&gpio0 102 GPIO_ACTIVE_HIGH>; 209*724ba675SRob Herring default-state = "off"; 210*724ba675SRob Herring }; 211*724ba675SRob Herring 212*724ba675SRob Herring led12 { 213*724ba675SRob Herring label = "status4:green:heartbeat"; 214*724ba675SRob Herring gpios = <&gpio0 19 GPIO_ACTIVE_HIGH>; 215*724ba675SRob Herring linux,default-trigger = "heartbeat"; 216*724ba675SRob Herring }; 217*724ba675SRob Herring }; 218*724ba675SRob Herring}; 219*724ba675SRob Herring 220*724ba675SRob Herring&k2g_pinctrl { 221*724ba675SRob Herring uart0_pins: uart0-pins { 222*724ba675SRob Herring pinctrl-single,pins = < 223*724ba675SRob Herring K2G_CORE_IOPAD(0x11cc) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* uart0_rxd.uart0_rxd */ 224*724ba675SRob Herring K2G_CORE_IOPAD(0x11d0) (BUFFER_CLASS_B | PIN_PULLDOWN | MUX_MODE0) /* uart0_txd.uart0_txd */ 225*724ba675SRob Herring >; 226*724ba675SRob Herring }; 227*724ba675SRob Herring 228*724ba675SRob Herring qspi_pins: qspi-pins { 229*724ba675SRob Herring pinctrl-single,pins = < 230*724ba675SRob Herring K2G_CORE_IOPAD(0x1204) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_clk.qspi_clk */ 231*724ba675SRob Herring K2G_CORE_IOPAD(0x1208) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_rclk.qspi_rclk */ 232*724ba675SRob Herring K2G_CORE_IOPAD(0x120c) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d0.qspi_d0 */ 233*724ba675SRob Herring K2G_CORE_IOPAD(0x1210) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d1.qspi_d1 */ 234*724ba675SRob Herring K2G_CORE_IOPAD(0x1214) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d2.qspi_d2 */ 235*724ba675SRob Herring K2G_CORE_IOPAD(0x1218) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d3.qspi_d3 */ 236*724ba675SRob Herring K2G_CORE_IOPAD(0x121c) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_csn0.qspi_csn0 */ 237*724ba675SRob Herring >; 238*724ba675SRob Herring }; 239*724ba675SRob Herring 240*724ba675SRob Herring mmc1_pins: mmc1-pins { 241*724ba675SRob Herring pinctrl-single,pins = < 242*724ba675SRob Herring K2G_CORE_IOPAD(0x10fc) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat3.mmc1_dat3 */ 243*724ba675SRob Herring K2G_CORE_IOPAD(0x1100) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat2.mmc1_dat2 */ 244*724ba675SRob Herring K2G_CORE_IOPAD(0x1104) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat1.mmc1_dat1 */ 245*724ba675SRob Herring K2G_CORE_IOPAD(0x1108) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat0.mmc1_dat0 */ 246*724ba675SRob Herring K2G_CORE_IOPAD(0x110c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_clk.mmc1_clk */ 247*724ba675SRob Herring K2G_CORE_IOPAD(0x1110) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_cmd.mmc1_cmd */ 248*724ba675SRob Herring K2G_CORE_IOPAD(0x1114) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* mmc1_sdcd.gpio0_69 */ 249*724ba675SRob Herring K2G_CORE_IOPAD(0x1118) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_sdwp.mmc1_sdwp */ 250*724ba675SRob Herring K2G_CORE_IOPAD(0x111c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_pow.mmc1_pow */ 251*724ba675SRob Herring >; 252*724ba675SRob Herring }; 253*724ba675SRob Herring 254*724ba675SRob Herring i2c0_pins: i2c0-pins { 255*724ba675SRob Herring pinctrl-single,pins = < 256*724ba675SRob Herring K2G_CORE_IOPAD(0x137c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c0_scl.i2c0_scl */ 257*724ba675SRob Herring K2G_CORE_IOPAD(0x1380) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c0_sda.i2c0_sda */ 258*724ba675SRob Herring >; 259*724ba675SRob Herring }; 260*724ba675SRob Herring 261*724ba675SRob Herring i2c1_pins: i2c1-pins { 262*724ba675SRob Herring pinctrl-single,pins = < 263*724ba675SRob Herring K2G_CORE_IOPAD(0x1384) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c1_scl.i2c1_scl */ 264*724ba675SRob Herring K2G_CORE_IOPAD(0x1388) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c1_sda.i2c1_sda */ 265*724ba675SRob Herring >; 266*724ba675SRob Herring }; 267*724ba675SRob Herring 268*724ba675SRob Herring user_leds: user-leds-pins { 269*724ba675SRob Herring pinctrl-single,pins = < 270*724ba675SRob Herring K2G_CORE_IOPAD(0x102c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad11.gpio0_11 */ 271*724ba675SRob Herring K2G_CORE_IOPAD(0x1030) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad12.gpio0_12 */ 272*724ba675SRob Herring K2G_CORE_IOPAD(0x1034) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad13.gpio0_13 */ 273*724ba675SRob Herring K2G_CORE_IOPAD(0x1038) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad14.gpio0_14 */ 274*724ba675SRob Herring K2G_CORE_IOPAD(0x103c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad15.gpio0_15 */ 275*724ba675SRob Herring K2G_CORE_IOPAD(0x1040) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_clk.gpio0_16 */ 276*724ba675SRob Herring K2G_CORE_IOPAD(0x104c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_wen.gpio0_19 */ 277*724ba675SRob Herring K2G_CORE_IOPAD(0x10b0) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data9.gpio0_44 */ 278*724ba675SRob Herring K2G_CORE_IOPAD(0x10ac) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data10.gpio0_43 */ 279*724ba675SRob Herring K2G_CORE_IOPAD(0x10a8) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data11.gpio0_42 */ 280*724ba675SRob Herring K2G_CORE_IOPAD(0x10a4) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data12.gpio0_41 */ 281*724ba675SRob Herring K2G_CORE_IOPAD(0x11b8) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* spi2_scsn0.gpio0_101 */ 282*724ba675SRob Herring K2G_CORE_IOPAD(0x11bc) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* spi2_scsn1.gpio0_102 */ 283*724ba675SRob Herring >; 284*724ba675SRob Herring }; 285*724ba675SRob Herring 286*724ba675SRob Herring emac_pins: emac-pins { 287*724ba675SRob Herring pinctrl-single,pins = < 288*724ba675SRob Herring K2G_CORE_IOPAD(0x113c) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD1.RGMII_RXD1 */ 289*724ba675SRob Herring K2G_CORE_IOPAD(0x1138) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD2.RGMII_RXD2 */ 290*724ba675SRob Herring K2G_CORE_IOPAD(0x1134) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD3.RGMII_RXD3 */ 291*724ba675SRob Herring K2G_CORE_IOPAD(0x1140) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD0.RGMII_RXD0 */ 292*724ba675SRob Herring K2G_CORE_IOPAD(0x1178) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD0.RGMII_TXD0 */ 293*724ba675SRob Herring K2G_CORE_IOPAD(0x1174) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD1.RGMII_TXD1 */ 294*724ba675SRob Herring K2G_CORE_IOPAD(0x1170) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD2.RGMII_TXD2 */ 295*724ba675SRob Herring K2G_CORE_IOPAD(0x116c) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD3.RGMII_TXD3 */ 296*724ba675SRob Herring K2G_CORE_IOPAD(0x1154) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXCLK.RGMII_TXC */ 297*724ba675SRob Herring K2G_CORE_IOPAD(0x117c) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXEN.RGMII_TXCTL */ 298*724ba675SRob Herring K2G_CORE_IOPAD(0x1120) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXCLK.RGMII_RXC */ 299*724ba675SRob Herring K2G_CORE_IOPAD(0x1144) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXDV.RGMII_RXCTL */ 300*724ba675SRob Herring >; 301*724ba675SRob Herring }; 302*724ba675SRob Herring 303*724ba675SRob Herring mdio_pins: mdio-pins { 304*724ba675SRob Herring pinctrl-single,pins = < 305*724ba675SRob Herring K2G_CORE_IOPAD(0x118c) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* MDIO_CLK.MDIO_CLK */ 306*724ba675SRob Herring K2G_CORE_IOPAD(0x1188) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* MDIO_DATA.MDIO_DATA */ 307*724ba675SRob Herring >; 308*724ba675SRob Herring }; 309*724ba675SRob Herring}; 310*724ba675SRob Herring 311*724ba675SRob Herring&uart0 { 312*724ba675SRob Herring pinctrl-names = "default"; 313*724ba675SRob Herring pinctrl-0 = <&uart0_pins>; 314*724ba675SRob Herring status = "okay"; 315*724ba675SRob Herring}; 316*724ba675SRob Herring 317*724ba675SRob Herring&dsp0 { 318*724ba675SRob Herring memory-region = <&dsp_common_memory>; 319*724ba675SRob Herring status = "okay"; 320*724ba675SRob Herring}; 321*724ba675SRob Herring 322*724ba675SRob Herring&qspi { 323*724ba675SRob Herring pinctrl-names = "default"; 324*724ba675SRob Herring pinctrl-0 = <&qspi_pins>; 325*724ba675SRob Herring cdns,rclk-en; 326*724ba675SRob Herring status = "okay"; 327*724ba675SRob Herring 328*724ba675SRob Herring flash0: flash@0 { 329*724ba675SRob Herring compatible = "s25fl256s1", "jedec,spi-nor"; 330*724ba675SRob Herring reg = <0>; 331*724ba675SRob Herring spi-tx-bus-width = <1>; 332*724ba675SRob Herring spi-rx-bus-width = <4>; 333*724ba675SRob Herring spi-max-frequency = <96000000>; 334*724ba675SRob Herring #address-cells = <1>; 335*724ba675SRob Herring #size-cells = <1>; 336*724ba675SRob Herring cdns,read-delay = <5>; 337*724ba675SRob Herring cdns,tshsl-ns = <500>; 338*724ba675SRob Herring cdns,tsd2d-ns = <500>; 339*724ba675SRob Herring cdns,tchsh-ns = <119>; 340*724ba675SRob Herring cdns,tslch-ns = <119>; 341*724ba675SRob Herring 342*724ba675SRob Herring partition@0 { 343*724ba675SRob Herring label = "QSPI.u-boot"; 344*724ba675SRob Herring reg = <0x00000000 0x00100000>; 345*724ba675SRob Herring }; 346*724ba675SRob Herring partition@1 { 347*724ba675SRob Herring label = "QSPI.u-boot-env"; 348*724ba675SRob Herring reg = <0x00100000 0x00040000>; 349*724ba675SRob Herring }; 350*724ba675SRob Herring partition@2 { 351*724ba675SRob Herring label = "QSPI.skern"; 352*724ba675SRob Herring reg = <0x00140000 0x0040000>; 353*724ba675SRob Herring }; 354*724ba675SRob Herring partition@3 { 355*724ba675SRob Herring label = "QSPI.pmmc-firmware"; 356*724ba675SRob Herring reg = <0x00180000 0x0040000>; 357*724ba675SRob Herring }; 358*724ba675SRob Herring partition@4 { 359*724ba675SRob Herring label = "QSPI.kernel"; 360*724ba675SRob Herring reg = <0x001c0000 0x0800000>; 361*724ba675SRob Herring }; 362*724ba675SRob Herring partition@5 { 363*724ba675SRob Herring label = "QSPI.u-boot-spl-os"; 364*724ba675SRob Herring reg = <0x009c0000 0x0040000>; 365*724ba675SRob Herring }; 366*724ba675SRob Herring partition@6 { 367*724ba675SRob Herring label = "QSPI.file-system"; 368*724ba675SRob Herring reg = <0x00a00000 0x1600000>; 369*724ba675SRob Herring }; 370*724ba675SRob Herring }; 371*724ba675SRob Herring}; 372*724ba675SRob Herring 373*724ba675SRob Herring&gpio0 { 374*724ba675SRob Herring status = "okay"; 375*724ba675SRob Herring}; 376*724ba675SRob Herring 377*724ba675SRob Herring&gpio1 { 378*724ba675SRob Herring status = "okay"; 379*724ba675SRob Herring}; 380*724ba675SRob Herring 381*724ba675SRob Herring&mmc1 { 382*724ba675SRob Herring pinctrl-names = "default"; 383*724ba675SRob Herring pinctrl-0 = <&mmc1_pins>; 384*724ba675SRob Herring vmmc-supply = <&vdd_3v3>; 385*724ba675SRob Herring cd-gpios = <&gpio0 69 GPIO_ACTIVE_LOW>; 386*724ba675SRob Herring status = "okay"; 387*724ba675SRob Herring}; 388*724ba675SRob Herring 389*724ba675SRob Herring&i2c0 { 390*724ba675SRob Herring pinctrl-names = "default"; 391*724ba675SRob Herring pinctrl-0 = <&i2c0_pins>; 392*724ba675SRob Herring status = "okay"; 393*724ba675SRob Herring 394*724ba675SRob Herring eeprom@50 { 395*724ba675SRob Herring compatible = "atmel,24c256"; 396*724ba675SRob Herring reg = <0x50>; 397*724ba675SRob Herring }; 398*724ba675SRob Herring}; 399*724ba675SRob Herring 400*724ba675SRob Herring&i2c1 { 401*724ba675SRob Herring pinctrl-names = "default"; 402*724ba675SRob Herring pinctrl-0 = <&i2c1_pins>; 403*724ba675SRob Herring status = "okay"; 404*724ba675SRob Herring clock-frequency = <400000>; 405*724ba675SRob Herring 406*724ba675SRob Herring pca9536: gpio@41 { 407*724ba675SRob Herring compatible = "ti,pca9536"; 408*724ba675SRob Herring reg = <0x41>; 409*724ba675SRob Herring gpio-controller; 410*724ba675SRob Herring #gpio-cells = <2>; 411*724ba675SRob Herring vcc-supply = <&vdd_3v3>; 412*724ba675SRob Herring }; 413*724ba675SRob Herring}; 414*724ba675SRob Herring 415*724ba675SRob Herring&qmss { 416*724ba675SRob Herring status = "okay"; 417*724ba675SRob Herring}; 418*724ba675SRob Herring 419*724ba675SRob Herring&knav_dmas { 420*724ba675SRob Herring status = "okay"; 421*724ba675SRob Herring}; 422*724ba675SRob Herring 423*724ba675SRob Herring&netcp { 424*724ba675SRob Herring pinctrl-names = "default"; 425*724ba675SRob Herring pinctrl-0 = <&emac_pins>; 426*724ba675SRob Herring status = "okay"; 427*724ba675SRob Herring}; 428*724ba675SRob Herring 429*724ba675SRob Herring&mdio { 430*724ba675SRob Herring pinctrl-names = "default"; 431*724ba675SRob Herring pinctrl-0 = <&mdio_pins>; 432*724ba675SRob Herring status = "okay"; 433*724ba675SRob Herring ethphy0: ethernet-phy@0 { 434*724ba675SRob Herring reg = <0>; 435*724ba675SRob Herring ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>; 436*724ba675SRob Herring ti,tx-internal-delay = <DP83867_RGMIIDCTL_250_PS>; 437*724ba675SRob Herring ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_8_B_NIB>; 438*724ba675SRob Herring ti,min-output-impedance; 439*724ba675SRob Herring ti,dp83867-rxctrl-strap-quirk; 440*724ba675SRob Herring }; 441*724ba675SRob Herring}; 442*724ba675SRob Herring 443*724ba675SRob Herring&gbe0 { 444*724ba675SRob Herring phy-handle = <ðphy0>; 445*724ba675SRob Herring phy-mode = "rgmii-id"; 446*724ba675SRob Herring status = "okay"; 447*724ba675SRob Herring}; 448