1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2724ba675SRob Herring/* 3724ba675SRob Herring * Device Tree Source for K2G Industrial Communication Engine EVM 4724ba675SRob Herring * 5*11621bedSNishanth Menon * Copyright (C) 2017 Texas Instruments Incorporated - https://www.ti.com/ 6724ba675SRob Herring */ 7724ba675SRob Herring/dts-v1/; 8724ba675SRob Herring 9724ba675SRob Herring#include "keystone-k2g.dtsi" 10724ba675SRob Herring#include <dt-bindings/net/ti-dp83867.h> 11724ba675SRob Herring 12724ba675SRob Herring/ { 13724ba675SRob Herring compatible = "ti,k2g-ice", "ti,k2g", "ti,keystone"; 14724ba675SRob Herring model = "Texas Instruments K2G Industrial Communication EVM"; 15724ba675SRob Herring 16724ba675SRob Herring memory@800000000 { 17724ba675SRob Herring device_type = "memory"; 18724ba675SRob Herring reg = <0x00000008 0x00000000 0x00000000 0x20000000>; 19724ba675SRob Herring }; 20724ba675SRob Herring 21724ba675SRob Herring reserved-memory { 22724ba675SRob Herring #address-cells = <2>; 23724ba675SRob Herring #size-cells = <2>; 24724ba675SRob Herring ranges; 25724ba675SRob Herring 26724ba675SRob Herring dsp_common_memory: dsp-common-memory@81f800000 { 27724ba675SRob Herring compatible = "shared-dma-pool"; 28724ba675SRob Herring reg = <0x00000008 0x1f800000 0x00000000 0x800000>; 29724ba675SRob Herring reusable; 30724ba675SRob Herring status = "okay"; 31724ba675SRob Herring }; 32724ba675SRob Herring }; 33724ba675SRob Herring 34724ba675SRob Herring vmain: fixedregulator-vmain { 35724ba675SRob Herring compatible = "regulator-fixed"; 36724ba675SRob Herring regulator-name = "vmain_fixed"; 37724ba675SRob Herring regulator-min-microvolt = <24000000>; 38724ba675SRob Herring regulator-max-microvolt = <24000000>; 39724ba675SRob Herring regulator-always-on; 40724ba675SRob Herring }; 41724ba675SRob Herring 42724ba675SRob Herring v5_0: fixedregulator-v5_0 { 43724ba675SRob Herring /* TPS54531 */ 44724ba675SRob Herring compatible = "regulator-fixed"; 45724ba675SRob Herring regulator-name = "v5_0_fixed"; 46724ba675SRob Herring regulator-min-microvolt = <5000000>; 47724ba675SRob Herring regulator-max-microvolt = <5000000>; 48724ba675SRob Herring vin-supply = <&vmain>; 49724ba675SRob Herring regulator-always-on; 50724ba675SRob Herring }; 51724ba675SRob Herring 52724ba675SRob Herring vdd_3v3: fixedregulator-vdd_3v3 { 53724ba675SRob Herring /* TLV62084 */ 54724ba675SRob Herring compatible = "regulator-fixed"; 55724ba675SRob Herring regulator-name = "vdd_3v3_fixed"; 56724ba675SRob Herring regulator-min-microvolt = <3300000>; 57724ba675SRob Herring regulator-max-microvolt = <3300000>; 58724ba675SRob Herring vin-supply = <&v5_0>; 59724ba675SRob Herring regulator-always-on; 60724ba675SRob Herring }; 61724ba675SRob Herring 62724ba675SRob Herring vdd_1v8: fixedregulator-vdd_1v8 { 63724ba675SRob Herring /* TLV62084 */ 64724ba675SRob Herring compatible = "regulator-fixed"; 65724ba675SRob Herring regulator-name = "vdd_1v8_fixed"; 66724ba675SRob Herring regulator-min-microvolt = <1800000>; 67724ba675SRob Herring regulator-max-microvolt = <1800000>; 68724ba675SRob Herring vin-supply = <&v5_0>; 69724ba675SRob Herring regulator-always-on; 70724ba675SRob Herring }; 71724ba675SRob Herring 72724ba675SRob Herring vdds_ddr: fixedregulator-vdds_ddr { 73724ba675SRob Herring /* TLV62080 */ 74724ba675SRob Herring compatible = "regulator-fixed"; 75724ba675SRob Herring regulator-name = "vdds_ddr_fixed"; 76724ba675SRob Herring regulator-min-microvolt = <1350000>; 77724ba675SRob Herring regulator-max-microvolt = <1350000>; 78724ba675SRob Herring vin-supply = <&v5_0>; 79724ba675SRob Herring regulator-always-on; 80724ba675SRob Herring }; 81724ba675SRob Herring 82724ba675SRob Herring vref_ddr: fixedregulator-vref_ddr { 83724ba675SRob Herring /* LP2996A */ 84724ba675SRob Herring compatible = "regulator-fixed"; 85724ba675SRob Herring regulator-name = "vref_ddr_fixed"; 86724ba675SRob Herring regulator-min-microvolt = <675000>; 87724ba675SRob Herring regulator-max-microvolt = <675000>; 88724ba675SRob Herring vin-supply = <&vdd_3v3>; 89724ba675SRob Herring regulator-always-on; 90724ba675SRob Herring }; 91724ba675SRob Herring 92724ba675SRob Herring vtt_ddr: fixedregulator-vtt_ddr { 93724ba675SRob Herring /* LP2996A */ 94724ba675SRob Herring compatible = "regulator-fixed"; 95724ba675SRob Herring regulator-name = "vtt_ddr_fixed"; 96724ba675SRob Herring regulator-min-microvolt = <675000>; 97724ba675SRob Herring regulator-max-microvolt = <675000>; 98724ba675SRob Herring vin-supply = <&vdd_3v3>; 99724ba675SRob Herring regulator-always-on; 100724ba675SRob Herring }; 101724ba675SRob Herring 102724ba675SRob Herring vdd_0v9: fixedregulator-vdd_0v9 { 103724ba675SRob Herring /* TPS62180 */ 104724ba675SRob Herring compatible = "regulator-fixed"; 105724ba675SRob Herring regulator-name = "vdd_0v9_fixed"; 106724ba675SRob Herring regulator-min-microvolt = <900000>; 107724ba675SRob Herring regulator-max-microvolt = <900000>; 108724ba675SRob Herring vin-supply = <&v5_0>; 109724ba675SRob Herring regulator-always-on; 110724ba675SRob Herring }; 111724ba675SRob Herring 112724ba675SRob Herring vddb: fixedregulator-vddb { 113724ba675SRob Herring /* TPS22945 */ 114724ba675SRob Herring compatible = "regulator-fixed"; 115724ba675SRob Herring regulator-name = "vddb_fixed"; 116724ba675SRob Herring regulator-min-microvolt = <3300000>; 117724ba675SRob Herring regulator-max-microvolt = <3300000>; 118724ba675SRob Herring 119724ba675SRob Herring gpio = <&gpio1 53 GPIO_ACTIVE_HIGH>; 120724ba675SRob Herring enable-active-high; 121724ba675SRob Herring }; 122724ba675SRob Herring 123724ba675SRob Herring gpio-decoder { 124724ba675SRob Herring compatible = "gpio-decoder"; 125724ba675SRob Herring gpios = <&pca9536 3 GPIO_ACTIVE_HIGH>, 126724ba675SRob Herring <&pca9536 2 GPIO_ACTIVE_HIGH>, 127724ba675SRob Herring <&pca9536 1 GPIO_ACTIVE_HIGH>, 128724ba675SRob Herring <&pca9536 0 GPIO_ACTIVE_HIGH>; 129724ba675SRob Herring linux,axis = <0>; /* ABS_X */ 130724ba675SRob Herring decoder-max-value = <9>; 131724ba675SRob Herring }; 132724ba675SRob Herring 133724ba675SRob Herring leds1 { 134724ba675SRob Herring compatible = "gpio-leds"; 135724ba675SRob Herring pinctrl-names = "default"; 136724ba675SRob Herring pinctrl-0 = <&user_leds>; 137724ba675SRob Herring 138724ba675SRob Herring led0 { 139724ba675SRob Herring label = "status0:red:cpu0"; 140724ba675SRob Herring gpios = <&gpio0 11 GPIO_ACTIVE_HIGH>; 141724ba675SRob Herring default-state = "off"; 142724ba675SRob Herring linux,default-trigger = "cpu0"; 143724ba675SRob Herring }; 144724ba675SRob Herring 145724ba675SRob Herring led1 { 146724ba675SRob Herring label = "status0:green:usr"; 147724ba675SRob Herring gpios = <&gpio0 12 GPIO_ACTIVE_HIGH>; 148724ba675SRob Herring default-state = "off"; 149724ba675SRob Herring }; 150724ba675SRob Herring 151724ba675SRob Herring led2 { 152724ba675SRob Herring label = "status0:yellow:usr"; 153724ba675SRob Herring gpios = <&gpio0 13 GPIO_ACTIVE_HIGH>; 154724ba675SRob Herring default-state = "off"; 155724ba675SRob Herring }; 156724ba675SRob Herring 157724ba675SRob Herring led3 { 158724ba675SRob Herring label = "status1:red:mmc0"; 159724ba675SRob Herring gpios = <&gpio0 14 GPIO_ACTIVE_HIGH>; 160724ba675SRob Herring default-state = "off"; 161724ba675SRob Herring linux,default-trigger = "mmc0"; 162724ba675SRob Herring }; 163724ba675SRob Herring 164724ba675SRob Herring led4 { 165724ba675SRob Herring label = "status1:green:usr"; 166724ba675SRob Herring gpios = <&gpio0 15 GPIO_ACTIVE_HIGH>; 167724ba675SRob Herring default-state = "off"; 168724ba675SRob Herring }; 169724ba675SRob Herring 170724ba675SRob Herring led5 { 171724ba675SRob Herring label = "status1:yellow:usr"; 172724ba675SRob Herring gpios = <&gpio0 16 GPIO_ACTIVE_HIGH>; 173724ba675SRob Herring default-state = "off"; 174724ba675SRob Herring }; 175724ba675SRob Herring 176724ba675SRob Herring led6 { 177724ba675SRob Herring label = "status2:red:usr"; 178724ba675SRob Herring gpios = <&gpio0 44 GPIO_ACTIVE_HIGH>; 179724ba675SRob Herring default-state = "off"; 180724ba675SRob Herring }; 181724ba675SRob Herring 182724ba675SRob Herring led7 { 183724ba675SRob Herring label = "status2:green:usr"; 184724ba675SRob Herring gpios = <&gpio0 43 GPIO_ACTIVE_HIGH>; 185724ba675SRob Herring default-state = "off"; 186724ba675SRob Herring }; 187724ba675SRob Herring 188724ba675SRob Herring led8 { 189724ba675SRob Herring label = "status2:yellow:usr"; 190724ba675SRob Herring gpios = <&gpio0 42 GPIO_ACTIVE_HIGH>; 191724ba675SRob Herring default-state = "off"; 192724ba675SRob Herring }; 193724ba675SRob Herring 194724ba675SRob Herring led9 { 195724ba675SRob Herring label = "status3:red:usr"; 196724ba675SRob Herring gpios = <&gpio0 41 GPIO_ACTIVE_HIGH>; 197724ba675SRob Herring default-state = "off"; 198724ba675SRob Herring }; 199724ba675SRob Herring 200724ba675SRob Herring led10 { 201724ba675SRob Herring label = "status3:green:usr"; 202724ba675SRob Herring gpios = <&gpio0 101 GPIO_ACTIVE_HIGH>; 203724ba675SRob Herring default-state = "off"; 204724ba675SRob Herring }; 205724ba675SRob Herring 206724ba675SRob Herring led11 { 207724ba675SRob Herring label = "status3:yellow:usr"; 208724ba675SRob Herring gpios = <&gpio0 102 GPIO_ACTIVE_HIGH>; 209724ba675SRob Herring default-state = "off"; 210724ba675SRob Herring }; 211724ba675SRob Herring 212724ba675SRob Herring led12 { 213724ba675SRob Herring label = "status4:green:heartbeat"; 214724ba675SRob Herring gpios = <&gpio0 19 GPIO_ACTIVE_HIGH>; 215724ba675SRob Herring linux,default-trigger = "heartbeat"; 216724ba675SRob Herring }; 217724ba675SRob Herring }; 218724ba675SRob Herring}; 219724ba675SRob Herring 220724ba675SRob Herring&k2g_pinctrl { 221724ba675SRob Herring uart0_pins: uart0-pins { 222724ba675SRob Herring pinctrl-single,pins = < 223724ba675SRob Herring K2G_CORE_IOPAD(0x11cc) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* uart0_rxd.uart0_rxd */ 224724ba675SRob Herring K2G_CORE_IOPAD(0x11d0) (BUFFER_CLASS_B | PIN_PULLDOWN | MUX_MODE0) /* uart0_txd.uart0_txd */ 225724ba675SRob Herring >; 226724ba675SRob Herring }; 227724ba675SRob Herring 228724ba675SRob Herring qspi_pins: qspi-pins { 229724ba675SRob Herring pinctrl-single,pins = < 230724ba675SRob Herring K2G_CORE_IOPAD(0x1204) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_clk.qspi_clk */ 231724ba675SRob Herring K2G_CORE_IOPAD(0x1208) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_rclk.qspi_rclk */ 232724ba675SRob Herring K2G_CORE_IOPAD(0x120c) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d0.qspi_d0 */ 233724ba675SRob Herring K2G_CORE_IOPAD(0x1210) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d1.qspi_d1 */ 234724ba675SRob Herring K2G_CORE_IOPAD(0x1214) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d2.qspi_d2 */ 235724ba675SRob Herring K2G_CORE_IOPAD(0x1218) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d3.qspi_d3 */ 236724ba675SRob Herring K2G_CORE_IOPAD(0x121c) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_csn0.qspi_csn0 */ 237724ba675SRob Herring >; 238724ba675SRob Herring }; 239724ba675SRob Herring 240724ba675SRob Herring mmc1_pins: mmc1-pins { 241724ba675SRob Herring pinctrl-single,pins = < 242724ba675SRob Herring K2G_CORE_IOPAD(0x10fc) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat3.mmc1_dat3 */ 243724ba675SRob Herring K2G_CORE_IOPAD(0x1100) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat2.mmc1_dat2 */ 244724ba675SRob Herring K2G_CORE_IOPAD(0x1104) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat1.mmc1_dat1 */ 245724ba675SRob Herring K2G_CORE_IOPAD(0x1108) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat0.mmc1_dat0 */ 246724ba675SRob Herring K2G_CORE_IOPAD(0x110c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_clk.mmc1_clk */ 247724ba675SRob Herring K2G_CORE_IOPAD(0x1110) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_cmd.mmc1_cmd */ 248724ba675SRob Herring K2G_CORE_IOPAD(0x1114) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* mmc1_sdcd.gpio0_69 */ 249724ba675SRob Herring K2G_CORE_IOPAD(0x1118) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_sdwp.mmc1_sdwp */ 250724ba675SRob Herring K2G_CORE_IOPAD(0x111c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_pow.mmc1_pow */ 251724ba675SRob Herring >; 252724ba675SRob Herring }; 253724ba675SRob Herring 254724ba675SRob Herring i2c0_pins: i2c0-pins { 255724ba675SRob Herring pinctrl-single,pins = < 256724ba675SRob Herring K2G_CORE_IOPAD(0x137c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c0_scl.i2c0_scl */ 257724ba675SRob Herring K2G_CORE_IOPAD(0x1380) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c0_sda.i2c0_sda */ 258724ba675SRob Herring >; 259724ba675SRob Herring }; 260724ba675SRob Herring 261724ba675SRob Herring i2c1_pins: i2c1-pins { 262724ba675SRob Herring pinctrl-single,pins = < 263724ba675SRob Herring K2G_CORE_IOPAD(0x1384) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c1_scl.i2c1_scl */ 264724ba675SRob Herring K2G_CORE_IOPAD(0x1388) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c1_sda.i2c1_sda */ 265724ba675SRob Herring >; 266724ba675SRob Herring }; 267724ba675SRob Herring 268724ba675SRob Herring user_leds: user-leds-pins { 269724ba675SRob Herring pinctrl-single,pins = < 270724ba675SRob Herring K2G_CORE_IOPAD(0x102c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad11.gpio0_11 */ 271724ba675SRob Herring K2G_CORE_IOPAD(0x1030) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad12.gpio0_12 */ 272724ba675SRob Herring K2G_CORE_IOPAD(0x1034) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad13.gpio0_13 */ 273724ba675SRob Herring K2G_CORE_IOPAD(0x1038) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad14.gpio0_14 */ 274724ba675SRob Herring K2G_CORE_IOPAD(0x103c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad15.gpio0_15 */ 275724ba675SRob Herring K2G_CORE_IOPAD(0x1040) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_clk.gpio0_16 */ 276724ba675SRob Herring K2G_CORE_IOPAD(0x104c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_wen.gpio0_19 */ 277724ba675SRob Herring K2G_CORE_IOPAD(0x10b0) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data9.gpio0_44 */ 278724ba675SRob Herring K2G_CORE_IOPAD(0x10ac) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data10.gpio0_43 */ 279724ba675SRob Herring K2G_CORE_IOPAD(0x10a8) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data11.gpio0_42 */ 280724ba675SRob Herring K2G_CORE_IOPAD(0x10a4) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data12.gpio0_41 */ 281724ba675SRob Herring K2G_CORE_IOPAD(0x11b8) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* spi2_scsn0.gpio0_101 */ 282724ba675SRob Herring K2G_CORE_IOPAD(0x11bc) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* spi2_scsn1.gpio0_102 */ 283724ba675SRob Herring >; 284724ba675SRob Herring }; 285724ba675SRob Herring 286724ba675SRob Herring emac_pins: emac-pins { 287724ba675SRob Herring pinctrl-single,pins = < 288724ba675SRob Herring K2G_CORE_IOPAD(0x113c) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD1.RGMII_RXD1 */ 289724ba675SRob Herring K2G_CORE_IOPAD(0x1138) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD2.RGMII_RXD2 */ 290724ba675SRob Herring K2G_CORE_IOPAD(0x1134) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD3.RGMII_RXD3 */ 291724ba675SRob Herring K2G_CORE_IOPAD(0x1140) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD0.RGMII_RXD0 */ 292724ba675SRob Herring K2G_CORE_IOPAD(0x1178) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD0.RGMII_TXD0 */ 293724ba675SRob Herring K2G_CORE_IOPAD(0x1174) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD1.RGMII_TXD1 */ 294724ba675SRob Herring K2G_CORE_IOPAD(0x1170) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD2.RGMII_TXD2 */ 295724ba675SRob Herring K2G_CORE_IOPAD(0x116c) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD3.RGMII_TXD3 */ 296724ba675SRob Herring K2G_CORE_IOPAD(0x1154) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXCLK.RGMII_TXC */ 297724ba675SRob Herring K2G_CORE_IOPAD(0x117c) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXEN.RGMII_TXCTL */ 298724ba675SRob Herring K2G_CORE_IOPAD(0x1120) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXCLK.RGMII_RXC */ 299724ba675SRob Herring K2G_CORE_IOPAD(0x1144) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXDV.RGMII_RXCTL */ 300724ba675SRob Herring >; 301724ba675SRob Herring }; 302724ba675SRob Herring 303724ba675SRob Herring mdio_pins: mdio-pins { 304724ba675SRob Herring pinctrl-single,pins = < 305724ba675SRob Herring K2G_CORE_IOPAD(0x118c) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* MDIO_CLK.MDIO_CLK */ 306724ba675SRob Herring K2G_CORE_IOPAD(0x1188) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* MDIO_DATA.MDIO_DATA */ 307724ba675SRob Herring >; 308724ba675SRob Herring }; 309724ba675SRob Herring}; 310724ba675SRob Herring 311724ba675SRob Herring&uart0 { 312724ba675SRob Herring pinctrl-names = "default"; 313724ba675SRob Herring pinctrl-0 = <&uart0_pins>; 314724ba675SRob Herring status = "okay"; 315724ba675SRob Herring}; 316724ba675SRob Herring 317724ba675SRob Herring&dsp0 { 318724ba675SRob Herring memory-region = <&dsp_common_memory>; 319724ba675SRob Herring status = "okay"; 320724ba675SRob Herring}; 321724ba675SRob Herring 322724ba675SRob Herring&qspi { 323724ba675SRob Herring pinctrl-names = "default"; 324724ba675SRob Herring pinctrl-0 = <&qspi_pins>; 325724ba675SRob Herring cdns,rclk-en; 326724ba675SRob Herring status = "okay"; 327724ba675SRob Herring 328724ba675SRob Herring flash0: flash@0 { 329724ba675SRob Herring compatible = "s25fl256s1", "jedec,spi-nor"; 330724ba675SRob Herring reg = <0>; 331724ba675SRob Herring spi-tx-bus-width = <1>; 332724ba675SRob Herring spi-rx-bus-width = <4>; 333724ba675SRob Herring spi-max-frequency = <96000000>; 334724ba675SRob Herring #address-cells = <1>; 335724ba675SRob Herring #size-cells = <1>; 336724ba675SRob Herring cdns,read-delay = <5>; 337724ba675SRob Herring cdns,tshsl-ns = <500>; 338724ba675SRob Herring cdns,tsd2d-ns = <500>; 339724ba675SRob Herring cdns,tchsh-ns = <119>; 340724ba675SRob Herring cdns,tslch-ns = <119>; 341724ba675SRob Herring 342724ba675SRob Herring partition@0 { 343724ba675SRob Herring label = "QSPI.u-boot"; 344724ba675SRob Herring reg = <0x00000000 0x00100000>; 345724ba675SRob Herring }; 346724ba675SRob Herring partition@1 { 347724ba675SRob Herring label = "QSPI.u-boot-env"; 348724ba675SRob Herring reg = <0x00100000 0x00040000>; 349724ba675SRob Herring }; 350724ba675SRob Herring partition@2 { 351724ba675SRob Herring label = "QSPI.skern"; 352724ba675SRob Herring reg = <0x00140000 0x0040000>; 353724ba675SRob Herring }; 354724ba675SRob Herring partition@3 { 355724ba675SRob Herring label = "QSPI.pmmc-firmware"; 356724ba675SRob Herring reg = <0x00180000 0x0040000>; 357724ba675SRob Herring }; 358724ba675SRob Herring partition@4 { 359724ba675SRob Herring label = "QSPI.kernel"; 360724ba675SRob Herring reg = <0x001c0000 0x0800000>; 361724ba675SRob Herring }; 362724ba675SRob Herring partition@5 { 363724ba675SRob Herring label = "QSPI.u-boot-spl-os"; 364724ba675SRob Herring reg = <0x009c0000 0x0040000>; 365724ba675SRob Herring }; 366724ba675SRob Herring partition@6 { 367724ba675SRob Herring label = "QSPI.file-system"; 368724ba675SRob Herring reg = <0x00a00000 0x1600000>; 369724ba675SRob Herring }; 370724ba675SRob Herring }; 371724ba675SRob Herring}; 372724ba675SRob Herring 373724ba675SRob Herring&gpio0 { 374724ba675SRob Herring status = "okay"; 375724ba675SRob Herring}; 376724ba675SRob Herring 377724ba675SRob Herring&gpio1 { 378724ba675SRob Herring status = "okay"; 379724ba675SRob Herring}; 380724ba675SRob Herring 381724ba675SRob Herring&mmc1 { 382724ba675SRob Herring pinctrl-names = "default"; 383724ba675SRob Herring pinctrl-0 = <&mmc1_pins>; 384724ba675SRob Herring vmmc-supply = <&vdd_3v3>; 385724ba675SRob Herring cd-gpios = <&gpio0 69 GPIO_ACTIVE_LOW>; 386724ba675SRob Herring status = "okay"; 387724ba675SRob Herring}; 388724ba675SRob Herring 389724ba675SRob Herring&i2c0 { 390724ba675SRob Herring pinctrl-names = "default"; 391724ba675SRob Herring pinctrl-0 = <&i2c0_pins>; 392724ba675SRob Herring status = "okay"; 393724ba675SRob Herring 394724ba675SRob Herring eeprom@50 { 395724ba675SRob Herring compatible = "atmel,24c256"; 396724ba675SRob Herring reg = <0x50>; 397724ba675SRob Herring }; 398724ba675SRob Herring}; 399724ba675SRob Herring 400724ba675SRob Herring&i2c1 { 401724ba675SRob Herring pinctrl-names = "default"; 402724ba675SRob Herring pinctrl-0 = <&i2c1_pins>; 403724ba675SRob Herring status = "okay"; 404724ba675SRob Herring clock-frequency = <400000>; 405724ba675SRob Herring 406724ba675SRob Herring pca9536: gpio@41 { 407724ba675SRob Herring compatible = "ti,pca9536"; 408724ba675SRob Herring reg = <0x41>; 409724ba675SRob Herring gpio-controller; 410724ba675SRob Herring #gpio-cells = <2>; 411724ba675SRob Herring vcc-supply = <&vdd_3v3>; 412724ba675SRob Herring }; 413724ba675SRob Herring}; 414724ba675SRob Herring 415724ba675SRob Herring&qmss { 416724ba675SRob Herring status = "okay"; 417724ba675SRob Herring}; 418724ba675SRob Herring 419724ba675SRob Herring&knav_dmas { 420724ba675SRob Herring status = "okay"; 421724ba675SRob Herring}; 422724ba675SRob Herring 423724ba675SRob Herring&netcp { 424724ba675SRob Herring pinctrl-names = "default"; 425724ba675SRob Herring pinctrl-0 = <&emac_pins>; 426724ba675SRob Herring status = "okay"; 427724ba675SRob Herring}; 428724ba675SRob Herring 429724ba675SRob Herring&mdio { 430724ba675SRob Herring pinctrl-names = "default"; 431724ba675SRob Herring pinctrl-0 = <&mdio_pins>; 432724ba675SRob Herring status = "okay"; 433724ba675SRob Herring ethphy0: ethernet-phy@0 { 434724ba675SRob Herring reg = <0>; 435724ba675SRob Herring ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>; 436724ba675SRob Herring ti,tx-internal-delay = <DP83867_RGMIIDCTL_250_PS>; 437724ba675SRob Herring ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_8_B_NIB>; 438724ba675SRob Herring ti,min-output-impedance; 439724ba675SRob Herring ti,dp83867-rxctrl-strap-quirk; 440724ba675SRob Herring }; 441724ba675SRob Herring}; 442724ba675SRob Herring 443724ba675SRob Herring&gbe0 { 444724ba675SRob Herring phy-handle = <ðphy0>; 445724ba675SRob Herring phy-mode = "rgmii-id"; 446724ba675SRob Herring status = "okay"; 447724ba675SRob Herring}; 448