xref: /linux/scripts/dtc/include-prefixes/arm/samsung/exynos5420.dtsi (revision 621cde16e49b3ecf7d59a8106a20aaebfb4a59a9)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0
2724ba675SRob Herring/*
3724ba675SRob Herring * Samsung Exynos5420 SoC device tree source
4724ba675SRob Herring *
5724ba675SRob Herring * Copyright (c) 2013 Samsung Electronics Co., Ltd.
6724ba675SRob Herring *		http://www.samsung.com
7724ba675SRob Herring *
8724ba675SRob Herring * Samsung Exynos5420 SoC device nodes are listed in this file.
9724ba675SRob Herring * Exynos5420 based board files can include this file and provide
10724ba675SRob Herring * values for board specific bindings.
11724ba675SRob Herring */
12724ba675SRob Herring
13724ba675SRob Herring#include "exynos54xx.dtsi"
14724ba675SRob Herring#include <dt-bindings/clock/exynos5420.h>
15724ba675SRob Herring#include <dt-bindings/clock/exynos-audss-clk.h>
16724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h>
17724ba675SRob Herring
18724ba675SRob Herring/ {
19724ba675SRob Herring	compatible = "samsung,exynos5420", "samsung,exynos5";
20724ba675SRob Herring
21724ba675SRob Herring	aliases {
22724ba675SRob Herring		pinctrl0 = &pinctrl_0;
23724ba675SRob Herring		pinctrl1 = &pinctrl_1;
24724ba675SRob Herring		pinctrl2 = &pinctrl_2;
25724ba675SRob Herring		pinctrl3 = &pinctrl_3;
26724ba675SRob Herring		pinctrl4 = &pinctrl_4;
27724ba675SRob Herring		i2c8 = &hsi2c_8;
28724ba675SRob Herring		i2c9 = &hsi2c_9;
29724ba675SRob Herring		i2c10 = &hsi2c_10;
30724ba675SRob Herring		gsc0 = &gsc_0;
31724ba675SRob Herring		gsc1 = &gsc_1;
32724ba675SRob Herring		spi0 = &spi_0;
33724ba675SRob Herring		spi1 = &spi_1;
34724ba675SRob Herring		spi2 = &spi_2;
35724ba675SRob Herring	};
36724ba675SRob Herring
37724ba675SRob Herring	bus_disp1: bus-disp1 {
38724ba675SRob Herring		compatible = "samsung,exynos-bus";
39724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK400_DISP1>;
40724ba675SRob Herring		clock-names = "bus";
41724ba675SRob Herring		status = "disabled";
42724ba675SRob Herring	};
43724ba675SRob Herring
44724ba675SRob Herring	bus_disp1_fimd: bus-disp1-fimd {
45724ba675SRob Herring		compatible = "samsung,exynos-bus";
46724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK300_DISP1>;
47724ba675SRob Herring		clock-names = "bus";
48724ba675SRob Herring		status = "disabled";
49724ba675SRob Herring	};
50724ba675SRob Herring
51724ba675SRob Herring	bus_fsys: bus-fsys {
52724ba675SRob Herring		compatible = "samsung,exynos-bus";
53724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK200_FSYS>;
54724ba675SRob Herring		clock-names = "bus";
55724ba675SRob Herring		status = "disabled";
56724ba675SRob Herring	};
57724ba675SRob Herring
58724ba675SRob Herring	bus_fsys2: bus-fsys2 {
59724ba675SRob Herring		compatible = "samsung,exynos-bus";
60724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK200_FSYS2>;
61724ba675SRob Herring		clock-names = "bus";
62724ba675SRob Herring		status = "disabled";
63724ba675SRob Herring	};
64724ba675SRob Herring
65724ba675SRob Herring	bus_fsys_apb: bus-fsys-apb {
66724ba675SRob Herring		compatible = "samsung,exynos-bus";
67724ba675SRob Herring		clocks = <&clock CLK_DOUT_PCLK200_FSYS>;
68724ba675SRob Herring		clock-names = "bus";
69724ba675SRob Herring		status = "disabled";
70724ba675SRob Herring	};
71724ba675SRob Herring
72724ba675SRob Herring	bus_g2d: bus-g2d {
73724ba675SRob Herring		compatible = "samsung,exynos-bus";
74724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK333_G2D>;
75724ba675SRob Herring		clock-names = "bus";
76724ba675SRob Herring		status = "disabled";
77724ba675SRob Herring	};
78724ba675SRob Herring
79724ba675SRob Herring	bus_g2d_acp: bus-g2d-acp {
80724ba675SRob Herring		compatible = "samsung,exynos-bus";
81724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK266_G2D>;
82724ba675SRob Herring		clock-names = "bus";
83724ba675SRob Herring		status = "disabled";
84724ba675SRob Herring	};
85724ba675SRob Herring	bus_gen: bus-gen {
86724ba675SRob Herring		compatible = "samsung,exynos-bus";
87724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK266>;
88724ba675SRob Herring		clock-names = "bus";
89724ba675SRob Herring		status = "disabled";
90724ba675SRob Herring	};
91724ba675SRob Herring
92724ba675SRob Herring	bus_gscl_scaler: bus-gscl-scaler {
93724ba675SRob Herring		compatible = "samsung,exynos-bus";
94724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK300_GSCL>;
95724ba675SRob Herring		clock-names = "bus";
96724ba675SRob Herring		status = "disabled";
97724ba675SRob Herring	};
98724ba675SRob Herring
99724ba675SRob Herring	bus_jpeg: bus-jpeg {
100724ba675SRob Herring		compatible = "samsung,exynos-bus";
101724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK300_JPEG>;
102724ba675SRob Herring		clock-names = "bus";
103724ba675SRob Herring		status = "disabled";
104724ba675SRob Herring	};
105724ba675SRob Herring
106724ba675SRob Herring	bus_jpeg_apb: bus-jpeg-apb {
107724ba675SRob Herring		compatible = "samsung,exynos-bus";
108724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK166>;
109724ba675SRob Herring		clock-names = "bus";
110724ba675SRob Herring		status = "disabled";
111724ba675SRob Herring	};
112724ba675SRob Herring
113724ba675SRob Herring	bus_mfc: bus-mfc {
114724ba675SRob Herring		compatible = "samsung,exynos-bus";
115724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK333>;
116724ba675SRob Herring		clock-names = "bus";
117724ba675SRob Herring		status = "disabled";
118724ba675SRob Herring	};
119724ba675SRob Herring
120724ba675SRob Herring	bus_mscl: bus-mscl {
121724ba675SRob Herring		compatible = "samsung,exynos-bus";
122724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK400_MSCL>;
123724ba675SRob Herring		clock-names = "bus";
124724ba675SRob Herring		status = "disabled";
125724ba675SRob Herring	};
126724ba675SRob Herring
127724ba675SRob Herring	bus_noc: bus-noc {
128724ba675SRob Herring		compatible = "samsung,exynos-bus";
129724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK100_NOC>;
130724ba675SRob Herring		clock-names = "bus";
131724ba675SRob Herring		status = "disabled";
132724ba675SRob Herring	};
133724ba675SRob Herring
134724ba675SRob Herring	bus_peri: bus-peri {
135724ba675SRob Herring		compatible = "samsung,exynos-bus";
136724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK66>;
137724ba675SRob Herring		clock-names = "bus";
138724ba675SRob Herring		status = "disabled";
139724ba675SRob Herring	};
140724ba675SRob Herring
141724ba675SRob Herring	bus_wcore: bus-wcore {
142724ba675SRob Herring		compatible = "samsung,exynos-bus";
143724ba675SRob Herring		clocks = <&clock CLK_DOUT_ACLK400_WCORE>;
144724ba675SRob Herring		clock-names = "bus";
145724ba675SRob Herring		status = "disabled";
146724ba675SRob Herring	};
147724ba675SRob Herring
148724ba675SRob Herring	/*
149724ba675SRob Herring	 * The 'cpus' node is not present here but instead it is provided
150724ba675SRob Herring	 * by exynos5420-cpus.dtsi or exynos5422-cpus.dtsi.
151724ba675SRob Herring	 */
152724ba675SRob Herring
153724ba675SRob Herring	cluster_a15_opp_table: opp-table-0 {
154724ba675SRob Herring		compatible = "operating-points-v2";
155724ba675SRob Herring		opp-shared;
156724ba675SRob Herring
157724ba675SRob Herring		opp-1800000000 {
158724ba675SRob Herring			opp-hz = /bits/ 64 <1800000000>;
159724ba675SRob Herring			opp-microvolt = <1250000 1250000 1500000>;
160724ba675SRob Herring			clock-latency-ns = <140000>;
161724ba675SRob Herring		};
162724ba675SRob Herring		opp-1700000000 {
163724ba675SRob Herring			opp-hz = /bits/ 64 <1700000000>;
164724ba675SRob Herring			opp-microvolt = <1212500 1212500 1500000>;
165724ba675SRob Herring			clock-latency-ns = <140000>;
166724ba675SRob Herring		};
167724ba675SRob Herring		opp-1600000000 {
168724ba675SRob Herring			opp-hz = /bits/ 64 <1600000000>;
169724ba675SRob Herring			opp-microvolt = <1175000 1175000 1500000>;
170724ba675SRob Herring			clock-latency-ns = <140000>;
171724ba675SRob Herring		};
172724ba675SRob Herring		opp-1500000000 {
173724ba675SRob Herring			opp-hz = /bits/ 64 <1500000000>;
174724ba675SRob Herring			opp-microvolt = <1137500 1137500 1500000>;
175724ba675SRob Herring			clock-latency-ns = <140000>;
176724ba675SRob Herring		};
177724ba675SRob Herring		opp-1400000000 {
178724ba675SRob Herring			opp-hz = /bits/ 64 <1400000000>;
179724ba675SRob Herring			opp-microvolt = <1112500 1112500 1500000>;
180724ba675SRob Herring			clock-latency-ns = <140000>;
181724ba675SRob Herring		};
182724ba675SRob Herring		opp-1300000000 {
183724ba675SRob Herring			opp-hz = /bits/ 64 <1300000000>;
184724ba675SRob Herring			opp-microvolt = <1062500 1062500 1500000>;
185724ba675SRob Herring			clock-latency-ns = <140000>;
186724ba675SRob Herring		};
187724ba675SRob Herring		opp-1200000000 {
188724ba675SRob Herring			opp-hz = /bits/ 64 <1200000000>;
189724ba675SRob Herring			opp-microvolt = <1037500 1037500 1500000>;
190724ba675SRob Herring			clock-latency-ns = <140000>;
191724ba675SRob Herring		};
192724ba675SRob Herring		opp-1100000000 {
193724ba675SRob Herring			opp-hz = /bits/ 64 <1100000000>;
194724ba675SRob Herring			opp-microvolt = <1012500 1012500 1500000>;
195724ba675SRob Herring			clock-latency-ns = <140000>;
196724ba675SRob Herring		};
197724ba675SRob Herring		opp-1000000000 {
198724ba675SRob Herring			opp-hz = /bits/ 64 <1000000000>;
199724ba675SRob Herring			opp-microvolt = < 987500 987500 1500000>;
200724ba675SRob Herring			clock-latency-ns = <140000>;
201724ba675SRob Herring		};
202724ba675SRob Herring		opp-900000000 {
203724ba675SRob Herring			opp-hz = /bits/ 64 <900000000>;
204724ba675SRob Herring			opp-microvolt = < 962500 962500 1500000>;
205724ba675SRob Herring			clock-latency-ns = <140000>;
206724ba675SRob Herring		};
207724ba675SRob Herring		opp-800000000 {
208724ba675SRob Herring			opp-hz = /bits/ 64 <800000000>;
209724ba675SRob Herring			opp-microvolt = < 937500 937500 1500000>;
210724ba675SRob Herring			clock-latency-ns = <140000>;
211724ba675SRob Herring		};
212724ba675SRob Herring		opp-700000000 {
213724ba675SRob Herring			opp-hz = /bits/ 64 <700000000>;
214724ba675SRob Herring			opp-microvolt = < 912500 912500 1500000>;
215724ba675SRob Herring			clock-latency-ns = <140000>;
216724ba675SRob Herring		};
217724ba675SRob Herring	};
218724ba675SRob Herring
219724ba675SRob Herring	cluster_a7_opp_table: opp-table-1 {
220724ba675SRob Herring		compatible = "operating-points-v2";
221724ba675SRob Herring		opp-shared;
222724ba675SRob Herring
223724ba675SRob Herring		opp-1300000000 {
224724ba675SRob Herring			opp-hz = /bits/ 64 <1300000000>;
225724ba675SRob Herring			opp-microvolt = <1275000>;
226724ba675SRob Herring			clock-latency-ns = <140000>;
227724ba675SRob Herring		};
228724ba675SRob Herring		opp-1200000000 {
229724ba675SRob Herring			opp-hz = /bits/ 64 <1200000000>;
230724ba675SRob Herring			opp-microvolt = <1212500>;
231724ba675SRob Herring			clock-latency-ns = <140000>;
232724ba675SRob Herring		};
233724ba675SRob Herring		opp-1100000000 {
234724ba675SRob Herring			opp-hz = /bits/ 64 <1100000000>;
235724ba675SRob Herring			opp-microvolt = <1162500>;
236724ba675SRob Herring			clock-latency-ns = <140000>;
237724ba675SRob Herring		};
238724ba675SRob Herring		opp-1000000000 {
239724ba675SRob Herring			opp-hz = /bits/ 64 <1000000000>;
240724ba675SRob Herring			opp-microvolt = <1112500>;
241724ba675SRob Herring			clock-latency-ns = <140000>;
242724ba675SRob Herring		};
243724ba675SRob Herring		opp-900000000 {
244724ba675SRob Herring			opp-hz = /bits/ 64 <900000000>;
245724ba675SRob Herring			opp-microvolt = <1062500>;
246724ba675SRob Herring			clock-latency-ns = <140000>;
247724ba675SRob Herring		};
248724ba675SRob Herring		opp-800000000 {
249724ba675SRob Herring			opp-hz = /bits/ 64 <800000000>;
250724ba675SRob Herring			opp-microvolt = <1025000>;
251724ba675SRob Herring			clock-latency-ns = <140000>;
252724ba675SRob Herring		};
253724ba675SRob Herring		opp-700000000 {
254724ba675SRob Herring			opp-hz = /bits/ 64 <700000000>;
255724ba675SRob Herring			opp-microvolt = <975000>;
256724ba675SRob Herring			clock-latency-ns = <140000>;
257724ba675SRob Herring		};
258724ba675SRob Herring		opp-600000000 {
259724ba675SRob Herring			opp-hz = /bits/ 64 <600000000>;
260724ba675SRob Herring			opp-microvolt = <937500>;
261724ba675SRob Herring			clock-latency-ns = <140000>;
262724ba675SRob Herring		};
263724ba675SRob Herring	};
264724ba675SRob Herring
265724ba675SRob Herring	soc: soc {
266724ba675SRob Herring		cci: cci@10d20000 {
267724ba675SRob Herring			compatible = "arm,cci-400";
268724ba675SRob Herring			#address-cells = <1>;
269724ba675SRob Herring			#size-cells = <1>;
270724ba675SRob Herring			reg = <0x10d20000 0x1000>;
271724ba675SRob Herring			ranges = <0x0 0x10d20000 0x6000>;
272724ba675SRob Herring
273724ba675SRob Herring			cci_control0: slave-if@4000 {
274724ba675SRob Herring				compatible = "arm,cci-400-ctrl-if";
275724ba675SRob Herring				interface-type = "ace";
276724ba675SRob Herring				reg = <0x4000 0x1000>;
277724ba675SRob Herring			};
278724ba675SRob Herring			cci_control1: slave-if@5000 {
279724ba675SRob Herring				compatible = "arm,cci-400-ctrl-if";
280724ba675SRob Herring				interface-type = "ace";
281724ba675SRob Herring				reg = <0x5000 0x1000>;
282724ba675SRob Herring			};
283724ba675SRob Herring		};
284724ba675SRob Herring
285724ba675SRob Herring		clock: clock-controller@10010000 {
286724ba675SRob Herring			compatible = "samsung,exynos5420-clock", "syscon";
287724ba675SRob Herring			reg = <0x10010000 0x30000>;
288724ba675SRob Herring			#clock-cells = <1>;
289724ba675SRob Herring		};
290724ba675SRob Herring
291724ba675SRob Herring		clock_audss: audss-clock-controller@3810000 {
292724ba675SRob Herring			compatible = "samsung,exynos5420-audss-clock";
293724ba675SRob Herring			reg = <0x03810000 0x0c>;
294724ba675SRob Herring			#clock-cells = <1>;
295724ba675SRob Herring			clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MAU_EPLL>,
296724ba675SRob Herring				 <&clock CLK_SCLK_MAUDIO0>, <&clock CLK_SCLK_MAUPCM0>;
297724ba675SRob Herring			clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
298724ba675SRob Herring			power-domains = <&mau_pd>;
299724ba675SRob Herring		};
300724ba675SRob Herring
301724ba675SRob Herring		mfc: codec@11000000 {
302724ba675SRob Herring			compatible = "samsung,mfc-v7";
303724ba675SRob Herring			reg = <0x11000000 0x10000>;
304724ba675SRob Herring			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
305724ba675SRob Herring			clocks = <&clock CLK_MFC>;
306724ba675SRob Herring			clock-names = "mfc";
307724ba675SRob Herring			power-domains = <&mfc_pd>;
308724ba675SRob Herring			iommus = <&sysmmu_mfc_l>, <&sysmmu_mfc_r>;
309724ba675SRob Herring			iommu-names = "left", "right";
310724ba675SRob Herring		};
311724ba675SRob Herring
312724ba675SRob Herring		mmc_0: mmc@12200000 {
313724ba675SRob Herring			compatible = "samsung,exynos5420-dw-mshc-smu";
314724ba675SRob Herring			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
315724ba675SRob Herring			#address-cells = <1>;
316724ba675SRob Herring			#size-cells = <0>;
317724ba675SRob Herring			reg = <0x12200000 0x2000>;
318724ba675SRob Herring			clocks = <&clock CLK_MMC0>, <&clock CLK_SCLK_MMC0>;
319724ba675SRob Herring			clock-names = "biu", "ciu";
320724ba675SRob Herring			fifo-depth = <0x40>;
321724ba675SRob Herring			status = "disabled";
322724ba675SRob Herring		};
323724ba675SRob Herring
324724ba675SRob Herring		mmc_1: mmc@12210000 {
325724ba675SRob Herring			compatible = "samsung,exynos5420-dw-mshc-smu";
326724ba675SRob Herring			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
327724ba675SRob Herring			#address-cells = <1>;
328724ba675SRob Herring			#size-cells = <0>;
329724ba675SRob Herring			reg = <0x12210000 0x2000>;
330724ba675SRob Herring			clocks = <&clock CLK_MMC1>, <&clock CLK_SCLK_MMC1>;
331724ba675SRob Herring			clock-names = "biu", "ciu";
332724ba675SRob Herring			fifo-depth = <0x40>;
333724ba675SRob Herring			status = "disabled";
334724ba675SRob Herring		};
335724ba675SRob Herring
336724ba675SRob Herring		mmc_2: mmc@12220000 {
337724ba675SRob Herring			compatible = "samsung,exynos5420-dw-mshc";
338724ba675SRob Herring			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
339724ba675SRob Herring			#address-cells = <1>;
340724ba675SRob Herring			#size-cells = <0>;
341724ba675SRob Herring			reg = <0x12220000 0x1000>;
342724ba675SRob Herring			clocks = <&clock CLK_MMC2>, <&clock CLK_SCLK_MMC2>;
343724ba675SRob Herring			clock-names = "biu", "ciu";
344724ba675SRob Herring			fifo-depth = <0x40>;
345724ba675SRob Herring			status = "disabled";
346724ba675SRob Herring		};
347724ba675SRob Herring
348724ba675SRob Herring		dmc: memory-controller@10c20000 {
349724ba675SRob Herring			compatible = "samsung,exynos5422-dmc";
350724ba675SRob Herring			reg = <0x10c20000 0x10000>, <0x10c30000 0x10000>;
351724ba675SRob Herring			clocks = <&clock CLK_FOUT_SPLL>,
352724ba675SRob Herring				 <&clock CLK_MOUT_SCLK_SPLL>,
353724ba675SRob Herring				 <&clock CLK_FF_DOUT_SPLL2>,
354724ba675SRob Herring				 <&clock CLK_FOUT_BPLL>,
355724ba675SRob Herring				 <&clock CLK_MOUT_BPLL>,
356724ba675SRob Herring				 <&clock CLK_SCLK_BPLL>,
357724ba675SRob Herring				 <&clock CLK_MOUT_MX_MSPLL_CCORE>,
358724ba675SRob Herring				 <&clock CLK_MOUT_MCLK_CDREX>;
359724ba675SRob Herring			clock-names = "fout_spll",
360724ba675SRob Herring				      "mout_sclk_spll",
361724ba675SRob Herring				      "ff_dout_spll2",
362724ba675SRob Herring				      "fout_bpll",
363724ba675SRob Herring				      "mout_bpll",
364724ba675SRob Herring				      "sclk_bpll",
365724ba675SRob Herring				      "mout_mx_mspll_ccore",
366724ba675SRob Herring				      "mout_mclk_cdrex";
367724ba675SRob Herring			samsung,syscon-clk = <&clock>;
368724ba675SRob Herring			status = "disabled";
369724ba675SRob Herring		};
370724ba675SRob Herring
371724ba675SRob Herring		nocp_mem0_0: nocp@10ca1000 {
372724ba675SRob Herring			compatible = "samsung,exynos5420-nocp";
373724ba675SRob Herring			reg = <0x10ca1000 0x200>;
374724ba675SRob Herring			status = "disabled";
375724ba675SRob Herring		};
376724ba675SRob Herring
377724ba675SRob Herring		nocp_mem0_1: nocp@10ca1400 {
378724ba675SRob Herring			compatible = "samsung,exynos5420-nocp";
379724ba675SRob Herring			reg = <0x10ca1400 0x200>;
380724ba675SRob Herring			status = "disabled";
381724ba675SRob Herring		};
382724ba675SRob Herring
383724ba675SRob Herring		nocp_mem1_0: nocp@10ca1800 {
384724ba675SRob Herring			compatible = "samsung,exynos5420-nocp";
385724ba675SRob Herring			reg = <0x10ca1800 0x200>;
386724ba675SRob Herring			status = "disabled";
387724ba675SRob Herring		};
388724ba675SRob Herring
389724ba675SRob Herring		nocp_mem1_1: nocp@10ca1c00 {
390724ba675SRob Herring			compatible = "samsung,exynos5420-nocp";
391724ba675SRob Herring			reg = <0x10ca1c00 0x200>;
392724ba675SRob Herring			status = "disabled";
393724ba675SRob Herring		};
394724ba675SRob Herring
395724ba675SRob Herring		nocp_g3d_0: nocp@11a51000 {
396724ba675SRob Herring			compatible = "samsung,exynos5420-nocp";
397724ba675SRob Herring			reg = <0x11a51000 0x200>;
398724ba675SRob Herring			status = "disabled";
399724ba675SRob Herring		};
400724ba675SRob Herring
401724ba675SRob Herring		nocp_g3d_1: nocp@11a51400 {
402724ba675SRob Herring			compatible = "samsung,exynos5420-nocp";
403724ba675SRob Herring			reg = <0x11a51400 0x200>;
404724ba675SRob Herring			status = "disabled";
405724ba675SRob Herring		};
406724ba675SRob Herring
407724ba675SRob Herring		ppmu_dmc0_0: ppmu@10d00000 {
408724ba675SRob Herring			compatible = "samsung,exynos-ppmu";
409724ba675SRob Herring			reg = <0x10d00000 0x2000>;
410724ba675SRob Herring			clocks = <&clock CLK_PCLK_PPMU_DREX0_0>;
411724ba675SRob Herring			clock-names = "ppmu";
412724ba675SRob Herring			events {
413724ba675SRob Herring				ppmu_event3_dmc0_0: ppmu-event3-dmc0-0 {
414724ba675SRob Herring					event-name = "ppmu-event3-dmc0-0";
415724ba675SRob Herring				};
416724ba675SRob Herring			};
417724ba675SRob Herring		};
418724ba675SRob Herring
419724ba675SRob Herring		ppmu_dmc0_1: ppmu@10d10000 {
420724ba675SRob Herring			compatible = "samsung,exynos-ppmu";
421724ba675SRob Herring			reg = <0x10d10000 0x2000>;
422724ba675SRob Herring			clocks = <&clock CLK_PCLK_PPMU_DREX0_1>;
423724ba675SRob Herring			clock-names = "ppmu";
424724ba675SRob Herring			events {
425724ba675SRob Herring				ppmu_event3_dmc0_1: ppmu-event3-dmc0-1 {
426724ba675SRob Herring					event-name = "ppmu-event3-dmc0-1";
427724ba675SRob Herring				};
428724ba675SRob Herring			};
429724ba675SRob Herring		};
430724ba675SRob Herring
431724ba675SRob Herring		ppmu_dmc1_0: ppmu@10d60000 {
432724ba675SRob Herring			compatible = "samsung,exynos-ppmu";
433724ba675SRob Herring			reg = <0x10d60000 0x2000>;
434724ba675SRob Herring			clocks = <&clock CLK_PCLK_PPMU_DREX1_0>;
435724ba675SRob Herring			clock-names = "ppmu";
436724ba675SRob Herring			events {
437724ba675SRob Herring				ppmu_event3_dmc1_0: ppmu-event3-dmc1-0 {
438724ba675SRob Herring					event-name = "ppmu-event3-dmc1-0";
439724ba675SRob Herring				};
440724ba675SRob Herring			};
441724ba675SRob Herring		};
442724ba675SRob Herring
443724ba675SRob Herring		ppmu_dmc1_1: ppmu@10d70000 {
444724ba675SRob Herring			compatible = "samsung,exynos-ppmu";
445724ba675SRob Herring			reg = <0x10d70000 0x2000>;
446724ba675SRob Herring			clocks = <&clock CLK_PCLK_PPMU_DREX1_1>;
447724ba675SRob Herring			clock-names = "ppmu";
448724ba675SRob Herring			events {
449724ba675SRob Herring				ppmu_event3_dmc1_1: ppmu-event3-dmc1-1 {
450724ba675SRob Herring					event-name = "ppmu-event3-dmc1-1";
451724ba675SRob Herring				};
452724ba675SRob Herring			};
453724ba675SRob Herring		};
454724ba675SRob Herring
455724ba675SRob Herring		gsc_pd: power-domain@10044000 {
456724ba675SRob Herring			compatible = "samsung,exynos4210-pd";
457724ba675SRob Herring			reg = <0x10044000 0x20>;
458724ba675SRob Herring			#power-domain-cells = <0>;
459724ba675SRob Herring			label = "GSC";
460724ba675SRob Herring		};
461724ba675SRob Herring
462724ba675SRob Herring		isp_pd: power-domain@10044020 {
463724ba675SRob Herring			compatible = "samsung,exynos4210-pd";
464724ba675SRob Herring			reg = <0x10044020 0x20>;
465724ba675SRob Herring			#power-domain-cells = <0>;
466724ba675SRob Herring			label = "ISP";
467724ba675SRob Herring		};
468724ba675SRob Herring
469724ba675SRob Herring		mfc_pd: power-domain@10044060 {
470724ba675SRob Herring			compatible = "samsung,exynos4210-pd";
471724ba675SRob Herring			reg = <0x10044060 0x20>;
472724ba675SRob Herring			#power-domain-cells = <0>;
473724ba675SRob Herring			label = "MFC";
474724ba675SRob Herring		};
475724ba675SRob Herring
476724ba675SRob Herring		g3d_pd: power-domain@10044080 {
477724ba675SRob Herring			compatible = "samsung,exynos4210-pd";
478724ba675SRob Herring			reg = <0x10044080 0x20>;
479724ba675SRob Herring			#power-domain-cells = <0>;
480724ba675SRob Herring			label = "G3D";
481724ba675SRob Herring		};
482724ba675SRob Herring
483724ba675SRob Herring		disp_pd: power-domain@100440c0 {
484724ba675SRob Herring			compatible = "samsung,exynos4210-pd";
485724ba675SRob Herring			reg = <0x100440c0 0x20>;
486724ba675SRob Herring			#power-domain-cells = <0>;
487724ba675SRob Herring			label = "DISP";
488724ba675SRob Herring		};
489724ba675SRob Herring
490724ba675SRob Herring		mau_pd: power-domain@100440e0 {
491724ba675SRob Herring			compatible = "samsung,exynos4210-pd";
492724ba675SRob Herring			reg = <0x100440e0 0x20>;
493724ba675SRob Herring			#power-domain-cells = <0>;
494724ba675SRob Herring			label = "MAU";
495724ba675SRob Herring		};
496724ba675SRob Herring
497724ba675SRob Herring		msc_pd: power-domain@10044120 {
498724ba675SRob Herring			compatible = "samsung,exynos4210-pd";
499724ba675SRob Herring			reg = <0x10044120 0x20>;
500724ba675SRob Herring			#power-domain-cells = <0>;
501724ba675SRob Herring			label = "MSC";
502724ba675SRob Herring		};
503724ba675SRob Herring
504724ba675SRob Herring		pinctrl_0: pinctrl@13400000 {
505724ba675SRob Herring			compatible = "samsung,exynos5420-pinctrl";
506724ba675SRob Herring			reg = <0x13400000 0x1000>;
507724ba675SRob Herring			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
508724ba675SRob Herring
509724ba675SRob Herring			wakeup-interrupt-controller {
510724ba675SRob Herring				compatible = "samsung,exynos4210-wakeup-eint";
511724ba675SRob Herring				interrupt-parent = <&gic>;
512724ba675SRob Herring				interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
513724ba675SRob Herring			};
514724ba675SRob Herring		};
515724ba675SRob Herring
516724ba675SRob Herring		pinctrl_1: pinctrl@13410000 {
517724ba675SRob Herring			compatible = "samsung,exynos5420-pinctrl";
518724ba675SRob Herring			reg = <0x13410000 0x1000>;
519724ba675SRob Herring			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
520724ba675SRob Herring		};
521724ba675SRob Herring
522724ba675SRob Herring		pinctrl_2: pinctrl@14000000 {
523724ba675SRob Herring			compatible = "samsung,exynos5420-pinctrl";
524724ba675SRob Herring			reg = <0x14000000 0x1000>;
525724ba675SRob Herring			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
526724ba675SRob Herring		};
527724ba675SRob Herring
528724ba675SRob Herring		pinctrl_3: pinctrl@14010000 {
529724ba675SRob Herring			compatible = "samsung,exynos5420-pinctrl";
530724ba675SRob Herring			reg = <0x14010000 0x1000>;
531724ba675SRob Herring			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
532724ba675SRob Herring		};
533724ba675SRob Herring
534724ba675SRob Herring		pinctrl_4: pinctrl@3860000 {
535724ba675SRob Herring			compatible = "samsung,exynos5420-pinctrl";
536724ba675SRob Herring			reg = <0x03860000 0x1000>;
537724ba675SRob Herring			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
538724ba675SRob Herring			power-domains = <&mau_pd>;
539724ba675SRob Herring		};
540724ba675SRob Herring
541724ba675SRob Herring		adma: dma-controller@3880000 {
542724ba675SRob Herring			compatible = "arm,pl330", "arm,primecell";
543724ba675SRob Herring			reg = <0x03880000 0x1000>;
544724ba675SRob Herring			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
545724ba675SRob Herring			clocks = <&clock_audss EXYNOS_ADMA>;
546724ba675SRob Herring			clock-names = "apb_pclk";
547724ba675SRob Herring			#dma-cells = <1>;
548724ba675SRob Herring			power-domains = <&mau_pd>;
549724ba675SRob Herring		};
550724ba675SRob Herring
551724ba675SRob Herring		pdma0: dma-controller@121a0000 {
552724ba675SRob Herring			compatible = "arm,pl330", "arm,primecell";
553724ba675SRob Herring			reg = <0x121a0000 0x1000>;
554724ba675SRob Herring			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
555724ba675SRob Herring			clocks = <&clock CLK_PDMA0>;
556724ba675SRob Herring			clock-names = "apb_pclk";
557724ba675SRob Herring			#dma-cells = <1>;
558724ba675SRob Herring		};
559724ba675SRob Herring
560724ba675SRob Herring		pdma1: dma-controller@121b0000 {
561724ba675SRob Herring			compatible = "arm,pl330", "arm,primecell";
562724ba675SRob Herring			reg = <0x121b0000 0x1000>;
563724ba675SRob Herring			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
564724ba675SRob Herring			clocks = <&clock CLK_PDMA1>;
565724ba675SRob Herring			clock-names = "apb_pclk";
566724ba675SRob Herring			#dma-cells = <1>;
567724ba675SRob Herring		};
568724ba675SRob Herring
569724ba675SRob Herring		mdma0: dma-controller@10800000 {
570724ba675SRob Herring			compatible = "arm,pl330", "arm,primecell";
571724ba675SRob Herring			reg = <0x10800000 0x1000>;
572724ba675SRob Herring			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
573724ba675SRob Herring			clocks = <&clock CLK_MDMA0>;
574724ba675SRob Herring			clock-names = "apb_pclk";
575724ba675SRob Herring			#dma-cells = <1>;
576724ba675SRob Herring		};
577724ba675SRob Herring
578724ba675SRob Herring		mdma1: dma-controller@11c10000 {
579724ba675SRob Herring			compatible = "arm,pl330", "arm,primecell";
580724ba675SRob Herring			reg = <0x11c10000 0x1000>;
581724ba675SRob Herring			interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
582724ba675SRob Herring			clocks = <&clock CLK_MDMA1>;
583724ba675SRob Herring			clock-names = "apb_pclk";
584724ba675SRob Herring			#dma-cells = <1>;
585724ba675SRob Herring			/*
586724ba675SRob Herring			 * MDMA1 can support both secure and non-secure
587724ba675SRob Herring			 * AXI transactions. When this is enabled in
588724ba675SRob Herring			 * the kernel for boards that run in secure
589724ba675SRob Herring			 * mode, we are getting imprecise external
590724ba675SRob Herring			 * aborts causing the kernel to oops.
591724ba675SRob Herring			 */
592724ba675SRob Herring			status = "disabled";
593724ba675SRob Herring		};
594724ba675SRob Herring
595724ba675SRob Herring		i2s0: i2s@3830000 {
596724ba675SRob Herring			compatible = "samsung,exynos5420-i2s";
597724ba675SRob Herring			reg = <0x03830000 0x100>;
598724ba675SRob Herring			dmas = <&adma 0>,
599724ba675SRob Herring				<&adma 2>,
600724ba675SRob Herring				<&adma 1>;
601724ba675SRob Herring			dma-names = "tx", "rx", "tx-sec";
602724ba675SRob Herring			clocks = <&clock_audss EXYNOS_I2S_BUS>,
603724ba675SRob Herring				<&clock_audss EXYNOS_I2S_BUS>,
604724ba675SRob Herring				<&clock_audss EXYNOS_SCLK_I2S>;
605724ba675SRob Herring			clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
606724ba675SRob Herring			#clock-cells = <1>;
607724ba675SRob Herring			clock-output-names = "i2s_cdclk0";
608724ba675SRob Herring			#sound-dai-cells = <1>;
609724ba675SRob Herring			samsung,idma-addr = <0x03000000>;
610724ba675SRob Herring			pinctrl-names = "default";
611724ba675SRob Herring			pinctrl-0 = <&i2s0_bus>;
612724ba675SRob Herring			power-domains = <&mau_pd>;
613724ba675SRob Herring			status = "disabled";
614724ba675SRob Herring		};
615724ba675SRob Herring
616724ba675SRob Herring		i2s1: i2s@12d60000 {
617724ba675SRob Herring			compatible = "samsung,exynos5420-i2s";
618724ba675SRob Herring			reg = <0x12d60000 0x100>;
619724ba675SRob Herring			dmas = <&pdma1 12>,
620724ba675SRob Herring				<&pdma1 11>;
621724ba675SRob Herring			dma-names = "tx", "rx";
622724ba675SRob Herring			clocks = <&clock CLK_I2S1>, <&clock CLK_SCLK_I2S1>;
623724ba675SRob Herring			clock-names = "iis", "i2s_opclk0";
624724ba675SRob Herring			#clock-cells = <1>;
625724ba675SRob Herring			clock-output-names = "i2s_cdclk1";
626724ba675SRob Herring			#sound-dai-cells = <1>;
627724ba675SRob Herring			pinctrl-names = "default";
628724ba675SRob Herring			pinctrl-0 = <&i2s1_bus>;
629724ba675SRob Herring			status = "disabled";
630724ba675SRob Herring		};
631724ba675SRob Herring
632724ba675SRob Herring		i2s2: i2s@12d70000 {
633724ba675SRob Herring			compatible = "samsung,exynos5420-i2s";
634724ba675SRob Herring			reg = <0x12d70000 0x100>;
635724ba675SRob Herring			dmas = <&pdma0 12>,
636724ba675SRob Herring				<&pdma0 11>;
637724ba675SRob Herring			dma-names = "tx", "rx";
638724ba675SRob Herring			clocks = <&clock CLK_I2S2>, <&clock CLK_SCLK_I2S2>;
639724ba675SRob Herring			clock-names = "iis", "i2s_opclk0";
640724ba675SRob Herring			#clock-cells = <1>;
641724ba675SRob Herring			clock-output-names = "i2s_cdclk2";
642724ba675SRob Herring			#sound-dai-cells = <1>;
643724ba675SRob Herring			pinctrl-names = "default";
644724ba675SRob Herring			pinctrl-0 = <&i2s2_bus>;
645724ba675SRob Herring			status = "disabled";
646724ba675SRob Herring		};
647724ba675SRob Herring
648724ba675SRob Herring		spi_0: spi@12d20000 {
649724ba675SRob Herring			compatible = "samsung,exynos4210-spi";
650724ba675SRob Herring			reg = <0x12d20000 0x100>;
651724ba675SRob Herring			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
652724ba675SRob Herring			dmas = <&pdma0 5
653724ba675SRob Herring				&pdma0 4>;
654724ba675SRob Herring			dma-names = "tx", "rx";
655724ba675SRob Herring			#address-cells = <1>;
656724ba675SRob Herring			#size-cells = <0>;
657724ba675SRob Herring			pinctrl-names = "default";
658724ba675SRob Herring			pinctrl-0 = <&spi0_bus>;
659724ba675SRob Herring			clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
660724ba675SRob Herring			clock-names = "spi", "spi_busclk0";
661*cc8e4991STudor Ambarus			fifo-depth = <256>;
662724ba675SRob Herring			status = "disabled";
663724ba675SRob Herring		};
664724ba675SRob Herring
665724ba675SRob Herring		spi_1: spi@12d30000 {
666724ba675SRob Herring			compatible = "samsung,exynos4210-spi";
667724ba675SRob Herring			reg = <0x12d30000 0x100>;
668724ba675SRob Herring			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
669724ba675SRob Herring			dmas = <&pdma1 5
670724ba675SRob Herring				&pdma1 4>;
671724ba675SRob Herring			dma-names = "tx", "rx";
672724ba675SRob Herring			#address-cells = <1>;
673724ba675SRob Herring			#size-cells = <0>;
674724ba675SRob Herring			pinctrl-names = "default";
675724ba675SRob Herring			pinctrl-0 = <&spi1_bus>;
676724ba675SRob Herring			clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
677724ba675SRob Herring			clock-names = "spi", "spi_busclk0";
678*cc8e4991STudor Ambarus			fifo-depth = <64>;
679724ba675SRob Herring			status = "disabled";
680724ba675SRob Herring		};
681724ba675SRob Herring
682724ba675SRob Herring		spi_2: spi@12d40000 {
683724ba675SRob Herring			compatible = "samsung,exynos4210-spi";
684724ba675SRob Herring			reg = <0x12d40000 0x100>;
685724ba675SRob Herring			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
686724ba675SRob Herring			dmas = <&pdma0 7
687724ba675SRob Herring				&pdma0 6>;
688724ba675SRob Herring			dma-names = "tx", "rx";
689724ba675SRob Herring			#address-cells = <1>;
690724ba675SRob Herring			#size-cells = <0>;
691724ba675SRob Herring			pinctrl-names = "default";
692724ba675SRob Herring			pinctrl-0 = <&spi2_bus>;
693724ba675SRob Herring			clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
694724ba675SRob Herring			clock-names = "spi", "spi_busclk0";
695*cc8e4991STudor Ambarus			fifo-depth = <64>;
696724ba675SRob Herring			status = "disabled";
697724ba675SRob Herring		};
698724ba675SRob Herring
699724ba675SRob Herring		dsi: dsi@14500000 {
700724ba675SRob Herring			compatible = "samsung,exynos5410-mipi-dsi";
701724ba675SRob Herring			reg = <0x14500000 0x10000>;
702724ba675SRob Herring			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
703724ba675SRob Herring			phys = <&mipi_phy 1>;
704724ba675SRob Herring			phy-names = "dsim";
705724ba675SRob Herring			clocks = <&clock CLK_DSIM1>, <&clock CLK_SCLK_MIPI1>;
706724ba675SRob Herring			clock-names = "bus_clk", "pll_clk";
707724ba675SRob Herring			#address-cells = <1>;
708724ba675SRob Herring			#size-cells = <0>;
709724ba675SRob Herring			status = "disabled";
710724ba675SRob Herring		};
711724ba675SRob Herring
712724ba675SRob Herring		hsi2c_8: i2c@12e00000 {
713724ba675SRob Herring			compatible = "samsung,exynos5250-hsi2c";
714724ba675SRob Herring			reg = <0x12e00000 0x1000>;
715724ba675SRob Herring			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
716724ba675SRob Herring			#address-cells = <1>;
717724ba675SRob Herring			#size-cells = <0>;
718724ba675SRob Herring			pinctrl-names = "default";
719724ba675SRob Herring			pinctrl-0 = <&i2c8_hs_bus>;
720724ba675SRob Herring			clocks = <&clock CLK_USI4>;
721724ba675SRob Herring			clock-names = "hsi2c";
722724ba675SRob Herring			status = "disabled";
723724ba675SRob Herring		};
724724ba675SRob Herring
725724ba675SRob Herring		hsi2c_9: i2c@12e10000 {
726724ba675SRob Herring			compatible = "samsung,exynos5250-hsi2c";
727724ba675SRob Herring			reg = <0x12e10000 0x1000>;
728724ba675SRob Herring			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
729724ba675SRob Herring			#address-cells = <1>;
730724ba675SRob Herring			#size-cells = <0>;
731724ba675SRob Herring			pinctrl-names = "default";
732724ba675SRob Herring			pinctrl-0 = <&i2c9_hs_bus>;
733724ba675SRob Herring			clocks = <&clock CLK_USI5>;
734724ba675SRob Herring			clock-names = "hsi2c";
735724ba675SRob Herring			status = "disabled";
736724ba675SRob Herring		};
737724ba675SRob Herring
738724ba675SRob Herring		hsi2c_10: i2c@12e20000 {
739724ba675SRob Herring			compatible = "samsung,exynos5250-hsi2c";
740724ba675SRob Herring			reg = <0x12e20000 0x1000>;
741724ba675SRob Herring			interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>;
742724ba675SRob Herring			#address-cells = <1>;
743724ba675SRob Herring			#size-cells = <0>;
744724ba675SRob Herring			pinctrl-names = "default";
745724ba675SRob Herring			pinctrl-0 = <&i2c10_hs_bus>;
746724ba675SRob Herring			clocks = <&clock CLK_USI6>;
747724ba675SRob Herring			clock-names = "hsi2c";
748724ba675SRob Herring			status = "disabled";
749724ba675SRob Herring		};
750724ba675SRob Herring
751724ba675SRob Herring		hdmi: hdmi@14530000 {
752724ba675SRob Herring			compatible = "samsung,exynos5420-hdmi";
753724ba675SRob Herring			reg = <0x14530000 0x70000>;
754724ba675SRob Herring			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
755724ba675SRob Herring			clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
756724ba675SRob Herring				 <&clock CLK_DOUT_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
757724ba675SRob Herring				 <&clock CLK_MOUT_HDMI>;
758724ba675SRob Herring			clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
759724ba675SRob Herring				"sclk_hdmiphy", "mout_hdmi";
760724ba675SRob Herring			phy = <&hdmiphy>;
761724ba675SRob Herring			samsung,syscon-phandle = <&pmu_system_controller>;
762724ba675SRob Herring			status = "disabled";
763724ba675SRob Herring			power-domains = <&disp_pd>;
764724ba675SRob Herring			#sound-dai-cells = <0>;
765724ba675SRob Herring		};
766724ba675SRob Herring
767724ba675SRob Herring		hdmiphy: hdmi-phy@145d0000 {
768724ba675SRob Herring			reg = <0x145d0000 0x20>;
769724ba675SRob Herring		};
770724ba675SRob Herring
771724ba675SRob Herring		hdmicec: cec@101b0000 {
772724ba675SRob Herring			compatible = "samsung,s5p-cec";
773724ba675SRob Herring			reg = <0x101b0000 0x200>;
774724ba675SRob Herring			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
775724ba675SRob Herring			clocks = <&clock CLK_HDMI_CEC>;
776724ba675SRob Herring			clock-names = "hdmicec";
777724ba675SRob Herring			samsung,syscon-phandle = <&pmu_system_controller>;
778724ba675SRob Herring			hdmi-phandle = <&hdmi>;
779724ba675SRob Herring			pinctrl-names = "default";
780724ba675SRob Herring			pinctrl-0 = <&hdmi_cec>;
781724ba675SRob Herring			status = "disabled";
782724ba675SRob Herring		};
783724ba675SRob Herring
784724ba675SRob Herring		mixer: mixer@14450000 {
785724ba675SRob Herring			compatible = "samsung,exynos5420-mixer";
786724ba675SRob Herring			reg = <0x14450000 0x10000>;
787724ba675SRob Herring			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
788724ba675SRob Herring			clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>,
789724ba675SRob Herring				 <&clock CLK_SCLK_HDMI>;
790724ba675SRob Herring			clock-names = "mixer", "hdmi", "sclk_hdmi";
791724ba675SRob Herring			power-domains = <&disp_pd>;
792724ba675SRob Herring			iommus = <&sysmmu_tv>;
793724ba675SRob Herring			status = "disabled";
794724ba675SRob Herring		};
795724ba675SRob Herring
796724ba675SRob Herring		rotator: rotator@11c00000 {
797724ba675SRob Herring			compatible = "samsung,exynos5250-rotator";
798724ba675SRob Herring			reg = <0x11c00000 0x64>;
799724ba675SRob Herring			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
800724ba675SRob Herring			clocks = <&clock CLK_ROTATOR>;
801724ba675SRob Herring			clock-names = "rotator";
802724ba675SRob Herring			iommus = <&sysmmu_rotator>;
803724ba675SRob Herring		};
804724ba675SRob Herring
805724ba675SRob Herring		gsc_0: video-scaler@13e00000 {
806724ba675SRob Herring			compatible = "samsung,exynos5420-gsc", "samsung,exynos5-gsc";
807724ba675SRob Herring			reg = <0x13e00000 0x1000>;
808724ba675SRob Herring			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
809724ba675SRob Herring			clocks = <&clock CLK_GSCL0>;
810724ba675SRob Herring			clock-names = "gscl";
811724ba675SRob Herring			power-domains = <&gsc_pd>;
812724ba675SRob Herring			iommus = <&sysmmu_gscl0>;
813724ba675SRob Herring		};
814724ba675SRob Herring
815724ba675SRob Herring		gsc_1: video-scaler@13e10000 {
816724ba675SRob Herring			compatible = "samsung,exynos5420-gsc", "samsung,exynos5-gsc";
817724ba675SRob Herring			reg = <0x13e10000 0x1000>;
818724ba675SRob Herring			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
819724ba675SRob Herring			clocks = <&clock CLK_GSCL1>;
820724ba675SRob Herring			clock-names = "gscl";
821724ba675SRob Herring			power-domains = <&gsc_pd>;
822724ba675SRob Herring			iommus = <&sysmmu_gscl1>;
823724ba675SRob Herring		};
824724ba675SRob Herring
825724ba675SRob Herring		gpu: gpu@11800000 {
826724ba675SRob Herring			compatible = "samsung,exynos5420-mali", "arm,mali-t628";
827724ba675SRob Herring			reg = <0x11800000 0x5000>;
828724ba675SRob Herring			interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
829724ba675SRob Herring				     <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
830724ba675SRob Herring				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
831724ba675SRob Herring			interrupt-names = "job", "mmu", "gpu";
832724ba675SRob Herring
833724ba675SRob Herring			clocks = <&clock CLK_G3D>;
834724ba675SRob Herring			clock-names = "core";
835724ba675SRob Herring			power-domains = <&g3d_pd>;
836724ba675SRob Herring			operating-points-v2 = <&gpu_opp_table>;
837724ba675SRob Herring
838724ba675SRob Herring			status = "disabled";
839724ba675SRob Herring			#cooling-cells = <2>;
840724ba675SRob Herring
841724ba675SRob Herring			gpu_opp_table: opp-table {
842724ba675SRob Herring				compatible = "operating-points-v2";
843724ba675SRob Herring
844724ba675SRob Herring				opp-177000000 {
845724ba675SRob Herring					opp-hz = /bits/ 64 <177000000>;
846724ba675SRob Herring					opp-microvolt = <812500>;
847724ba675SRob Herring				};
848724ba675SRob Herring				opp-266000000 {
849724ba675SRob Herring					opp-hz = /bits/ 64 <266000000>;
850724ba675SRob Herring					opp-microvolt = <862500>;
851724ba675SRob Herring				};
852724ba675SRob Herring				opp-350000000 {
853724ba675SRob Herring					opp-hz = /bits/ 64 <350000000>;
854724ba675SRob Herring					opp-microvolt = <912500>;
855724ba675SRob Herring				};
856724ba675SRob Herring				opp-420000000 {
857724ba675SRob Herring					opp-hz = /bits/ 64 <420000000>;
858724ba675SRob Herring					opp-microvolt = <962500>;
859724ba675SRob Herring				};
860724ba675SRob Herring				opp-480000000 {
861724ba675SRob Herring					opp-hz = /bits/ 64 <480000000>;
862724ba675SRob Herring					opp-microvolt = <1000000>;
863724ba675SRob Herring				};
864724ba675SRob Herring				opp-543000000 {
865724ba675SRob Herring					opp-hz = /bits/ 64 <543000000>;
866724ba675SRob Herring					opp-microvolt = <1037500>;
867724ba675SRob Herring				};
868724ba675SRob Herring				opp-600000000 {
869724ba675SRob Herring					opp-hz = /bits/ 64 <600000000>;
870724ba675SRob Herring					opp-microvolt = <1150000>;
871724ba675SRob Herring				};
872724ba675SRob Herring			};
873724ba675SRob Herring		};
874724ba675SRob Herring
875724ba675SRob Herring		scaler_0: scaler@12800000 {
876724ba675SRob Herring			compatible = "samsung,exynos5420-scaler";
877724ba675SRob Herring			reg = <0x12800000 0x1294>;
878724ba675SRob Herring			interrupts = <0 220 IRQ_TYPE_LEVEL_HIGH>;
879724ba675SRob Herring			clocks = <&clock CLK_MSCL0>;
880724ba675SRob Herring			clock-names = "mscl";
881724ba675SRob Herring			power-domains = <&msc_pd>;
882724ba675SRob Herring			iommus = <&sysmmu_scaler0r>, <&sysmmu_scaler0w>;
883724ba675SRob Herring		};
884724ba675SRob Herring
885724ba675SRob Herring		scaler_1: scaler@12810000 {
886724ba675SRob Herring			compatible = "samsung,exynos5420-scaler";
887724ba675SRob Herring			reg = <0x12810000 0x1294>;
888724ba675SRob Herring			interrupts = <0 221 IRQ_TYPE_LEVEL_HIGH>;
889724ba675SRob Herring			clocks = <&clock CLK_MSCL1>;
890724ba675SRob Herring			clock-names = "mscl";
891724ba675SRob Herring			power-domains = <&msc_pd>;
892724ba675SRob Herring			iommus = <&sysmmu_scaler1r>, <&sysmmu_scaler1w>;
893724ba675SRob Herring		};
894724ba675SRob Herring
895724ba675SRob Herring		scaler_2: scaler@12820000 {
896724ba675SRob Herring			compatible = "samsung,exynos5420-scaler";
897724ba675SRob Herring			reg = <0x12820000 0x1294>;
898724ba675SRob Herring			interrupts = <0 222 IRQ_TYPE_LEVEL_HIGH>;
899724ba675SRob Herring			clocks = <&clock CLK_MSCL2>;
900724ba675SRob Herring			clock-names = "mscl";
901724ba675SRob Herring			power-domains = <&msc_pd>;
902724ba675SRob Herring			iommus = <&sysmmu_scaler2r>, <&sysmmu_scaler2w>;
903724ba675SRob Herring		};
904724ba675SRob Herring
905724ba675SRob Herring		jpeg_0: jpeg@11f50000 {
906724ba675SRob Herring			compatible = "samsung,exynos5420-jpeg";
907724ba675SRob Herring			reg = <0x11f50000 0x1000>;
908724ba675SRob Herring			interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
909724ba675SRob Herring			clock-names = "jpeg";
910724ba675SRob Herring			clocks = <&clock CLK_JPEG>;
911724ba675SRob Herring			iommus = <&sysmmu_jpeg0>;
912724ba675SRob Herring		};
913724ba675SRob Herring
914724ba675SRob Herring		jpeg_1: jpeg@11f60000 {
915724ba675SRob Herring			compatible = "samsung,exynos5420-jpeg";
916724ba675SRob Herring			reg = <0x11f60000 0x1000>;
917724ba675SRob Herring			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
918724ba675SRob Herring			clock-names = "jpeg";
919724ba675SRob Herring			clocks = <&clock CLK_JPEG2>;
920724ba675SRob Herring			iommus = <&sysmmu_jpeg1>;
921724ba675SRob Herring		};
922724ba675SRob Herring
923724ba675SRob Herring		pmu_system_controller: system-controller@10040000 {
924724ba675SRob Herring			compatible = "samsung,exynos5420-pmu", "simple-mfd", "syscon";
925724ba675SRob Herring			reg = <0x10040000 0x5000>;
926724ba675SRob Herring			clock-names = "clkout16";
927724ba675SRob Herring			clocks = <&clock CLK_FIN_PLL>;
928724ba675SRob Herring			#clock-cells = <1>;
929724ba675SRob Herring			interrupt-controller;
930724ba675SRob Herring			#interrupt-cells = <3>;
931724ba675SRob Herring			interrupt-parent = <&gic>;
932724ba675SRob Herring
933724ba675SRob Herring			dp_phy: dp-phy {
934724ba675SRob Herring				compatible = "samsung,exynos5420-dp-video-phy";
935724ba675SRob Herring				#phy-cells = <0>;
936724ba675SRob Herring			};
937724ba675SRob Herring
938724ba675SRob Herring			mipi_phy: mipi-phy {
939724ba675SRob Herring				compatible = "samsung,exynos5420-mipi-video-phy";
940724ba675SRob Herring				#phy-cells = <1>;
941724ba675SRob Herring			};
942724ba675SRob Herring		};
943724ba675SRob Herring
944724ba675SRob Herring		tmu_cpu0: tmu@10060000 {
945724ba675SRob Herring			compatible = "samsung,exynos5420-tmu";
946724ba675SRob Herring			reg = <0x10060000 0x100>;
947724ba675SRob Herring			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
948724ba675SRob Herring			clocks = <&clock CLK_TMU>;
949724ba675SRob Herring			clock-names = "tmu_apbif";
950724ba675SRob Herring			#thermal-sensor-cells = <0>;
951724ba675SRob Herring		};
952724ba675SRob Herring
953724ba675SRob Herring		tmu_cpu1: tmu@10064000 {
954724ba675SRob Herring			compatible = "samsung,exynos5420-tmu";
955724ba675SRob Herring			reg = <0x10064000 0x100>;
956724ba675SRob Herring			interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>;
957724ba675SRob Herring			clocks = <&clock CLK_TMU>;
958724ba675SRob Herring			clock-names = "tmu_apbif";
959724ba675SRob Herring			#thermal-sensor-cells = <0>;
960724ba675SRob Herring		};
961724ba675SRob Herring
962724ba675SRob Herring		tmu_cpu2: tmu@10068000 {
963724ba675SRob Herring			compatible = "samsung,exynos5420-tmu-ext-triminfo";
964724ba675SRob Herring			reg = <0x10068000 0x100>, <0x1006c000 0x4>;
965724ba675SRob Herring			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
966724ba675SRob Herring			clocks = <&clock CLK_TMU>, <&clock CLK_TMU>;
967724ba675SRob Herring			clock-names = "tmu_apbif", "tmu_triminfo_apbif";
968724ba675SRob Herring			#thermal-sensor-cells = <0>;
969724ba675SRob Herring		};
970724ba675SRob Herring
971724ba675SRob Herring		tmu_cpu3: tmu@1006c000 {
972724ba675SRob Herring			compatible = "samsung,exynos5420-tmu-ext-triminfo";
973724ba675SRob Herring			reg = <0x1006c000 0x100>, <0x100a0000 0x4>;
974724ba675SRob Herring			interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>;
975724ba675SRob Herring			clocks = <&clock CLK_TMU>, <&clock CLK_TMU_GPU>;
976724ba675SRob Herring			clock-names = "tmu_apbif", "tmu_triminfo_apbif";
977724ba675SRob Herring			#thermal-sensor-cells = <0>;
978724ba675SRob Herring		};
979724ba675SRob Herring
980724ba675SRob Herring		tmu_gpu: tmu@100a0000 {
981724ba675SRob Herring			compatible = "samsung,exynos5420-tmu-ext-triminfo";
982724ba675SRob Herring			reg = <0x100a0000 0x100>, <0x10068000 0x4>;
983724ba675SRob Herring			interrupts = <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
984724ba675SRob Herring			clocks = <&clock CLK_TMU_GPU>, <&clock CLK_TMU>;
985724ba675SRob Herring			clock-names = "tmu_apbif", "tmu_triminfo_apbif";
986724ba675SRob Herring			#thermal-sensor-cells = <0>;
987724ba675SRob Herring		};
988724ba675SRob Herring
989724ba675SRob Herring		sysmmu_g2dr: sysmmu@10a60000 {
990724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
991724ba675SRob Herring			reg = <0x10a60000 0x1000>;
992724ba675SRob Herring			interrupt-parent = <&combiner>;
993724ba675SRob Herring			interrupts = <24 5>;
994724ba675SRob Herring			clock-names = "sysmmu", "master";
995724ba675SRob Herring			clocks = <&clock CLK_SMMU_G2D>, <&clock CLK_G2D>;
996724ba675SRob Herring			#iommu-cells = <0>;
997724ba675SRob Herring		};
998724ba675SRob Herring
999724ba675SRob Herring		sysmmu_g2dw: sysmmu@10a70000 {
1000724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1001724ba675SRob Herring			reg = <0x10a70000 0x1000>;
1002724ba675SRob Herring			interrupt-parent = <&combiner>;
1003724ba675SRob Herring			interrupts = <22 2>;
1004724ba675SRob Herring			clock-names = "sysmmu", "master";
1005724ba675SRob Herring			clocks = <&clock CLK_SMMU_G2D>, <&clock CLK_G2D>;
1006724ba675SRob Herring			#iommu-cells = <0>;
1007724ba675SRob Herring		};
1008724ba675SRob Herring
1009724ba675SRob Herring		sysmmu_tv: sysmmu@14650000 {
1010724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1011724ba675SRob Herring			reg = <0x14650000 0x1000>;
1012724ba675SRob Herring			interrupt-parent = <&combiner>;
1013724ba675SRob Herring			interrupts = <7 4>;
1014724ba675SRob Herring			clock-names = "sysmmu", "master";
1015724ba675SRob Herring			clocks = <&clock CLK_SMMU_MIXER>, <&clock CLK_MIXER>;
1016724ba675SRob Herring			power-domains = <&disp_pd>;
1017724ba675SRob Herring			#iommu-cells = <0>;
1018724ba675SRob Herring		};
1019724ba675SRob Herring
1020724ba675SRob Herring		sysmmu_gscl0: sysmmu@13e80000 {
1021724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1022724ba675SRob Herring			reg = <0x13e80000 0x1000>;
1023724ba675SRob Herring			interrupt-parent = <&combiner>;
1024724ba675SRob Herring			interrupts = <2 0>;
1025724ba675SRob Herring			clock-names = "sysmmu", "master";
1026724ba675SRob Herring			clocks = <&clock CLK_SMMU_GSCL0>, <&clock CLK_GSCL0>;
1027724ba675SRob Herring			power-domains = <&gsc_pd>;
1028724ba675SRob Herring			#iommu-cells = <0>;
1029724ba675SRob Herring		};
1030724ba675SRob Herring
1031724ba675SRob Herring		sysmmu_gscl1: sysmmu@13e90000 {
1032724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1033724ba675SRob Herring			reg = <0x13e90000 0x1000>;
1034724ba675SRob Herring			interrupt-parent = <&combiner>;
1035724ba675SRob Herring			interrupts = <2 2>;
1036724ba675SRob Herring			clock-names = "sysmmu", "master";
1037724ba675SRob Herring			clocks = <&clock CLK_SMMU_GSCL1>, <&clock CLK_GSCL1>;
1038724ba675SRob Herring			power-domains = <&gsc_pd>;
1039724ba675SRob Herring			#iommu-cells = <0>;
1040724ba675SRob Herring		};
1041724ba675SRob Herring
1042724ba675SRob Herring		sysmmu_scaler0r: sysmmu@12880000 {
1043724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1044724ba675SRob Herring			reg = <0x12880000 0x1000>;
1045724ba675SRob Herring			interrupt-parent = <&combiner>;
1046724ba675SRob Herring			interrupts = <22 4>;
1047724ba675SRob Herring			clock-names = "sysmmu", "master";
1048724ba675SRob Herring			clocks = <&clock CLK_SMMU_MSCL0>, <&clock CLK_MSCL0>;
1049724ba675SRob Herring			power-domains = <&msc_pd>;
1050724ba675SRob Herring			#iommu-cells = <0>;
1051724ba675SRob Herring		};
1052724ba675SRob Herring
1053724ba675SRob Herring		sysmmu_scaler1r: sysmmu@12890000 {
1054724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1055724ba675SRob Herring			reg = <0x12890000 0x1000>;
1056724ba675SRob Herring			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
1057724ba675SRob Herring			clock-names = "sysmmu", "master";
1058724ba675SRob Herring			clocks = <&clock CLK_SMMU_MSCL1>, <&clock CLK_MSCL1>;
1059724ba675SRob Herring			power-domains = <&msc_pd>;
1060724ba675SRob Herring			#iommu-cells = <0>;
1061724ba675SRob Herring		};
1062724ba675SRob Herring
1063724ba675SRob Herring		sysmmu_scaler2r: sysmmu@128a0000 {
1064724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1065724ba675SRob Herring			reg = <0x128a0000 0x1000>;
1066724ba675SRob Herring			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
1067724ba675SRob Herring			clock-names = "sysmmu", "master";
1068724ba675SRob Herring			clocks = <&clock CLK_SMMU_MSCL2>, <&clock CLK_MSCL2>;
1069724ba675SRob Herring			power-domains = <&msc_pd>;
1070724ba675SRob Herring			#iommu-cells = <0>;
1071724ba675SRob Herring		};
1072724ba675SRob Herring
1073724ba675SRob Herring		sysmmu_scaler0w: sysmmu@128c0000 {
1074724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1075724ba675SRob Herring			reg = <0x128c0000 0x1000>;
1076724ba675SRob Herring			interrupt-parent = <&combiner>;
1077724ba675SRob Herring			interrupts = <27 2>;
1078724ba675SRob Herring			clock-names = "sysmmu", "master";
1079724ba675SRob Herring			clocks = <&clock CLK_SMMU_MSCL0>, <&clock CLK_MSCL0>;
1080724ba675SRob Herring			power-domains = <&msc_pd>;
1081724ba675SRob Herring			#iommu-cells = <0>;
1082724ba675SRob Herring		};
1083724ba675SRob Herring
1084724ba675SRob Herring		sysmmu_scaler1w: sysmmu@128d0000 {
1085724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1086724ba675SRob Herring			reg = <0x128d0000 0x1000>;
1087724ba675SRob Herring			interrupt-parent = <&combiner>;
1088724ba675SRob Herring			interrupts = <22 6>;
1089724ba675SRob Herring			clock-names = "sysmmu", "master";
1090724ba675SRob Herring			clocks = <&clock CLK_SMMU_MSCL1>, <&clock CLK_MSCL1>;
1091724ba675SRob Herring			power-domains = <&msc_pd>;
1092724ba675SRob Herring			#iommu-cells = <0>;
1093724ba675SRob Herring		};
1094724ba675SRob Herring
1095724ba675SRob Herring		sysmmu_scaler2w: sysmmu@128e0000 {
1096724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1097724ba675SRob Herring			reg = <0x128e0000 0x1000>;
1098724ba675SRob Herring			interrupt-parent = <&combiner>;
1099724ba675SRob Herring			interrupts = <19 6>;
1100724ba675SRob Herring			clock-names = "sysmmu", "master";
1101724ba675SRob Herring			clocks = <&clock CLK_SMMU_MSCL2>, <&clock CLK_MSCL2>;
1102724ba675SRob Herring			power-domains = <&msc_pd>;
1103724ba675SRob Herring			#iommu-cells = <0>;
1104724ba675SRob Herring		};
1105724ba675SRob Herring
1106724ba675SRob Herring		sysmmu_rotator: sysmmu@11d40000 {
1107724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1108724ba675SRob Herring			reg = <0x11d40000 0x1000>;
1109724ba675SRob Herring			interrupt-parent = <&combiner>;
1110724ba675SRob Herring			interrupts = <4 0>;
1111724ba675SRob Herring			clock-names = "sysmmu", "master";
1112724ba675SRob Herring			clocks = <&clock CLK_SMMU_ROTATOR>, <&clock CLK_ROTATOR>;
1113724ba675SRob Herring			#iommu-cells = <0>;
1114724ba675SRob Herring		};
1115724ba675SRob Herring
1116724ba675SRob Herring		sysmmu_jpeg0: sysmmu@11f10000 {
1117724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1118724ba675SRob Herring			reg = <0x11f10000 0x1000>;
1119724ba675SRob Herring			interrupt-parent = <&combiner>;
1120724ba675SRob Herring			interrupts = <4 2>;
1121724ba675SRob Herring			clock-names = "sysmmu", "master";
1122724ba675SRob Herring			clocks = <&clock CLK_SMMU_JPEG>, <&clock CLK_JPEG>;
1123724ba675SRob Herring			#iommu-cells = <0>;
1124724ba675SRob Herring		};
1125724ba675SRob Herring
1126724ba675SRob Herring		sysmmu_jpeg1: sysmmu@11f20000 {
1127724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1128724ba675SRob Herring			reg = <0x11f20000 0x1000>;
1129724ba675SRob Herring			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
1130724ba675SRob Herring			clock-names = "sysmmu", "master";
1131724ba675SRob Herring			clocks = <&clock CLK_SMMU_JPEG2>, <&clock CLK_JPEG2>;
1132724ba675SRob Herring			#iommu-cells = <0>;
1133724ba675SRob Herring		};
1134724ba675SRob Herring
1135724ba675SRob Herring		sysmmu_mfc_l: sysmmu@11200000 {
1136724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1137724ba675SRob Herring			reg = <0x11200000 0x1000>;
1138724ba675SRob Herring			interrupt-parent = <&combiner>;
1139724ba675SRob Herring			interrupts = <6 2>;
1140724ba675SRob Herring			clock-names = "sysmmu", "master";
1141724ba675SRob Herring			clocks = <&clock CLK_SMMU_MFCL>, <&clock CLK_MFC>;
1142724ba675SRob Herring			power-domains = <&mfc_pd>;
1143724ba675SRob Herring			#iommu-cells = <0>;
1144724ba675SRob Herring		};
1145724ba675SRob Herring
1146724ba675SRob Herring		sysmmu_mfc_r: sysmmu@11210000 {
1147724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1148724ba675SRob Herring			reg = <0x11210000 0x1000>;
1149724ba675SRob Herring			interrupt-parent = <&combiner>;
1150724ba675SRob Herring			interrupts = <8 5>;
1151724ba675SRob Herring			clock-names = "sysmmu", "master";
1152724ba675SRob Herring			clocks = <&clock CLK_SMMU_MFCR>, <&clock CLK_MFC>;
1153724ba675SRob Herring			power-domains = <&mfc_pd>;
1154724ba675SRob Herring			#iommu-cells = <0>;
1155724ba675SRob Herring		};
1156724ba675SRob Herring
1157724ba675SRob Herring		sysmmu_fimd1_0: sysmmu@14640000 {
1158724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1159724ba675SRob Herring			reg = <0x14640000 0x1000>;
1160724ba675SRob Herring			interrupt-parent = <&combiner>;
1161724ba675SRob Herring			interrupts = <3 2>;
1162724ba675SRob Herring			clock-names = "sysmmu", "master";
1163724ba675SRob Herring			clocks = <&clock CLK_SMMU_FIMD1M0>, <&clock CLK_FIMD1>;
1164724ba675SRob Herring			power-domains = <&disp_pd>;
1165724ba675SRob Herring			#iommu-cells = <0>;
1166724ba675SRob Herring		};
1167724ba675SRob Herring
1168724ba675SRob Herring		sysmmu_fimd1_1: sysmmu@14680000 {
1169724ba675SRob Herring			compatible = "samsung,exynos-sysmmu";
1170724ba675SRob Herring			reg = <0x14680000 0x1000>;
1171724ba675SRob Herring			interrupt-parent = <&combiner>;
1172724ba675SRob Herring			interrupts = <3 0>;
1173724ba675SRob Herring			clock-names = "sysmmu", "master";
1174724ba675SRob Herring			clocks = <&clock CLK_SMMU_FIMD1M1>, <&clock CLK_FIMD1>;
1175724ba675SRob Herring			power-domains = <&disp_pd>;
1176724ba675SRob Herring			#iommu-cells = <0>;
1177724ba675SRob Herring		};
1178724ba675SRob Herring	};
1179724ba675SRob Herring
1180724ba675SRob Herring	thermal-zones {
1181724ba675SRob Herring		cpu0_thermal: cpu0-thermal {
1182724ba675SRob Herring			thermal-sensors = <&tmu_cpu0>;
1183724ba675SRob Herring			#include "exynos5420-trip-points.dtsi"
1184724ba675SRob Herring		};
1185724ba675SRob Herring		cpu1_thermal: cpu1-thermal {
1186724ba675SRob Herring			thermal-sensors = <&tmu_cpu1>;
1187724ba675SRob Herring			#include "exynos5420-trip-points.dtsi"
1188724ba675SRob Herring		};
1189724ba675SRob Herring		cpu2_thermal: cpu2-thermal {
1190724ba675SRob Herring			thermal-sensors = <&tmu_cpu2>;
1191724ba675SRob Herring			#include "exynos5420-trip-points.dtsi"
1192724ba675SRob Herring		};
1193724ba675SRob Herring		cpu3_thermal: cpu3-thermal {
1194724ba675SRob Herring			thermal-sensors = <&tmu_cpu3>;
1195724ba675SRob Herring			#include "exynos5420-trip-points.dtsi"
1196724ba675SRob Herring		};
1197724ba675SRob Herring		gpu_thermal: gpu-thermal {
1198724ba675SRob Herring			thermal-sensors = <&tmu_gpu>;
1199724ba675SRob Herring			#include "exynos5420-trip-points.dtsi"
1200724ba675SRob Herring		};
1201724ba675SRob Herring	};
1202724ba675SRob Herring};
1203724ba675SRob Herring
1204724ba675SRob Herring&adc {
1205724ba675SRob Herring	clocks = <&clock CLK_TSADC>;
1206724ba675SRob Herring	clock-names = "adc";
1207724ba675SRob Herring	samsung,syscon-phandle = <&pmu_system_controller>;
1208724ba675SRob Herring};
1209724ba675SRob Herring
1210724ba675SRob Herring&dp {
1211724ba675SRob Herring	clocks = <&clock CLK_DP1>;
1212724ba675SRob Herring	clock-names = "dp";
1213724ba675SRob Herring	phys = <&dp_phy>;
1214724ba675SRob Herring	phy-names = "dp";
1215724ba675SRob Herring	power-domains = <&disp_pd>;
1216724ba675SRob Herring};
1217724ba675SRob Herring
1218724ba675SRob Herring&fimd {
1219724ba675SRob Herring	compatible = "samsung,exynos5420-fimd";
1220724ba675SRob Herring	clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
1221724ba675SRob Herring	clock-names = "sclk_fimd", "fimd";
1222724ba675SRob Herring	power-domains = <&disp_pd>;
1223724ba675SRob Herring	iommus = <&sysmmu_fimd1_0>, <&sysmmu_fimd1_1>;
1224724ba675SRob Herring	iommu-names = "m0", "m1";
1225724ba675SRob Herring};
1226724ba675SRob Herring
1227724ba675SRob Herring&g2d {
1228724ba675SRob Herring	iommus = <&sysmmu_g2dr>, <&sysmmu_g2dw>;
1229724ba675SRob Herring	clocks = <&clock CLK_G2D>;
1230724ba675SRob Herring	clock-names = "fimg2d";
1231724ba675SRob Herring	status = "okay";
1232724ba675SRob Herring};
1233724ba675SRob Herring
1234724ba675SRob Herring&i2c_0 {
1235724ba675SRob Herring	clocks = <&clock CLK_I2C0>;
1236724ba675SRob Herring	clock-names = "i2c";
1237724ba675SRob Herring	pinctrl-names = "default";
1238724ba675SRob Herring	pinctrl-0 = <&i2c0_bus>;
1239724ba675SRob Herring};
1240724ba675SRob Herring
1241724ba675SRob Herring&i2c_1 {
1242724ba675SRob Herring	clocks = <&clock CLK_I2C1>;
1243724ba675SRob Herring	clock-names = "i2c";
1244724ba675SRob Herring	pinctrl-names = "default";
1245724ba675SRob Herring	pinctrl-0 = <&i2c1_bus>;
1246724ba675SRob Herring};
1247724ba675SRob Herring
1248724ba675SRob Herring&i2c_2 {
1249724ba675SRob Herring	clocks = <&clock CLK_I2C2>;
1250724ba675SRob Herring	clock-names = "i2c";
1251724ba675SRob Herring	pinctrl-names = "default";
1252724ba675SRob Herring	pinctrl-0 = <&i2c2_bus>;
1253724ba675SRob Herring};
1254724ba675SRob Herring
1255724ba675SRob Herring&i2c_3 {
1256724ba675SRob Herring	clocks = <&clock CLK_I2C3>;
1257724ba675SRob Herring	clock-names = "i2c";
1258724ba675SRob Herring	pinctrl-names = "default";
1259724ba675SRob Herring	pinctrl-0 = <&i2c3_bus>;
1260724ba675SRob Herring};
1261724ba675SRob Herring
1262724ba675SRob Herring&hsi2c_4 {
1263724ba675SRob Herring	clocks = <&clock CLK_USI0>;
1264724ba675SRob Herring	clock-names = "hsi2c";
1265724ba675SRob Herring	pinctrl-names = "default";
1266724ba675SRob Herring	pinctrl-0 = <&i2c4_hs_bus>;
1267724ba675SRob Herring};
1268724ba675SRob Herring
1269724ba675SRob Herring&hsi2c_5 {
1270724ba675SRob Herring	clocks = <&clock CLK_USI1>;
1271724ba675SRob Herring	clock-names = "hsi2c";
1272724ba675SRob Herring	pinctrl-names = "default";
1273724ba675SRob Herring	pinctrl-0 = <&i2c5_hs_bus>;
1274724ba675SRob Herring};
1275724ba675SRob Herring
1276724ba675SRob Herring&hsi2c_6 {
1277724ba675SRob Herring	clocks = <&clock CLK_USI2>;
1278724ba675SRob Herring	clock-names = "hsi2c";
1279724ba675SRob Herring	pinctrl-names = "default";
1280724ba675SRob Herring	pinctrl-0 = <&i2c6_hs_bus>;
1281724ba675SRob Herring};
1282724ba675SRob Herring
1283724ba675SRob Herring&hsi2c_7 {
1284724ba675SRob Herring	clocks = <&clock CLK_USI3>;
1285724ba675SRob Herring	clock-names = "hsi2c";
1286724ba675SRob Herring	pinctrl-names = "default";
1287724ba675SRob Herring	pinctrl-0 = <&i2c7_hs_bus>;
1288724ba675SRob Herring};
1289724ba675SRob Herring
1290724ba675SRob Herring&mct {
1291724ba675SRob Herring	clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
1292724ba675SRob Herring	clock-names = "fin_pll", "mct";
1293724ba675SRob Herring};
1294724ba675SRob Herring
1295724ba675SRob Herring&prng {
1296724ba675SRob Herring	clocks = <&clock CLK_SSS>;
1297724ba675SRob Herring	clock-names = "secss";
1298724ba675SRob Herring};
1299724ba675SRob Herring
1300724ba675SRob Herring&pwm {
1301724ba675SRob Herring	clocks = <&clock CLK_PWM>;
1302724ba675SRob Herring	clock-names = "timers";
1303724ba675SRob Herring};
1304724ba675SRob Herring
1305724ba675SRob Herring&rtc {
1306724ba675SRob Herring	clocks = <&clock CLK_RTC>;
1307724ba675SRob Herring	clock-names = "rtc";
1308724ba675SRob Herring	interrupt-parent = <&pmu_system_controller>;
1309724ba675SRob Herring	status = "disabled";
1310724ba675SRob Herring};
1311724ba675SRob Herring
1312724ba675SRob Herring&serial_0 {
1313724ba675SRob Herring	clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
1314724ba675SRob Herring	clock-names = "uart", "clk_uart_baud0";
1315724ba675SRob Herring	dmas = <&pdma0 13>, <&pdma0 14>;
1316724ba675SRob Herring	dma-names = "rx", "tx";
1317724ba675SRob Herring};
1318724ba675SRob Herring
1319724ba675SRob Herring&serial_1 {
1320724ba675SRob Herring	clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
1321724ba675SRob Herring	clock-names = "uart", "clk_uart_baud0";
1322724ba675SRob Herring	dmas = <&pdma1 15>, <&pdma1 16>;
1323724ba675SRob Herring	dma-names = "rx", "tx";
1324724ba675SRob Herring};
1325724ba675SRob Herring
1326724ba675SRob Herring&serial_2 {
1327724ba675SRob Herring	clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
1328724ba675SRob Herring	clock-names = "uart", "clk_uart_baud0";
1329724ba675SRob Herring	dmas = <&pdma0 15>, <&pdma0 16>;
1330724ba675SRob Herring	dma-names = "rx", "tx";
1331724ba675SRob Herring};
1332724ba675SRob Herring
1333724ba675SRob Herring&serial_3 {
1334724ba675SRob Herring	clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
1335724ba675SRob Herring	clock-names = "uart", "clk_uart_baud0";
1336724ba675SRob Herring	dmas = <&pdma1 17>, <&pdma1 18>;
1337724ba675SRob Herring	dma-names = "rx", "tx";
1338724ba675SRob Herring};
1339724ba675SRob Herring
1340724ba675SRob Herring&sss {
1341724ba675SRob Herring	clocks = <&clock CLK_SSS>;
1342724ba675SRob Herring	clock-names = "secss";
1343724ba675SRob Herring};
1344724ba675SRob Herring
1345724ba675SRob Herring&trng {
1346724ba675SRob Herring	clocks = <&clock CLK_SSS>;
1347724ba675SRob Herring	clock-names = "secss";
1348724ba675SRob Herring};
1349724ba675SRob Herring
1350724ba675SRob Herring&usbdrd3_0 {
1351724ba675SRob Herring	clocks = <&clock CLK_USBD300>;
1352724ba675SRob Herring	clock-names = "usbdrd30";
1353724ba675SRob Herring};
1354724ba675SRob Herring
1355724ba675SRob Herring&usbdrd_phy0 {
1356724ba675SRob Herring	clocks = <&clock CLK_USBD300>, <&clock CLK_SCLK_USBPHY300>;
1357724ba675SRob Herring	clock-names = "phy", "ref";
1358724ba675SRob Herring	samsung,pmu-syscon = <&pmu_system_controller>;
1359724ba675SRob Herring};
1360724ba675SRob Herring
1361724ba675SRob Herring&usbdrd3_1 {
1362724ba675SRob Herring	clocks = <&clock CLK_USBD301>;
1363724ba675SRob Herring	clock-names = "usbdrd30";
1364724ba675SRob Herring};
1365724ba675SRob Herring
1366724ba675SRob Herring&usbdrd_dwc3_1 {
1367724ba675SRob Herring	interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
1368724ba675SRob Herring};
1369724ba675SRob Herring
1370724ba675SRob Herring&usbdrd_phy1 {
1371724ba675SRob Herring	clocks = <&clock CLK_USBD301>, <&clock CLK_SCLK_USBPHY301>;
1372724ba675SRob Herring	clock-names = "phy", "ref";
1373724ba675SRob Herring	samsung,pmu-syscon = <&pmu_system_controller>;
1374724ba675SRob Herring};
1375724ba675SRob Herring
1376724ba675SRob Herring&usbhost1 {
1377724ba675SRob Herring	clocks = <&clock CLK_USBH20>;
1378724ba675SRob Herring	clock-names = "usbhost";
1379724ba675SRob Herring};
1380724ba675SRob Herring
1381724ba675SRob Herring&usbhost2 {
1382724ba675SRob Herring	clocks = <&clock CLK_USBH20>;
1383724ba675SRob Herring	clock-names = "usbhost";
1384724ba675SRob Herring};
1385724ba675SRob Herring
1386724ba675SRob Herring&usb2_phy {
1387724ba675SRob Herring	clocks = <&clock CLK_USBH20>, <&clock CLK_SCLK_USBPHY300>;
1388724ba675SRob Herring	clock-names = "phy", "ref";
1389724ba675SRob Herring	samsung,sysreg-phandle = <&sysreg_system_controller>;
1390724ba675SRob Herring	samsung,pmureg-phandle = <&pmu_system_controller>;
1391724ba675SRob Herring};
1392724ba675SRob Herring
1393724ba675SRob Herring&watchdog {
1394724ba675SRob Herring	clocks = <&clock CLK_WDT>;
1395724ba675SRob Herring	clock-names = "watchdog";
1396724ba675SRob Herring	samsung,syscon-phandle = <&pmu_system_controller>;
1397724ba675SRob Herring};
1398724ba675SRob Herring
1399724ba675SRob Herring#include "exynos5420-pinctrl.dtsi"
1400724ba675SRob Herring#include "exynos-syscon-restart.dtsi"
1401