xref: /linux/scripts/dtc/include-prefixes/arm/rockchip/rk3128.dtsi (revision 759d6bd9ef94f0e658202947d44b939c6e3ed363)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0+
2724ba675SRob Herring/*
3724ba675SRob Herring * (C) Copyright 2017 Rockchip Electronics Co., Ltd
4724ba675SRob Herring */
5724ba675SRob Herring
6724ba675SRob Herring#include <dt-bindings/clock/rk3128-cru.h>
7724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
8724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h>
9724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
10724ba675SRob Herring#include <dt-bindings/pinctrl/rockchip.h>
11724ba675SRob Herring
12724ba675SRob Herring/ {
13724ba675SRob Herring	compatible = "rockchip,rk3128";
14724ba675SRob Herring	interrupt-parent = <&gic>;
15724ba675SRob Herring	#address-cells = <1>;
16724ba675SRob Herring	#size-cells = <1>;
17724ba675SRob Herring
18724ba675SRob Herring	arm-pmu {
19724ba675SRob Herring		compatible = "arm,cortex-a7-pmu";
20724ba675SRob Herring		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
21724ba675SRob Herring			     <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
22724ba675SRob Herring			     <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
23724ba675SRob Herring			     <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
24724ba675SRob Herring		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
25724ba675SRob Herring	};
26724ba675SRob Herring
27724ba675SRob Herring	cpus {
28724ba675SRob Herring		#address-cells = <1>;
29724ba675SRob Herring		#size-cells = <0>;
30da8b9739SAlex Bee		enable-method = "rockchip,rk3036-smp";
31724ba675SRob Herring
32724ba675SRob Herring		cpu0: cpu@f00 {
33724ba675SRob Herring			device_type = "cpu";
34724ba675SRob Herring			compatible = "arm,cortex-a7";
35724ba675SRob Herring			reg = <0xf00>;
36724ba675SRob Herring			clock-latency = <40000>;
37724ba675SRob Herring			clocks = <&cru ARMCLK>;
3802941bc2SAlex Bee			resets = <&cru SRST_CORE0>;
39c96b13d7SAlex Bee			operating-points-v2 = <&cpu_opp_table>;
40724ba675SRob Herring			#cooling-cells = <2>; /* min followed by max */
41724ba675SRob Herring		};
42724ba675SRob Herring
43724ba675SRob Herring		cpu1: cpu@f01 {
44724ba675SRob Herring			device_type = "cpu";
45724ba675SRob Herring			compatible = "arm,cortex-a7";
46724ba675SRob Herring			reg = <0xf01>;
4702941bc2SAlex Bee			resets = <&cru SRST_CORE1>;
48c96b13d7SAlex Bee			operating-points-v2 = <&cpu_opp_table>;
49724ba675SRob Herring		};
50724ba675SRob Herring
51724ba675SRob Herring		cpu2: cpu@f02 {
52724ba675SRob Herring			device_type = "cpu";
53724ba675SRob Herring			compatible = "arm,cortex-a7";
54724ba675SRob Herring			reg = <0xf02>;
5502941bc2SAlex Bee			resets = <&cru SRST_CORE2>;
56c96b13d7SAlex Bee			operating-points-v2 = <&cpu_opp_table>;
57724ba675SRob Herring		};
58724ba675SRob Herring
59724ba675SRob Herring		cpu3: cpu@f03 {
60724ba675SRob Herring			device_type = "cpu";
61724ba675SRob Herring			compatible = "arm,cortex-a7";
62724ba675SRob Herring			reg = <0xf03>;
6302941bc2SAlex Bee			resets = <&cru SRST_CORE3>;
64c96b13d7SAlex Bee			operating-points-v2 = <&cpu_opp_table>;
65c96b13d7SAlex Bee		};
66c96b13d7SAlex Bee	};
67c96b13d7SAlex Bee
68c96b13d7SAlex Bee	cpu_opp_table: opp-table-0 {
69c96b13d7SAlex Bee		compatible = "operating-points-v2";
70c96b13d7SAlex Bee		opp-shared;
71c96b13d7SAlex Bee
72c96b13d7SAlex Bee		opp-216000000 {
73c96b13d7SAlex Bee			opp-hz = /bits/ 64 <216000000>;
74c96b13d7SAlex Bee			opp-microvolt = <950000 950000 1325000>;
75c96b13d7SAlex Bee		};
76c96b13d7SAlex Bee		opp-408000000 {
77c96b13d7SAlex Bee			opp-hz = /bits/ 64 <408000000>;
78c96b13d7SAlex Bee			opp-microvolt = <950000 950000 1325000>;
79c96b13d7SAlex Bee		};
80c96b13d7SAlex Bee		opp-600000000 {
81c96b13d7SAlex Bee			opp-hz = /bits/ 64 <600000000>;
82c96b13d7SAlex Bee			opp-microvolt = <950000 950000 1325000>;
83c96b13d7SAlex Bee		};
84c96b13d7SAlex Bee		opp-696000000 {
85c96b13d7SAlex Bee			opp-hz = /bits/ 64 <696000000>;
86c96b13d7SAlex Bee			opp-microvolt = <975000 975000 1325000>;
87c96b13d7SAlex Bee		};
88c96b13d7SAlex Bee		opp-816000000 {
89c96b13d7SAlex Bee			opp-hz = /bits/ 64 <816000000>;
90c96b13d7SAlex Bee			opp-microvolt = <1075000 1075000 1325000>;
91c96b13d7SAlex Bee			opp-suspend;
92c96b13d7SAlex Bee		};
93c96b13d7SAlex Bee		opp-1008000000 {
94c96b13d7SAlex Bee			opp-hz = /bits/ 64 <1008000000>;
95c96b13d7SAlex Bee			opp-microvolt = <1200000 1200000 1325000>;
96c96b13d7SAlex Bee		};
97c96b13d7SAlex Bee		opp-1200000000 {
98c96b13d7SAlex Bee			opp-hz = /bits/ 64 <1200000000>;
99c96b13d7SAlex Bee			opp-microvolt = <1325000 1325000 1325000>;
100724ba675SRob Herring		};
101724ba675SRob Herring	};
102724ba675SRob Herring
103724ba675SRob Herring	timer {
104724ba675SRob Herring		compatible = "arm,armv7-timer";
105724ba675SRob Herring		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
106724ba675SRob Herring			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1077e3be9eaSAlex Bee			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1087e3be9eaSAlex Bee			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
109724ba675SRob Herring		arm,cpu-registers-not-fw-configured;
110724ba675SRob Herring		clock-frequency = <24000000>;
111724ba675SRob Herring	};
112724ba675SRob Herring
113724ba675SRob Herring	xin24m: oscillator {
114724ba675SRob Herring		compatible = "fixed-clock";
115724ba675SRob Herring		clock-frequency = <24000000>;
116724ba675SRob Herring		clock-output-names = "xin24m";
117724ba675SRob Herring		#clock-cells = <0>;
118724ba675SRob Herring	};
119724ba675SRob Herring
1209107283bSAlex Bee	imem: sram@10080000 {
1219107283bSAlex Bee		compatible = "mmio-sram";
1229107283bSAlex Bee		reg = <0x10080000 0x2000>;
1239107283bSAlex Bee		#address-cells = <1>;
1249107283bSAlex Bee		#size-cells = <1>;
1259107283bSAlex Bee		ranges = <0 0x10080000 0x2000>;
126da8b9739SAlex Bee
127da8b9739SAlex Bee		smp-sram@0 {
128da8b9739SAlex Bee			compatible = "rockchip,rk3066-smp-sram";
129da8b9739SAlex Bee			reg = <0x00 0x10>;
130da8b9739SAlex Bee		};
1319107283bSAlex Bee	};
1329107283bSAlex Bee
133724ba675SRob Herring	pmu: syscon@100a0000 {
134724ba675SRob Herring		compatible = "rockchip,rk3128-pmu", "syscon", "simple-mfd";
135724ba675SRob Herring		reg = <0x100a0000 0x1000>;
136724ba675SRob Herring	};
137724ba675SRob Herring
138724ba675SRob Herring	gic: interrupt-controller@10139000 {
139724ba675SRob Herring		compatible = "arm,cortex-a7-gic";
140724ba675SRob Herring		reg = <0x10139000 0x1000>,
141724ba675SRob Herring		      <0x1013a000 0x1000>,
142724ba675SRob Herring		      <0x1013c000 0x2000>,
143724ba675SRob Herring		      <0x1013e000 0x2000>;
144724ba675SRob Herring		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
145724ba675SRob Herring		interrupt-controller;
146724ba675SRob Herring		#interrupt-cells = <3>;
147724ba675SRob Herring		#address-cells = <0>;
148724ba675SRob Herring	};
149724ba675SRob Herring
150724ba675SRob Herring	usb_otg: usb@10180000 {
151724ba675SRob Herring		compatible = "rockchip,rk3128-usb", "rockchip,rk3066-usb", "snps,dwc2";
152724ba675SRob Herring		reg = <0x10180000 0x40000>;
153724ba675SRob Herring		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
154724ba675SRob Herring		clocks = <&cru HCLK_OTG>;
155724ba675SRob Herring		clock-names = "otg";
156724ba675SRob Herring		dr_mode = "otg";
157724ba675SRob Herring		phys = <&usb2phy_otg>;
158724ba675SRob Herring		phy-names = "usb2-phy";
159724ba675SRob Herring		status = "disabled";
160724ba675SRob Herring	};
161724ba675SRob Herring
162724ba675SRob Herring	usb_host_ehci: usb@101c0000 {
163724ba675SRob Herring		compatible = "generic-ehci";
164724ba675SRob Herring		reg = <0x101c0000 0x20000>;
165724ba675SRob Herring		interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
166*759d6bd9SAlex Bee		clocks = <&cru HCLK_HOST2>;
167724ba675SRob Herring		phys = <&usb2phy_host>;
168724ba675SRob Herring		phy-names = "usb";
169724ba675SRob Herring		status = "disabled";
170724ba675SRob Herring	};
171724ba675SRob Herring
172724ba675SRob Herring	usb_host_ohci: usb@101e0000 {
173724ba675SRob Herring		compatible = "generic-ohci";
174724ba675SRob Herring		reg = <0x101e0000 0x20000>;
175724ba675SRob Herring		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
176*759d6bd9SAlex Bee		clocks = <&cru HCLK_HOST2>;
177724ba675SRob Herring		phys = <&usb2phy_host>;
178724ba675SRob Herring		phy-names = "usb";
179724ba675SRob Herring		status = "disabled";
180724ba675SRob Herring	};
181724ba675SRob Herring
182724ba675SRob Herring	sdmmc: mmc@10214000 {
183724ba675SRob Herring		compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc";
184724ba675SRob Herring		reg = <0x10214000 0x4000>;
185724ba675SRob Herring		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
186724ba675SRob Herring		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
187724ba675SRob Herring			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
188724ba675SRob Herring		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
189724ba675SRob Herring		dmas = <&pdma 10>;
190724ba675SRob Herring		dma-names = "rx-tx";
191724ba675SRob Herring		fifo-depth = <256>;
192724ba675SRob Herring		max-frequency = <150000000>;
193724ba675SRob Herring		resets = <&cru SRST_SDMMC>;
194724ba675SRob Herring		reset-names = "reset";
195724ba675SRob Herring		status = "disabled";
196724ba675SRob Herring	};
197724ba675SRob Herring
198724ba675SRob Herring	sdio: mmc@10218000 {
199724ba675SRob Herring		compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc";
200724ba675SRob Herring		reg = <0x10218000 0x4000>;
201724ba675SRob Herring		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
202724ba675SRob Herring		clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
203724ba675SRob Herring			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
204724ba675SRob Herring		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
205724ba675SRob Herring		dmas = <&pdma 11>;
206724ba675SRob Herring		dma-names = "rx-tx";
207724ba675SRob Herring		fifo-depth = <256>;
208724ba675SRob Herring		max-frequency = <150000000>;
209724ba675SRob Herring		resets = <&cru SRST_SDIO>;
210724ba675SRob Herring		reset-names = "reset";
211724ba675SRob Herring		status = "disabled";
212724ba675SRob Herring	};
213724ba675SRob Herring
214724ba675SRob Herring	emmc: mmc@1021c000 {
215724ba675SRob Herring		compatible = "rockchip,rk3128-dw-mshc", "rockchip,rk3288-dw-mshc";
216724ba675SRob Herring		reg = <0x1021c000 0x4000>;
217724ba675SRob Herring		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
218724ba675SRob Herring		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
219724ba675SRob Herring			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
220724ba675SRob Herring		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
221724ba675SRob Herring		dmas = <&pdma 12>;
222724ba675SRob Herring		dma-names = "rx-tx";
223724ba675SRob Herring		fifo-depth = <256>;
224724ba675SRob Herring		max-frequency = <150000000>;
225724ba675SRob Herring		resets = <&cru SRST_EMMC>;
226724ba675SRob Herring		reset-names = "reset";
227724ba675SRob Herring		status = "disabled";
228724ba675SRob Herring	};
229724ba675SRob Herring
230724ba675SRob Herring	nfc: nand-controller@10500000 {
231724ba675SRob Herring		compatible = "rockchip,rk3128-nfc", "rockchip,rk2928-nfc";
232724ba675SRob Herring		reg = <0x10500000 0x4000>;
233724ba675SRob Herring		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
234724ba675SRob Herring		clocks = <&cru HCLK_NANDC>, <&cru SCLK_NANDC>;
235724ba675SRob Herring		clock-names = "ahb", "nfc";
236724ba675SRob Herring		pinctrl-names = "default";
237724ba675SRob Herring		pinctrl-0 = <&flash_ale &flash_bus8 &flash_cle &flash_cs0
238724ba675SRob Herring			     &flash_dqs &flash_rdn &flash_rdy &flash_wrn>;
239724ba675SRob Herring		status = "disabled";
240724ba675SRob Herring	};
241724ba675SRob Herring
242724ba675SRob Herring	cru: clock-controller@20000000 {
243724ba675SRob Herring		compatible = "rockchip,rk3128-cru";
244724ba675SRob Herring		reg = <0x20000000 0x1000>;
245724ba675SRob Herring		clocks = <&xin24m>;
246724ba675SRob Herring		clock-names = "xin24m";
247724ba675SRob Herring		rockchip,grf = <&grf>;
248724ba675SRob Herring		#clock-cells = <1>;
249724ba675SRob Herring		#reset-cells = <1>;
250724ba675SRob Herring		assigned-clocks = <&cru PLL_GPLL>;
251724ba675SRob Herring		assigned-clock-rates = <594000000>;
252724ba675SRob Herring	};
253724ba675SRob Herring
254724ba675SRob Herring	grf: syscon@20008000 {
255724ba675SRob Herring		compatible = "rockchip,rk3128-grf", "syscon", "simple-mfd";
256724ba675SRob Herring		reg = <0x20008000 0x1000>;
257724ba675SRob Herring		#address-cells = <1>;
258724ba675SRob Herring		#size-cells = <1>;
259724ba675SRob Herring
260724ba675SRob Herring		usb2phy: usb2phy@17c {
261724ba675SRob Herring			compatible = "rockchip,rk3128-usb2phy";
262724ba675SRob Herring			reg = <0x017c 0x0c>;
263724ba675SRob Herring			clocks = <&cru SCLK_OTGPHY0>;
264724ba675SRob Herring			clock-names = "phyclk";
265724ba675SRob Herring			clock-output-names = "usb480m_phy";
266724ba675SRob Herring			#clock-cells = <0>;
267724ba675SRob Herring			status = "disabled";
268724ba675SRob Herring
269724ba675SRob Herring			usb2phy_host: host-port {
270724ba675SRob Herring				interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
271724ba675SRob Herring				interrupt-names = "linestate";
272724ba675SRob Herring				#phy-cells = <0>;
273724ba675SRob Herring				status = "disabled";
274724ba675SRob Herring			};
275724ba675SRob Herring
276724ba675SRob Herring			usb2phy_otg: otg-port {
277724ba675SRob Herring				interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
278724ba675SRob Herring					     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
279724ba675SRob Herring					     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
280724ba675SRob Herring				interrupt-names = "otg-bvalid", "otg-id",
281724ba675SRob Herring						  "linestate";
282724ba675SRob Herring				#phy-cells = <0>;
283724ba675SRob Herring				status = "disabled";
284724ba675SRob Herring			};
285724ba675SRob Herring		};
286724ba675SRob Herring	};
287724ba675SRob Herring
288724ba675SRob Herring	timer0: timer@20044000 {
289724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
290724ba675SRob Herring		reg = <0x20044000 0x20>;
291724ba675SRob Herring		interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
2922c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER0>;
293724ba675SRob Herring		clock-names = "pclk", "timer";
294724ba675SRob Herring	};
295724ba675SRob Herring
296724ba675SRob Herring	timer1: timer@20044020 {
297724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
298724ba675SRob Herring		reg = <0x20044020 0x20>;
299724ba675SRob Herring		interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
3002c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER1>;
301724ba675SRob Herring		clock-names = "pclk", "timer";
302724ba675SRob Herring	};
303724ba675SRob Herring
304724ba675SRob Herring	timer2: timer@20044040 {
305724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
306724ba675SRob Herring		reg = <0x20044040 0x20>;
307724ba675SRob Herring		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
3082c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER2>;
309724ba675SRob Herring		clock-names = "pclk", "timer";
310724ba675SRob Herring	};
311724ba675SRob Herring
312724ba675SRob Herring	timer3: timer@20044060 {
313724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
314724ba675SRob Herring		reg = <0x20044060 0x20>;
315724ba675SRob Herring		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
3162c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER3>;
317724ba675SRob Herring		clock-names = "pclk", "timer";
318724ba675SRob Herring	};
319724ba675SRob Herring
320724ba675SRob Herring	timer4: timer@20044080 {
321724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
322724ba675SRob Herring		reg = <0x20044080 0x20>;
323724ba675SRob Herring		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
3242c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER4>;
325724ba675SRob Herring		clock-names = "pclk", "timer";
326724ba675SRob Herring	};
327724ba675SRob Herring
328724ba675SRob Herring	timer5: timer@200440a0 {
329724ba675SRob Herring		compatible = "rockchip,rk3128-timer", "rockchip,rk3288-timer";
330724ba675SRob Herring		reg = <0x200440a0 0x20>;
331724ba675SRob Herring		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
3322c68d26fSAlex Bee		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER5>;
333724ba675SRob Herring		clock-names = "pclk", "timer";
334724ba675SRob Herring	};
335724ba675SRob Herring
336724ba675SRob Herring	watchdog: watchdog@2004c000 {
337724ba675SRob Herring		compatible = "rockchip,rk3128-wdt", "snps,dw-wdt";
338724ba675SRob Herring		reg = <0x2004c000 0x100>;
339724ba675SRob Herring		interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
340724ba675SRob Herring		clocks = <&cru PCLK_WDT>;
341724ba675SRob Herring		status = "disabled";
342724ba675SRob Herring	};
343724ba675SRob Herring
344724ba675SRob Herring	pwm0: pwm@20050000 {
345724ba675SRob Herring		compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm";
346724ba675SRob Herring		reg = <0x20050000 0x10>;
347724ba675SRob Herring		clocks = <&cru PCLK_PWM>;
348724ba675SRob Herring		pinctrl-names = "default";
349724ba675SRob Herring		pinctrl-0 = <&pwm0_pin>;
350724ba675SRob Herring		#pwm-cells = <3>;
351724ba675SRob Herring		status = "disabled";
352724ba675SRob Herring	};
353724ba675SRob Herring
354724ba675SRob Herring	pwm1: pwm@20050010 {
355724ba675SRob Herring		compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm";
356724ba675SRob Herring		reg = <0x20050010 0x10>;
357724ba675SRob Herring		clocks = <&cru PCLK_PWM>;
358724ba675SRob Herring		pinctrl-names = "default";
359724ba675SRob Herring		pinctrl-0 = <&pwm1_pin>;
360724ba675SRob Herring		#pwm-cells = <3>;
361724ba675SRob Herring		status = "disabled";
362724ba675SRob Herring	};
363724ba675SRob Herring
364724ba675SRob Herring	pwm2: pwm@20050020 {
365724ba675SRob Herring		compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm";
366724ba675SRob Herring		reg = <0x20050020 0x10>;
367724ba675SRob Herring		clocks = <&cru PCLK_PWM>;
368724ba675SRob Herring		pinctrl-names = "default";
369724ba675SRob Herring		pinctrl-0 = <&pwm2_pin>;
370724ba675SRob Herring		#pwm-cells = <3>;
371724ba675SRob Herring		status = "disabled";
372724ba675SRob Herring	};
373724ba675SRob Herring
374724ba675SRob Herring	pwm3: pwm@20050030 {
375724ba675SRob Herring		compatible = "rockchip,rk3128-pwm", "rockchip,rk3288-pwm";
376724ba675SRob Herring		reg = <0x20050030 0x10>;
377724ba675SRob Herring		clocks = <&cru PCLK_PWM>;
378724ba675SRob Herring		pinctrl-names = "default";
379724ba675SRob Herring		pinctrl-0 = <&pwm3_pin>;
380724ba675SRob Herring		#pwm-cells = <3>;
381724ba675SRob Herring		status = "disabled";
382724ba675SRob Herring	};
383724ba675SRob Herring
384724ba675SRob Herring	i2c1: i2c@20056000 {
385724ba675SRob Herring		compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c";
386724ba675SRob Herring		reg = <0x20056000 0x1000>;
387724ba675SRob Herring		interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
388724ba675SRob Herring		clock-names = "i2c";
389724ba675SRob Herring		clocks = <&cru PCLK_I2C1>;
390724ba675SRob Herring		pinctrl-names = "default";
391724ba675SRob Herring		pinctrl-0 = <&i2c1_xfer>;
392724ba675SRob Herring		#address-cells = <1>;
393724ba675SRob Herring		#size-cells = <0>;
394724ba675SRob Herring		status = "disabled";
395724ba675SRob Herring	};
396724ba675SRob Herring
397724ba675SRob Herring	i2c2: i2c@2005a000 {
398724ba675SRob Herring		compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c";
399724ba675SRob Herring		reg = <0x2005a000 0x1000>;
400724ba675SRob Herring		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
401724ba675SRob Herring		clock-names = "i2c";
402724ba675SRob Herring		clocks = <&cru PCLK_I2C2>;
403724ba675SRob Herring		pinctrl-names = "default";
404724ba675SRob Herring		pinctrl-0 = <&i2c2_xfer>;
405724ba675SRob Herring		#address-cells = <1>;
406724ba675SRob Herring		#size-cells = <0>;
407724ba675SRob Herring		status = "disabled";
408724ba675SRob Herring	};
409724ba675SRob Herring
410724ba675SRob Herring	i2c3: i2c@2005e000 {
411724ba675SRob Herring		compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c";
412724ba675SRob Herring		reg = <0x2005e000 0x1000>;
413724ba675SRob Herring		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
414724ba675SRob Herring		clock-names = "i2c";
415724ba675SRob Herring		clocks = <&cru PCLK_I2C3>;
416724ba675SRob Herring		pinctrl-names = "default";
417724ba675SRob Herring		pinctrl-0 = <&i2c3_xfer>;
418724ba675SRob Herring		#address-cells = <1>;
419724ba675SRob Herring		#size-cells = <0>;
420724ba675SRob Herring		status = "disabled";
421724ba675SRob Herring	};
422724ba675SRob Herring
423724ba675SRob Herring	uart0: serial@20060000 {
424724ba675SRob Herring		compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart";
425724ba675SRob Herring		reg = <0x20060000 0x100>;
426724ba675SRob Herring		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
427724ba675SRob Herring		clock-frequency = <24000000>;
428724ba675SRob Herring		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
429724ba675SRob Herring		clock-names = "baudclk", "apb_pclk";
430724ba675SRob Herring		dmas = <&pdma 2>, <&pdma 3>;
431724ba675SRob Herring		dma-names = "tx", "rx";
432724ba675SRob Herring		pinctrl-names = "default";
433724ba675SRob Herring		pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
434724ba675SRob Herring		reg-io-width = <4>;
435724ba675SRob Herring		reg-shift = <2>;
436724ba675SRob Herring		status = "disabled";
437724ba675SRob Herring	};
438724ba675SRob Herring
439724ba675SRob Herring	uart1: serial@20064000 {
440724ba675SRob Herring		compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart";
441724ba675SRob Herring		reg = <0x20064000 0x100>;
442724ba675SRob Herring		interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
443724ba675SRob Herring		clock-frequency = <24000000>;
444724ba675SRob Herring		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
445724ba675SRob Herring		clock-names = "baudclk", "apb_pclk";
446724ba675SRob Herring		dmas = <&pdma 4>, <&pdma 5>;
447724ba675SRob Herring		dma-names = "tx", "rx";
448724ba675SRob Herring		pinctrl-names = "default";
449724ba675SRob Herring		pinctrl-0 = <&uart1_xfer>;
450724ba675SRob Herring		reg-io-width = <4>;
451724ba675SRob Herring		reg-shift = <2>;
452724ba675SRob Herring		status = "disabled";
453724ba675SRob Herring	};
454724ba675SRob Herring
455724ba675SRob Herring	uart2: serial@20068000 {
456724ba675SRob Herring		compatible = "rockchip,rk3128-uart", "snps,dw-apb-uart";
457724ba675SRob Herring		reg = <0x20068000 0x100>;
458724ba675SRob Herring		interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
459724ba675SRob Herring		clock-frequency = <24000000>;
460724ba675SRob Herring		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
461724ba675SRob Herring		clock-names = "baudclk", "apb_pclk";
462724ba675SRob Herring		dmas = <&pdma 6>, <&pdma 7>;
463724ba675SRob Herring		dma-names = "tx", "rx";
464724ba675SRob Herring		pinctrl-names = "default";
465724ba675SRob Herring		pinctrl-0 = <&uart2_xfer>;
466724ba675SRob Herring		reg-io-width = <4>;
467724ba675SRob Herring		reg-shift = <2>;
468724ba675SRob Herring		status = "disabled";
469724ba675SRob Herring	};
470724ba675SRob Herring
471724ba675SRob Herring	saradc: saradc@2006c000 {
472724ba675SRob Herring		compatible = "rockchip,saradc";
473724ba675SRob Herring		reg = <0x2006c000 0x100>;
474724ba675SRob Herring		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
475724ba675SRob Herring		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
476724ba675SRob Herring		clock-names = "saradc", "apb_pclk";
477724ba675SRob Herring		resets = <&cru SRST_SARADC>;
478724ba675SRob Herring		reset-names = "saradc-apb";
479724ba675SRob Herring		#io-channel-cells = <1>;
480724ba675SRob Herring		status = "disabled";
481724ba675SRob Herring	};
482724ba675SRob Herring
483724ba675SRob Herring	i2c0: i2c@20072000 {
484724ba675SRob Herring		compatible = "rockchip,rk3128-i2c", "rockchip,rk3288-i2c";
4852e9cbc41SAlex Bee		reg = <0x20072000 0x1000>;
486724ba675SRob Herring		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
487724ba675SRob Herring		clock-names = "i2c";
488724ba675SRob Herring		clocks = <&cru PCLK_I2C0>;
489724ba675SRob Herring		pinctrl-names = "default";
490724ba675SRob Herring		pinctrl-0 = <&i2c0_xfer>;
491724ba675SRob Herring		#address-cells = <1>;
492724ba675SRob Herring		#size-cells = <0>;
493724ba675SRob Herring		status = "disabled";
494724ba675SRob Herring	};
495724ba675SRob Herring
496724ba675SRob Herring	spi0: spi@20074000 {
497724ba675SRob Herring		compatible = "rockchip,rk3128-spi", "rockchip,rk3066-spi";
498724ba675SRob Herring		reg = <0x20074000 0x1000>;
499724ba675SRob Herring		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
500724ba675SRob Herring		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
501724ba675SRob Herring		clock-names = "spiclk", "apb_pclk";
502724ba675SRob Herring		dmas = <&pdma 8>, <&pdma 9>;
503724ba675SRob Herring		dma-names = "tx", "rx";
504724ba675SRob Herring		pinctrl-names = "default";
505724ba675SRob Herring		pinctrl-0 = <&spi0_tx &spi0_rx &spi0_clk &spi0_cs0 &spi0_cs1>;
506724ba675SRob Herring		#address-cells = <1>;
507724ba675SRob Herring		#size-cells = <0>;
508724ba675SRob Herring		status = "disabled";
509724ba675SRob Herring	};
510724ba675SRob Herring
511724ba675SRob Herring	pdma: dma-controller@20078000 {
512724ba675SRob Herring		compatible = "arm,pl330", "arm,primecell";
513724ba675SRob Herring		reg = <0x20078000 0x4000>;
514724ba675SRob Herring		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
515724ba675SRob Herring			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
516724ba675SRob Herring		arm,pl330-broken-no-flushp;
517b0b4e978SAlex Bee		arm,pl330-periph-burst;
518724ba675SRob Herring		clocks = <&cru ACLK_DMAC>;
519724ba675SRob Herring		clock-names = "apb_pclk";
520724ba675SRob Herring		#dma-cells = <1>;
521724ba675SRob Herring	};
522724ba675SRob Herring
523724ba675SRob Herring	pinctrl: pinctrl {
524724ba675SRob Herring		compatible = "rockchip,rk3128-pinctrl";
525724ba675SRob Herring		rockchip,grf = <&grf>;
526724ba675SRob Herring		#address-cells = <1>;
527724ba675SRob Herring		#size-cells = <1>;
528724ba675SRob Herring		ranges;
529724ba675SRob Herring
530724ba675SRob Herring		gpio0: gpio@2007c000 {
531724ba675SRob Herring			compatible = "rockchip,gpio-bank";
532724ba675SRob Herring			reg = <0x2007c000 0x100>;
533724ba675SRob Herring			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
534724ba675SRob Herring			clocks = <&cru PCLK_GPIO0>;
535724ba675SRob Herring			gpio-controller;
536724ba675SRob Herring			#gpio-cells = <2>;
537724ba675SRob Herring			interrupt-controller;
538724ba675SRob Herring			#interrupt-cells = <2>;
539724ba675SRob Herring		};
540724ba675SRob Herring
541724ba675SRob Herring		gpio1: gpio@20080000 {
542724ba675SRob Herring			compatible = "rockchip,gpio-bank";
543724ba675SRob Herring			reg = <0x20080000 0x100>;
544724ba675SRob Herring			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
545724ba675SRob Herring			clocks = <&cru PCLK_GPIO1>;
546724ba675SRob Herring			gpio-controller;
547724ba675SRob Herring			#gpio-cells = <2>;
548724ba675SRob Herring			interrupt-controller;
549724ba675SRob Herring			#interrupt-cells = <2>;
550724ba675SRob Herring		};
551724ba675SRob Herring
552724ba675SRob Herring		gpio2: gpio@20084000 {
553724ba675SRob Herring			compatible = "rockchip,gpio-bank";
554724ba675SRob Herring			reg = <0x20084000 0x100>;
555724ba675SRob Herring			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
556724ba675SRob Herring			clocks = <&cru PCLK_GPIO2>;
557724ba675SRob Herring			gpio-controller;
558724ba675SRob Herring			#gpio-cells = <2>;
559724ba675SRob Herring			interrupt-controller;
560724ba675SRob Herring			#interrupt-cells = <2>;
561724ba675SRob Herring		};
562724ba675SRob Herring
563724ba675SRob Herring		gpio3: gpio@20088000 {
564724ba675SRob Herring			compatible = "rockchip,gpio-bank";
565724ba675SRob Herring			reg = <0x20088000 0x100>;
566724ba675SRob Herring			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
567724ba675SRob Herring			clocks = <&cru PCLK_GPIO3>;
568724ba675SRob Herring			gpio-controller;
569724ba675SRob Herring			#gpio-cells = <2>;
570724ba675SRob Herring			interrupt-controller;
571724ba675SRob Herring			#interrupt-cells = <2>;
572724ba675SRob Herring		};
573724ba675SRob Herring
574724ba675SRob Herring		pcfg_pull_default: pcfg-pull-default {
575724ba675SRob Herring			bias-pull-pin-default;
576724ba675SRob Herring		};
577724ba675SRob Herring
578724ba675SRob Herring		pcfg_pull_none: pcfg-pull-none {
579724ba675SRob Herring			bias-disable;
580724ba675SRob Herring		};
581724ba675SRob Herring
582724ba675SRob Herring		emmc {
583724ba675SRob Herring			emmc_clk: emmc-clk {
584724ba675SRob Herring				rockchip,pins = <2 RK_PA7 2 &pcfg_pull_none>;
585724ba675SRob Herring			};
586724ba675SRob Herring
587724ba675SRob Herring			emmc_cmd: emmc-cmd {
588724ba675SRob Herring				rockchip,pins = <1 RK_PC6 2 &pcfg_pull_default>;
589724ba675SRob Herring			};
590724ba675SRob Herring
591724ba675SRob Herring			emmc_cmd1: emmc-cmd1 {
592724ba675SRob Herring				rockchip,pins = <2 RK_PA4 2 &pcfg_pull_default>;
593724ba675SRob Herring			};
594724ba675SRob Herring
595724ba675SRob Herring			emmc_pwr: emmc-pwr {
596724ba675SRob Herring				rockchip,pins = <2 RK_PA5 2 &pcfg_pull_default>;
597724ba675SRob Herring			};
598724ba675SRob Herring
599724ba675SRob Herring			emmc_bus1: emmc-bus1 {
600724ba675SRob Herring				rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>;
601724ba675SRob Herring			};
602724ba675SRob Herring
603724ba675SRob Herring			emmc_bus4: emmc-bus4 {
604724ba675SRob Herring				rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>,
605724ba675SRob Herring						<1 RK_PD1 2 &pcfg_pull_default>,
606724ba675SRob Herring						<1 RK_PD2 2 &pcfg_pull_default>,
607724ba675SRob Herring						<1 RK_PD3 2 &pcfg_pull_default>;
608724ba675SRob Herring			};
609724ba675SRob Herring
610724ba675SRob Herring			emmc_bus8: emmc-bus8 {
611724ba675SRob Herring				rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>,
612724ba675SRob Herring						<1 RK_PD1 2 &pcfg_pull_default>,
613724ba675SRob Herring						<1 RK_PD2 2 &pcfg_pull_default>,
614724ba675SRob Herring						<1 RK_PD3 2 &pcfg_pull_default>,
615724ba675SRob Herring						<1 RK_PD4 2 &pcfg_pull_default>,
616724ba675SRob Herring						<1 RK_PD5 2 &pcfg_pull_default>,
617724ba675SRob Herring						<1 RK_PD6 2 &pcfg_pull_default>,
618724ba675SRob Herring						<1 RK_PD7 2 &pcfg_pull_default>;
619724ba675SRob Herring			};
620724ba675SRob Herring		};
621724ba675SRob Herring
622724ba675SRob Herring		gmac {
623724ba675SRob Herring			rgmii_pins: rgmii-pins {
624724ba675SRob Herring				rockchip,pins = <2 RK_PB0 3 &pcfg_pull_default>,
625724ba675SRob Herring						<2 RK_PB1 3 &pcfg_pull_default>,
626724ba675SRob Herring						<2 RK_PB3 3 &pcfg_pull_default>,
627724ba675SRob Herring						<2 RK_PB4 3 &pcfg_pull_default>,
628724ba675SRob Herring						<2 RK_PB5 3 &pcfg_pull_default>,
629724ba675SRob Herring						<2 RK_PB6 3 &pcfg_pull_default>,
630724ba675SRob Herring						<2 RK_PC0 3 &pcfg_pull_default>,
631724ba675SRob Herring						<2 RK_PC1 3 &pcfg_pull_default>,
632724ba675SRob Herring						<2 RK_PC2 3 &pcfg_pull_default>,
633724ba675SRob Herring						<2 RK_PC3 3 &pcfg_pull_default>,
634724ba675SRob Herring						<2 RK_PD1 3 &pcfg_pull_default>,
635724ba675SRob Herring						<2 RK_PC4 4 &pcfg_pull_default>,
636724ba675SRob Herring						<2 RK_PC5 4 &pcfg_pull_default>,
637724ba675SRob Herring						<2 RK_PC6 4 &pcfg_pull_default>,
638724ba675SRob Herring						<2 RK_PC7 4 &pcfg_pull_default>;
639724ba675SRob Herring			};
640724ba675SRob Herring
641724ba675SRob Herring			rmii_pins: rmii-pins {
642724ba675SRob Herring				rockchip,pins = <2 RK_PB0 3 &pcfg_pull_default>,
643724ba675SRob Herring						<2 RK_PB4 3 &pcfg_pull_default>,
644724ba675SRob Herring						<2 RK_PB5 3 &pcfg_pull_default>,
645724ba675SRob Herring						<2 RK_PB6 3 &pcfg_pull_default>,
646724ba675SRob Herring						<2 RK_PB7 3 &pcfg_pull_default>,
647724ba675SRob Herring						<2 RK_PC0 3 &pcfg_pull_default>,
648724ba675SRob Herring						<2 RK_PC1 3 &pcfg_pull_default>,
649724ba675SRob Herring						<2 RK_PC2 3 &pcfg_pull_default>,
650724ba675SRob Herring						<2 RK_PC3 3 &pcfg_pull_default>,
651724ba675SRob Herring						<2 RK_PD1 3 &pcfg_pull_default>;
652724ba675SRob Herring			};
653724ba675SRob Herring		};
654724ba675SRob Herring
655724ba675SRob Herring		hdmi {
656724ba675SRob Herring			hdmii2c_xfer: hdmii2c-xfer {
657724ba675SRob Herring				rockchip,pins = <0 RK_PA6 2 &pcfg_pull_none>,
658724ba675SRob Herring						<0 RK_PA7 2 &pcfg_pull_none>;
659724ba675SRob Herring			};
660724ba675SRob Herring
661724ba675SRob Herring			hdmi_hpd: hdmi-hpd {
662724ba675SRob Herring				rockchip,pins = <0 RK_PB7 1 &pcfg_pull_none>;
663724ba675SRob Herring			};
664724ba675SRob Herring
665724ba675SRob Herring			hdmi_cec: hdmi-cec {
666724ba675SRob Herring				rockchip,pins = <0 RK_PC4 1 &pcfg_pull_none>;
667724ba675SRob Herring			};
668724ba675SRob Herring		};
669724ba675SRob Herring
670724ba675SRob Herring		i2c0 {
671724ba675SRob Herring			i2c0_xfer: i2c0-xfer {
672724ba675SRob Herring				rockchip,pins = <0 RK_PA0 1 &pcfg_pull_none>,
673724ba675SRob Herring						<0 RK_PA1 1 &pcfg_pull_none>;
674724ba675SRob Herring			};
675724ba675SRob Herring		};
676724ba675SRob Herring
677724ba675SRob Herring		i2c1 {
678724ba675SRob Herring			i2c1_xfer: i2c1-xfer {
679724ba675SRob Herring				rockchip,pins = <0 RK_PA2 1 &pcfg_pull_none>,
680724ba675SRob Herring						<0 RK_PA3 1 &pcfg_pull_none>;
681724ba675SRob Herring			};
682724ba675SRob Herring		};
683724ba675SRob Herring
684724ba675SRob Herring		i2c2 {
685724ba675SRob Herring			i2c2_xfer: i2c2-xfer {
686724ba675SRob Herring				rockchip,pins = <2 RK_PC4 3 &pcfg_pull_none>,
687724ba675SRob Herring						<2 RK_PC5 3 &pcfg_pull_none>;
688724ba675SRob Herring			};
689724ba675SRob Herring		};
690724ba675SRob Herring
691724ba675SRob Herring		i2c3 {
692724ba675SRob Herring			i2c3_xfer: i2c3-xfer {
693724ba675SRob Herring				rockchip,pins = <0 RK_PA6 1 &pcfg_pull_none>,
694724ba675SRob Herring						<0 RK_PA7 1 &pcfg_pull_none>;
695724ba675SRob Herring			};
696724ba675SRob Herring		};
697724ba675SRob Herring
698724ba675SRob Herring		i2s {
699724ba675SRob Herring			i2s_bus: i2s-bus {
700724ba675SRob Herring				rockchip,pins = <0 RK_PB0 1 &pcfg_pull_none>,
701724ba675SRob Herring						<0 RK_PB1 1 &pcfg_pull_none>,
702724ba675SRob Herring						<0 RK_PB3 1 &pcfg_pull_none>,
703724ba675SRob Herring						<0 RK_PB4 1 &pcfg_pull_none>,
704724ba675SRob Herring						<0 RK_PB5 1 &pcfg_pull_none>,
705724ba675SRob Herring						<0 RK_PB6 1 &pcfg_pull_none>;
706724ba675SRob Herring			};
707724ba675SRob Herring
708724ba675SRob Herring			i2s1_bus: i2s1-bus {
709724ba675SRob Herring				rockchip,pins = <1 RK_PA0 1 &pcfg_pull_none>,
710724ba675SRob Herring						<1 RK_PA1 1 &pcfg_pull_none>,
711724ba675SRob Herring						<1 RK_PA2 1 &pcfg_pull_none>,
712724ba675SRob Herring						<1 RK_PA3 1 &pcfg_pull_none>,
713724ba675SRob Herring						<1 RK_PA4 1 &pcfg_pull_none>,
714724ba675SRob Herring						<1 RK_PA5 1 &pcfg_pull_none>;
715724ba675SRob Herring			};
716724ba675SRob Herring		};
717724ba675SRob Herring
718724ba675SRob Herring		lcdc {
719724ba675SRob Herring			lcdc_dclk: lcdc-dclk {
720724ba675SRob Herring				rockchip,pins = <2 RK_PB0 1 &pcfg_pull_none>;
721724ba675SRob Herring			};
722724ba675SRob Herring
723724ba675SRob Herring			lcdc_den: lcdc-den {
724724ba675SRob Herring				rockchip,pins = <2 RK_PB3 1 &pcfg_pull_none>;
725724ba675SRob Herring			};
726724ba675SRob Herring
727724ba675SRob Herring			lcdc_hsync: lcdc-hsync {
728724ba675SRob Herring				rockchip,pins = <2 RK_PB1 1 &pcfg_pull_none>;
729724ba675SRob Herring			};
730724ba675SRob Herring
731724ba675SRob Herring			lcdc_vsync: lcdc-vsync {
732724ba675SRob Herring				rockchip,pins = <2 RK_PB2 1 &pcfg_pull_none>;
733724ba675SRob Herring			};
734724ba675SRob Herring
735724ba675SRob Herring			lcdc_rgb24: lcdc-rgb24 {
736724ba675SRob Herring				rockchip,pins = <2 RK_PB4 1 &pcfg_pull_none>,
737724ba675SRob Herring						<2 RK_PB5 1 &pcfg_pull_none>,
738724ba675SRob Herring						<2 RK_PB6 1 &pcfg_pull_none>,
739724ba675SRob Herring						<2 RK_PB7 1 &pcfg_pull_none>,
740724ba675SRob Herring						<2 RK_PC0 1 &pcfg_pull_none>,
741724ba675SRob Herring						<2 RK_PC1 1 &pcfg_pull_none>,
742724ba675SRob Herring						<2 RK_PC2 1 &pcfg_pull_none>,
743724ba675SRob Herring						<2 RK_PC3 1 &pcfg_pull_none>,
744724ba675SRob Herring						<2 RK_PC4 1 &pcfg_pull_none>,
745724ba675SRob Herring						<2 RK_PC5 1 &pcfg_pull_none>,
746724ba675SRob Herring						<2 RK_PC6 1 &pcfg_pull_none>,
747724ba675SRob Herring						<2 RK_PC7 1 &pcfg_pull_none>,
748724ba675SRob Herring						<2 RK_PD0 1 &pcfg_pull_none>,
749724ba675SRob Herring						<2 RK_PD1 1 &pcfg_pull_none>;
750724ba675SRob Herring			};
751724ba675SRob Herring		};
752724ba675SRob Herring
753724ba675SRob Herring		nfc {
754724ba675SRob Herring			flash_ale: flash-ale {
755724ba675SRob Herring				rockchip,pins = <2 RK_PA0 1 &pcfg_pull_none>;
756724ba675SRob Herring			};
757724ba675SRob Herring
758724ba675SRob Herring			flash_cle: flash-cle {
759724ba675SRob Herring				rockchip,pins = <2 RK_PA1 1 &pcfg_pull_none>;
760724ba675SRob Herring			};
761724ba675SRob Herring
762724ba675SRob Herring			flash_wrn: flash-wrn {
763724ba675SRob Herring				rockchip,pins = <2 RK_PA2 1 &pcfg_pull_none>;
764724ba675SRob Herring			};
765724ba675SRob Herring
766724ba675SRob Herring			flash_rdn: flash-rdn {
767724ba675SRob Herring				rockchip,pins = <2 RK_PA3 1 &pcfg_pull_none>;
768724ba675SRob Herring			};
769724ba675SRob Herring
770724ba675SRob Herring			flash_rdy: flash-rdy {
771724ba675SRob Herring				rockchip,pins = <2 RK_PA4 1 &pcfg_pull_none>;
772724ba675SRob Herring			};
773724ba675SRob Herring
774724ba675SRob Herring			flash_cs0: flash-cs0 {
775724ba675SRob Herring				rockchip,pins = <2 RK_PA6 1 &pcfg_pull_none>;
776724ba675SRob Herring			};
777724ba675SRob Herring
778724ba675SRob Herring			flash_dqs: flash-dqs {
779724ba675SRob Herring				rockchip,pins = <2 RK_PA7 1 &pcfg_pull_none>;
780724ba675SRob Herring			};
781724ba675SRob Herring
782724ba675SRob Herring			flash_bus8: flash-bus8 {
783724ba675SRob Herring				rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>,
784724ba675SRob Herring						<1 RK_PD1 1 &pcfg_pull_none>,
785724ba675SRob Herring						<1 RK_PD2 1 &pcfg_pull_none>,
786724ba675SRob Herring						<1 RK_PD3 1 &pcfg_pull_none>,
787724ba675SRob Herring						<1 RK_PD4 1 &pcfg_pull_none>,
788724ba675SRob Herring						<1 RK_PD5 1 &pcfg_pull_none>,
789724ba675SRob Herring						<1 RK_PD6 1 &pcfg_pull_none>,
790724ba675SRob Herring						<1 RK_PD7 1 &pcfg_pull_none>;
791724ba675SRob Herring			};
792724ba675SRob Herring		};
793724ba675SRob Herring
794724ba675SRob Herring		pwm0 {
795724ba675SRob Herring			pwm0_pin: pwm0-pin {
796724ba675SRob Herring				rockchip,pins = <0 RK_PD2 1 &pcfg_pull_none>;
797724ba675SRob Herring			};
798724ba675SRob Herring		};
799724ba675SRob Herring
800724ba675SRob Herring		pwm1 {
801724ba675SRob Herring			pwm1_pin: pwm1-pin {
802724ba675SRob Herring				rockchip,pins = <0 RK_PD3 1 &pcfg_pull_none>;
803724ba675SRob Herring			};
804724ba675SRob Herring		};
805724ba675SRob Herring
806724ba675SRob Herring		pwm2 {
807724ba675SRob Herring			pwm2_pin: pwm2-pin {
808724ba675SRob Herring				rockchip,pins = <0 RK_PD4 1 &pcfg_pull_none>;
809724ba675SRob Herring			};
810724ba675SRob Herring		};
811724ba675SRob Herring
812724ba675SRob Herring		pwm3 {
813724ba675SRob Herring			pwm3_pin: pwm3-pin {
814724ba675SRob Herring				rockchip,pins = <3 RK_PD2 1 &pcfg_pull_none>;
815724ba675SRob Herring			};
816724ba675SRob Herring		};
817724ba675SRob Herring
818724ba675SRob Herring		sdio {
819724ba675SRob Herring			sdio_clk: sdio-clk {
820724ba675SRob Herring				rockchip,pins = <1 RK_PA0 2 &pcfg_pull_none>;
821724ba675SRob Herring			};
822724ba675SRob Herring
823724ba675SRob Herring			sdio_cmd: sdio-cmd {
824724ba675SRob Herring				rockchip,pins = <0 RK_PA3 2 &pcfg_pull_default>;
825724ba675SRob Herring			};
826724ba675SRob Herring
827724ba675SRob Herring			sdio_pwren: sdio-pwren {
828724ba675SRob Herring				rockchip,pins = <0 RK_PD6 1 &pcfg_pull_default>;
829724ba675SRob Herring			};
830724ba675SRob Herring
831724ba675SRob Herring			sdio_bus4: sdio-bus4 {
832724ba675SRob Herring				rockchip,pins = <1 RK_PA1 2 &pcfg_pull_default>,
833724ba675SRob Herring						<1 RK_PA2 2 &pcfg_pull_default>,
834724ba675SRob Herring						<1 RK_PA4 2 &pcfg_pull_default>,
835724ba675SRob Herring						<1 RK_PA5 2 &pcfg_pull_default>;
836724ba675SRob Herring			};
837724ba675SRob Herring		};
838724ba675SRob Herring
839724ba675SRob Herring		sdmmc {
840724ba675SRob Herring			sdmmc_clk: sdmmc-clk {
841724ba675SRob Herring				rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none>;
842724ba675SRob Herring			};
843724ba675SRob Herring
844724ba675SRob Herring			sdmmc_cmd: sdmmc-cmd {
845724ba675SRob Herring				rockchip,pins = <1 RK_PB7 1 &pcfg_pull_default>;
846724ba675SRob Herring			};
847724ba675SRob Herring
848cdc86eeeSAlex Bee			sdmmc_det: sdmmc-det {
849cdc86eeeSAlex Bee				rockchip,pins = <1 RK_PC1 1 &pcfg_pull_default>;
850cdc86eeeSAlex Bee			};
851cdc86eeeSAlex Bee
852724ba675SRob Herring			sdmmc_wp: sdmmc-wp {
853724ba675SRob Herring				rockchip,pins = <1 RK_PA7 1 &pcfg_pull_default>;
854724ba675SRob Herring			};
855724ba675SRob Herring
856724ba675SRob Herring			sdmmc_pwren: sdmmc-pwren {
857724ba675SRob Herring				rockchip,pins = <1 RK_PB6 1 &pcfg_pull_default>;
858724ba675SRob Herring			};
859724ba675SRob Herring
860724ba675SRob Herring			sdmmc_bus4: sdmmc-bus4 {
861724ba675SRob Herring				rockchip,pins = <1 RK_PC2 1 &pcfg_pull_default>,
862724ba675SRob Herring						<1 RK_PC3 1 &pcfg_pull_default>,
863724ba675SRob Herring						<1 RK_PC4 1 &pcfg_pull_default>,
864724ba675SRob Herring						<1 RK_PC5 1 &pcfg_pull_default>;
865724ba675SRob Herring			};
866724ba675SRob Herring		};
867724ba675SRob Herring
868724ba675SRob Herring		spdif {
869724ba675SRob Herring			spdif_tx: spdif-tx {
870724ba675SRob Herring				rockchip,pins = <3 RK_PD3 1 &pcfg_pull_none>;
871724ba675SRob Herring			};
872724ba675SRob Herring		};
873724ba675SRob Herring
874724ba675SRob Herring		spi0 {
875724ba675SRob Herring			spi0_clk: spi0-clk {
876724ba675SRob Herring				rockchip,pins = <1 RK_PB0 1 &pcfg_pull_default>;
877724ba675SRob Herring			};
878724ba675SRob Herring
879724ba675SRob Herring			spi0_cs0: spi0-cs0 {
880724ba675SRob Herring				rockchip,pins = <1 RK_PB3 1 &pcfg_pull_default>;
881724ba675SRob Herring			};
882724ba675SRob Herring
883724ba675SRob Herring			spi0_tx: spi0-tx {
884724ba675SRob Herring				rockchip,pins = <1 RK_PB1 1 &pcfg_pull_default>;
885724ba675SRob Herring			};
886724ba675SRob Herring
887724ba675SRob Herring			spi0_rx: spi0-rx {
888724ba675SRob Herring				rockchip,pins = <1 RK_PB2 1 &pcfg_pull_default>;
889724ba675SRob Herring			};
890724ba675SRob Herring
891724ba675SRob Herring			spi0_cs1: spi0-cs1 {
892724ba675SRob Herring				rockchip,pins = <1 RK_PB4 1 &pcfg_pull_default>;
893724ba675SRob Herring			};
894724ba675SRob Herring
895724ba675SRob Herring			spi1_clk: spi1-clk {
896724ba675SRob Herring				rockchip,pins = <2 RK_PA0 2 &pcfg_pull_default>;
897724ba675SRob Herring			};
898724ba675SRob Herring
899724ba675SRob Herring			spi1_cs0: spi1-cs0 {
900724ba675SRob Herring				rockchip,pins = <1 RK_PD6 3 &pcfg_pull_default>;
901724ba675SRob Herring			};
902724ba675SRob Herring
903724ba675SRob Herring			spi1_tx: spi1-tx {
904724ba675SRob Herring				rockchip,pins = <1 RK_PD5 3 &pcfg_pull_default>;
905724ba675SRob Herring			};
906724ba675SRob Herring
907724ba675SRob Herring			spi1_rx: spi1-rx {
908724ba675SRob Herring				rockchip,pins = <1 RK_PD4 3 &pcfg_pull_default>;
909724ba675SRob Herring			};
910724ba675SRob Herring
911724ba675SRob Herring			spi1_cs1: spi1-cs1 {
912724ba675SRob Herring				rockchip,pins = <1 RK_PD7 3 &pcfg_pull_default>;
913724ba675SRob Herring			};
914724ba675SRob Herring
915724ba675SRob Herring			spi2_clk: spi2-clk {
916724ba675SRob Herring				rockchip,pins = <0 RK_PB1 2 &pcfg_pull_default>;
917724ba675SRob Herring			};
918724ba675SRob Herring
919724ba675SRob Herring			spi2_cs0: spi2-cs0 {
920724ba675SRob Herring				rockchip,pins = <0 RK_PB6 2 &pcfg_pull_default>;
921724ba675SRob Herring			};
922724ba675SRob Herring
923724ba675SRob Herring			spi2_tx: spi2-tx {
924724ba675SRob Herring				rockchip,pins = <0 RK_PB3 2 &pcfg_pull_default>;
925724ba675SRob Herring			};
926724ba675SRob Herring
927724ba675SRob Herring			spi2_rx: spi2-rx {
928724ba675SRob Herring				rockchip,pins = <0 RK_PB5 2 &pcfg_pull_default>;
929724ba675SRob Herring			};
930724ba675SRob Herring		};
931724ba675SRob Herring
932724ba675SRob Herring		uart0 {
933724ba675SRob Herring			uart0_xfer: uart0-xfer {
934724ba675SRob Herring				rockchip,pins = <2 RK_PD2 2 &pcfg_pull_default>,
935724ba675SRob Herring						<2 RK_PD3 2 &pcfg_pull_none>;
936724ba675SRob Herring			};
937724ba675SRob Herring
938724ba675SRob Herring			uart0_cts: uart0-cts {
939724ba675SRob Herring				rockchip,pins = <2 RK_PD5 2 &pcfg_pull_none>;
940724ba675SRob Herring			};
941724ba675SRob Herring
942724ba675SRob Herring			uart0_rts: uart0-rts {
943724ba675SRob Herring				rockchip,pins = <0 RK_PC1 2 &pcfg_pull_none>;
944724ba675SRob Herring			};
945724ba675SRob Herring		};
946724ba675SRob Herring
947724ba675SRob Herring		uart1 {
948724ba675SRob Herring			uart1_xfer: uart1-xfer {
949724ba675SRob Herring				rockchip,pins = <1 RK_PB1 2 &pcfg_pull_default>,
950724ba675SRob Herring						<1 RK_PB2 2 &pcfg_pull_default>;
951724ba675SRob Herring			};
952724ba675SRob Herring
953724ba675SRob Herring			uart1_cts: uart1-cts {
954724ba675SRob Herring				rockchip,pins = <1 RK_PB0 2 &pcfg_pull_none>;
955724ba675SRob Herring			};
956724ba675SRob Herring
957724ba675SRob Herring			uart1_rts: uart1-rts {
958724ba675SRob Herring				rockchip,pins = <1 RK_PB3 2 &pcfg_pull_none>;
959724ba675SRob Herring			};
960724ba675SRob Herring		};
961724ba675SRob Herring
962724ba675SRob Herring		uart2 {
963724ba675SRob Herring			uart2_xfer: uart2-xfer {
964724ba675SRob Herring				rockchip,pins = <1 RK_PC2 2 &pcfg_pull_default>,
965724ba675SRob Herring						<1 RK_PC3 2 &pcfg_pull_none>;
966724ba675SRob Herring			};
967724ba675SRob Herring
968724ba675SRob Herring			uart2_cts: uart2-cts {
969724ba675SRob Herring				rockchip,pins = <0 RK_PD1 1 &pcfg_pull_none>;
970724ba675SRob Herring			};
971724ba675SRob Herring
972724ba675SRob Herring			uart2_rts: uart2-rts {
973724ba675SRob Herring				rockchip,pins = <0 RK_PD0 1 &pcfg_pull_none>;
974724ba675SRob Herring			};
975724ba675SRob Herring		};
976724ba675SRob Herring	};
977724ba675SRob Herring};
978