1724ba675SRob Herring// SPDX-License-Identifier: BSD-3-Clause 2724ba675SRob Herring/* 3724ba675SRob Herring * SDX65 SoC device tree source 4724ba675SRob Herring * 5724ba675SRob Herring * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved. 6724ba675SRob Herring * 7724ba675SRob Herring */ 8724ba675SRob Herring 9724ba675SRob Herring#include <dt-bindings/clock/qcom,gcc-sdx65.h> 10724ba675SRob Herring#include <dt-bindings/clock/qcom,rpmh.h> 11724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 12724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 13724ba675SRob Herring#include <dt-bindings/power/qcom-rpmpd.h> 14724ba675SRob Herring#include <dt-bindings/soc/qcom,rpmh-rsc.h> 15724ba675SRob Herring#include <dt-bindings/interconnect/qcom,sdx65.h> 16724ba675SRob Herring 17724ba675SRob Herring/ { 18724ba675SRob Herring #address-cells = <1>; 19724ba675SRob Herring #size-cells = <1>; 20724ba675SRob Herring qcom,msm-id = <458 0x10000>, <483 0x10000>, <509 0x10000>; 21724ba675SRob Herring interrupt-parent = <&intc>; 22724ba675SRob Herring 23724ba675SRob Herring memory { 24724ba675SRob Herring device_type = "memory"; 25724ba675SRob Herring reg = <0 0>; 26724ba675SRob Herring }; 27724ba675SRob Herring 28724ba675SRob Herring clocks { 29724ba675SRob Herring xo_board: xo-board { 30724ba675SRob Herring compatible = "fixed-clock"; 31724ba675SRob Herring clock-frequency = <76800000>; 32724ba675SRob Herring clock-output-names = "xo_board"; 33724ba675SRob Herring #clock-cells = <0>; 34724ba675SRob Herring }; 35724ba675SRob Herring 36724ba675SRob Herring sleep_clk: sleep-clk { 37724ba675SRob Herring compatible = "fixed-clock"; 38724ba675SRob Herring clock-frequency = <32764>; 39724ba675SRob Herring clock-output-names = "sleep_clk"; 40724ba675SRob Herring #clock-cells = <0>; 41724ba675SRob Herring }; 42724ba675SRob Herring 43724ba675SRob Herring nand_clk_dummy: nand-clk-dummy { 44724ba675SRob Herring compatible = "fixed-clock"; 45724ba675SRob Herring clock-frequency = <32764>; 46724ba675SRob Herring #clock-cells = <0>; 47724ba675SRob Herring }; 48724ba675SRob Herring }; 49724ba675SRob Herring 50724ba675SRob Herring cpus { 51724ba675SRob Herring #address-cells = <1>; 52724ba675SRob Herring #size-cells = <0>; 53724ba675SRob Herring 54724ba675SRob Herring cpu0: cpu@0 { 55724ba675SRob Herring device_type = "cpu"; 56724ba675SRob Herring compatible = "arm,cortex-a7"; 57724ba675SRob Herring reg = <0x0>; 58724ba675SRob Herring enable-method = "psci"; 59724ba675SRob Herring clocks = <&apcs>; 60724ba675SRob Herring power-domains = <&rpmhpd SDX65_CX_AO>; 61724ba675SRob Herring power-domain-names = "rpmhpd"; 62724ba675SRob Herring operating-points-v2 = <&cpu_opp_table>; 63724ba675SRob Herring }; 64724ba675SRob Herring }; 65724ba675SRob Herring 66724ba675SRob Herring firmware { 67724ba675SRob Herring scm { 68724ba675SRob Herring compatible = "qcom,scm-sdx65", "qcom,scm"; 69724ba675SRob Herring }; 70724ba675SRob Herring }; 71724ba675SRob Herring 72724ba675SRob Herring mc_virt: interconnect-mc-virt { 73724ba675SRob Herring compatible = "qcom,sdx65-mc-virt"; 74724ba675SRob Herring #interconnect-cells = <1>; 75724ba675SRob Herring qcom,bcm-voters = <&apps_bcm_voter>; 76724ba675SRob Herring }; 77724ba675SRob Herring 78724ba675SRob Herring cpu_opp_table: opp-table-cpu { 79724ba675SRob Herring compatible = "operating-points-v2"; 80724ba675SRob Herring opp-shared; 81724ba675SRob Herring 82724ba675SRob Herring opp-345600000 { 83724ba675SRob Herring opp-hz = /bits/ 64 <345600000>; 84724ba675SRob Herring required-opps = <&rpmhpd_opp_low_svs>; 85724ba675SRob Herring }; 86724ba675SRob Herring 87724ba675SRob Herring opp-576000000 { 88724ba675SRob Herring opp-hz = /bits/ 64 <576000000>; 89724ba675SRob Herring required-opps = <&rpmhpd_opp_svs>; 90724ba675SRob Herring }; 91724ba675SRob Herring 92724ba675SRob Herring opp-1094400000 { 93724ba675SRob Herring opp-hz = /bits/ 64 <1094400000>; 94724ba675SRob Herring required-opps = <&rpmhpd_opp_nom>; 95724ba675SRob Herring }; 96724ba675SRob Herring 97724ba675SRob Herring opp-1497600000 { 98724ba675SRob Herring opp-hz = /bits/ 64 <1497600000>; 99724ba675SRob Herring required-opps = <&rpmhpd_opp_turbo>; 100724ba675SRob Herring }; 101724ba675SRob Herring }; 102724ba675SRob Herring 103724ba675SRob Herring psci { 104724ba675SRob Herring compatible = "arm,psci-1.0"; 105724ba675SRob Herring method = "smc"; 106724ba675SRob Herring }; 107724ba675SRob Herring 108724ba675SRob Herring reserved_memory: reserved-memory { 109724ba675SRob Herring #address-cells = <1>; 110724ba675SRob Herring #size-cells = <1>; 111724ba675SRob Herring ranges; 112724ba675SRob Herring 113724ba675SRob Herring tz_heap_mem: memory@8fcad000 { 114724ba675SRob Herring no-map; 115724ba675SRob Herring reg = <0x8fcad000 0x40000>; 116724ba675SRob Herring }; 117724ba675SRob Herring 118724ba675SRob Herring secdata_mem: memory@8fcfd000 { 119724ba675SRob Herring no-map; 120724ba675SRob Herring reg = <0x8fcfd000 0x1000>; 121724ba675SRob Herring }; 122724ba675SRob Herring 123724ba675SRob Herring hyp_mem: memory@8fd00000 { 124724ba675SRob Herring no-map; 125724ba675SRob Herring reg = <0x8fd00000 0x80000>; 126724ba675SRob Herring }; 127724ba675SRob Herring 128724ba675SRob Herring access_control_mem: memory@8fd80000 { 129724ba675SRob Herring no-map; 130724ba675SRob Herring reg = <0x8fd80000 0x80000>; 131724ba675SRob Herring }; 132724ba675SRob Herring 133724ba675SRob Herring aop_mem: memory@8fe00000 { 134724ba675SRob Herring no-map; 135724ba675SRob Herring reg = <0x8fe00000 0x20000>; 136724ba675SRob Herring }; 137724ba675SRob Herring 138724ba675SRob Herring smem_mem: memory@8fe20000 { 139724ba675SRob Herring compatible = "qcom,smem"; 140724ba675SRob Herring reg = <0x8fe20000 0xc0000>; 141724ba675SRob Herring hwlocks = <&tcsr_mutex 3>; 142724ba675SRob Herring no-map; 143724ba675SRob Herring }; 144724ba675SRob Herring 145724ba675SRob Herring cmd_db: reserved-memory@8fee0000 { 146724ba675SRob Herring compatible = "qcom,cmd-db"; 147724ba675SRob Herring reg = <0x8fee0000 0x20000>; 148724ba675SRob Herring no-map; 149724ba675SRob Herring }; 150724ba675SRob Herring 151724ba675SRob Herring tz_mem: memory@8ff00000 { 152724ba675SRob Herring no-map; 153724ba675SRob Herring reg = <0x8ff00000 0x100000>; 154724ba675SRob Herring }; 155724ba675SRob Herring 156724ba675SRob Herring tz_apps_mem: memory@90000000 { 157724ba675SRob Herring no-map; 158724ba675SRob Herring reg = <0x90000000 0x500000>; 159724ba675SRob Herring }; 160724ba675SRob Herring 161724ba675SRob Herring llcc_tcm_mem: memory@15800000 { 162724ba675SRob Herring no-map; 163724ba675SRob Herring reg = <0x15800000 0x800000>; 164724ba675SRob Herring }; 165724ba675SRob Herring }; 166724ba675SRob Herring 167724ba675SRob Herring smp2p-mpss { 168724ba675SRob Herring compatible = "qcom,smp2p"; 169724ba675SRob Herring qcom,smem = <435>, <428>; 170724ba675SRob Herring interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>; 171724ba675SRob Herring mboxes = <&apcs 14>; 172724ba675SRob Herring qcom,local-pid = <0>; 173724ba675SRob Herring qcom,remote-pid = <1>; 174724ba675SRob Herring 175724ba675SRob Herring modem_smp2p_out: master-kernel { 176724ba675SRob Herring qcom,entry-name = "master-kernel"; 177724ba675SRob Herring #qcom,smem-state-cells = <1>; 178724ba675SRob Herring }; 179724ba675SRob Herring 180724ba675SRob Herring modem_smp2p_in: slave-kernel { 181724ba675SRob Herring qcom,entry-name = "slave-kernel"; 182724ba675SRob Herring interrupt-controller; 183724ba675SRob Herring #interrupt-cells = <2>; 184724ba675SRob Herring }; 185724ba675SRob Herring 186724ba675SRob Herring ipa_smp2p_out: ipa-ap-to-modem { 187724ba675SRob Herring qcom,entry-name = "ipa"; 188724ba675SRob Herring #qcom,smem-state-cells = <1>; 189724ba675SRob Herring }; 190724ba675SRob Herring 191724ba675SRob Herring ipa_smp2p_in: ipa-modem-to-ap { 192724ba675SRob Herring qcom,entry-name = "ipa"; 193724ba675SRob Herring interrupt-controller; 194724ba675SRob Herring #interrupt-cells = <2>; 195724ba675SRob Herring }; 196724ba675SRob Herring }; 197724ba675SRob Herring 198724ba675SRob Herring soc: soc { 199724ba675SRob Herring #address-cells = <1>; 200724ba675SRob Herring #size-cells = <1>; 201724ba675SRob Herring ranges; 202724ba675SRob Herring compatible = "simple-bus"; 203724ba675SRob Herring 204724ba675SRob Herring gcc: clock-controller@100000 { 205724ba675SRob Herring compatible = "qcom,gcc-sdx65"; 206724ba675SRob Herring reg = <0x00100000 0x001f7400>; 207724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>, <&rpmhcc RPMH_CXO_CLK_A>, <&sleep_clk>; 208724ba675SRob Herring clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk"; 209724ba675SRob Herring #power-domain-cells = <1>; 210724ba675SRob Herring #clock-cells = <1>; 211724ba675SRob Herring #reset-cells = <1>; 212724ba675SRob Herring }; 213724ba675SRob Herring 214724ba675SRob Herring blsp1_uart3: serial@831000 { 215724ba675SRob Herring compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 216724ba675SRob Herring reg = <0x00831000 0x200>; 217724ba675SRob Herring interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 218724ba675SRob Herring clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; 219724ba675SRob Herring clock-names = "core", "iface"; 220724ba675SRob Herring status = "disabled"; 221724ba675SRob Herring }; 222724ba675SRob Herring 223724ba675SRob Herring usb_hsphy: phy@ff4000 { 224724ba675SRob Herring compatible = "qcom,sdx65-usb-hs-phy", 225724ba675SRob Herring "qcom,usb-snps-hs-7nm-phy"; 226724ba675SRob Herring reg = <0xff4000 0x120>; 227724ba675SRob Herring #phy-cells = <0>; 228724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>; 229724ba675SRob Herring clock-names = "ref"; 230724ba675SRob Herring resets = <&gcc GCC_QUSB2PHY_BCR>; 231724ba675SRob Herring status = "disabled"; 232724ba675SRob Herring }; 233724ba675SRob Herring 234724ba675SRob Herring usb_qmpphy: phy@ff6000 { 235724ba675SRob Herring compatible = "qcom,sdx65-qmp-usb3-uni-phy"; 236d721d6b1SDmitry Baryshkov reg = <0x00ff6000 0x2000>; 237724ba675SRob Herring 238724ba675SRob Herring clocks = <&gcc GCC_USB3_PHY_AUX_CLK>, 239d721d6b1SDmitry Baryshkov <&gcc GCC_USB3_PRIM_CLKREF_EN>, 240724ba675SRob Herring <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>, 241d721d6b1SDmitry Baryshkov <&gcc GCC_USB3_PHY_PIPE_CLK>; 242d721d6b1SDmitry Baryshkov clock-names = "aux", 243d721d6b1SDmitry Baryshkov "ref", 244d721d6b1SDmitry Baryshkov "cfg_ahb", 245d721d6b1SDmitry Baryshkov "pipe"; 246d721d6b1SDmitry Baryshkov clock-output-names = "usb3_uni_phy_pipe_clk_src"; 247d721d6b1SDmitry Baryshkov #clock-cells = <0>; 248d721d6b1SDmitry Baryshkov #phy-cells = <0>; 249724ba675SRob Herring 250d721d6b1SDmitry Baryshkov resets = <&gcc GCC_USB3_PHY_BCR>, 251d721d6b1SDmitry Baryshkov <&gcc GCC_USB3PHY_PHY_BCR>; 252d721d6b1SDmitry Baryshkov reset-names = "phy", 253d721d6b1SDmitry Baryshkov "phy_phy"; 254724ba675SRob Herring 255724ba675SRob Herring status = "disabled"; 256724ba675SRob Herring 257724ba675SRob Herring }; 258724ba675SRob Herring 259724ba675SRob Herring system_noc: interconnect@1620000 { 260724ba675SRob Herring compatible = "qcom,sdx65-system-noc"; 261724ba675SRob Herring reg = <0x01620000 0x31200>; 262724ba675SRob Herring #interconnect-cells = <1>; 263724ba675SRob Herring qcom,bcm-voters = <&apps_bcm_voter>; 264724ba675SRob Herring }; 265724ba675SRob Herring 266724ba675SRob Herring qpic_bam: dma-controller@1b04000 { 267724ba675SRob Herring compatible = "qcom,bam-v1.7.0"; 268724ba675SRob Herring reg = <0x01b04000 0x1c000>; 269724ba675SRob Herring interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>; 270724ba675SRob Herring clocks = <&rpmhcc RPMH_QPIC_CLK>; 271724ba675SRob Herring clock-names = "bam_clk"; 272724ba675SRob Herring #dma-cells = <1>; 273724ba675SRob Herring qcom,ee = <0>; 274724ba675SRob Herring qcom,controlled-remotely; 275724ba675SRob Herring status = "disabled"; 276724ba675SRob Herring }; 277724ba675SRob Herring 278724ba675SRob Herring qpic_nand: nand-controller@1b30000 { 279724ba675SRob Herring compatible = "qcom,sdx55-nand"; 280724ba675SRob Herring reg = <0x01b30000 0x10000>; 281724ba675SRob Herring #address-cells = <1>; 282724ba675SRob Herring #size-cells = <0>; 283724ba675SRob Herring clocks = <&rpmhcc RPMH_QPIC_CLK>, 284724ba675SRob Herring <&nand_clk_dummy>; 285724ba675SRob Herring clock-names = "core", "aon"; 286724ba675SRob Herring 287724ba675SRob Herring dmas = <&qpic_bam 0>, 288724ba675SRob Herring <&qpic_bam 1>, 289724ba675SRob Herring <&qpic_bam 2>; 290724ba675SRob Herring dma-names = "tx", "rx", "cmd"; 291724ba675SRob Herring status = "disabled"; 292724ba675SRob Herring }; 293724ba675SRob Herring 294724ba675SRob Herring pcie_ep: pcie-ep@1c00000 { 295724ba675SRob Herring compatible = "qcom,sdx65-pcie-ep", "qcom,sdx55-pcie-ep"; 296724ba675SRob Herring reg = <0x01c00000 0x3000>, 297724ba675SRob Herring <0x40000000 0xf1d>, 298724ba675SRob Herring <0x40000f20 0xa8>, 299724ba675SRob Herring <0x40001000 0x1000>, 300724ba675SRob Herring <0x40200000 0x100000>, 301724ba675SRob Herring <0x01c03000 0x3000>; 302724ba675SRob Herring reg-names = "parf", 303724ba675SRob Herring "dbi", 304724ba675SRob Herring "elbi", 305724ba675SRob Herring "atu", 306724ba675SRob Herring "addr_space", 307724ba675SRob Herring "mmio"; 308724ba675SRob Herring 309724ba675SRob Herring qcom,perst-regs = <&tcsr 0xb258 0xb270>; 310724ba675SRob Herring 311724ba675SRob Herring clocks = <&gcc GCC_PCIE_AUX_CLK>, 312724ba675SRob Herring <&gcc GCC_PCIE_CFG_AHB_CLK>, 313724ba675SRob Herring <&gcc GCC_PCIE_MSTR_AXI_CLK>, 314724ba675SRob Herring <&gcc GCC_PCIE_SLV_AXI_CLK>, 315724ba675SRob Herring <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>, 316724ba675SRob Herring <&gcc GCC_PCIE_SLEEP_CLK>, 317724ba675SRob Herring <&gcc GCC_PCIE_0_CLKREF_EN>; 318724ba675SRob Herring clock-names = "aux", 319724ba675SRob Herring "cfg", 320724ba675SRob Herring "bus_master", 321724ba675SRob Herring "bus_slave", 322724ba675SRob Herring "slave_q2a", 323724ba675SRob Herring "sleep", 324724ba675SRob Herring "ref"; 325724ba675SRob Herring 326724ba675SRob Herring interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, 327724ba675SRob Herring <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 328724ba675SRob Herring interrupt-names = "global", "doorbell"; 329724ba675SRob Herring 330724ba675SRob Herring resets = <&gcc GCC_PCIE_BCR>; 331724ba675SRob Herring reset-names = "core"; 332724ba675SRob Herring 333724ba675SRob Herring power-domains = <&gcc PCIE_GDSC>; 334724ba675SRob Herring 335724ba675SRob Herring phys = <&pcie_phy>; 336*94da379dSKrzysztof Kozlowski phy-names = "pciephy"; 337724ba675SRob Herring 338724ba675SRob Herring max-link-speed = <3>; 339724ba675SRob Herring num-lanes = <2>; 340724ba675SRob Herring 341724ba675SRob Herring status = "disabled"; 342724ba675SRob Herring }; 343724ba675SRob Herring 344724ba675SRob Herring pcie_phy: phy@1c06000 { 345724ba675SRob Herring compatible = "qcom,sdx65-qmp-gen4x2-pcie-phy"; 346724ba675SRob Herring reg = <0x01c06000 0x2000>; 347724ba675SRob Herring 348724ba675SRob Herring clocks = <&gcc GCC_PCIE_AUX_PHY_CLK_SRC>, 349724ba675SRob Herring <&gcc GCC_PCIE_CFG_AHB_CLK>, 350724ba675SRob Herring <&gcc GCC_PCIE_0_CLKREF_EN>, 351724ba675SRob Herring <&gcc GCC_PCIE_RCHNG_PHY_CLK>, 352724ba675SRob Herring <&gcc GCC_PCIE_PIPE_CLK>; 353724ba675SRob Herring clock-names = "aux", 354724ba675SRob Herring "cfg_ahb", 355724ba675SRob Herring "ref", 356724ba675SRob Herring "rchng", 357724ba675SRob Herring "pipe"; 358724ba675SRob Herring 359724ba675SRob Herring resets = <&gcc GCC_PCIE_PHY_BCR>; 360724ba675SRob Herring reset-names = "phy"; 361724ba675SRob Herring 362724ba675SRob Herring assigned-clocks = <&gcc GCC_PCIE_RCHNG_PHY_CLK>; 363724ba675SRob Herring assigned-clock-rates = <100000000>; 364724ba675SRob Herring 365724ba675SRob Herring power-domains = <&gcc PCIE_GDSC>; 366724ba675SRob Herring 367724ba675SRob Herring #clock-cells = <0>; 368724ba675SRob Herring clock-output-names = "pcie_pipe_clk"; 369724ba675SRob Herring 370724ba675SRob Herring #phy-cells = <0>; 371724ba675SRob Herring 372724ba675SRob Herring status = "disabled"; 373724ba675SRob Herring }; 374724ba675SRob Herring 375724ba675SRob Herring tcsr_mutex: hwlock@1f40000 { 376724ba675SRob Herring compatible = "qcom,tcsr-mutex"; 377724ba675SRob Herring reg = <0x01f40000 0x40000>; 378724ba675SRob Herring #hwlock-cells = <1>; 379724ba675SRob Herring }; 380724ba675SRob Herring 381724ba675SRob Herring tcsr: syscon@1fcb000 { 382724ba675SRob Herring compatible = "qcom,sdx65-tcsr", "syscon"; 383724ba675SRob Herring reg = <0x01fc0000 0x1000>; 384724ba675SRob Herring }; 385724ba675SRob Herring 386724ba675SRob Herring ipa: ipa@3f40000 { 387724ba675SRob Herring compatible = "qcom,sdx65-ipa"; 388724ba675SRob Herring 389724ba675SRob Herring reg = <0x03f40000 0x10000>, 390724ba675SRob Herring <0x03f50000 0x5000>, 391724ba675SRob Herring <0x03e04000 0xfc000>; 392724ba675SRob Herring reg-names = "ipa-reg", 393724ba675SRob Herring "ipa-shared", 394724ba675SRob Herring "gsi"; 395724ba675SRob Herring 396724ba675SRob Herring interrupts-extended = <&intc GIC_SPI 241 IRQ_TYPE_EDGE_RISING>, 397724ba675SRob Herring <&intc GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 398724ba675SRob Herring <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 399724ba675SRob Herring <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>; 400724ba675SRob Herring interrupt-names = "ipa", 401724ba675SRob Herring "gsi", 402724ba675SRob Herring "ipa-clock-query", 403724ba675SRob Herring "ipa-setup-ready"; 404724ba675SRob Herring 405724ba675SRob Herring iommus = <&apps_smmu 0x5e0 0x0>, 406724ba675SRob Herring <&apps_smmu 0x5e2 0x0>; 407724ba675SRob Herring 408724ba675SRob Herring clocks = <&rpmhcc RPMH_IPA_CLK>; 409724ba675SRob Herring clock-names = "core"; 410724ba675SRob Herring 411724ba675SRob Herring interconnects = <&system_noc MASTER_IPA &mc_virt SLAVE_EBI1>, 412724ba675SRob Herring <&mem_noc MASTER_APPSS_PROC &system_noc SLAVE_IPA_CFG>; 413724ba675SRob Herring interconnect-names = "memory", 414724ba675SRob Herring "config"; 415724ba675SRob Herring 416724ba675SRob Herring qcom,smem-states = <&ipa_smp2p_out 0>, 417724ba675SRob Herring <&ipa_smp2p_out 1>; 418724ba675SRob Herring qcom,smem-state-names = "ipa-clock-enabled-valid", 419724ba675SRob Herring "ipa-clock-enabled"; 420724ba675SRob Herring 421724ba675SRob Herring status = "disabled"; 422724ba675SRob Herring }; 423724ba675SRob Herring 424724ba675SRob Herring remoteproc_mpss: remoteproc@4080000 { 425724ba675SRob Herring compatible = "qcom,sdx55-mpss-pas"; 426724ba675SRob Herring reg = <0x04080000 0x4040>; 427724ba675SRob Herring 428724ba675SRob Herring interrupts-extended = <&intc GIC_SPI 250 IRQ_TYPE_EDGE_RISING>, 429724ba675SRob Herring <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 430724ba675SRob Herring <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 431724ba675SRob Herring <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 432724ba675SRob Herring <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 433724ba675SRob Herring <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 434724ba675SRob Herring interrupt-names = "wdog", "fatal", "ready", "handover", 435724ba675SRob Herring "stop-ack", "shutdown-ack"; 436724ba675SRob Herring 437724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>; 438724ba675SRob Herring clock-names = "xo"; 439724ba675SRob Herring 440724ba675SRob Herring power-domains = <&rpmhpd SDX65_CX>, 441724ba675SRob Herring <&rpmhpd SDX65_MSS>; 442724ba675SRob Herring power-domain-names = "cx", "mss"; 443724ba675SRob Herring 444724ba675SRob Herring qcom,smem-states = <&modem_smp2p_out 0>; 445724ba675SRob Herring qcom,smem-state-names = "stop"; 446724ba675SRob Herring 447724ba675SRob Herring status = "disabled"; 448724ba675SRob Herring 449724ba675SRob Herring glink-edge { 450724ba675SRob Herring interrupts = <GIC_SPI 114 IRQ_TYPE_EDGE_RISING>; 451724ba675SRob Herring label = "mpss"; 452724ba675SRob Herring qcom,remote-pid = <1>; 453724ba675SRob Herring mboxes = <&apcs 15>; 454724ba675SRob Herring }; 455724ba675SRob Herring }; 456724ba675SRob Herring 457724ba675SRob Herring sdhc_1: mmc@8804000 { 458724ba675SRob Herring compatible = "qcom,sdx65-sdhci", "qcom,sdhci-msm-v5"; 459724ba675SRob Herring reg = <0x08804000 0x1000>; 460724ba675SRob Herring reg-names = "hc"; 461724ba675SRob Herring interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 462724ba675SRob Herring <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>; 463724ba675SRob Herring interrupt-names = "hc_irq", "pwr_irq"; 46488fc274cSKrzysztof Kozlowski clocks = <&gcc GCC_SDCC1_AHB_CLK>, 46588fc274cSKrzysztof Kozlowski <&gcc GCC_SDCC1_APPS_CLK>; 46688fc274cSKrzysztof Kozlowski clock-names = "iface", "core"; 467724ba675SRob Herring status = "disabled"; 468724ba675SRob Herring }; 469724ba675SRob Herring 470724ba675SRob Herring mem_noc: interconnect@9680000 { 471724ba675SRob Herring compatible = "qcom,sdx65-mem-noc"; 472724ba675SRob Herring reg = <0x09680000 0x27200>; 473724ba675SRob Herring #interconnect-cells = <1>; 474724ba675SRob Herring qcom,bcm-voters = <&apps_bcm_voter>; 475724ba675SRob Herring }; 476724ba675SRob Herring 477724ba675SRob Herring usb: usb@a6f8800 { 478724ba675SRob Herring compatible = "qcom,sdx65-dwc3", "qcom,dwc3"; 479724ba675SRob Herring reg = <0x0a6f8800 0x400>; 480724ba675SRob Herring #address-cells = <1>; 481724ba675SRob Herring #size-cells = <1>; 482724ba675SRob Herring ranges; 483724ba675SRob Herring 484724ba675SRob Herring clocks = <&gcc GCC_USB30_SLV_AHB_CLK>, 485724ba675SRob Herring <&gcc GCC_USB30_MASTER_CLK>, 486724ba675SRob Herring <&gcc GCC_USB30_MSTR_AXI_CLK>, 487724ba675SRob Herring <&gcc GCC_USB30_MOCK_UTMI_CLK>, 488724ba675SRob Herring <&gcc GCC_USB30_SLEEP_CLK>; 489724ba675SRob Herring clock-names = "cfg_noc", "core", "iface", "mock_utmi", 490724ba675SRob Herring "sleep"; 491724ba675SRob Herring 492724ba675SRob Herring assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>, 493724ba675SRob Herring <&gcc GCC_USB30_MASTER_CLK>; 494724ba675SRob Herring assigned-clock-rates = <19200000>, <200000000>; 495724ba675SRob Herring 496724ba675SRob Herring interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 497724ba675SRob Herring <&pdc 76 IRQ_TYPE_LEVEL_HIGH>, 498724ba675SRob Herring <&pdc 18 IRQ_TYPE_EDGE_BOTH>, 499724ba675SRob Herring <&pdc 19 IRQ_TYPE_EDGE_BOTH>; 500724ba675SRob Herring interrupt-names = "hs_phy_irq", 501724ba675SRob Herring "ss_phy_irq", 502724ba675SRob Herring "dm_hs_phy_irq", 503724ba675SRob Herring "dp_hs_phy_irq"; 504724ba675SRob Herring 505724ba675SRob Herring power-domains = <&gcc USB30_GDSC>; 506724ba675SRob Herring 507724ba675SRob Herring resets = <&gcc GCC_USB30_BCR>; 508724ba675SRob Herring 509724ba675SRob Herring status = "disabled"; 510724ba675SRob Herring 511724ba675SRob Herring usb_dwc3: usb@a600000 { 512724ba675SRob Herring compatible = "snps,dwc3"; 513724ba675SRob Herring reg = <0x0a600000 0xcd00>; 514724ba675SRob Herring interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 515724ba675SRob Herring iommus = <&apps_smmu 0x1a0 0x0>; 516724ba675SRob Herring snps,dis_u2_susphy_quirk; 517724ba675SRob Herring snps,dis_enblslpm_quirk; 518d721d6b1SDmitry Baryshkov phys = <&usb_hsphy>, <&usb_qmpphy>; 519724ba675SRob Herring phy-names = "usb2-phy", "usb3-phy"; 520724ba675SRob Herring }; 521724ba675SRob Herring }; 522724ba675SRob Herring 523724ba675SRob Herring restart@c264000 { 524724ba675SRob Herring compatible = "qcom,pshold"; 525724ba675SRob Herring reg = <0x0c264000 0x1000>; 526724ba675SRob Herring }; 527724ba675SRob Herring 528724ba675SRob Herring spmi_bus: qcom,spmi@c440000 { 529724ba675SRob Herring compatible = "qcom,spmi-pmic-arb"; 530724ba675SRob Herring reg = <0xc440000 0xd00>, 531724ba675SRob Herring <0xc600000 0x2000000>, 532724ba675SRob Herring <0xe600000 0x100000>, 533724ba675SRob Herring <0xe700000 0xa0000>, 534724ba675SRob Herring <0xc40a000 0x26000>; 535724ba675SRob Herring reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 536724ba675SRob Herring interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>; 537724ba675SRob Herring interrupt-names = "periph_irq"; 538724ba675SRob Herring interrupt-controller; 539724ba675SRob Herring #interrupt-cells = <4>; 540724ba675SRob Herring #address-cells = <2>; 541724ba675SRob Herring #size-cells = <0>; 542724ba675SRob Herring qcom,channel = <0>; 543724ba675SRob Herring qcom,ee = <0>; 544724ba675SRob Herring }; 545724ba675SRob Herring 546724ba675SRob Herring tlmm: pinctrl@f100000 { 547724ba675SRob Herring compatible = "qcom,sdx65-tlmm"; 548724ba675SRob Herring reg = <0xf100000 0x300000>; 549724ba675SRob Herring interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>; 550724ba675SRob Herring gpio-controller; 551724ba675SRob Herring #gpio-cells = <2>; 552724ba675SRob Herring gpio-ranges = <&tlmm 0 0 109>; 553724ba675SRob Herring interrupt-controller; 554724ba675SRob Herring interrupt-parent = <&intc>; 555724ba675SRob Herring #interrupt-cells = <2>; 556724ba675SRob Herring }; 557724ba675SRob Herring 558724ba675SRob Herring pdc: interrupt-controller@b210000 { 559724ba675SRob Herring compatible = "qcom,sdx65-pdc", "qcom,pdc"; 560724ba675SRob Herring reg = <0xb210000 0x10000>; 561724ba675SRob Herring qcom,pdc-ranges = <0 147 52>, <52 266 32>; 562724ba675SRob Herring #interrupt-cells = <2>; 563724ba675SRob Herring interrupt-parent = <&intc>; 564724ba675SRob Herring interrupt-controller; 565724ba675SRob Herring }; 566724ba675SRob Herring 567724ba675SRob Herring sram@1468f000 { 568724ba675SRob Herring compatible = "qcom,sdx65-imem", "syscon", "simple-mfd"; 569724ba675SRob Herring reg = <0x1468f000 0x1000>; 570724ba675SRob Herring ranges = <0x0 0x1468f000 0x1000>; 571724ba675SRob Herring #address-cells = <1>; 572724ba675SRob Herring #size-cells = <1>; 573724ba675SRob Herring 574724ba675SRob Herring pil-reloc@94c { 575724ba675SRob Herring compatible = "qcom,pil-reloc-info"; 576724ba675SRob Herring reg = <0x94c 0xc8>; 577724ba675SRob Herring }; 578724ba675SRob Herring }; 579724ba675SRob Herring 580724ba675SRob Herring apps_smmu: iommu@15000000 { 581724ba675SRob Herring compatible = "qcom,sdx65-smmu-500", "qcom,smmu-500", "arm,mmu-500"; 582724ba675SRob Herring reg = <0x15000000 0x40000>; 583724ba675SRob Herring #iommu-cells = <2>; 584724ba675SRob Herring #global-interrupts = <1>; 585724ba675SRob Herring interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 586724ba675SRob Herring <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 587724ba675SRob Herring <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, 588724ba675SRob Herring <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 589724ba675SRob Herring <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 590724ba675SRob Herring <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>, 591724ba675SRob Herring <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 592724ba675SRob Herring <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 593724ba675SRob Herring <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 594724ba675SRob Herring <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 595724ba675SRob Herring <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 596724ba675SRob Herring <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 597724ba675SRob Herring <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 598724ba675SRob Herring <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 599724ba675SRob Herring <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 600724ba675SRob Herring <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 601724ba675SRob Herring <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 602724ba675SRob Herring <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 603724ba675SRob Herring <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 604724ba675SRob Herring <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 605724ba675SRob Herring <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 606724ba675SRob Herring <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 607724ba675SRob Herring <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>, 608724ba675SRob Herring <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>, 609724ba675SRob Herring <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>, 610724ba675SRob Herring <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>, 611724ba675SRob Herring <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>, 612724ba675SRob Herring <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 613724ba675SRob Herring <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 614724ba675SRob Herring <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>, 615724ba675SRob Herring <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>, 616724ba675SRob Herring <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>, 617724ba675SRob Herring <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>; 618724ba675SRob Herring }; 619724ba675SRob Herring 620724ba675SRob Herring intc: interrupt-controller@17800000 { 621724ba675SRob Herring compatible = "qcom,msm-qgic2"; 622724ba675SRob Herring interrupt-controller; 623724ba675SRob Herring interrupt-parent = <&intc>; 624724ba675SRob Herring #interrupt-cells = <3>; 625724ba675SRob Herring reg = <0x17800000 0x1000>, 626724ba675SRob Herring <0x17802000 0x1000>; 627724ba675SRob Herring }; 628724ba675SRob Herring 629724ba675SRob Herring a7pll: clock@17808000 { 630724ba675SRob Herring compatible = "qcom,sdx55-a7pll"; 631724ba675SRob Herring reg = <0x17808000 0x1000>; 632724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>; 633724ba675SRob Herring clock-names = "bi_tcxo"; 634724ba675SRob Herring #clock-cells = <0>; 635724ba675SRob Herring }; 636724ba675SRob Herring 637724ba675SRob Herring apcs: mailbox@17810000 { 638724ba675SRob Herring compatible = "qcom,sdx55-apcs-gcc", "syscon"; 639724ba675SRob Herring reg = <0x17810000 0x2000>; 640724ba675SRob Herring #mbox-cells = <1>; 641724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>, <&a7pll>, <&gcc GPLL0>; 642724ba675SRob Herring clock-names = "ref", "pll", "aux"; 643724ba675SRob Herring #clock-cells = <0>; 644724ba675SRob Herring }; 645724ba675SRob Herring 646724ba675SRob Herring watchdog@17817000 { 647724ba675SRob Herring compatible = "qcom,apss-wdt-sdx65", "qcom,kpss-wdt"; 648724ba675SRob Herring reg = <0x17817000 0x1000>; 649724ba675SRob Herring clocks = <&sleep_clk>; 650724ba675SRob Herring }; 651724ba675SRob Herring 652724ba675SRob Herring timer@17820000 { 653724ba675SRob Herring #address-cells = <1>; 654724ba675SRob Herring #size-cells = <1>; 655724ba675SRob Herring ranges; 656724ba675SRob Herring compatible = "arm,armv7-timer-mem"; 657724ba675SRob Herring reg = <0x17820000 0x1000>; 658724ba675SRob Herring clock-frequency = <19200000>; 659724ba675SRob Herring 660724ba675SRob Herring frame@17821000 { 661724ba675SRob Herring frame-number = <0>; 662724ba675SRob Herring interrupts = <GIC_SPI 7 0x4>, 663724ba675SRob Herring <GIC_SPI 6 0x4>; 664724ba675SRob Herring reg = <0x17821000 0x1000>, 665724ba675SRob Herring <0x17822000 0x1000>; 666724ba675SRob Herring }; 667724ba675SRob Herring 668724ba675SRob Herring frame@17823000 { 669724ba675SRob Herring frame-number = <1>; 670724ba675SRob Herring interrupts = <GIC_SPI 8 0x4>; 671724ba675SRob Herring reg = <0x17823000 0x1000>; 672724ba675SRob Herring status = "disabled"; 673724ba675SRob Herring }; 674724ba675SRob Herring 675724ba675SRob Herring frame@17824000 { 676724ba675SRob Herring frame-number = <2>; 677724ba675SRob Herring interrupts = <GIC_SPI 9 0x4>; 678724ba675SRob Herring reg = <0x17824000 0x1000>; 679724ba675SRob Herring status = "disabled"; 680724ba675SRob Herring }; 681724ba675SRob Herring 682724ba675SRob Herring frame@17825000 { 683724ba675SRob Herring frame-number = <3>; 684724ba675SRob Herring interrupts = <GIC_SPI 10 0x4>; 685724ba675SRob Herring reg = <0x17825000 0x1000>; 686724ba675SRob Herring status = "disabled"; 687724ba675SRob Herring }; 688724ba675SRob Herring 689724ba675SRob Herring frame@17826000 { 690724ba675SRob Herring frame-number = <4>; 691724ba675SRob Herring interrupts = <GIC_SPI 11 0x4>; 692724ba675SRob Herring reg = <0x17826000 0x1000>; 693724ba675SRob Herring status = "disabled"; 694724ba675SRob Herring }; 695724ba675SRob Herring 696724ba675SRob Herring frame@17827000 { 697724ba675SRob Herring frame-number = <5>; 698724ba675SRob Herring interrupts = <GIC_SPI 12 0x4>; 699724ba675SRob Herring reg = <0x17827000 0x1000>; 700724ba675SRob Herring status = "disabled"; 701724ba675SRob Herring }; 702724ba675SRob Herring 703724ba675SRob Herring frame@17828000 { 704724ba675SRob Herring frame-number = <6>; 705724ba675SRob Herring interrupts = <GIC_SPI 13 0x4>; 706724ba675SRob Herring reg = <0x17828000 0x1000>; 707724ba675SRob Herring status = "disabled"; 708724ba675SRob Herring }; 709724ba675SRob Herring 710724ba675SRob Herring frame@17829000 { 711724ba675SRob Herring frame-number = <7>; 712724ba675SRob Herring interrupts = <GIC_SPI 14 0x4>; 713724ba675SRob Herring reg = <0x17829000 0x1000>; 714724ba675SRob Herring status = "disabled"; 715724ba675SRob Herring }; 716724ba675SRob Herring }; 717724ba675SRob Herring 718724ba675SRob Herring apps_rsc: rsc@17830000 { 719724ba675SRob Herring label = "apps_rsc"; 720724ba675SRob Herring compatible = "qcom,rpmh-rsc"; 721724ba675SRob Herring reg = <0x17830000 0x10000>, 722724ba675SRob Herring <0x17840000 0x10000>; 723724ba675SRob Herring reg-names = "drv-0", "drv-1"; 724724ba675SRob Herring interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 725724ba675SRob Herring <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 726724ba675SRob Herring qcom,tcs-offset = <0xd00>; 727724ba675SRob Herring qcom,drv-id = <1>; 728724ba675SRob Herring qcom,tcs-config = <ACTIVE_TCS 2>, 729724ba675SRob Herring <SLEEP_TCS 2>, 730724ba675SRob Herring <WAKE_TCS 2>, 731724ba675SRob Herring <CONTROL_TCS 1>; 732724ba675SRob Herring 733724ba675SRob Herring rpmhcc: clock-controller { 734724ba675SRob Herring compatible = "qcom,sdx65-rpmh-clk"; 735724ba675SRob Herring #clock-cells = <1>; 736724ba675SRob Herring clock-names = "xo"; 737724ba675SRob Herring clocks = <&xo_board>; 738724ba675SRob Herring }; 739724ba675SRob Herring 740724ba675SRob Herring rpmhpd: power-controller { 741724ba675SRob Herring compatible = "qcom,sdx65-rpmhpd"; 742724ba675SRob Herring #power-domain-cells = <1>; 743724ba675SRob Herring operating-points-v2 = <&rpmhpd_opp_table>; 744724ba675SRob Herring 745724ba675SRob Herring rpmhpd_opp_table: opp-table { 746724ba675SRob Herring compatible = "operating-points-v2"; 747724ba675SRob Herring 748724ba675SRob Herring rpmhpd_opp_ret: opp1 { 749724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; 750724ba675SRob Herring }; 751724ba675SRob Herring 752724ba675SRob Herring rpmhpd_opp_min_svs: opp2 { 753724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 754724ba675SRob Herring }; 755724ba675SRob Herring 756724ba675SRob Herring rpmhpd_opp_low_svs: opp3 { 757724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 758724ba675SRob Herring }; 759724ba675SRob Herring 760724ba675SRob Herring rpmhpd_opp_svs: opp4 { 761724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 762724ba675SRob Herring }; 763724ba675SRob Herring 764724ba675SRob Herring rpmhpd_opp_svs_l1: opp5 { 765724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 766724ba675SRob Herring }; 767724ba675SRob Herring 768724ba675SRob Herring rpmhpd_opp_nom: opp6 { 769724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 770724ba675SRob Herring }; 771724ba675SRob Herring 772724ba675SRob Herring rpmhpd_opp_nom_l1: opp7 { 773724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 774724ba675SRob Herring }; 775724ba675SRob Herring 776724ba675SRob Herring rpmhpd_opp_nom_l2: opp8 { 777724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>; 778724ba675SRob Herring }; 779724ba675SRob Herring 780724ba675SRob Herring rpmhpd_opp_turbo: opp9 { 781724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 782724ba675SRob Herring }; 783724ba675SRob Herring 784724ba675SRob Herring rpmhpd_opp_turbo_l1: opp10 { 785724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 786724ba675SRob Herring }; 787724ba675SRob Herring }; 788724ba675SRob Herring }; 789724ba675SRob Herring 790724ba675SRob Herring apps_bcm_voter: bcm-voter { 791724ba675SRob Herring compatible = "qcom,bcm-voter"; 792724ba675SRob Herring }; 793724ba675SRob Herring 794724ba675SRob Herring }; 795724ba675SRob Herring }; 796724ba675SRob Herring 797724ba675SRob Herring timer { 798724ba675SRob Herring compatible = "arm,armv7-timer"; 799724ba675SRob Herring interrupts = <1 13 0xf08>, 800724ba675SRob Herring <1 12 0xf08>, 801724ba675SRob Herring <1 10 0xf08>, 802724ba675SRob Herring <1 11 0xf08>; 803724ba675SRob Herring clock-frequency = <19200000>; 804724ba675SRob Herring }; 805724ba675SRob Herring}; 806