xref: /linux/scripts/dtc/include-prefixes/arm/qcom/qcom-sdx55.dtsi (revision 9a3b29c33b5d3d3dd446c1fa314a79f7a905886a)
1724ba675SRob Herring// SPDX-License-Identifier: BSD-3-Clause
2724ba675SRob Herring/*
3724ba675SRob Herring * SDX55 SoC device tree source
4724ba675SRob Herring *
5724ba675SRob Herring * Copyright (c) 2018, The Linux Foundation. All rights reserved.
6724ba675SRob Herring * Copyright (c) 2020, Linaro Ltd.
7724ba675SRob Herring */
8724ba675SRob Herring
9724ba675SRob Herring#include <dt-bindings/clock/qcom,gcc-sdx55.h>
10724ba675SRob Herring#include <dt-bindings/clock/qcom,rpmh.h>
11724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
12724ba675SRob Herring#include <dt-bindings/interconnect/qcom,sdx55.h>
13724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h>
14724ba675SRob Herring#include <dt-bindings/power/qcom-rpmpd.h>
15724ba675SRob Herring#include <dt-bindings/soc/qcom,rpmh-rsc.h>
16724ba675SRob Herring
17724ba675SRob Herring/ {
18724ba675SRob Herring	#address-cells = <1>;
19724ba675SRob Herring	#size-cells = <1>;
20724ba675SRob Herring	qcom,msm-id = <357 0x10000>, <368 0x10000>, <418 0x10000>;
21724ba675SRob Herring	interrupt-parent = <&intc>;
22724ba675SRob Herring
23724ba675SRob Herring	memory {
24724ba675SRob Herring		device_type = "memory";
25724ba675SRob Herring		reg = <0 0>;
26724ba675SRob Herring	};
27724ba675SRob Herring
28724ba675SRob Herring	clocks {
29724ba675SRob Herring		xo_board: xo-board {
30724ba675SRob Herring			compatible = "fixed-clock";
31724ba675SRob Herring			#clock-cells = <0>;
32724ba675SRob Herring			clock-frequency = <38400000>;
33724ba675SRob Herring			clock-output-names = "xo_board";
34724ba675SRob Herring		};
35724ba675SRob Herring
36724ba675SRob Herring		sleep_clk: sleep-clk {
37724ba675SRob Herring			compatible = "fixed-clock";
38724ba675SRob Herring			#clock-cells = <0>;
39724ba675SRob Herring			clock-frequency = <32000>;
40724ba675SRob Herring		};
41724ba675SRob Herring
42724ba675SRob Herring		nand_clk_dummy: nand-clk-dummy {
43724ba675SRob Herring			compatible = "fixed-clock";
44724ba675SRob Herring			#clock-cells = <0>;
45724ba675SRob Herring			clock-frequency = <32000>;
46724ba675SRob Herring		};
47724ba675SRob Herring	};
48724ba675SRob Herring
49724ba675SRob Herring	cpus {
50724ba675SRob Herring		#address-cells = <1>;
51724ba675SRob Herring		#size-cells = <0>;
52724ba675SRob Herring
53724ba675SRob Herring		cpu0: cpu@0 {
54724ba675SRob Herring			device_type = "cpu";
55724ba675SRob Herring			compatible = "arm,cortex-a7";
56724ba675SRob Herring			reg = <0x0>;
57724ba675SRob Herring			enable-method = "psci";
58724ba675SRob Herring			clocks = <&apcs>;
59724ba675SRob Herring			power-domains = <&rpmhpd SDX55_CX>;
60724ba675SRob Herring			power-domain-names = "rpmhpd";
61724ba675SRob Herring			operating-points-v2 = <&cpu_opp_table>;
62724ba675SRob Herring		};
63724ba675SRob Herring	};
64724ba675SRob Herring
65724ba675SRob Herring	firmware {
66724ba675SRob Herring		scm {
67724ba675SRob Herring			compatible = "qcom,scm-sdx55", "qcom,scm";
68724ba675SRob Herring		};
69724ba675SRob Herring	};
70724ba675SRob Herring
71724ba675SRob Herring	cpu_opp_table: opp-table-cpu {
72724ba675SRob Herring		compatible = "operating-points-v2";
73724ba675SRob Herring		opp-shared;
74724ba675SRob Herring
75724ba675SRob Herring		opp-345600000 {
76724ba675SRob Herring			opp-hz = /bits/ 64 <345600000>;
77724ba675SRob Herring			required-opps = <&rpmhpd_opp_low_svs>;
78724ba675SRob Herring		};
79724ba675SRob Herring
80724ba675SRob Herring		opp-576000000 {
81724ba675SRob Herring			opp-hz = /bits/ 64 <576000000>;
82724ba675SRob Herring			required-opps = <&rpmhpd_opp_svs>;
83724ba675SRob Herring		};
84724ba675SRob Herring
85724ba675SRob Herring		opp-1094400000 {
86724ba675SRob Herring			opp-hz = /bits/ 64 <1094400000>;
87724ba675SRob Herring			required-opps = <&rpmhpd_opp_nom>;
88724ba675SRob Herring		};
89724ba675SRob Herring
90724ba675SRob Herring		opp-1555200000 {
91724ba675SRob Herring			opp-hz = /bits/ 64 <1555200000>;
92724ba675SRob Herring			required-opps = <&rpmhpd_opp_turbo>;
93724ba675SRob Herring		};
94724ba675SRob Herring	};
95724ba675SRob Herring
96724ba675SRob Herring	psci {
97724ba675SRob Herring		compatible = "arm,psci-1.0";
98724ba675SRob Herring		method = "smc";
99724ba675SRob Herring	};
100724ba675SRob Herring
101724ba675SRob Herring	reserved-memory {
102724ba675SRob Herring		#address-cells = <1>;
103724ba675SRob Herring		#size-cells = <1>;
104724ba675SRob Herring		ranges;
105724ba675SRob Herring
106724ba675SRob Herring		hyp_mem: memory@8fc00000 {
107724ba675SRob Herring			no-map;
108724ba675SRob Herring			reg = <0x8fc00000 0x80000>;
109724ba675SRob Herring		};
110724ba675SRob Herring
111724ba675SRob Herring		ac_db_mem: memory@8fc80000 {
112724ba675SRob Herring			no-map;
113724ba675SRob Herring			reg = <0x8fc80000 0x40000>;
114724ba675SRob Herring		};
115724ba675SRob Herring
116724ba675SRob Herring		secdata_mem: memory@8fcfd000 {
117724ba675SRob Herring			no-map;
118724ba675SRob Herring			reg = <0x8fcfd000 0x1000>;
119724ba675SRob Herring		};
120724ba675SRob Herring
121724ba675SRob Herring		sbl_mem: memory@8fd00000 {
122724ba675SRob Herring			no-map;
123724ba675SRob Herring			reg = <0x8fd00000 0x100000>;
124724ba675SRob Herring		};
125724ba675SRob Herring
126724ba675SRob Herring		aop_image: memory@8fe00000 {
127724ba675SRob Herring			no-map;
128724ba675SRob Herring			reg = <0x8fe00000 0x20000>;
129724ba675SRob Herring		};
130724ba675SRob Herring
131724ba675SRob Herring		aop_cmd_db: memory@8fe20000 {
132724ba675SRob Herring			compatible = "qcom,cmd-db";
133724ba675SRob Herring			reg = <0x8fe20000 0x20000>;
134724ba675SRob Herring			no-map;
135724ba675SRob Herring		};
136724ba675SRob Herring
137724ba675SRob Herring		smem_mem: memory@8fe40000 {
138724ba675SRob Herring			no-map;
139724ba675SRob Herring			reg = <0x8fe40000 0xc0000>;
140724ba675SRob Herring		};
141724ba675SRob Herring
142724ba675SRob Herring		tz_mem: memory@8ff00000 {
143724ba675SRob Herring			no-map;
144724ba675SRob Herring			reg = <0x8ff00000 0x100000>;
145724ba675SRob Herring		};
146724ba675SRob Herring
147724ba675SRob Herring		tz_apps_mem: memory@90000000 {
148724ba675SRob Herring			no-map;
149724ba675SRob Herring			reg = <0x90000000 0x500000>;
150724ba675SRob Herring		};
151724ba675SRob Herring	};
152724ba675SRob Herring
153724ba675SRob Herring	smem {
154724ba675SRob Herring		compatible = "qcom,smem";
155724ba675SRob Herring		memory-region = <&smem_mem>;
156724ba675SRob Herring		hwlocks = <&tcsr_mutex 3>;
157724ba675SRob Herring	};
158724ba675SRob Herring
159724ba675SRob Herring	smp2p-mpss {
160724ba675SRob Herring		compatible = "qcom,smp2p";
161724ba675SRob Herring		qcom,smem = <435>, <428>;
162724ba675SRob Herring		interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>;
163724ba675SRob Herring		mboxes = <&apcs 14>;
164724ba675SRob Herring		qcom,local-pid = <0>;
165724ba675SRob Herring		qcom,remote-pid = <1>;
166724ba675SRob Herring
167724ba675SRob Herring		modem_smp2p_out: master-kernel {
168724ba675SRob Herring			qcom,entry-name = "master-kernel";
169724ba675SRob Herring			#qcom,smem-state-cells = <1>;
170724ba675SRob Herring		};
171724ba675SRob Herring
172724ba675SRob Herring		modem_smp2p_in: slave-kernel {
173724ba675SRob Herring			qcom,entry-name = "slave-kernel";
174724ba675SRob Herring			interrupt-controller;
175724ba675SRob Herring			#interrupt-cells = <2>;
176724ba675SRob Herring		};
177724ba675SRob Herring
178724ba675SRob Herring		ipa_smp2p_out: ipa-ap-to-modem {
179724ba675SRob Herring			qcom,entry-name = "ipa";
180724ba675SRob Herring			#qcom,smem-state-cells = <1>;
181724ba675SRob Herring		};
182724ba675SRob Herring
183724ba675SRob Herring		ipa_smp2p_in: ipa-modem-to-ap {
184724ba675SRob Herring			qcom,entry-name = "ipa";
185724ba675SRob Herring			interrupt-controller;
186724ba675SRob Herring			#interrupt-cells = <2>;
187724ba675SRob Herring		};
188724ba675SRob Herring	};
189724ba675SRob Herring
190724ba675SRob Herring	soc: soc {
191724ba675SRob Herring		#address-cells = <1>;
192724ba675SRob Herring		#size-cells = <1>;
193724ba675SRob Herring		ranges;
194724ba675SRob Herring		compatible = "simple-bus";
195724ba675SRob Herring
196724ba675SRob Herring		gcc: clock-controller@100000 {
197724ba675SRob Herring			compatible = "qcom,gcc-sdx55";
198724ba675SRob Herring			reg = <0x100000 0x1f0000>;
199724ba675SRob Herring			#clock-cells = <1>;
200724ba675SRob Herring			#reset-cells = <1>;
201724ba675SRob Herring			#power-domain-cells = <1>;
202724ba675SRob Herring			clock-names = "bi_tcxo", "sleep_clk";
203724ba675SRob Herring			clocks = <&rpmhcc RPMH_CXO_CLK>, <&sleep_clk>;
204724ba675SRob Herring		};
205724ba675SRob Herring
206724ba675SRob Herring		blsp1_uart3: serial@831000 {
207724ba675SRob Herring			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
208724ba675SRob Herring			reg = <0x00831000 0x200>;
209724ba675SRob Herring			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
210724ba675SRob Herring			clocks = <&gcc 30>,
211724ba675SRob Herring				 <&gcc 9>;
212724ba675SRob Herring			clock-names = "core", "iface";
213724ba675SRob Herring			status = "disabled";
214724ba675SRob Herring		};
215724ba675SRob Herring
216724ba675SRob Herring		usb_hsphy: phy@ff4000 {
217724ba675SRob Herring			compatible = "qcom,sdx55-usb-hs-phy",
218724ba675SRob Herring				     "qcom,usb-snps-hs-7nm-phy";
219724ba675SRob Herring			reg = <0x00ff4000 0x114>;
220724ba675SRob Herring			status = "disabled";
221724ba675SRob Herring			#phy-cells = <0>;
222724ba675SRob Herring
223724ba675SRob Herring			clocks = <&rpmhcc RPMH_CXO_CLK>;
224724ba675SRob Herring			clock-names = "ref";
225724ba675SRob Herring
226724ba675SRob Herring			resets = <&gcc GCC_QUSB2PHY_BCR>;
227724ba675SRob Herring		};
228724ba675SRob Herring
229724ba675SRob Herring		usb_qmpphy: phy@ff6000 {
230724ba675SRob Herring			compatible = "qcom,sdx55-qmp-usb3-uni-phy";
231724ba675SRob Herring			reg = <0x00ff6000 0x1c0>;
232724ba675SRob Herring			status = "disabled";
233724ba675SRob Herring			#address-cells = <1>;
234724ba675SRob Herring			#size-cells = <1>;
235724ba675SRob Herring			ranges;
236724ba675SRob Herring
237724ba675SRob Herring			clocks = <&gcc GCC_USB3_PHY_AUX_CLK>,
238724ba675SRob Herring				 <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
239724ba675SRob Herring				 <&gcc GCC_USB3_PRIM_CLKREF_CLK>;
240724ba675SRob Herring			clock-names = "aux", "cfg_ahb", "ref";
241724ba675SRob Herring
242724ba675SRob Herring			resets = <&gcc GCC_USB3PHY_PHY_BCR>,
243724ba675SRob Herring				 <&gcc GCC_USB3_PHY_BCR>;
244724ba675SRob Herring			reset-names = "phy", "common";
245724ba675SRob Herring
246724ba675SRob Herring			usb_ssphy: phy@ff6200 {
247724ba675SRob Herring				reg = <0x00ff6200 0x170>,
248724ba675SRob Herring				      <0x00ff6400 0x200>,
249724ba675SRob Herring				      <0x00ff6800 0x800>;
250724ba675SRob Herring				#phy-cells = <0>;
251724ba675SRob Herring				#clock-cells = <0>;
252724ba675SRob Herring				clocks = <&gcc GCC_USB3_PHY_PIPE_CLK>;
253724ba675SRob Herring				clock-names = "pipe0";
254724ba675SRob Herring				clock-output-names = "usb3_uni_phy_pipe_clk_src";
255724ba675SRob Herring			};
256724ba675SRob Herring		};
257724ba675SRob Herring
258724ba675SRob Herring		mc_virt: interconnect@1100000 {
259724ba675SRob Herring			compatible = "qcom,sdx55-mc-virt";
260724ba675SRob Herring			reg = <0x01100000 0x400000>;
261724ba675SRob Herring			#interconnect-cells = <1>;
262724ba675SRob Herring			qcom,bcm-voters = <&apps_bcm_voter>;
263724ba675SRob Herring		};
264724ba675SRob Herring
265724ba675SRob Herring		mem_noc: interconnect@9680000 {
266724ba675SRob Herring			compatible = "qcom,sdx55-mem-noc";
267724ba675SRob Herring			reg = <0x09680000 0x40000>;
268724ba675SRob Herring			#interconnect-cells = <1>;
269724ba675SRob Herring			qcom,bcm-voters = <&apps_bcm_voter>;
270724ba675SRob Herring		};
271724ba675SRob Herring
272724ba675SRob Herring		system_noc: interconnect@162c000 {
273724ba675SRob Herring			compatible = "qcom,sdx55-system-noc";
274724ba675SRob Herring			reg = <0x0162c000 0x31200>;
275724ba675SRob Herring			#interconnect-cells = <1>;
276724ba675SRob Herring			qcom,bcm-voters = <&apps_bcm_voter>;
277724ba675SRob Herring		};
278724ba675SRob Herring
279724ba675SRob Herring		qpic_bam: dma-controller@1b04000 {
280724ba675SRob Herring			compatible = "qcom,bam-v1.7.0";
281724ba675SRob Herring			reg = <0x01b04000 0x1c000>;
282724ba675SRob Herring			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
283724ba675SRob Herring			clocks = <&rpmhcc RPMH_QPIC_CLK>;
284724ba675SRob Herring			clock-names = "bam_clk";
285724ba675SRob Herring			#dma-cells = <1>;
286724ba675SRob Herring			qcom,ee = <0>;
287724ba675SRob Herring			qcom,controlled-remotely;
288724ba675SRob Herring			status = "disabled";
289724ba675SRob Herring		};
290724ba675SRob Herring
291724ba675SRob Herring		qpic_nand: nand-controller@1b30000 {
292724ba675SRob Herring			compatible = "qcom,sdx55-nand";
293724ba675SRob Herring			reg = <0x01b30000 0x10000>;
294724ba675SRob Herring			#address-cells = <1>;
295724ba675SRob Herring			#size-cells = <0>;
296724ba675SRob Herring			clocks = <&rpmhcc RPMH_QPIC_CLK>,
297724ba675SRob Herring				 <&nand_clk_dummy>;
298724ba675SRob Herring			clock-names = "core", "aon";
299724ba675SRob Herring
300724ba675SRob Herring			dmas = <&qpic_bam 0>,
301724ba675SRob Herring			       <&qpic_bam 1>,
302724ba675SRob Herring			       <&qpic_bam 2>;
303724ba675SRob Herring			dma-names = "tx", "rx", "cmd";
304724ba675SRob Herring			status = "disabled";
305724ba675SRob Herring		};
306724ba675SRob Herring
307724ba675SRob Herring		pcie_rc: pcie@1c00000 {
308724ba675SRob Herring			compatible = "qcom,pcie-sdx55";
309724ba675SRob Herring			reg = <0x01c00000 0x3000>,
310724ba675SRob Herring			      <0x40000000 0xf1d>,
311724ba675SRob Herring			      <0x40000f20 0xc8>,
312724ba675SRob Herring			      <0x40001000 0x1000>,
313724ba675SRob Herring			      <0x40100000 0x100000>;
314724ba675SRob Herring			reg-names = "parf",
315724ba675SRob Herring				    "dbi",
316724ba675SRob Herring				    "elbi",
317724ba675SRob Herring				    "atu",
318724ba675SRob Herring				    "config";
319724ba675SRob Herring			device_type = "pci";
320724ba675SRob Herring			linux,pci-domain = <0>;
321724ba675SRob Herring			bus-range = <0x00 0xff>;
322724ba675SRob Herring			num-lanes = <1>;
323724ba675SRob Herring
324724ba675SRob Herring			#address-cells = <3>;
325724ba675SRob Herring			#size-cells = <2>;
326724ba675SRob Herring
327724ba675SRob Herring			ranges = <0x01000000 0x0 0x00000000 0x40200000 0x0 0x100000>,
328724ba675SRob Herring				 <0x02000000 0x0 0x40300000 0x40300000 0x0 0x3fd00000>;
329724ba675SRob Herring
330724ba675SRob Herring			interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
331724ba675SRob Herring				     <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
332724ba675SRob Herring				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
333724ba675SRob Herring				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
334724ba675SRob Herring				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
335724ba675SRob Herring				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
336724ba675SRob Herring				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
337724ba675SRob Herring				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
338724ba675SRob Herring			interrupt-names = "msi",
339724ba675SRob Herring					  "msi2",
340724ba675SRob Herring					  "msi3",
341724ba675SRob Herring					  "msi4",
342724ba675SRob Herring					  "msi5",
343724ba675SRob Herring					  "msi6",
344724ba675SRob Herring					  "msi7",
345724ba675SRob Herring					  "msi8";
346724ba675SRob Herring			#interrupt-cells = <1>;
347724ba675SRob Herring			interrupt-map-mask = <0 0 0 0x7>;
348724ba675SRob Herring			interrupt-map = <0 0 0 1 &intc 0 0 0 141 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
349724ba675SRob Herring					<0 0 0 2 &intc 0 0 0 142 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
350724ba675SRob Herring					<0 0 0 3 &intc 0 0 0 143 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
351724ba675SRob Herring					<0 0 0 4 &intc 0 0 0 144 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
352724ba675SRob Herring
353724ba675SRob Herring			clocks = <&gcc GCC_PCIE_PIPE_CLK>,
354724ba675SRob Herring				 <&gcc GCC_PCIE_AUX_CLK>,
355724ba675SRob Herring				 <&gcc GCC_PCIE_CFG_AHB_CLK>,
356724ba675SRob Herring				 <&gcc GCC_PCIE_MSTR_AXI_CLK>,
357724ba675SRob Herring				 <&gcc GCC_PCIE_SLV_AXI_CLK>,
358724ba675SRob Herring				 <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>,
359724ba675SRob Herring				 <&gcc GCC_PCIE_SLEEP_CLK>;
360724ba675SRob Herring			clock-names = "pipe",
361724ba675SRob Herring				      "aux",
362724ba675SRob Herring				      "cfg",
363724ba675SRob Herring				      "bus_master",
364724ba675SRob Herring				      "bus_slave",
365724ba675SRob Herring				      "slave_q2a",
366724ba675SRob Herring				      "sleep";
367724ba675SRob Herring
368724ba675SRob Herring			assigned-clocks = <&gcc GCC_PCIE_AUX_CLK>;
369724ba675SRob Herring			assigned-clock-rates = <19200000>;
370724ba675SRob Herring
371724ba675SRob Herring			iommu-map = <0x0   &apps_smmu 0x0200 0x1>,
372724ba675SRob Herring				    <0x100 &apps_smmu 0x0201 0x1>,
373724ba675SRob Herring				    <0x200 &apps_smmu 0x0202 0x1>,
374724ba675SRob Herring				    <0x300 &apps_smmu 0x0203 0x1>,
375724ba675SRob Herring				    <0x400 &apps_smmu 0x0204 0x1>;
376724ba675SRob Herring
377724ba675SRob Herring			resets = <&gcc GCC_PCIE_BCR>;
378724ba675SRob Herring			reset-names = "pci";
379724ba675SRob Herring
380724ba675SRob Herring			power-domains = <&gcc PCIE_GDSC>;
381724ba675SRob Herring
382724ba675SRob Herring			phys = <&pcie_lane>;
383724ba675SRob Herring			phy-names = "pciephy";
384724ba675SRob Herring
385724ba675SRob Herring			status = "disabled";
386724ba675SRob Herring		};
387724ba675SRob Herring
388724ba675SRob Herring		pcie_ep: pcie-ep@1c00000 {
389724ba675SRob Herring			compatible = "qcom,sdx55-pcie-ep";
390724ba675SRob Herring			reg = <0x01c00000 0x3000>,
391724ba675SRob Herring			      <0x40000000 0xf1d>,
392724ba675SRob Herring			      <0x40000f20 0xc8>,
393724ba675SRob Herring			      <0x40001000 0x1000>,
394724ba675SRob Herring			      <0x40200000 0x100000>,
395724ba675SRob Herring			      <0x01c03000 0x3000>;
396724ba675SRob Herring			reg-names = "parf",
397724ba675SRob Herring				    "dbi",
398724ba675SRob Herring				    "elbi",
399724ba675SRob Herring				    "atu",
400724ba675SRob Herring				    "addr_space",
401724ba675SRob Herring				    "mmio";
402724ba675SRob Herring
403724ba675SRob Herring			qcom,perst-regs = <&tcsr 0xb258 0xb270>;
404724ba675SRob Herring
405724ba675SRob Herring			clocks = <&gcc GCC_PCIE_AUX_CLK>,
406724ba675SRob Herring				 <&gcc GCC_PCIE_CFG_AHB_CLK>,
407724ba675SRob Herring				 <&gcc GCC_PCIE_MSTR_AXI_CLK>,
408724ba675SRob Herring				 <&gcc GCC_PCIE_SLV_AXI_CLK>,
409724ba675SRob Herring				 <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>,
410724ba675SRob Herring				 <&gcc GCC_PCIE_SLEEP_CLK>,
411724ba675SRob Herring				 <&gcc GCC_PCIE_0_CLKREF_CLK>;
412724ba675SRob Herring			clock-names = "aux",
413724ba675SRob Herring				      "cfg",
414724ba675SRob Herring				      "bus_master",
415724ba675SRob Herring				      "bus_slave",
416724ba675SRob Herring				      "slave_q2a",
417724ba675SRob Herring				      "sleep",
418724ba675SRob Herring				      "ref";
419724ba675SRob Herring
420724ba675SRob Herring			interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
421724ba675SRob Herring				     <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
422724ba675SRob Herring			interrupt-names = "global",
423724ba675SRob Herring					  "doorbell";
424724ba675SRob Herring
425724ba675SRob Herring			interconnects = <&system_noc MASTER_PCIE &mc_virt SLAVE_EBI_CH0>;
426724ba675SRob Herring			interconnect-names = "pcie-mem";
427724ba675SRob Herring
428724ba675SRob Herring			resets = <&gcc GCC_PCIE_BCR>;
429724ba675SRob Herring			reset-names = "core";
430724ba675SRob Herring			power-domains = <&gcc PCIE_GDSC>;
431724ba675SRob Herring			phys = <&pcie_lane>;
432724ba675SRob Herring			phy-names = "pciephy";
433724ba675SRob Herring			max-link-speed = <3>;
434724ba675SRob Herring			num-lanes = <2>;
435724ba675SRob Herring
436724ba675SRob Herring			status = "disabled";
437724ba675SRob Herring		};
438724ba675SRob Herring
439724ba675SRob Herring		pcie_phy: phy@1c07000 {
440724ba675SRob Herring			compatible = "qcom,sdx55-qmp-pcie-phy";
441724ba675SRob Herring			reg = <0x01c07000 0x1c4>;
442724ba675SRob Herring			#address-cells = <1>;
443724ba675SRob Herring			#size-cells = <1>;
444724ba675SRob Herring			ranges;
445724ba675SRob Herring			clocks = <&gcc GCC_PCIE_AUX_PHY_CLK_SRC>,
446724ba675SRob Herring				 <&gcc GCC_PCIE_CFG_AHB_CLK>,
447724ba675SRob Herring				 <&gcc GCC_PCIE_0_CLKREF_CLK>,
448724ba675SRob Herring				 <&gcc GCC_PCIE_RCHNG_PHY_CLK>;
449724ba675SRob Herring			clock-names = "aux",
450724ba675SRob Herring				      "cfg_ahb",
451724ba675SRob Herring				      "ref",
452724ba675SRob Herring				      "refgen";
453724ba675SRob Herring
454724ba675SRob Herring			resets = <&gcc GCC_PCIE_PHY_BCR>;
455724ba675SRob Herring			reset-names = "phy";
456724ba675SRob Herring
457724ba675SRob Herring			assigned-clocks = <&gcc GCC_PCIE_RCHNG_PHY_CLK>;
458724ba675SRob Herring			assigned-clock-rates = <100000000>;
459724ba675SRob Herring
460724ba675SRob Herring			status = "disabled";
461724ba675SRob Herring
462724ba675SRob Herring			pcie_lane: lanes@1c06000 {
463724ba675SRob Herring				reg = <0x01c06000 0x104>, /* tx0 */
464724ba675SRob Herring				      <0x01c06200 0x328>, /* rx0 */
465724ba675SRob Herring				      <0x01c07200 0x1e8>, /* pcs */
466724ba675SRob Herring				      <0x01c06800 0x104>, /* tx1 */
467724ba675SRob Herring				      <0x01c06a00 0x328>, /* rx1 */
468724ba675SRob Herring				      <0x01c07600 0x800>; /* pcs_misc */
469724ba675SRob Herring				clocks = <&gcc GCC_PCIE_PIPE_CLK>;
470724ba675SRob Herring				clock-names = "pipe0";
471724ba675SRob Herring
472724ba675SRob Herring				#phy-cells = <0>;
473724ba675SRob Herring				clock-output-names = "pcie_pipe_clk";
474724ba675SRob Herring			};
475724ba675SRob Herring		};
476724ba675SRob Herring
477724ba675SRob Herring		ipa: ipa@1e40000 {
478724ba675SRob Herring			compatible = "qcom,sdx55-ipa";
479724ba675SRob Herring
480724ba675SRob Herring			iommus = <&apps_smmu 0x5e0 0x0>,
481724ba675SRob Herring				 <&apps_smmu 0x5e2 0x0>;
482724ba675SRob Herring			reg = <0x1e40000 0x7000>,
483724ba675SRob Herring			      <0x1e50000 0x4b20>,
484724ba675SRob Herring			      <0x1e04000 0x2c000>;
485724ba675SRob Herring			reg-names = "ipa-reg",
486724ba675SRob Herring				    "ipa-shared",
487724ba675SRob Herring				    "gsi";
488724ba675SRob Herring
489724ba675SRob Herring			interrupts-extended = <&intc GIC_SPI 241 IRQ_TYPE_EDGE_RISING>,
490724ba675SRob Herring					      <&intc GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
491724ba675SRob Herring					      <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
492724ba675SRob Herring					      <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>;
493724ba675SRob Herring			interrupt-names = "ipa",
494724ba675SRob Herring					  "gsi",
495724ba675SRob Herring					  "ipa-clock-query",
496724ba675SRob Herring					  "ipa-setup-ready";
497724ba675SRob Herring
498724ba675SRob Herring			clocks = <&rpmhcc RPMH_IPA_CLK>;
499724ba675SRob Herring			clock-names = "core";
500724ba675SRob Herring
501724ba675SRob Herring			interconnects = <&system_noc MASTER_IPA &mc_virt SLAVE_EBI_CH0>,
502724ba675SRob Herring					<&system_noc MASTER_IPA &system_noc SLAVE_OCIMEM>,
503724ba675SRob Herring					<&mem_noc MASTER_AMPSS_M0 &system_noc SLAVE_IPA_CFG>;
504724ba675SRob Herring			interconnect-names = "memory",
505724ba675SRob Herring					     "imem",
506724ba675SRob Herring					     "config";
507724ba675SRob Herring
508724ba675SRob Herring			qcom,smem-states = <&ipa_smp2p_out 0>,
509724ba675SRob Herring					   <&ipa_smp2p_out 1>;
510724ba675SRob Herring			qcom,smem-state-names = "ipa-clock-enabled-valid",
511724ba675SRob Herring						"ipa-clock-enabled";
512724ba675SRob Herring
513724ba675SRob Herring			status = "disabled";
514724ba675SRob Herring		};
515724ba675SRob Herring
516724ba675SRob Herring		tcsr_mutex: hwlock@1f40000 {
517724ba675SRob Herring			compatible = "qcom,tcsr-mutex";
518724ba675SRob Herring			reg = <0x01f40000 0x40000>;
519724ba675SRob Herring			#hwlock-cells = <1>;
520724ba675SRob Herring		};
521724ba675SRob Herring
522724ba675SRob Herring		tcsr: syscon@1fc0000 {
523724ba675SRob Herring			compatible = "qcom,sdx55-tcsr", "syscon";
524724ba675SRob Herring			reg = <0x01fc0000 0x1000>;
525724ba675SRob Herring		};
526724ba675SRob Herring
527724ba675SRob Herring		sdhc_1: mmc@8804000 {
528724ba675SRob Herring			compatible = "qcom,sdx55-sdhci", "qcom,sdhci-msm-v5";
529724ba675SRob Herring			reg = <0x08804000 0x1000>;
530724ba675SRob Herring			interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
531724ba675SRob Herring				     <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>;
532724ba675SRob Herring			interrupt-names = "hc_irq", "pwr_irq";
533724ba675SRob Herring			clocks = <&gcc GCC_SDCC1_AHB_CLK>,
534724ba675SRob Herring				 <&gcc GCC_SDCC1_APPS_CLK>;
535724ba675SRob Herring			clock-names = "iface", "core";
536724ba675SRob Herring			status = "disabled";
537724ba675SRob Herring		};
538724ba675SRob Herring
539724ba675SRob Herring		remoteproc_mpss: remoteproc@4080000 {
540724ba675SRob Herring			compatible = "qcom,sdx55-mpss-pas";
541724ba675SRob Herring			reg = <0x04080000 0x4040>;
542724ba675SRob Herring
543724ba675SRob Herring			interrupts-extended = <&intc GIC_SPI 250 IRQ_TYPE_EDGE_RISING>,
544724ba675SRob Herring					      <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
545724ba675SRob Herring					      <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
546724ba675SRob Herring					      <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
547724ba675SRob Herring					      <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>,
548724ba675SRob Herring					      <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>;
549724ba675SRob Herring			interrupt-names = "wdog", "fatal", "ready", "handover",
550724ba675SRob Herring					  "stop-ack", "shutdown-ack";
551724ba675SRob Herring
552724ba675SRob Herring			clocks = <&rpmhcc RPMH_CXO_CLK>;
553724ba675SRob Herring			clock-names = "xo";
554724ba675SRob Herring
555724ba675SRob Herring			power-domains = <&rpmhpd SDX55_CX>,
556724ba675SRob Herring					<&rpmhpd SDX55_MSS>;
557724ba675SRob Herring			power-domain-names = "cx", "mss";
558724ba675SRob Herring
559724ba675SRob Herring			qcom,smem-states = <&modem_smp2p_out 0>;
560724ba675SRob Herring			qcom,smem-state-names = "stop";
561724ba675SRob Herring
562724ba675SRob Herring			status = "disabled";
563724ba675SRob Herring
564724ba675SRob Herring			glink-edge {
565724ba675SRob Herring				interrupts = <GIC_SPI 114 IRQ_TYPE_EDGE_RISING>;
566724ba675SRob Herring				label = "mpss";
567724ba675SRob Herring				qcom,remote-pid = <1>;
568724ba675SRob Herring				mboxes = <&apcs 15>;
569724ba675SRob Herring			};
570724ba675SRob Herring		};
571724ba675SRob Herring
572724ba675SRob Herring		usb: usb@a6f8800 {
573724ba675SRob Herring			compatible = "qcom,sdx55-dwc3", "qcom,dwc3";
574724ba675SRob Herring			reg = <0x0a6f8800 0x400>;
575724ba675SRob Herring			status = "disabled";
576724ba675SRob Herring			#address-cells = <1>;
577724ba675SRob Herring			#size-cells = <1>;
578724ba675SRob Herring			ranges;
579724ba675SRob Herring
580724ba675SRob Herring			clocks = <&gcc GCC_USB30_SLV_AHB_CLK>,
581724ba675SRob Herring				 <&gcc GCC_USB30_MASTER_CLK>,
582724ba675SRob Herring				 <&gcc GCC_USB30_MSTR_AXI_CLK>,
583724ba675SRob Herring				 <&gcc GCC_USB30_SLEEP_CLK>,
584724ba675SRob Herring				 <&gcc GCC_USB30_MOCK_UTMI_CLK>;
585724ba675SRob Herring			clock-names = "cfg_noc",
586724ba675SRob Herring				      "core",
587724ba675SRob Herring				      "iface",
588724ba675SRob Herring				      "sleep",
589724ba675SRob Herring				      "mock_utmi";
590724ba675SRob Herring
591724ba675SRob Herring			assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>,
592724ba675SRob Herring					  <&gcc GCC_USB30_MASTER_CLK>;
593724ba675SRob Herring			assigned-clock-rates = <19200000>, <200000000>;
594724ba675SRob Herring
595724ba675SRob Herring			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
596724ba675SRob Herring				     <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
597724ba675SRob Herring				     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
598724ba675SRob Herring				     <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
599724ba675SRob Herring			interrupt-names = "hs_phy_irq", "ss_phy_irq",
600724ba675SRob Herring					  "dm_hs_phy_irq", "dp_hs_phy_irq";
601724ba675SRob Herring
602724ba675SRob Herring			power-domains = <&gcc USB30_GDSC>;
603724ba675SRob Herring
604724ba675SRob Herring			resets = <&gcc GCC_USB30_BCR>;
605724ba675SRob Herring
606*9a3b29c3SKrzysztof Kozlowski			usb_dwc3: usb@a600000 {
607724ba675SRob Herring				compatible = "snps,dwc3";
608724ba675SRob Herring				reg = <0x0a600000 0xcd00>;
609724ba675SRob Herring				interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
610724ba675SRob Herring				iommus = <&apps_smmu 0x1a0 0x0>;
611724ba675SRob Herring				snps,dis_u2_susphy_quirk;
612724ba675SRob Herring				snps,dis_enblslpm_quirk;
613724ba675SRob Herring				phys = <&usb_hsphy>, <&usb_ssphy>;
614724ba675SRob Herring				phy-names = "usb2-phy", "usb3-phy";
615724ba675SRob Herring			};
616724ba675SRob Herring		};
617724ba675SRob Herring
618724ba675SRob Herring		pdc: interrupt-controller@b210000 {
619724ba675SRob Herring			compatible = "qcom,sdx55-pdc", "qcom,pdc";
620724ba675SRob Herring			reg = <0x0b210000 0x30000>;
621724ba675SRob Herring			qcom,pdc-ranges = <0 179 52>;
622724ba675SRob Herring			#interrupt-cells = <3>;
623724ba675SRob Herring			interrupt-parent = <&intc>;
624724ba675SRob Herring			interrupt-controller;
625724ba675SRob Herring		};
626724ba675SRob Herring
627724ba675SRob Herring		restart@c264000 {
628724ba675SRob Herring			compatible = "qcom,pshold";
629724ba675SRob Herring			reg = <0x0c264000 0x1000>;
630724ba675SRob Herring		};
631724ba675SRob Herring
632724ba675SRob Herring		spmi_bus: spmi@c440000 {
633724ba675SRob Herring			compatible = "qcom,spmi-pmic-arb";
634724ba675SRob Herring			reg = <0x0c440000 0x0000d00>,
635724ba675SRob Herring			      <0x0c600000 0x2000000>,
636724ba675SRob Herring			      <0x0e600000 0x0100000>,
637724ba675SRob Herring			      <0x0e700000 0x00a0000>,
638724ba675SRob Herring			      <0x0c40a000 0x0000700>;
639724ba675SRob Herring			reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
640724ba675SRob Herring			interrupt-names = "periph_irq";
641724ba675SRob Herring			interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
642724ba675SRob Herring			qcom,ee = <0>;
643724ba675SRob Herring			qcom,channel = <0>;
644724ba675SRob Herring			#address-cells = <2>;
645724ba675SRob Herring			#size-cells = <0>;
646724ba675SRob Herring			interrupt-controller;
647724ba675SRob Herring			#interrupt-cells = <4>;
648724ba675SRob Herring			cell-index = <0>;
649724ba675SRob Herring		};
650724ba675SRob Herring
651724ba675SRob Herring		tlmm: pinctrl@f100000 {
652724ba675SRob Herring			compatible = "qcom,sdx55-pinctrl";
653724ba675SRob Herring			reg = <0xf100000 0x300000>;
654724ba675SRob Herring			interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>;
655724ba675SRob Herring			gpio-controller;
656724ba675SRob Herring			#gpio-cells = <2>;
657724ba675SRob Herring			interrupt-controller;
658724ba675SRob Herring			#interrupt-cells = <2>;
659724ba675SRob Herring			gpio-ranges = <&tlmm 0 0 108>;
660724ba675SRob Herring		};
661724ba675SRob Herring
662724ba675SRob Herring		sram@1468f000 {
663724ba675SRob Herring			compatible = "qcom,sdx55-imem", "syscon", "simple-mfd";
664724ba675SRob Herring			reg = <0x1468f000 0x1000>;
665724ba675SRob Herring
666724ba675SRob Herring			#address-cells = <1>;
667724ba675SRob Herring			#size-cells = <1>;
668724ba675SRob Herring
669724ba675SRob Herring			ranges = <0x0 0x1468f000 0x1000>;
670724ba675SRob Herring
671724ba675SRob Herring			pil-reloc@94c {
672724ba675SRob Herring				compatible = "qcom,pil-reloc-info";
673724ba675SRob Herring				reg = <0x94c 0x200>;
674724ba675SRob Herring			};
675724ba675SRob Herring		};
676724ba675SRob Herring
677724ba675SRob Herring		apps_smmu: iommu@15000000 {
678724ba675SRob Herring			compatible = "qcom,sdx55-smmu-500", "qcom,smmu-500", "arm,mmu-500";
679724ba675SRob Herring			reg = <0x15000000 0x20000>;
680724ba675SRob Herring			#iommu-cells = <2>;
681724ba675SRob Herring			#global-interrupts = <1>;
682724ba675SRob Herring			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
683724ba675SRob Herring				     <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
684724ba675SRob Herring				     <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
685724ba675SRob Herring				     <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
686724ba675SRob Herring				     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
687724ba675SRob Herring				     <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
688724ba675SRob Herring				     <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
689724ba675SRob Herring				     <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
690724ba675SRob Herring				     <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
691724ba675SRob Herring				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
692724ba675SRob Herring				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
693724ba675SRob Herring				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
694724ba675SRob Herring				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
695724ba675SRob Herring				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
696724ba675SRob Herring				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
697724ba675SRob Herring				     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
698724ba675SRob Herring				     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
699724ba675SRob Herring		};
700724ba675SRob Herring
701724ba675SRob Herring		intc: interrupt-controller@17800000 {
702724ba675SRob Herring			compatible = "qcom,msm-qgic2";
703724ba675SRob Herring			interrupt-controller;
704724ba675SRob Herring			interrupt-parent = <&intc>;
705724ba675SRob Herring			#interrupt-cells = <3>;
706724ba675SRob Herring			reg = <0x17800000 0x1000>,
707724ba675SRob Herring			      <0x17802000 0x1000>;
708724ba675SRob Herring		};
709724ba675SRob Herring
710724ba675SRob Herring		a7pll: clock@17808000 {
711724ba675SRob Herring			compatible = "qcom,sdx55-a7pll";
712724ba675SRob Herring			reg = <0x17808000 0x1000>;
713724ba675SRob Herring			clocks = <&rpmhcc RPMH_CXO_CLK>;
714724ba675SRob Herring			clock-names = "bi_tcxo";
715724ba675SRob Herring			#clock-cells = <0>;
716724ba675SRob Herring		};
717724ba675SRob Herring
718724ba675SRob Herring		apcs: mailbox@17810000 {
719724ba675SRob Herring			compatible = "qcom,sdx55-apcs-gcc", "syscon";
720724ba675SRob Herring			reg = <0x17810000 0x2000>;
721724ba675SRob Herring			#mbox-cells = <1>;
722724ba675SRob Herring			clocks = <&rpmhcc RPMH_CXO_CLK>, <&a7pll>, <&gcc GPLL0>;
723724ba675SRob Herring			clock-names = "ref", "pll", "aux";
724724ba675SRob Herring			#clock-cells = <0>;
725724ba675SRob Herring		};
726724ba675SRob Herring
727724ba675SRob Herring		watchdog@17817000 {
728724ba675SRob Herring			compatible = "qcom,apss-wdt-sdx55", "qcom,kpss-wdt";
729724ba675SRob Herring			reg = <0x17817000 0x1000>;
730724ba675SRob Herring			clocks = <&sleep_clk>;
731724ba675SRob Herring		};
732724ba675SRob Herring
733724ba675SRob Herring		timer@17820000 {
734724ba675SRob Herring			#address-cells = <1>;
735724ba675SRob Herring			#size-cells = <1>;
736724ba675SRob Herring			ranges;
737724ba675SRob Herring			compatible = "arm,armv7-timer-mem";
738724ba675SRob Herring			reg = <0x17820000 0x1000>;
739724ba675SRob Herring			clock-frequency = <19200000>;
740724ba675SRob Herring
741724ba675SRob Herring			frame@17821000 {
742724ba675SRob Herring				frame-number = <0>;
743724ba675SRob Herring				interrupts = <GIC_SPI 7 0x4>,
744724ba675SRob Herring					     <GIC_SPI 6 0x4>;
745724ba675SRob Herring				reg = <0x17821000 0x1000>,
746724ba675SRob Herring				      <0x17822000 0x1000>;
747724ba675SRob Herring			};
748724ba675SRob Herring
749724ba675SRob Herring			frame@17823000 {
750724ba675SRob Herring				frame-number = <1>;
751724ba675SRob Herring				interrupts = <GIC_SPI 8 0x4>;
752724ba675SRob Herring				reg = <0x17823000 0x1000>;
753724ba675SRob Herring				status = "disabled";
754724ba675SRob Herring			};
755724ba675SRob Herring
756724ba675SRob Herring			frame@17824000 {
757724ba675SRob Herring				frame-number = <2>;
758724ba675SRob Herring				interrupts = <GIC_SPI 9 0x4>;
759724ba675SRob Herring				reg = <0x17824000 0x1000>;
760724ba675SRob Herring				status = "disabled";
761724ba675SRob Herring			};
762724ba675SRob Herring
763724ba675SRob Herring			frame@17825000 {
764724ba675SRob Herring				frame-number = <3>;
765724ba675SRob Herring				interrupts = <GIC_SPI 10 0x4>;
766724ba675SRob Herring				reg = <0x17825000 0x1000>;
767724ba675SRob Herring				status = "disabled";
768724ba675SRob Herring			};
769724ba675SRob Herring
770724ba675SRob Herring			frame@17826000 {
771724ba675SRob Herring				frame-number = <4>;
772724ba675SRob Herring				interrupts = <GIC_SPI 11 0x4>;
773724ba675SRob Herring				reg = <0x17826000 0x1000>;
774724ba675SRob Herring				status = "disabled";
775724ba675SRob Herring			};
776724ba675SRob Herring
777724ba675SRob Herring			frame@17827000 {
778724ba675SRob Herring				frame-number = <5>;
779724ba675SRob Herring				interrupts = <GIC_SPI 12 0x4>;
780724ba675SRob Herring				reg = <0x17827000 0x1000>;
781724ba675SRob Herring				status = "disabled";
782724ba675SRob Herring			};
783724ba675SRob Herring
784724ba675SRob Herring			frame@17828000 {
785724ba675SRob Herring				frame-number = <6>;
786724ba675SRob Herring				interrupts = <GIC_SPI 13 0x4>;
787724ba675SRob Herring				reg = <0x17828000 0x1000>;
788724ba675SRob Herring				status = "disabled";
789724ba675SRob Herring			};
790724ba675SRob Herring
791724ba675SRob Herring			frame@17829000 {
792724ba675SRob Herring				frame-number = <7>;
793724ba675SRob Herring				interrupts = <GIC_SPI 14 0x4>;
794724ba675SRob Herring				reg = <0x17829000 0x1000>;
795724ba675SRob Herring				status = "disabled";
796724ba675SRob Herring			};
797724ba675SRob Herring		};
798724ba675SRob Herring
799724ba675SRob Herring		apps_rsc: rsc@17830000 {
800724ba675SRob Herring			compatible = "qcom,rpmh-rsc";
801724ba675SRob Herring			reg = <0x17830000 0x10000>, <0x17840000 0x10000>;
802724ba675SRob Herring			reg-names = "drv-0", "drv-1";
803724ba675SRob Herring			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
804724ba675SRob Herring				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
805724ba675SRob Herring			qcom,tcs-offset = <0xd00>;
806724ba675SRob Herring			qcom,drv-id = <1>;
807724ba675SRob Herring			qcom,tcs-config = <ACTIVE_TCS  2>, <SLEEP_TCS   2>,
808724ba675SRob Herring					  <WAKE_TCS    2>, <CONTROL_TCS 1>;
809724ba675SRob Herring
810724ba675SRob Herring			rpmhcc: clock-controller {
811724ba675SRob Herring				compatible = "qcom,sdx55-rpmh-clk";
812724ba675SRob Herring				#clock-cells = <1>;
813724ba675SRob Herring				clock-names = "xo";
814724ba675SRob Herring				clocks = <&xo_board>;
815724ba675SRob Herring			};
816724ba675SRob Herring
817724ba675SRob Herring			rpmhpd: power-controller {
818724ba675SRob Herring				compatible = "qcom,sdx55-rpmhpd";
819724ba675SRob Herring				#power-domain-cells = <1>;
820724ba675SRob Herring				operating-points-v2 = <&rpmhpd_opp_table>;
821724ba675SRob Herring
822724ba675SRob Herring				rpmhpd_opp_table: opp-table {
823724ba675SRob Herring					compatible = "operating-points-v2";
824724ba675SRob Herring
825724ba675SRob Herring					rpmhpd_opp_ret: opp1 {
826724ba675SRob Herring						opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
827724ba675SRob Herring					};
828724ba675SRob Herring
829724ba675SRob Herring					rpmhpd_opp_min_svs: opp2 {
830724ba675SRob Herring						opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
831724ba675SRob Herring					};
832724ba675SRob Herring
833724ba675SRob Herring					rpmhpd_opp_low_svs: opp3 {
834724ba675SRob Herring						opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
835724ba675SRob Herring					};
836724ba675SRob Herring
837724ba675SRob Herring					rpmhpd_opp_svs: opp4 {
838724ba675SRob Herring						opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
839724ba675SRob Herring					};
840724ba675SRob Herring
841724ba675SRob Herring					rpmhpd_opp_svs_l1: opp5 {
842724ba675SRob Herring						opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
843724ba675SRob Herring					};
844724ba675SRob Herring
845724ba675SRob Herring					rpmhpd_opp_nom: opp6 {
846724ba675SRob Herring						opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
847724ba675SRob Herring					};
848724ba675SRob Herring
849724ba675SRob Herring					rpmhpd_opp_nom_l1: opp7 {
850724ba675SRob Herring						opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
851724ba675SRob Herring					};
852724ba675SRob Herring
853724ba675SRob Herring					rpmhpd_opp_nom_l2: opp8 {
854724ba675SRob Herring						opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>;
855724ba675SRob Herring					};
856724ba675SRob Herring
857724ba675SRob Herring					rpmhpd_opp_turbo: opp9 {
858724ba675SRob Herring						opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
859724ba675SRob Herring					};
860724ba675SRob Herring
861724ba675SRob Herring					rpmhpd_opp_turbo_l1: opp10 {
862724ba675SRob Herring						opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
863724ba675SRob Herring					};
864724ba675SRob Herring				};
865724ba675SRob Herring			};
866724ba675SRob Herring
867724ba675SRob Herring			apps_bcm_voter: bcm-voter {
868724ba675SRob Herring				compatible = "qcom,bcm-voter";
869724ba675SRob Herring			};
870724ba675SRob Herring		};
871724ba675SRob Herring	};
872724ba675SRob Herring
873724ba675SRob Herring	timer {
874724ba675SRob Herring		compatible = "arm,armv7-timer";
875724ba675SRob Herring		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
876724ba675SRob Herring			     <GIC_PPI 12 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
877724ba675SRob Herring			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
878724ba675SRob Herring			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
879724ba675SRob Herring		clock-frequency = <19200000>;
880724ba675SRob Herring	};
881724ba675SRob Herring};
882