1724ba675SRob Herring// SPDX-License-Identifier: BSD-3-Clause 2724ba675SRob Herring/* 3724ba675SRob Herring * SDX55 SoC device tree source 4724ba675SRob Herring * 5724ba675SRob Herring * Copyright (c) 2018, The Linux Foundation. All rights reserved. 6724ba675SRob Herring * Copyright (c) 2020, Linaro Ltd. 7724ba675SRob Herring */ 8724ba675SRob Herring 9724ba675SRob Herring#include <dt-bindings/clock/qcom,gcc-sdx55.h> 10724ba675SRob Herring#include <dt-bindings/clock/qcom,rpmh.h> 11724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 12724ba675SRob Herring#include <dt-bindings/interconnect/qcom,sdx55.h> 13724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 14724ba675SRob Herring#include <dt-bindings/power/qcom-rpmpd.h> 15724ba675SRob Herring#include <dt-bindings/soc/qcom,rpmh-rsc.h> 16724ba675SRob Herring 17724ba675SRob Herring/ { 18724ba675SRob Herring #address-cells = <1>; 19724ba675SRob Herring #size-cells = <1>; 20724ba675SRob Herring qcom,msm-id = <357 0x10000>, <368 0x10000>, <418 0x10000>; 21724ba675SRob Herring interrupt-parent = <&intc>; 22724ba675SRob Herring 23724ba675SRob Herring memory { 24724ba675SRob Herring device_type = "memory"; 25724ba675SRob Herring reg = <0 0>; 26724ba675SRob Herring }; 27724ba675SRob Herring 28724ba675SRob Herring clocks { 29724ba675SRob Herring xo_board: xo-board { 30724ba675SRob Herring compatible = "fixed-clock"; 31724ba675SRob Herring #clock-cells = <0>; 32724ba675SRob Herring clock-frequency = <38400000>; 33724ba675SRob Herring clock-output-names = "xo_board"; 34724ba675SRob Herring }; 35724ba675SRob Herring 36724ba675SRob Herring sleep_clk: sleep-clk { 37724ba675SRob Herring compatible = "fixed-clock"; 38724ba675SRob Herring #clock-cells = <0>; 39724ba675SRob Herring clock-frequency = <32000>; 40724ba675SRob Herring }; 41724ba675SRob Herring 42724ba675SRob Herring nand_clk_dummy: nand-clk-dummy { 43724ba675SRob Herring compatible = "fixed-clock"; 44724ba675SRob Herring #clock-cells = <0>; 45724ba675SRob Herring clock-frequency = <32000>; 46724ba675SRob Herring }; 47724ba675SRob Herring }; 48724ba675SRob Herring 49724ba675SRob Herring cpus { 50724ba675SRob Herring #address-cells = <1>; 51724ba675SRob Herring #size-cells = <0>; 52724ba675SRob Herring 53724ba675SRob Herring cpu0: cpu@0 { 54724ba675SRob Herring device_type = "cpu"; 55724ba675SRob Herring compatible = "arm,cortex-a7"; 56724ba675SRob Herring reg = <0x0>; 57724ba675SRob Herring enable-method = "psci"; 58724ba675SRob Herring clocks = <&apcs>; 59724ba675SRob Herring power-domains = <&rpmhpd SDX55_CX>; 60724ba675SRob Herring power-domain-names = "rpmhpd"; 61724ba675SRob Herring operating-points-v2 = <&cpu_opp_table>; 62724ba675SRob Herring }; 63724ba675SRob Herring }; 64724ba675SRob Herring 65724ba675SRob Herring firmware { 66724ba675SRob Herring scm { 67724ba675SRob Herring compatible = "qcom,scm-sdx55", "qcom,scm"; 68724ba675SRob Herring }; 69724ba675SRob Herring }; 70724ba675SRob Herring 71724ba675SRob Herring cpu_opp_table: opp-table-cpu { 72724ba675SRob Herring compatible = "operating-points-v2"; 73724ba675SRob Herring opp-shared; 74724ba675SRob Herring 75724ba675SRob Herring opp-345600000 { 76724ba675SRob Herring opp-hz = /bits/ 64 <345600000>; 77724ba675SRob Herring required-opps = <&rpmhpd_opp_low_svs>; 78724ba675SRob Herring }; 79724ba675SRob Herring 80724ba675SRob Herring opp-576000000 { 81724ba675SRob Herring opp-hz = /bits/ 64 <576000000>; 82724ba675SRob Herring required-opps = <&rpmhpd_opp_svs>; 83724ba675SRob Herring }; 84724ba675SRob Herring 85724ba675SRob Herring opp-1094400000 { 86724ba675SRob Herring opp-hz = /bits/ 64 <1094400000>; 87724ba675SRob Herring required-opps = <&rpmhpd_opp_nom>; 88724ba675SRob Herring }; 89724ba675SRob Herring 90724ba675SRob Herring opp-1555200000 { 91724ba675SRob Herring opp-hz = /bits/ 64 <1555200000>; 92724ba675SRob Herring required-opps = <&rpmhpd_opp_turbo>; 93724ba675SRob Herring }; 94724ba675SRob Herring }; 95724ba675SRob Herring 96724ba675SRob Herring psci { 97724ba675SRob Herring compatible = "arm,psci-1.0"; 98724ba675SRob Herring method = "smc"; 99724ba675SRob Herring }; 100724ba675SRob Herring 101724ba675SRob Herring reserved-memory { 102724ba675SRob Herring #address-cells = <1>; 103724ba675SRob Herring #size-cells = <1>; 104724ba675SRob Herring ranges; 105724ba675SRob Herring 106724ba675SRob Herring hyp_mem: memory@8fc00000 { 107724ba675SRob Herring no-map; 108724ba675SRob Herring reg = <0x8fc00000 0x80000>; 109724ba675SRob Herring }; 110724ba675SRob Herring 111724ba675SRob Herring ac_db_mem: memory@8fc80000 { 112724ba675SRob Herring no-map; 113724ba675SRob Herring reg = <0x8fc80000 0x40000>; 114724ba675SRob Herring }; 115724ba675SRob Herring 116724ba675SRob Herring secdata_mem: memory@8fcfd000 { 117724ba675SRob Herring no-map; 118724ba675SRob Herring reg = <0x8fcfd000 0x1000>; 119724ba675SRob Herring }; 120724ba675SRob Herring 121724ba675SRob Herring sbl_mem: memory@8fd00000 { 122724ba675SRob Herring no-map; 123724ba675SRob Herring reg = <0x8fd00000 0x100000>; 124724ba675SRob Herring }; 125724ba675SRob Herring 126724ba675SRob Herring aop_image: memory@8fe00000 { 127724ba675SRob Herring no-map; 128724ba675SRob Herring reg = <0x8fe00000 0x20000>; 129724ba675SRob Herring }; 130724ba675SRob Herring 131724ba675SRob Herring aop_cmd_db: memory@8fe20000 { 132724ba675SRob Herring compatible = "qcom,cmd-db"; 133724ba675SRob Herring reg = <0x8fe20000 0x20000>; 134724ba675SRob Herring no-map; 135724ba675SRob Herring }; 136724ba675SRob Herring 137724ba675SRob Herring smem_mem: memory@8fe40000 { 138724ba675SRob Herring no-map; 139724ba675SRob Herring reg = <0x8fe40000 0xc0000>; 140724ba675SRob Herring }; 141724ba675SRob Herring 142724ba675SRob Herring tz_mem: memory@8ff00000 { 143724ba675SRob Herring no-map; 144724ba675SRob Herring reg = <0x8ff00000 0x100000>; 145724ba675SRob Herring }; 146724ba675SRob Herring 147724ba675SRob Herring tz_apps_mem: memory@90000000 { 148724ba675SRob Herring no-map; 149724ba675SRob Herring reg = <0x90000000 0x500000>; 150724ba675SRob Herring }; 151724ba675SRob Herring }; 152724ba675SRob Herring 153724ba675SRob Herring smem { 154724ba675SRob Herring compatible = "qcom,smem"; 155724ba675SRob Herring memory-region = <&smem_mem>; 156724ba675SRob Herring hwlocks = <&tcsr_mutex 3>; 157724ba675SRob Herring }; 158724ba675SRob Herring 159724ba675SRob Herring smp2p-mpss { 160724ba675SRob Herring compatible = "qcom,smp2p"; 161724ba675SRob Herring qcom,smem = <435>, <428>; 162724ba675SRob Herring interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>; 163724ba675SRob Herring mboxes = <&apcs 14>; 164724ba675SRob Herring qcom,local-pid = <0>; 165724ba675SRob Herring qcom,remote-pid = <1>; 166724ba675SRob Herring 167724ba675SRob Herring modem_smp2p_out: master-kernel { 168724ba675SRob Herring qcom,entry-name = "master-kernel"; 169724ba675SRob Herring #qcom,smem-state-cells = <1>; 170724ba675SRob Herring }; 171724ba675SRob Herring 172724ba675SRob Herring modem_smp2p_in: slave-kernel { 173724ba675SRob Herring qcom,entry-name = "slave-kernel"; 174724ba675SRob Herring interrupt-controller; 175724ba675SRob Herring #interrupt-cells = <2>; 176724ba675SRob Herring }; 177724ba675SRob Herring 178724ba675SRob Herring ipa_smp2p_out: ipa-ap-to-modem { 179724ba675SRob Herring qcom,entry-name = "ipa"; 180724ba675SRob Herring #qcom,smem-state-cells = <1>; 181724ba675SRob Herring }; 182724ba675SRob Herring 183724ba675SRob Herring ipa_smp2p_in: ipa-modem-to-ap { 184724ba675SRob Herring qcom,entry-name = "ipa"; 185724ba675SRob Herring interrupt-controller; 186724ba675SRob Herring #interrupt-cells = <2>; 187724ba675SRob Herring }; 188724ba675SRob Herring }; 189724ba675SRob Herring 190724ba675SRob Herring soc: soc { 191724ba675SRob Herring #address-cells = <1>; 192724ba675SRob Herring #size-cells = <1>; 193724ba675SRob Herring ranges; 194724ba675SRob Herring compatible = "simple-bus"; 195724ba675SRob Herring 196724ba675SRob Herring gcc: clock-controller@100000 { 197724ba675SRob Herring compatible = "qcom,gcc-sdx55"; 198724ba675SRob Herring reg = <0x100000 0x1f0000>; 199724ba675SRob Herring #clock-cells = <1>; 200724ba675SRob Herring #reset-cells = <1>; 201724ba675SRob Herring #power-domain-cells = <1>; 202724ba675SRob Herring clock-names = "bi_tcxo", "sleep_clk"; 203724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>, <&sleep_clk>; 204724ba675SRob Herring }; 205724ba675SRob Herring 206724ba675SRob Herring blsp1_uart3: serial@831000 { 207724ba675SRob Herring compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 208724ba675SRob Herring reg = <0x00831000 0x200>; 209724ba675SRob Herring interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 210724ba675SRob Herring clocks = <&gcc 30>, 211724ba675SRob Herring <&gcc 9>; 212724ba675SRob Herring clock-names = "core", "iface"; 213724ba675SRob Herring status = "disabled"; 214724ba675SRob Herring }; 215724ba675SRob Herring 216724ba675SRob Herring usb_hsphy: phy@ff4000 { 217724ba675SRob Herring compatible = "qcom,sdx55-usb-hs-phy", 218724ba675SRob Herring "qcom,usb-snps-hs-7nm-phy"; 219724ba675SRob Herring reg = <0x00ff4000 0x114>; 220724ba675SRob Herring status = "disabled"; 221724ba675SRob Herring #phy-cells = <0>; 222724ba675SRob Herring 223724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>; 224724ba675SRob Herring clock-names = "ref"; 225724ba675SRob Herring 226724ba675SRob Herring resets = <&gcc GCC_QUSB2PHY_BCR>; 227724ba675SRob Herring }; 228724ba675SRob Herring 229724ba675SRob Herring usb_qmpphy: phy@ff6000 { 230724ba675SRob Herring compatible = "qcom,sdx55-qmp-usb3-uni-phy"; 231a18bbe1cSDmitry Baryshkov reg = <0x00ff6000 0x1000>; 232724ba675SRob Herring 233724ba675SRob Herring clocks = <&gcc GCC_USB3_PHY_AUX_CLK>, 234a18bbe1cSDmitry Baryshkov <&gcc GCC_USB3_PRIM_CLKREF_CLK>, 235724ba675SRob Herring <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>, 236a18bbe1cSDmitry Baryshkov <&gcc GCC_USB3_PHY_PIPE_CLK>; 237a18bbe1cSDmitry Baryshkov clock-names = "aux", 238a18bbe1cSDmitry Baryshkov "ref", 239a18bbe1cSDmitry Baryshkov "cfg_ahb", 240a18bbe1cSDmitry Baryshkov "pipe"; 241724ba675SRob Herring clock-output-names = "usb3_uni_phy_pipe_clk_src"; 242a18bbe1cSDmitry Baryshkov #clock-cells = <0>; 243a18bbe1cSDmitry Baryshkov #phy-cells = <0>; 244a18bbe1cSDmitry Baryshkov 245a18bbe1cSDmitry Baryshkov resets = <&gcc GCC_USB3_PHY_BCR>, 246a18bbe1cSDmitry Baryshkov <&gcc GCC_USB3PHY_PHY_BCR>; 247a18bbe1cSDmitry Baryshkov reset-names = "phy", 248a18bbe1cSDmitry Baryshkov "phy_phy"; 249a18bbe1cSDmitry Baryshkov 250a18bbe1cSDmitry Baryshkov status = "disabled"; 251724ba675SRob Herring }; 252724ba675SRob Herring 253724ba675SRob Herring mc_virt: interconnect@1100000 { 254724ba675SRob Herring compatible = "qcom,sdx55-mc-virt"; 255724ba675SRob Herring reg = <0x01100000 0x400000>; 256724ba675SRob Herring #interconnect-cells = <1>; 257724ba675SRob Herring qcom,bcm-voters = <&apps_bcm_voter>; 258724ba675SRob Herring }; 259724ba675SRob Herring 260724ba675SRob Herring mem_noc: interconnect@9680000 { 261724ba675SRob Herring compatible = "qcom,sdx55-mem-noc"; 262724ba675SRob Herring reg = <0x09680000 0x40000>; 263724ba675SRob Herring #interconnect-cells = <1>; 264724ba675SRob Herring qcom,bcm-voters = <&apps_bcm_voter>; 265724ba675SRob Herring }; 266724ba675SRob Herring 267724ba675SRob Herring system_noc: interconnect@162c000 { 268724ba675SRob Herring compatible = "qcom,sdx55-system-noc"; 269724ba675SRob Herring reg = <0x0162c000 0x31200>; 270724ba675SRob Herring #interconnect-cells = <1>; 271724ba675SRob Herring qcom,bcm-voters = <&apps_bcm_voter>; 272724ba675SRob Herring }; 273724ba675SRob Herring 274724ba675SRob Herring qpic_bam: dma-controller@1b04000 { 275724ba675SRob Herring compatible = "qcom,bam-v1.7.0"; 276724ba675SRob Herring reg = <0x01b04000 0x1c000>; 277724ba675SRob Herring interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>; 278724ba675SRob Herring clocks = <&rpmhcc RPMH_QPIC_CLK>; 279724ba675SRob Herring clock-names = "bam_clk"; 280724ba675SRob Herring #dma-cells = <1>; 281724ba675SRob Herring qcom,ee = <0>; 282724ba675SRob Herring qcom,controlled-remotely; 283724ba675SRob Herring status = "disabled"; 284724ba675SRob Herring }; 285724ba675SRob Herring 286724ba675SRob Herring qpic_nand: nand-controller@1b30000 { 287724ba675SRob Herring compatible = "qcom,sdx55-nand"; 288724ba675SRob Herring reg = <0x01b30000 0x10000>; 289724ba675SRob Herring #address-cells = <1>; 290724ba675SRob Herring #size-cells = <0>; 291724ba675SRob Herring clocks = <&rpmhcc RPMH_QPIC_CLK>, 292724ba675SRob Herring <&nand_clk_dummy>; 293724ba675SRob Herring clock-names = "core", "aon"; 294724ba675SRob Herring 295724ba675SRob Herring dmas = <&qpic_bam 0>, 296724ba675SRob Herring <&qpic_bam 1>, 297724ba675SRob Herring <&qpic_bam 2>; 298724ba675SRob Herring dma-names = "tx", "rx", "cmd"; 299724ba675SRob Herring status = "disabled"; 300724ba675SRob Herring }; 301724ba675SRob Herring 302724ba675SRob Herring pcie_rc: pcie@1c00000 { 303724ba675SRob Herring compatible = "qcom,pcie-sdx55"; 304724ba675SRob Herring reg = <0x01c00000 0x3000>, 305724ba675SRob Herring <0x40000000 0xf1d>, 306724ba675SRob Herring <0x40000f20 0xc8>, 307724ba675SRob Herring <0x40001000 0x1000>, 308724ba675SRob Herring <0x40100000 0x100000>; 309724ba675SRob Herring reg-names = "parf", 310724ba675SRob Herring "dbi", 311724ba675SRob Herring "elbi", 312724ba675SRob Herring "atu", 313724ba675SRob Herring "config"; 314724ba675SRob Herring device_type = "pci"; 315724ba675SRob Herring linux,pci-domain = <0>; 316724ba675SRob Herring bus-range = <0x00 0xff>; 317724ba675SRob Herring num-lanes = <1>; 318724ba675SRob Herring 319724ba675SRob Herring #address-cells = <3>; 320724ba675SRob Herring #size-cells = <2>; 321724ba675SRob Herring 322724ba675SRob Herring ranges = <0x01000000 0x0 0x00000000 0x40200000 0x0 0x100000>, 323724ba675SRob Herring <0x02000000 0x0 0x40300000 0x40300000 0x0 0x3fd00000>; 324724ba675SRob Herring 325724ba675SRob Herring interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 326724ba675SRob Herring <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 327724ba675SRob Herring <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 328724ba675SRob Herring <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 329724ba675SRob Herring <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 330724ba675SRob Herring <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 331724ba675SRob Herring <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 332724ba675SRob Herring <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; 333724ba675SRob Herring interrupt-names = "msi", 334724ba675SRob Herring "msi2", 335724ba675SRob Herring "msi3", 336724ba675SRob Herring "msi4", 337724ba675SRob Herring "msi5", 338724ba675SRob Herring "msi6", 339724ba675SRob Herring "msi7", 340724ba675SRob Herring "msi8"; 341724ba675SRob Herring #interrupt-cells = <1>; 342724ba675SRob Herring interrupt-map-mask = <0 0 0 0x7>; 343724ba675SRob Herring interrupt-map = <0 0 0 1 &intc 0 0 0 141 IRQ_TYPE_LEVEL_HIGH>, /* int_a */ 344724ba675SRob Herring <0 0 0 2 &intc 0 0 0 142 IRQ_TYPE_LEVEL_HIGH>, /* int_b */ 345724ba675SRob Herring <0 0 0 3 &intc 0 0 0 143 IRQ_TYPE_LEVEL_HIGH>, /* int_c */ 346724ba675SRob Herring <0 0 0 4 &intc 0 0 0 144 IRQ_TYPE_LEVEL_HIGH>; /* int_d */ 347724ba675SRob Herring 348724ba675SRob Herring clocks = <&gcc GCC_PCIE_PIPE_CLK>, 349724ba675SRob Herring <&gcc GCC_PCIE_AUX_CLK>, 350724ba675SRob Herring <&gcc GCC_PCIE_CFG_AHB_CLK>, 351724ba675SRob Herring <&gcc GCC_PCIE_MSTR_AXI_CLK>, 352724ba675SRob Herring <&gcc GCC_PCIE_SLV_AXI_CLK>, 353724ba675SRob Herring <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>, 354724ba675SRob Herring <&gcc GCC_PCIE_SLEEP_CLK>; 355724ba675SRob Herring clock-names = "pipe", 356724ba675SRob Herring "aux", 357724ba675SRob Herring "cfg", 358724ba675SRob Herring "bus_master", 359724ba675SRob Herring "bus_slave", 360724ba675SRob Herring "slave_q2a", 361724ba675SRob Herring "sleep"; 362724ba675SRob Herring 363724ba675SRob Herring assigned-clocks = <&gcc GCC_PCIE_AUX_CLK>; 364724ba675SRob Herring assigned-clock-rates = <19200000>; 365724ba675SRob Herring 366724ba675SRob Herring iommu-map = <0x0 &apps_smmu 0x0200 0x1>, 367724ba675SRob Herring <0x100 &apps_smmu 0x0201 0x1>, 368724ba675SRob Herring <0x200 &apps_smmu 0x0202 0x1>, 369724ba675SRob Herring <0x300 &apps_smmu 0x0203 0x1>, 370724ba675SRob Herring <0x400 &apps_smmu 0x0204 0x1>; 371724ba675SRob Herring 372724ba675SRob Herring resets = <&gcc GCC_PCIE_BCR>; 373724ba675SRob Herring reset-names = "pci"; 374724ba675SRob Herring 375724ba675SRob Herring power-domains = <&gcc PCIE_GDSC>; 376724ba675SRob Herring 377bb56cff4SDmitry Baryshkov phys = <&pcie_phy>; 378724ba675SRob Herring phy-names = "pciephy"; 379724ba675SRob Herring 380724ba675SRob Herring status = "disabled"; 381724ba675SRob Herring }; 382724ba675SRob Herring 383724ba675SRob Herring pcie_ep: pcie-ep@1c00000 { 384724ba675SRob Herring compatible = "qcom,sdx55-pcie-ep"; 385724ba675SRob Herring reg = <0x01c00000 0x3000>, 386724ba675SRob Herring <0x40000000 0xf1d>, 387724ba675SRob Herring <0x40000f20 0xc8>, 388724ba675SRob Herring <0x40001000 0x1000>, 389724ba675SRob Herring <0x40200000 0x100000>, 390724ba675SRob Herring <0x01c03000 0x3000>; 391724ba675SRob Herring reg-names = "parf", 392724ba675SRob Herring "dbi", 393724ba675SRob Herring "elbi", 394724ba675SRob Herring "atu", 395724ba675SRob Herring "addr_space", 396724ba675SRob Herring "mmio"; 397724ba675SRob Herring 398724ba675SRob Herring qcom,perst-regs = <&tcsr 0xb258 0xb270>; 399724ba675SRob Herring 400724ba675SRob Herring clocks = <&gcc GCC_PCIE_AUX_CLK>, 401724ba675SRob Herring <&gcc GCC_PCIE_CFG_AHB_CLK>, 402724ba675SRob Herring <&gcc GCC_PCIE_MSTR_AXI_CLK>, 403724ba675SRob Herring <&gcc GCC_PCIE_SLV_AXI_CLK>, 404724ba675SRob Herring <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>, 405724ba675SRob Herring <&gcc GCC_PCIE_SLEEP_CLK>, 406724ba675SRob Herring <&gcc GCC_PCIE_0_CLKREF_CLK>; 407724ba675SRob Herring clock-names = "aux", 408724ba675SRob Herring "cfg", 409724ba675SRob Herring "bus_master", 410724ba675SRob Herring "bus_slave", 411724ba675SRob Herring "slave_q2a", 412724ba675SRob Herring "sleep", 413724ba675SRob Herring "ref"; 414724ba675SRob Herring 415724ba675SRob Herring interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, 416724ba675SRob Herring <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 417724ba675SRob Herring interrupt-names = "global", 418724ba675SRob Herring "doorbell"; 419724ba675SRob Herring 420724ba675SRob Herring interconnects = <&system_noc MASTER_PCIE &mc_virt SLAVE_EBI_CH0>; 421724ba675SRob Herring interconnect-names = "pcie-mem"; 422724ba675SRob Herring 423724ba675SRob Herring resets = <&gcc GCC_PCIE_BCR>; 424724ba675SRob Herring reset-names = "core"; 425724ba675SRob Herring power-domains = <&gcc PCIE_GDSC>; 426bb56cff4SDmitry Baryshkov phys = <&pcie_phy>; 427724ba675SRob Herring phy-names = "pciephy"; 428724ba675SRob Herring max-link-speed = <3>; 429724ba675SRob Herring num-lanes = <2>; 430724ba675SRob Herring 431724ba675SRob Herring status = "disabled"; 432724ba675SRob Herring }; 433724ba675SRob Herring 434cc6fc55cSManivannan Sadhasivam pcie_phy: phy@1c06000 { 435724ba675SRob Herring compatible = "qcom,sdx55-qmp-pcie-phy"; 436cc6fc55cSManivannan Sadhasivam reg = <0x01c06000 0x2000>; 437724ba675SRob Herring #address-cells = <1>; 438724ba675SRob Herring #size-cells = <1>; 439724ba675SRob Herring ranges; 440724ba675SRob Herring clocks = <&gcc GCC_PCIE_AUX_PHY_CLK_SRC>, 441724ba675SRob Herring <&gcc GCC_PCIE_CFG_AHB_CLK>, 442724ba675SRob Herring <&gcc GCC_PCIE_0_CLKREF_CLK>, 443bb56cff4SDmitry Baryshkov <&gcc GCC_PCIE_RCHNG_PHY_CLK>, 444bb56cff4SDmitry Baryshkov <&gcc GCC_PCIE_PIPE_CLK>; 445724ba675SRob Herring clock-names = "aux", 446724ba675SRob Herring "cfg_ahb", 447724ba675SRob Herring "ref", 448bb56cff4SDmitry Baryshkov "refgen", 449bb56cff4SDmitry Baryshkov "pipe"; 450bb56cff4SDmitry Baryshkov 451bb56cff4SDmitry Baryshkov clock-output-names = "pcie_pipe_clk"; 452bb56cff4SDmitry Baryshkov #clock-cells = <0>; 453bb56cff4SDmitry Baryshkov 454bb56cff4SDmitry Baryshkov #phy-cells = <0>; 455724ba675SRob Herring 456724ba675SRob Herring resets = <&gcc GCC_PCIE_PHY_BCR>; 457724ba675SRob Herring reset-names = "phy"; 458724ba675SRob Herring 459724ba675SRob Herring assigned-clocks = <&gcc GCC_PCIE_RCHNG_PHY_CLK>; 460724ba675SRob Herring assigned-clock-rates = <100000000>; 461724ba675SRob Herring 462724ba675SRob Herring status = "disabled"; 463724ba675SRob Herring }; 464724ba675SRob Herring 465724ba675SRob Herring ipa: ipa@1e40000 { 466724ba675SRob Herring compatible = "qcom,sdx55-ipa"; 467724ba675SRob Herring 468724ba675SRob Herring iommus = <&apps_smmu 0x5e0 0x0>, 469724ba675SRob Herring <&apps_smmu 0x5e2 0x0>; 470724ba675SRob Herring reg = <0x1e40000 0x7000>, 471724ba675SRob Herring <0x1e50000 0x4b20>, 472724ba675SRob Herring <0x1e04000 0x2c000>; 473724ba675SRob Herring reg-names = "ipa-reg", 474724ba675SRob Herring "ipa-shared", 475724ba675SRob Herring "gsi"; 476724ba675SRob Herring 477724ba675SRob Herring interrupts-extended = <&intc GIC_SPI 241 IRQ_TYPE_EDGE_RISING>, 478724ba675SRob Herring <&intc GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 479724ba675SRob Herring <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 480724ba675SRob Herring <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>; 481724ba675SRob Herring interrupt-names = "ipa", 482724ba675SRob Herring "gsi", 483724ba675SRob Herring "ipa-clock-query", 484724ba675SRob Herring "ipa-setup-ready"; 485724ba675SRob Herring 486724ba675SRob Herring clocks = <&rpmhcc RPMH_IPA_CLK>; 487724ba675SRob Herring clock-names = "core"; 488724ba675SRob Herring 489724ba675SRob Herring interconnects = <&system_noc MASTER_IPA &mc_virt SLAVE_EBI_CH0>, 490724ba675SRob Herring <&system_noc MASTER_IPA &system_noc SLAVE_OCIMEM>, 491724ba675SRob Herring <&mem_noc MASTER_AMPSS_M0 &system_noc SLAVE_IPA_CFG>; 492724ba675SRob Herring interconnect-names = "memory", 493724ba675SRob Herring "imem", 494724ba675SRob Herring "config"; 495724ba675SRob Herring 496724ba675SRob Herring qcom,smem-states = <&ipa_smp2p_out 0>, 497724ba675SRob Herring <&ipa_smp2p_out 1>; 498724ba675SRob Herring qcom,smem-state-names = "ipa-clock-enabled-valid", 499724ba675SRob Herring "ipa-clock-enabled"; 500724ba675SRob Herring 501724ba675SRob Herring status = "disabled"; 502724ba675SRob Herring }; 503724ba675SRob Herring 504724ba675SRob Herring tcsr_mutex: hwlock@1f40000 { 505724ba675SRob Herring compatible = "qcom,tcsr-mutex"; 506724ba675SRob Herring reg = <0x01f40000 0x40000>; 507724ba675SRob Herring #hwlock-cells = <1>; 508724ba675SRob Herring }; 509724ba675SRob Herring 510724ba675SRob Herring tcsr: syscon@1fc0000 { 511724ba675SRob Herring compatible = "qcom,sdx55-tcsr", "syscon"; 512724ba675SRob Herring reg = <0x01fc0000 0x1000>; 513724ba675SRob Herring }; 514724ba675SRob Herring 515724ba675SRob Herring sdhc_1: mmc@8804000 { 516724ba675SRob Herring compatible = "qcom,sdx55-sdhci", "qcom,sdhci-msm-v5"; 517724ba675SRob Herring reg = <0x08804000 0x1000>; 518724ba675SRob Herring interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 519724ba675SRob Herring <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>; 520724ba675SRob Herring interrupt-names = "hc_irq", "pwr_irq"; 521724ba675SRob Herring clocks = <&gcc GCC_SDCC1_AHB_CLK>, 522724ba675SRob Herring <&gcc GCC_SDCC1_APPS_CLK>; 523724ba675SRob Herring clock-names = "iface", "core"; 524724ba675SRob Herring status = "disabled"; 525724ba675SRob Herring }; 526724ba675SRob Herring 527724ba675SRob Herring remoteproc_mpss: remoteproc@4080000 { 528724ba675SRob Herring compatible = "qcom,sdx55-mpss-pas"; 529724ba675SRob Herring reg = <0x04080000 0x4040>; 530724ba675SRob Herring 531724ba675SRob Herring interrupts-extended = <&intc GIC_SPI 250 IRQ_TYPE_EDGE_RISING>, 532724ba675SRob Herring <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 533724ba675SRob Herring <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 534724ba675SRob Herring <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 535724ba675SRob Herring <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 536724ba675SRob Herring <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 537724ba675SRob Herring interrupt-names = "wdog", "fatal", "ready", "handover", 538724ba675SRob Herring "stop-ack", "shutdown-ack"; 539724ba675SRob Herring 540724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>; 541724ba675SRob Herring clock-names = "xo"; 542724ba675SRob Herring 543724ba675SRob Herring power-domains = <&rpmhpd SDX55_CX>, 544724ba675SRob Herring <&rpmhpd SDX55_MSS>; 545724ba675SRob Herring power-domain-names = "cx", "mss"; 546724ba675SRob Herring 547724ba675SRob Herring qcom,smem-states = <&modem_smp2p_out 0>; 548724ba675SRob Herring qcom,smem-state-names = "stop"; 549724ba675SRob Herring 550724ba675SRob Herring status = "disabled"; 551724ba675SRob Herring 552724ba675SRob Herring glink-edge { 553724ba675SRob Herring interrupts = <GIC_SPI 114 IRQ_TYPE_EDGE_RISING>; 554724ba675SRob Herring label = "mpss"; 555724ba675SRob Herring qcom,remote-pid = <1>; 556724ba675SRob Herring mboxes = <&apcs 15>; 557724ba675SRob Herring }; 558724ba675SRob Herring }; 559724ba675SRob Herring 560724ba675SRob Herring usb: usb@a6f8800 { 561724ba675SRob Herring compatible = "qcom,sdx55-dwc3", "qcom,dwc3"; 562724ba675SRob Herring reg = <0x0a6f8800 0x400>; 563724ba675SRob Herring status = "disabled"; 564724ba675SRob Herring #address-cells = <1>; 565724ba675SRob Herring #size-cells = <1>; 566724ba675SRob Herring ranges; 567724ba675SRob Herring 568724ba675SRob Herring clocks = <&gcc GCC_USB30_SLV_AHB_CLK>, 569724ba675SRob Herring <&gcc GCC_USB30_MASTER_CLK>, 570724ba675SRob Herring <&gcc GCC_USB30_MSTR_AXI_CLK>, 571724ba675SRob Herring <&gcc GCC_USB30_SLEEP_CLK>, 572724ba675SRob Herring <&gcc GCC_USB30_MOCK_UTMI_CLK>; 573724ba675SRob Herring clock-names = "cfg_noc", 574724ba675SRob Herring "core", 575724ba675SRob Herring "iface", 576724ba675SRob Herring "sleep", 577724ba675SRob Herring "mock_utmi"; 578724ba675SRob Herring 579724ba675SRob Herring assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>, 580724ba675SRob Herring <&gcc GCC_USB30_MASTER_CLK>; 581724ba675SRob Herring assigned-clock-rates = <19200000>, <200000000>; 582724ba675SRob Herring 583de95f139SJohan Hovold interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 584710dd034SJohan Hovold <&pdc 51 IRQ_TYPE_LEVEL_HIGH>, 585de95f139SJohan Hovold <&pdc 11 IRQ_TYPE_EDGE_BOTH>, 586de95f139SJohan Hovold <&pdc 10 IRQ_TYPE_EDGE_BOTH>; 587724ba675SRob Herring interrupt-names = "hs_phy_irq", "ss_phy_irq", 588724ba675SRob Herring "dm_hs_phy_irq", "dp_hs_phy_irq"; 589724ba675SRob Herring 590724ba675SRob Herring power-domains = <&gcc USB30_GDSC>; 591724ba675SRob Herring 592724ba675SRob Herring resets = <&gcc GCC_USB30_BCR>; 593724ba675SRob Herring 5949a3b29c3SKrzysztof Kozlowski usb_dwc3: usb@a600000 { 595724ba675SRob Herring compatible = "snps,dwc3"; 596724ba675SRob Herring reg = <0x0a600000 0xcd00>; 597724ba675SRob Herring interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 598724ba675SRob Herring iommus = <&apps_smmu 0x1a0 0x0>; 599724ba675SRob Herring snps,dis_u2_susphy_quirk; 600724ba675SRob Herring snps,dis_enblslpm_quirk; 601a18bbe1cSDmitry Baryshkov phys = <&usb_hsphy>, <&usb_qmpphy>; 602724ba675SRob Herring phy-names = "usb2-phy", "usb3-phy"; 603724ba675SRob Herring }; 604724ba675SRob Herring }; 605724ba675SRob Herring 606724ba675SRob Herring pdc: interrupt-controller@b210000 { 607724ba675SRob Herring compatible = "qcom,sdx55-pdc", "qcom,pdc"; 608724ba675SRob Herring reg = <0x0b210000 0x30000>; 609724ba675SRob Herring qcom,pdc-ranges = <0 179 52>; 610cc25bd06SJohan Hovold #interrupt-cells = <2>; 611724ba675SRob Herring interrupt-parent = <&intc>; 612724ba675SRob Herring interrupt-controller; 613724ba675SRob Herring }; 614724ba675SRob Herring 615724ba675SRob Herring restart@c264000 { 616724ba675SRob Herring compatible = "qcom,pshold"; 617724ba675SRob Herring reg = <0x0c264000 0x1000>; 618724ba675SRob Herring }; 619724ba675SRob Herring 620724ba675SRob Herring spmi_bus: spmi@c440000 { 621724ba675SRob Herring compatible = "qcom,spmi-pmic-arb"; 622724ba675SRob Herring reg = <0x0c440000 0x0000d00>, 623724ba675SRob Herring <0x0c600000 0x2000000>, 624724ba675SRob Herring <0x0e600000 0x0100000>, 625724ba675SRob Herring <0x0e700000 0x00a0000>, 626724ba675SRob Herring <0x0c40a000 0x0000700>; 627724ba675SRob Herring reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 628724ba675SRob Herring interrupt-names = "periph_irq"; 629724ba675SRob Herring interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 630724ba675SRob Herring qcom,ee = <0>; 631724ba675SRob Herring qcom,channel = <0>; 632724ba675SRob Herring #address-cells = <2>; 633724ba675SRob Herring #size-cells = <0>; 634724ba675SRob Herring interrupt-controller; 635724ba675SRob Herring #interrupt-cells = <4>; 636724ba675SRob Herring }; 637724ba675SRob Herring 638724ba675SRob Herring tlmm: pinctrl@f100000 { 639724ba675SRob Herring compatible = "qcom,sdx55-pinctrl"; 640724ba675SRob Herring reg = <0xf100000 0x300000>; 641724ba675SRob Herring interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>; 642724ba675SRob Herring gpio-controller; 643724ba675SRob Herring #gpio-cells = <2>; 644724ba675SRob Herring interrupt-controller; 645724ba675SRob Herring #interrupt-cells = <2>; 646724ba675SRob Herring gpio-ranges = <&tlmm 0 0 108>; 647724ba675SRob Herring }; 648724ba675SRob Herring 649724ba675SRob Herring sram@1468f000 { 650724ba675SRob Herring compatible = "qcom,sdx55-imem", "syscon", "simple-mfd"; 651724ba675SRob Herring reg = <0x1468f000 0x1000>; 652724ba675SRob Herring 653724ba675SRob Herring #address-cells = <1>; 654724ba675SRob Herring #size-cells = <1>; 655724ba675SRob Herring 656724ba675SRob Herring ranges = <0x0 0x1468f000 0x1000>; 657724ba675SRob Herring 658724ba675SRob Herring pil-reloc@94c { 659724ba675SRob Herring compatible = "qcom,pil-reloc-info"; 660724ba675SRob Herring reg = <0x94c 0x200>; 661724ba675SRob Herring }; 662724ba675SRob Herring }; 663724ba675SRob Herring 664724ba675SRob Herring apps_smmu: iommu@15000000 { 665724ba675SRob Herring compatible = "qcom,sdx55-smmu-500", "qcom,smmu-500", "arm,mmu-500"; 666724ba675SRob Herring reg = <0x15000000 0x20000>; 667724ba675SRob Herring #iommu-cells = <2>; 668724ba675SRob Herring #global-interrupts = <1>; 669724ba675SRob Herring interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 670724ba675SRob Herring <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 671724ba675SRob Herring <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, 672724ba675SRob Herring <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 673724ba675SRob Herring <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 674724ba675SRob Herring <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>, 675724ba675SRob Herring <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 676724ba675SRob Herring <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 677724ba675SRob Herring <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 678724ba675SRob Herring <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 679724ba675SRob Herring <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 680724ba675SRob Herring <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 681724ba675SRob Herring <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 682724ba675SRob Herring <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 683724ba675SRob Herring <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 684724ba675SRob Herring <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 685724ba675SRob Herring <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 686724ba675SRob Herring }; 687724ba675SRob Herring 688724ba675SRob Herring intc: interrupt-controller@17800000 { 689724ba675SRob Herring compatible = "qcom,msm-qgic2"; 690724ba675SRob Herring interrupt-controller; 691724ba675SRob Herring interrupt-parent = <&intc>; 692724ba675SRob Herring #interrupt-cells = <3>; 693724ba675SRob Herring reg = <0x17800000 0x1000>, 694724ba675SRob Herring <0x17802000 0x1000>; 695724ba675SRob Herring }; 696724ba675SRob Herring 697724ba675SRob Herring a7pll: clock@17808000 { 698724ba675SRob Herring compatible = "qcom,sdx55-a7pll"; 699724ba675SRob Herring reg = <0x17808000 0x1000>; 700724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>; 701724ba675SRob Herring clock-names = "bi_tcxo"; 702724ba675SRob Herring #clock-cells = <0>; 703724ba675SRob Herring }; 704724ba675SRob Herring 705724ba675SRob Herring apcs: mailbox@17810000 { 706724ba675SRob Herring compatible = "qcom,sdx55-apcs-gcc", "syscon"; 707724ba675SRob Herring reg = <0x17810000 0x2000>; 708724ba675SRob Herring #mbox-cells = <1>; 709724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>, <&a7pll>, <&gcc GPLL0>; 710724ba675SRob Herring clock-names = "ref", "pll", "aux"; 711724ba675SRob Herring #clock-cells = <0>; 712724ba675SRob Herring }; 713724ba675SRob Herring 714724ba675SRob Herring watchdog@17817000 { 715724ba675SRob Herring compatible = "qcom,apss-wdt-sdx55", "qcom,kpss-wdt"; 716724ba675SRob Herring reg = <0x17817000 0x1000>; 717724ba675SRob Herring clocks = <&sleep_clk>; 718724ba675SRob Herring }; 719724ba675SRob Herring 720724ba675SRob Herring timer@17820000 { 721724ba675SRob Herring #address-cells = <1>; 722724ba675SRob Herring #size-cells = <1>; 723724ba675SRob Herring ranges; 724724ba675SRob Herring compatible = "arm,armv7-timer-mem"; 725724ba675SRob Herring reg = <0x17820000 0x1000>; 726724ba675SRob Herring clock-frequency = <19200000>; 727724ba675SRob Herring 728724ba675SRob Herring frame@17821000 { 729724ba675SRob Herring frame-number = <0>; 730*81924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 731*81924ec7SKrzysztof Kozlowski <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 732724ba675SRob Herring reg = <0x17821000 0x1000>, 733724ba675SRob Herring <0x17822000 0x1000>; 734724ba675SRob Herring }; 735724ba675SRob Herring 736724ba675SRob Herring frame@17823000 { 737724ba675SRob Herring frame-number = <1>; 738*81924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 739724ba675SRob Herring reg = <0x17823000 0x1000>; 740724ba675SRob Herring status = "disabled"; 741724ba675SRob Herring }; 742724ba675SRob Herring 743724ba675SRob Herring frame@17824000 { 744724ba675SRob Herring frame-number = <2>; 745*81924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 746724ba675SRob Herring reg = <0x17824000 0x1000>; 747724ba675SRob Herring status = "disabled"; 748724ba675SRob Herring }; 749724ba675SRob Herring 750724ba675SRob Herring frame@17825000 { 751724ba675SRob Herring frame-number = <3>; 752*81924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 753724ba675SRob Herring reg = <0x17825000 0x1000>; 754724ba675SRob Herring status = "disabled"; 755724ba675SRob Herring }; 756724ba675SRob Herring 757724ba675SRob Herring frame@17826000 { 758724ba675SRob Herring frame-number = <4>; 759*81924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 760724ba675SRob Herring reg = <0x17826000 0x1000>; 761724ba675SRob Herring status = "disabled"; 762724ba675SRob Herring }; 763724ba675SRob Herring 764724ba675SRob Herring frame@17827000 { 765724ba675SRob Herring frame-number = <5>; 766*81924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 767724ba675SRob Herring reg = <0x17827000 0x1000>; 768724ba675SRob Herring status = "disabled"; 769724ba675SRob Herring }; 770724ba675SRob Herring 771724ba675SRob Herring frame@17828000 { 772724ba675SRob Herring frame-number = <6>; 773*81924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 774724ba675SRob Herring reg = <0x17828000 0x1000>; 775724ba675SRob Herring status = "disabled"; 776724ba675SRob Herring }; 777724ba675SRob Herring 778724ba675SRob Herring frame@17829000 { 779724ba675SRob Herring frame-number = <7>; 780*81924ec7SKrzysztof Kozlowski interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 781724ba675SRob Herring reg = <0x17829000 0x1000>; 782724ba675SRob Herring status = "disabled"; 783724ba675SRob Herring }; 784724ba675SRob Herring }; 785724ba675SRob Herring 786724ba675SRob Herring apps_rsc: rsc@17830000 { 787724ba675SRob Herring compatible = "qcom,rpmh-rsc"; 788724ba675SRob Herring reg = <0x17830000 0x10000>, <0x17840000 0x10000>; 789724ba675SRob Herring reg-names = "drv-0", "drv-1"; 790724ba675SRob Herring interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 791724ba675SRob Herring <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 792724ba675SRob Herring qcom,tcs-offset = <0xd00>; 793724ba675SRob Herring qcom,drv-id = <1>; 794724ba675SRob Herring qcom,tcs-config = <ACTIVE_TCS 2>, <SLEEP_TCS 2>, 795724ba675SRob Herring <WAKE_TCS 2>, <CONTROL_TCS 1>; 796724ba675SRob Herring 797724ba675SRob Herring rpmhcc: clock-controller { 798724ba675SRob Herring compatible = "qcom,sdx55-rpmh-clk"; 799724ba675SRob Herring #clock-cells = <1>; 800724ba675SRob Herring clock-names = "xo"; 801724ba675SRob Herring clocks = <&xo_board>; 802724ba675SRob Herring }; 803724ba675SRob Herring 804724ba675SRob Herring rpmhpd: power-controller { 805724ba675SRob Herring compatible = "qcom,sdx55-rpmhpd"; 806724ba675SRob Herring #power-domain-cells = <1>; 807724ba675SRob Herring operating-points-v2 = <&rpmhpd_opp_table>; 808724ba675SRob Herring 809724ba675SRob Herring rpmhpd_opp_table: opp-table { 810724ba675SRob Herring compatible = "operating-points-v2"; 811724ba675SRob Herring 812724ba675SRob Herring rpmhpd_opp_ret: opp1 { 813724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; 814724ba675SRob Herring }; 815724ba675SRob Herring 816724ba675SRob Herring rpmhpd_opp_min_svs: opp2 { 817724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 818724ba675SRob Herring }; 819724ba675SRob Herring 820724ba675SRob Herring rpmhpd_opp_low_svs: opp3 { 821724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 822724ba675SRob Herring }; 823724ba675SRob Herring 824724ba675SRob Herring rpmhpd_opp_svs: opp4 { 825724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 826724ba675SRob Herring }; 827724ba675SRob Herring 828724ba675SRob Herring rpmhpd_opp_svs_l1: opp5 { 829724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 830724ba675SRob Herring }; 831724ba675SRob Herring 832724ba675SRob Herring rpmhpd_opp_nom: opp6 { 833724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 834724ba675SRob Herring }; 835724ba675SRob Herring 836724ba675SRob Herring rpmhpd_opp_nom_l1: opp7 { 837724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 838724ba675SRob Herring }; 839724ba675SRob Herring 840724ba675SRob Herring rpmhpd_opp_nom_l2: opp8 { 841724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>; 842724ba675SRob Herring }; 843724ba675SRob Herring 844724ba675SRob Herring rpmhpd_opp_turbo: opp9 { 845724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 846724ba675SRob Herring }; 847724ba675SRob Herring 848724ba675SRob Herring rpmhpd_opp_turbo_l1: opp10 { 849724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 850724ba675SRob Herring }; 851724ba675SRob Herring }; 852724ba675SRob Herring }; 853724ba675SRob Herring 854724ba675SRob Herring apps_bcm_voter: bcm-voter { 855724ba675SRob Herring compatible = "qcom,bcm-voter"; 856724ba675SRob Herring }; 857724ba675SRob Herring }; 858724ba675SRob Herring }; 859724ba675SRob Herring 860724ba675SRob Herring timer { 861724ba675SRob Herring compatible = "arm,armv7-timer"; 862724ba675SRob Herring interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 863724ba675SRob Herring <GIC_PPI 12 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 864724ba675SRob Herring <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 865724ba675SRob Herring <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 866724ba675SRob Herring clock-frequency = <19200000>; 867724ba675SRob Herring }; 868724ba675SRob Herring}; 869