1*724ba675SRob Herring// SPDX-License-Identifier: BSD-3-Clause 2*724ba675SRob Herring/* 3*724ba675SRob Herring * SDX55 SoC device tree source 4*724ba675SRob Herring * 5*724ba675SRob Herring * Copyright (c) 2018, The Linux Foundation. All rights reserved. 6*724ba675SRob Herring * Copyright (c) 2020, Linaro Ltd. 7*724ba675SRob Herring */ 8*724ba675SRob Herring 9*724ba675SRob Herring#include <dt-bindings/clock/qcom,gcc-sdx55.h> 10*724ba675SRob Herring#include <dt-bindings/clock/qcom,rpmh.h> 11*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 12*724ba675SRob Herring#include <dt-bindings/interconnect/qcom,sdx55.h> 13*724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 14*724ba675SRob Herring#include <dt-bindings/power/qcom-rpmpd.h> 15*724ba675SRob Herring#include <dt-bindings/soc/qcom,rpmh-rsc.h> 16*724ba675SRob Herring 17*724ba675SRob Herring/ { 18*724ba675SRob Herring #address-cells = <1>; 19*724ba675SRob Herring #size-cells = <1>; 20*724ba675SRob Herring qcom,msm-id = <357 0x10000>, <368 0x10000>, <418 0x10000>; 21*724ba675SRob Herring interrupt-parent = <&intc>; 22*724ba675SRob Herring 23*724ba675SRob Herring memory { 24*724ba675SRob Herring device_type = "memory"; 25*724ba675SRob Herring reg = <0 0>; 26*724ba675SRob Herring }; 27*724ba675SRob Herring 28*724ba675SRob Herring clocks { 29*724ba675SRob Herring xo_board: xo-board { 30*724ba675SRob Herring compatible = "fixed-clock"; 31*724ba675SRob Herring #clock-cells = <0>; 32*724ba675SRob Herring clock-frequency = <38400000>; 33*724ba675SRob Herring clock-output-names = "xo_board"; 34*724ba675SRob Herring }; 35*724ba675SRob Herring 36*724ba675SRob Herring sleep_clk: sleep-clk { 37*724ba675SRob Herring compatible = "fixed-clock"; 38*724ba675SRob Herring #clock-cells = <0>; 39*724ba675SRob Herring clock-frequency = <32000>; 40*724ba675SRob Herring }; 41*724ba675SRob Herring 42*724ba675SRob Herring nand_clk_dummy: nand-clk-dummy { 43*724ba675SRob Herring compatible = "fixed-clock"; 44*724ba675SRob Herring #clock-cells = <0>; 45*724ba675SRob Herring clock-frequency = <32000>; 46*724ba675SRob Herring }; 47*724ba675SRob Herring }; 48*724ba675SRob Herring 49*724ba675SRob Herring cpus { 50*724ba675SRob Herring #address-cells = <1>; 51*724ba675SRob Herring #size-cells = <0>; 52*724ba675SRob Herring 53*724ba675SRob Herring cpu0: cpu@0 { 54*724ba675SRob Herring device_type = "cpu"; 55*724ba675SRob Herring compatible = "arm,cortex-a7"; 56*724ba675SRob Herring reg = <0x0>; 57*724ba675SRob Herring enable-method = "psci"; 58*724ba675SRob Herring clocks = <&apcs>; 59*724ba675SRob Herring power-domains = <&rpmhpd SDX55_CX>; 60*724ba675SRob Herring power-domain-names = "rpmhpd"; 61*724ba675SRob Herring operating-points-v2 = <&cpu_opp_table>; 62*724ba675SRob Herring }; 63*724ba675SRob Herring }; 64*724ba675SRob Herring 65*724ba675SRob Herring firmware { 66*724ba675SRob Herring scm { 67*724ba675SRob Herring compatible = "qcom,scm-sdx55", "qcom,scm"; 68*724ba675SRob Herring }; 69*724ba675SRob Herring }; 70*724ba675SRob Herring 71*724ba675SRob Herring cpu_opp_table: opp-table-cpu { 72*724ba675SRob Herring compatible = "operating-points-v2"; 73*724ba675SRob Herring opp-shared; 74*724ba675SRob Herring 75*724ba675SRob Herring opp-345600000 { 76*724ba675SRob Herring opp-hz = /bits/ 64 <345600000>; 77*724ba675SRob Herring required-opps = <&rpmhpd_opp_low_svs>; 78*724ba675SRob Herring }; 79*724ba675SRob Herring 80*724ba675SRob Herring opp-576000000 { 81*724ba675SRob Herring opp-hz = /bits/ 64 <576000000>; 82*724ba675SRob Herring required-opps = <&rpmhpd_opp_svs>; 83*724ba675SRob Herring }; 84*724ba675SRob Herring 85*724ba675SRob Herring opp-1094400000 { 86*724ba675SRob Herring opp-hz = /bits/ 64 <1094400000>; 87*724ba675SRob Herring required-opps = <&rpmhpd_opp_nom>; 88*724ba675SRob Herring }; 89*724ba675SRob Herring 90*724ba675SRob Herring opp-1555200000 { 91*724ba675SRob Herring opp-hz = /bits/ 64 <1555200000>; 92*724ba675SRob Herring required-opps = <&rpmhpd_opp_turbo>; 93*724ba675SRob Herring }; 94*724ba675SRob Herring }; 95*724ba675SRob Herring 96*724ba675SRob Herring psci { 97*724ba675SRob Herring compatible = "arm,psci-1.0"; 98*724ba675SRob Herring method = "smc"; 99*724ba675SRob Herring }; 100*724ba675SRob Herring 101*724ba675SRob Herring reserved-memory { 102*724ba675SRob Herring #address-cells = <1>; 103*724ba675SRob Herring #size-cells = <1>; 104*724ba675SRob Herring ranges; 105*724ba675SRob Herring 106*724ba675SRob Herring hyp_mem: memory@8fc00000 { 107*724ba675SRob Herring no-map; 108*724ba675SRob Herring reg = <0x8fc00000 0x80000>; 109*724ba675SRob Herring }; 110*724ba675SRob Herring 111*724ba675SRob Herring ac_db_mem: memory@8fc80000 { 112*724ba675SRob Herring no-map; 113*724ba675SRob Herring reg = <0x8fc80000 0x40000>; 114*724ba675SRob Herring }; 115*724ba675SRob Herring 116*724ba675SRob Herring secdata_mem: memory@8fcfd000 { 117*724ba675SRob Herring no-map; 118*724ba675SRob Herring reg = <0x8fcfd000 0x1000>; 119*724ba675SRob Herring }; 120*724ba675SRob Herring 121*724ba675SRob Herring sbl_mem: memory@8fd00000 { 122*724ba675SRob Herring no-map; 123*724ba675SRob Herring reg = <0x8fd00000 0x100000>; 124*724ba675SRob Herring }; 125*724ba675SRob Herring 126*724ba675SRob Herring aop_image: memory@8fe00000 { 127*724ba675SRob Herring no-map; 128*724ba675SRob Herring reg = <0x8fe00000 0x20000>; 129*724ba675SRob Herring }; 130*724ba675SRob Herring 131*724ba675SRob Herring aop_cmd_db: memory@8fe20000 { 132*724ba675SRob Herring compatible = "qcom,cmd-db"; 133*724ba675SRob Herring reg = <0x8fe20000 0x20000>; 134*724ba675SRob Herring no-map; 135*724ba675SRob Herring }; 136*724ba675SRob Herring 137*724ba675SRob Herring smem_mem: memory@8fe40000 { 138*724ba675SRob Herring no-map; 139*724ba675SRob Herring reg = <0x8fe40000 0xc0000>; 140*724ba675SRob Herring }; 141*724ba675SRob Herring 142*724ba675SRob Herring tz_mem: memory@8ff00000 { 143*724ba675SRob Herring no-map; 144*724ba675SRob Herring reg = <0x8ff00000 0x100000>; 145*724ba675SRob Herring }; 146*724ba675SRob Herring 147*724ba675SRob Herring tz_apps_mem: memory@90000000 { 148*724ba675SRob Herring no-map; 149*724ba675SRob Herring reg = <0x90000000 0x500000>; 150*724ba675SRob Herring }; 151*724ba675SRob Herring }; 152*724ba675SRob Herring 153*724ba675SRob Herring smem { 154*724ba675SRob Herring compatible = "qcom,smem"; 155*724ba675SRob Herring memory-region = <&smem_mem>; 156*724ba675SRob Herring hwlocks = <&tcsr_mutex 3>; 157*724ba675SRob Herring }; 158*724ba675SRob Herring 159*724ba675SRob Herring smp2p-mpss { 160*724ba675SRob Herring compatible = "qcom,smp2p"; 161*724ba675SRob Herring qcom,smem = <435>, <428>; 162*724ba675SRob Herring interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>; 163*724ba675SRob Herring mboxes = <&apcs 14>; 164*724ba675SRob Herring qcom,local-pid = <0>; 165*724ba675SRob Herring qcom,remote-pid = <1>; 166*724ba675SRob Herring 167*724ba675SRob Herring modem_smp2p_out: master-kernel { 168*724ba675SRob Herring qcom,entry-name = "master-kernel"; 169*724ba675SRob Herring #qcom,smem-state-cells = <1>; 170*724ba675SRob Herring }; 171*724ba675SRob Herring 172*724ba675SRob Herring modem_smp2p_in: slave-kernel { 173*724ba675SRob Herring qcom,entry-name = "slave-kernel"; 174*724ba675SRob Herring interrupt-controller; 175*724ba675SRob Herring #interrupt-cells = <2>; 176*724ba675SRob Herring }; 177*724ba675SRob Herring 178*724ba675SRob Herring ipa_smp2p_out: ipa-ap-to-modem { 179*724ba675SRob Herring qcom,entry-name = "ipa"; 180*724ba675SRob Herring #qcom,smem-state-cells = <1>; 181*724ba675SRob Herring }; 182*724ba675SRob Herring 183*724ba675SRob Herring ipa_smp2p_in: ipa-modem-to-ap { 184*724ba675SRob Herring qcom,entry-name = "ipa"; 185*724ba675SRob Herring interrupt-controller; 186*724ba675SRob Herring #interrupt-cells = <2>; 187*724ba675SRob Herring }; 188*724ba675SRob Herring }; 189*724ba675SRob Herring 190*724ba675SRob Herring soc: soc { 191*724ba675SRob Herring #address-cells = <1>; 192*724ba675SRob Herring #size-cells = <1>; 193*724ba675SRob Herring ranges; 194*724ba675SRob Herring compatible = "simple-bus"; 195*724ba675SRob Herring 196*724ba675SRob Herring gcc: clock-controller@100000 { 197*724ba675SRob Herring compatible = "qcom,gcc-sdx55"; 198*724ba675SRob Herring reg = <0x100000 0x1f0000>; 199*724ba675SRob Herring #clock-cells = <1>; 200*724ba675SRob Herring #reset-cells = <1>; 201*724ba675SRob Herring #power-domain-cells = <1>; 202*724ba675SRob Herring clock-names = "bi_tcxo", "sleep_clk"; 203*724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>, <&sleep_clk>; 204*724ba675SRob Herring }; 205*724ba675SRob Herring 206*724ba675SRob Herring blsp1_uart3: serial@831000 { 207*724ba675SRob Herring compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 208*724ba675SRob Herring reg = <0x00831000 0x200>; 209*724ba675SRob Herring interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 210*724ba675SRob Herring clocks = <&gcc 30>, 211*724ba675SRob Herring <&gcc 9>; 212*724ba675SRob Herring clock-names = "core", "iface"; 213*724ba675SRob Herring status = "disabled"; 214*724ba675SRob Herring }; 215*724ba675SRob Herring 216*724ba675SRob Herring usb_hsphy: phy@ff4000 { 217*724ba675SRob Herring compatible = "qcom,sdx55-usb-hs-phy", 218*724ba675SRob Herring "qcom,usb-snps-hs-7nm-phy"; 219*724ba675SRob Herring reg = <0x00ff4000 0x114>; 220*724ba675SRob Herring status = "disabled"; 221*724ba675SRob Herring #phy-cells = <0>; 222*724ba675SRob Herring 223*724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>; 224*724ba675SRob Herring clock-names = "ref"; 225*724ba675SRob Herring 226*724ba675SRob Herring resets = <&gcc GCC_QUSB2PHY_BCR>; 227*724ba675SRob Herring }; 228*724ba675SRob Herring 229*724ba675SRob Herring usb_qmpphy: phy@ff6000 { 230*724ba675SRob Herring compatible = "qcom,sdx55-qmp-usb3-uni-phy"; 231*724ba675SRob Herring reg = <0x00ff6000 0x1c0>; 232*724ba675SRob Herring status = "disabled"; 233*724ba675SRob Herring #address-cells = <1>; 234*724ba675SRob Herring #size-cells = <1>; 235*724ba675SRob Herring ranges; 236*724ba675SRob Herring 237*724ba675SRob Herring clocks = <&gcc GCC_USB3_PHY_AUX_CLK>, 238*724ba675SRob Herring <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>, 239*724ba675SRob Herring <&gcc GCC_USB3_PRIM_CLKREF_CLK>; 240*724ba675SRob Herring clock-names = "aux", "cfg_ahb", "ref"; 241*724ba675SRob Herring 242*724ba675SRob Herring resets = <&gcc GCC_USB3PHY_PHY_BCR>, 243*724ba675SRob Herring <&gcc GCC_USB3_PHY_BCR>; 244*724ba675SRob Herring reset-names = "phy", "common"; 245*724ba675SRob Herring 246*724ba675SRob Herring usb_ssphy: phy@ff6200 { 247*724ba675SRob Herring reg = <0x00ff6200 0x170>, 248*724ba675SRob Herring <0x00ff6400 0x200>, 249*724ba675SRob Herring <0x00ff6800 0x800>; 250*724ba675SRob Herring #phy-cells = <0>; 251*724ba675SRob Herring #clock-cells = <0>; 252*724ba675SRob Herring clocks = <&gcc GCC_USB3_PHY_PIPE_CLK>; 253*724ba675SRob Herring clock-names = "pipe0"; 254*724ba675SRob Herring clock-output-names = "usb3_uni_phy_pipe_clk_src"; 255*724ba675SRob Herring }; 256*724ba675SRob Herring }; 257*724ba675SRob Herring 258*724ba675SRob Herring mc_virt: interconnect@1100000 { 259*724ba675SRob Herring compatible = "qcom,sdx55-mc-virt"; 260*724ba675SRob Herring reg = <0x01100000 0x400000>; 261*724ba675SRob Herring #interconnect-cells = <1>; 262*724ba675SRob Herring qcom,bcm-voters = <&apps_bcm_voter>; 263*724ba675SRob Herring }; 264*724ba675SRob Herring 265*724ba675SRob Herring mem_noc: interconnect@9680000 { 266*724ba675SRob Herring compatible = "qcom,sdx55-mem-noc"; 267*724ba675SRob Herring reg = <0x09680000 0x40000>; 268*724ba675SRob Herring #interconnect-cells = <1>; 269*724ba675SRob Herring qcom,bcm-voters = <&apps_bcm_voter>; 270*724ba675SRob Herring }; 271*724ba675SRob Herring 272*724ba675SRob Herring system_noc: interconnect@162c000 { 273*724ba675SRob Herring compatible = "qcom,sdx55-system-noc"; 274*724ba675SRob Herring reg = <0x0162c000 0x31200>; 275*724ba675SRob Herring #interconnect-cells = <1>; 276*724ba675SRob Herring qcom,bcm-voters = <&apps_bcm_voter>; 277*724ba675SRob Herring }; 278*724ba675SRob Herring 279*724ba675SRob Herring qpic_bam: dma-controller@1b04000 { 280*724ba675SRob Herring compatible = "qcom,bam-v1.7.0"; 281*724ba675SRob Herring reg = <0x01b04000 0x1c000>; 282*724ba675SRob Herring interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>; 283*724ba675SRob Herring clocks = <&rpmhcc RPMH_QPIC_CLK>; 284*724ba675SRob Herring clock-names = "bam_clk"; 285*724ba675SRob Herring #dma-cells = <1>; 286*724ba675SRob Herring qcom,ee = <0>; 287*724ba675SRob Herring qcom,controlled-remotely; 288*724ba675SRob Herring status = "disabled"; 289*724ba675SRob Herring }; 290*724ba675SRob Herring 291*724ba675SRob Herring qpic_nand: nand-controller@1b30000 { 292*724ba675SRob Herring compatible = "qcom,sdx55-nand"; 293*724ba675SRob Herring reg = <0x01b30000 0x10000>; 294*724ba675SRob Herring #address-cells = <1>; 295*724ba675SRob Herring #size-cells = <0>; 296*724ba675SRob Herring clocks = <&rpmhcc RPMH_QPIC_CLK>, 297*724ba675SRob Herring <&nand_clk_dummy>; 298*724ba675SRob Herring clock-names = "core", "aon"; 299*724ba675SRob Herring 300*724ba675SRob Herring dmas = <&qpic_bam 0>, 301*724ba675SRob Herring <&qpic_bam 1>, 302*724ba675SRob Herring <&qpic_bam 2>; 303*724ba675SRob Herring dma-names = "tx", "rx", "cmd"; 304*724ba675SRob Herring status = "disabled"; 305*724ba675SRob Herring }; 306*724ba675SRob Herring 307*724ba675SRob Herring pcie_rc: pcie@1c00000 { 308*724ba675SRob Herring compatible = "qcom,pcie-sdx55"; 309*724ba675SRob Herring reg = <0x01c00000 0x3000>, 310*724ba675SRob Herring <0x40000000 0xf1d>, 311*724ba675SRob Herring <0x40000f20 0xc8>, 312*724ba675SRob Herring <0x40001000 0x1000>, 313*724ba675SRob Herring <0x40100000 0x100000>; 314*724ba675SRob Herring reg-names = "parf", 315*724ba675SRob Herring "dbi", 316*724ba675SRob Herring "elbi", 317*724ba675SRob Herring "atu", 318*724ba675SRob Herring "config"; 319*724ba675SRob Herring device_type = "pci"; 320*724ba675SRob Herring linux,pci-domain = <0>; 321*724ba675SRob Herring bus-range = <0x00 0xff>; 322*724ba675SRob Herring num-lanes = <1>; 323*724ba675SRob Herring 324*724ba675SRob Herring #address-cells = <3>; 325*724ba675SRob Herring #size-cells = <2>; 326*724ba675SRob Herring 327*724ba675SRob Herring ranges = <0x01000000 0x0 0x00000000 0x40200000 0x0 0x100000>, 328*724ba675SRob Herring <0x02000000 0x0 0x40300000 0x40300000 0x0 0x3fd00000>; 329*724ba675SRob Herring 330*724ba675SRob Herring interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 331*724ba675SRob Herring <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 332*724ba675SRob Herring <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 333*724ba675SRob Herring <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 334*724ba675SRob Herring <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 335*724ba675SRob Herring <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 336*724ba675SRob Herring <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 337*724ba675SRob Herring <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; 338*724ba675SRob Herring interrupt-names = "msi", 339*724ba675SRob Herring "msi2", 340*724ba675SRob Herring "msi3", 341*724ba675SRob Herring "msi4", 342*724ba675SRob Herring "msi5", 343*724ba675SRob Herring "msi6", 344*724ba675SRob Herring "msi7", 345*724ba675SRob Herring "msi8"; 346*724ba675SRob Herring #interrupt-cells = <1>; 347*724ba675SRob Herring interrupt-map-mask = <0 0 0 0x7>; 348*724ba675SRob Herring interrupt-map = <0 0 0 1 &intc 0 0 0 141 IRQ_TYPE_LEVEL_HIGH>, /* int_a */ 349*724ba675SRob Herring <0 0 0 2 &intc 0 0 0 142 IRQ_TYPE_LEVEL_HIGH>, /* int_b */ 350*724ba675SRob Herring <0 0 0 3 &intc 0 0 0 143 IRQ_TYPE_LEVEL_HIGH>, /* int_c */ 351*724ba675SRob Herring <0 0 0 4 &intc 0 0 0 144 IRQ_TYPE_LEVEL_HIGH>; /* int_d */ 352*724ba675SRob Herring 353*724ba675SRob Herring clocks = <&gcc GCC_PCIE_PIPE_CLK>, 354*724ba675SRob Herring <&gcc GCC_PCIE_AUX_CLK>, 355*724ba675SRob Herring <&gcc GCC_PCIE_CFG_AHB_CLK>, 356*724ba675SRob Herring <&gcc GCC_PCIE_MSTR_AXI_CLK>, 357*724ba675SRob Herring <&gcc GCC_PCIE_SLV_AXI_CLK>, 358*724ba675SRob Herring <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>, 359*724ba675SRob Herring <&gcc GCC_PCIE_SLEEP_CLK>; 360*724ba675SRob Herring clock-names = "pipe", 361*724ba675SRob Herring "aux", 362*724ba675SRob Herring "cfg", 363*724ba675SRob Herring "bus_master", 364*724ba675SRob Herring "bus_slave", 365*724ba675SRob Herring "slave_q2a", 366*724ba675SRob Herring "sleep"; 367*724ba675SRob Herring 368*724ba675SRob Herring assigned-clocks = <&gcc GCC_PCIE_AUX_CLK>; 369*724ba675SRob Herring assigned-clock-rates = <19200000>; 370*724ba675SRob Herring 371*724ba675SRob Herring iommu-map = <0x0 &apps_smmu 0x0200 0x1>, 372*724ba675SRob Herring <0x100 &apps_smmu 0x0201 0x1>, 373*724ba675SRob Herring <0x200 &apps_smmu 0x0202 0x1>, 374*724ba675SRob Herring <0x300 &apps_smmu 0x0203 0x1>, 375*724ba675SRob Herring <0x400 &apps_smmu 0x0204 0x1>; 376*724ba675SRob Herring 377*724ba675SRob Herring resets = <&gcc GCC_PCIE_BCR>; 378*724ba675SRob Herring reset-names = "pci"; 379*724ba675SRob Herring 380*724ba675SRob Herring power-domains = <&gcc PCIE_GDSC>; 381*724ba675SRob Herring 382*724ba675SRob Herring phys = <&pcie_lane>; 383*724ba675SRob Herring phy-names = "pciephy"; 384*724ba675SRob Herring 385*724ba675SRob Herring status = "disabled"; 386*724ba675SRob Herring }; 387*724ba675SRob Herring 388*724ba675SRob Herring pcie_ep: pcie-ep@1c00000 { 389*724ba675SRob Herring compatible = "qcom,sdx55-pcie-ep"; 390*724ba675SRob Herring reg = <0x01c00000 0x3000>, 391*724ba675SRob Herring <0x40000000 0xf1d>, 392*724ba675SRob Herring <0x40000f20 0xc8>, 393*724ba675SRob Herring <0x40001000 0x1000>, 394*724ba675SRob Herring <0x40200000 0x100000>, 395*724ba675SRob Herring <0x01c03000 0x3000>; 396*724ba675SRob Herring reg-names = "parf", 397*724ba675SRob Herring "dbi", 398*724ba675SRob Herring "elbi", 399*724ba675SRob Herring "atu", 400*724ba675SRob Herring "addr_space", 401*724ba675SRob Herring "mmio"; 402*724ba675SRob Herring 403*724ba675SRob Herring qcom,perst-regs = <&tcsr 0xb258 0xb270>; 404*724ba675SRob Herring 405*724ba675SRob Herring clocks = <&gcc GCC_PCIE_AUX_CLK>, 406*724ba675SRob Herring <&gcc GCC_PCIE_CFG_AHB_CLK>, 407*724ba675SRob Herring <&gcc GCC_PCIE_MSTR_AXI_CLK>, 408*724ba675SRob Herring <&gcc GCC_PCIE_SLV_AXI_CLK>, 409*724ba675SRob Herring <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>, 410*724ba675SRob Herring <&gcc GCC_PCIE_SLEEP_CLK>, 411*724ba675SRob Herring <&gcc GCC_PCIE_0_CLKREF_CLK>; 412*724ba675SRob Herring clock-names = "aux", 413*724ba675SRob Herring "cfg", 414*724ba675SRob Herring "bus_master", 415*724ba675SRob Herring "bus_slave", 416*724ba675SRob Herring "slave_q2a", 417*724ba675SRob Herring "sleep", 418*724ba675SRob Herring "ref"; 419*724ba675SRob Herring 420*724ba675SRob Herring interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, 421*724ba675SRob Herring <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 422*724ba675SRob Herring interrupt-names = "global", 423*724ba675SRob Herring "doorbell"; 424*724ba675SRob Herring 425*724ba675SRob Herring interconnects = <&system_noc MASTER_PCIE &mc_virt SLAVE_EBI_CH0>; 426*724ba675SRob Herring interconnect-names = "pcie-mem"; 427*724ba675SRob Herring 428*724ba675SRob Herring resets = <&gcc GCC_PCIE_BCR>; 429*724ba675SRob Herring reset-names = "core"; 430*724ba675SRob Herring power-domains = <&gcc PCIE_GDSC>; 431*724ba675SRob Herring phys = <&pcie_lane>; 432*724ba675SRob Herring phy-names = "pciephy"; 433*724ba675SRob Herring max-link-speed = <3>; 434*724ba675SRob Herring num-lanes = <2>; 435*724ba675SRob Herring 436*724ba675SRob Herring status = "disabled"; 437*724ba675SRob Herring }; 438*724ba675SRob Herring 439*724ba675SRob Herring pcie_phy: phy@1c07000 { 440*724ba675SRob Herring compatible = "qcom,sdx55-qmp-pcie-phy"; 441*724ba675SRob Herring reg = <0x01c07000 0x1c4>; 442*724ba675SRob Herring #address-cells = <1>; 443*724ba675SRob Herring #size-cells = <1>; 444*724ba675SRob Herring ranges; 445*724ba675SRob Herring clocks = <&gcc GCC_PCIE_AUX_PHY_CLK_SRC>, 446*724ba675SRob Herring <&gcc GCC_PCIE_CFG_AHB_CLK>, 447*724ba675SRob Herring <&gcc GCC_PCIE_0_CLKREF_CLK>, 448*724ba675SRob Herring <&gcc GCC_PCIE_RCHNG_PHY_CLK>; 449*724ba675SRob Herring clock-names = "aux", 450*724ba675SRob Herring "cfg_ahb", 451*724ba675SRob Herring "ref", 452*724ba675SRob Herring "refgen"; 453*724ba675SRob Herring 454*724ba675SRob Herring resets = <&gcc GCC_PCIE_PHY_BCR>; 455*724ba675SRob Herring reset-names = "phy"; 456*724ba675SRob Herring 457*724ba675SRob Herring assigned-clocks = <&gcc GCC_PCIE_RCHNG_PHY_CLK>; 458*724ba675SRob Herring assigned-clock-rates = <100000000>; 459*724ba675SRob Herring 460*724ba675SRob Herring status = "disabled"; 461*724ba675SRob Herring 462*724ba675SRob Herring pcie_lane: lanes@1c06000 { 463*724ba675SRob Herring reg = <0x01c06000 0x104>, /* tx0 */ 464*724ba675SRob Herring <0x01c06200 0x328>, /* rx0 */ 465*724ba675SRob Herring <0x01c07200 0x1e8>, /* pcs */ 466*724ba675SRob Herring <0x01c06800 0x104>, /* tx1 */ 467*724ba675SRob Herring <0x01c06a00 0x328>, /* rx1 */ 468*724ba675SRob Herring <0x01c07600 0x800>; /* pcs_misc */ 469*724ba675SRob Herring clocks = <&gcc GCC_PCIE_PIPE_CLK>; 470*724ba675SRob Herring clock-names = "pipe0"; 471*724ba675SRob Herring 472*724ba675SRob Herring #phy-cells = <0>; 473*724ba675SRob Herring clock-output-names = "pcie_pipe_clk"; 474*724ba675SRob Herring }; 475*724ba675SRob Herring }; 476*724ba675SRob Herring 477*724ba675SRob Herring ipa: ipa@1e40000 { 478*724ba675SRob Herring compatible = "qcom,sdx55-ipa"; 479*724ba675SRob Herring 480*724ba675SRob Herring iommus = <&apps_smmu 0x5e0 0x0>, 481*724ba675SRob Herring <&apps_smmu 0x5e2 0x0>; 482*724ba675SRob Herring reg = <0x1e40000 0x7000>, 483*724ba675SRob Herring <0x1e50000 0x4b20>, 484*724ba675SRob Herring <0x1e04000 0x2c000>; 485*724ba675SRob Herring reg-names = "ipa-reg", 486*724ba675SRob Herring "ipa-shared", 487*724ba675SRob Herring "gsi"; 488*724ba675SRob Herring 489*724ba675SRob Herring interrupts-extended = <&intc GIC_SPI 241 IRQ_TYPE_EDGE_RISING>, 490*724ba675SRob Herring <&intc GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 491*724ba675SRob Herring <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 492*724ba675SRob Herring <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>; 493*724ba675SRob Herring interrupt-names = "ipa", 494*724ba675SRob Herring "gsi", 495*724ba675SRob Herring "ipa-clock-query", 496*724ba675SRob Herring "ipa-setup-ready"; 497*724ba675SRob Herring 498*724ba675SRob Herring clocks = <&rpmhcc RPMH_IPA_CLK>; 499*724ba675SRob Herring clock-names = "core"; 500*724ba675SRob Herring 501*724ba675SRob Herring interconnects = <&system_noc MASTER_IPA &mc_virt SLAVE_EBI_CH0>, 502*724ba675SRob Herring <&system_noc MASTER_IPA &system_noc SLAVE_OCIMEM>, 503*724ba675SRob Herring <&mem_noc MASTER_AMPSS_M0 &system_noc SLAVE_IPA_CFG>; 504*724ba675SRob Herring interconnect-names = "memory", 505*724ba675SRob Herring "imem", 506*724ba675SRob Herring "config"; 507*724ba675SRob Herring 508*724ba675SRob Herring qcom,smem-states = <&ipa_smp2p_out 0>, 509*724ba675SRob Herring <&ipa_smp2p_out 1>; 510*724ba675SRob Herring qcom,smem-state-names = "ipa-clock-enabled-valid", 511*724ba675SRob Herring "ipa-clock-enabled"; 512*724ba675SRob Herring 513*724ba675SRob Herring status = "disabled"; 514*724ba675SRob Herring }; 515*724ba675SRob Herring 516*724ba675SRob Herring tcsr_mutex: hwlock@1f40000 { 517*724ba675SRob Herring compatible = "qcom,tcsr-mutex"; 518*724ba675SRob Herring reg = <0x01f40000 0x40000>; 519*724ba675SRob Herring #hwlock-cells = <1>; 520*724ba675SRob Herring }; 521*724ba675SRob Herring 522*724ba675SRob Herring tcsr: syscon@1fc0000 { 523*724ba675SRob Herring compatible = "qcom,sdx55-tcsr", "syscon"; 524*724ba675SRob Herring reg = <0x01fc0000 0x1000>; 525*724ba675SRob Herring }; 526*724ba675SRob Herring 527*724ba675SRob Herring sdhc_1: mmc@8804000 { 528*724ba675SRob Herring compatible = "qcom,sdx55-sdhci", "qcom,sdhci-msm-v5"; 529*724ba675SRob Herring reg = <0x08804000 0x1000>; 530*724ba675SRob Herring interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 531*724ba675SRob Herring <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>; 532*724ba675SRob Herring interrupt-names = "hc_irq", "pwr_irq"; 533*724ba675SRob Herring clocks = <&gcc GCC_SDCC1_AHB_CLK>, 534*724ba675SRob Herring <&gcc GCC_SDCC1_APPS_CLK>; 535*724ba675SRob Herring clock-names = "iface", "core"; 536*724ba675SRob Herring status = "disabled"; 537*724ba675SRob Herring }; 538*724ba675SRob Herring 539*724ba675SRob Herring remoteproc_mpss: remoteproc@4080000 { 540*724ba675SRob Herring compatible = "qcom,sdx55-mpss-pas"; 541*724ba675SRob Herring reg = <0x04080000 0x4040>; 542*724ba675SRob Herring 543*724ba675SRob Herring interrupts-extended = <&intc GIC_SPI 250 IRQ_TYPE_EDGE_RISING>, 544*724ba675SRob Herring <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 545*724ba675SRob Herring <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 546*724ba675SRob Herring <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 547*724ba675SRob Herring <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 548*724ba675SRob Herring <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 549*724ba675SRob Herring interrupt-names = "wdog", "fatal", "ready", "handover", 550*724ba675SRob Herring "stop-ack", "shutdown-ack"; 551*724ba675SRob Herring 552*724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>; 553*724ba675SRob Herring clock-names = "xo"; 554*724ba675SRob Herring 555*724ba675SRob Herring power-domains = <&rpmhpd SDX55_CX>, 556*724ba675SRob Herring <&rpmhpd SDX55_MSS>; 557*724ba675SRob Herring power-domain-names = "cx", "mss"; 558*724ba675SRob Herring 559*724ba675SRob Herring qcom,smem-states = <&modem_smp2p_out 0>; 560*724ba675SRob Herring qcom,smem-state-names = "stop"; 561*724ba675SRob Herring 562*724ba675SRob Herring status = "disabled"; 563*724ba675SRob Herring 564*724ba675SRob Herring glink-edge { 565*724ba675SRob Herring interrupts = <GIC_SPI 114 IRQ_TYPE_EDGE_RISING>; 566*724ba675SRob Herring label = "mpss"; 567*724ba675SRob Herring qcom,remote-pid = <1>; 568*724ba675SRob Herring mboxes = <&apcs 15>; 569*724ba675SRob Herring }; 570*724ba675SRob Herring }; 571*724ba675SRob Herring 572*724ba675SRob Herring usb: usb@a6f8800 { 573*724ba675SRob Herring compatible = "qcom,sdx55-dwc3", "qcom,dwc3"; 574*724ba675SRob Herring reg = <0x0a6f8800 0x400>; 575*724ba675SRob Herring status = "disabled"; 576*724ba675SRob Herring #address-cells = <1>; 577*724ba675SRob Herring #size-cells = <1>; 578*724ba675SRob Herring ranges; 579*724ba675SRob Herring 580*724ba675SRob Herring clocks = <&gcc GCC_USB30_SLV_AHB_CLK>, 581*724ba675SRob Herring <&gcc GCC_USB30_MASTER_CLK>, 582*724ba675SRob Herring <&gcc GCC_USB30_MSTR_AXI_CLK>, 583*724ba675SRob Herring <&gcc GCC_USB30_SLEEP_CLK>, 584*724ba675SRob Herring <&gcc GCC_USB30_MOCK_UTMI_CLK>; 585*724ba675SRob Herring clock-names = "cfg_noc", 586*724ba675SRob Herring "core", 587*724ba675SRob Herring "iface", 588*724ba675SRob Herring "sleep", 589*724ba675SRob Herring "mock_utmi"; 590*724ba675SRob Herring 591*724ba675SRob Herring assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>, 592*724ba675SRob Herring <&gcc GCC_USB30_MASTER_CLK>; 593*724ba675SRob Herring assigned-clock-rates = <19200000>, <200000000>; 594*724ba675SRob Herring 595*724ba675SRob Herring interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 596*724ba675SRob Herring <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, 597*724ba675SRob Herring <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>, 598*724ba675SRob Herring <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 599*724ba675SRob Herring interrupt-names = "hs_phy_irq", "ss_phy_irq", 600*724ba675SRob Herring "dm_hs_phy_irq", "dp_hs_phy_irq"; 601*724ba675SRob Herring 602*724ba675SRob Herring power-domains = <&gcc USB30_GDSC>; 603*724ba675SRob Herring 604*724ba675SRob Herring resets = <&gcc GCC_USB30_BCR>; 605*724ba675SRob Herring 606*724ba675SRob Herring usb_dwc3: dwc3@a600000 { 607*724ba675SRob Herring compatible = "snps,dwc3"; 608*724ba675SRob Herring reg = <0x0a600000 0xcd00>; 609*724ba675SRob Herring interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 610*724ba675SRob Herring iommus = <&apps_smmu 0x1a0 0x0>; 611*724ba675SRob Herring snps,dis_u2_susphy_quirk; 612*724ba675SRob Herring snps,dis_enblslpm_quirk; 613*724ba675SRob Herring phys = <&usb_hsphy>, <&usb_ssphy>; 614*724ba675SRob Herring phy-names = "usb2-phy", "usb3-phy"; 615*724ba675SRob Herring }; 616*724ba675SRob Herring }; 617*724ba675SRob Herring 618*724ba675SRob Herring pdc: interrupt-controller@b210000 { 619*724ba675SRob Herring compatible = "qcom,sdx55-pdc", "qcom,pdc"; 620*724ba675SRob Herring reg = <0x0b210000 0x30000>; 621*724ba675SRob Herring qcom,pdc-ranges = <0 179 52>; 622*724ba675SRob Herring #interrupt-cells = <3>; 623*724ba675SRob Herring interrupt-parent = <&intc>; 624*724ba675SRob Herring interrupt-controller; 625*724ba675SRob Herring }; 626*724ba675SRob Herring 627*724ba675SRob Herring restart@c264000 { 628*724ba675SRob Herring compatible = "qcom,pshold"; 629*724ba675SRob Herring reg = <0x0c264000 0x1000>; 630*724ba675SRob Herring }; 631*724ba675SRob Herring 632*724ba675SRob Herring spmi_bus: spmi@c440000 { 633*724ba675SRob Herring compatible = "qcom,spmi-pmic-arb"; 634*724ba675SRob Herring reg = <0x0c440000 0x0000d00>, 635*724ba675SRob Herring <0x0c600000 0x2000000>, 636*724ba675SRob Herring <0x0e600000 0x0100000>, 637*724ba675SRob Herring <0x0e700000 0x00a0000>, 638*724ba675SRob Herring <0x0c40a000 0x0000700>; 639*724ba675SRob Herring reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 640*724ba675SRob Herring interrupt-names = "periph_irq"; 641*724ba675SRob Herring interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 642*724ba675SRob Herring qcom,ee = <0>; 643*724ba675SRob Herring qcom,channel = <0>; 644*724ba675SRob Herring #address-cells = <2>; 645*724ba675SRob Herring #size-cells = <0>; 646*724ba675SRob Herring interrupt-controller; 647*724ba675SRob Herring #interrupt-cells = <4>; 648*724ba675SRob Herring cell-index = <0>; 649*724ba675SRob Herring }; 650*724ba675SRob Herring 651*724ba675SRob Herring tlmm: pinctrl@f100000 { 652*724ba675SRob Herring compatible = "qcom,sdx55-pinctrl"; 653*724ba675SRob Herring reg = <0xf100000 0x300000>; 654*724ba675SRob Herring interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>; 655*724ba675SRob Herring gpio-controller; 656*724ba675SRob Herring #gpio-cells = <2>; 657*724ba675SRob Herring interrupt-controller; 658*724ba675SRob Herring #interrupt-cells = <2>; 659*724ba675SRob Herring gpio-ranges = <&tlmm 0 0 108>; 660*724ba675SRob Herring }; 661*724ba675SRob Herring 662*724ba675SRob Herring sram@1468f000 { 663*724ba675SRob Herring compatible = "qcom,sdx55-imem", "syscon", "simple-mfd"; 664*724ba675SRob Herring reg = <0x1468f000 0x1000>; 665*724ba675SRob Herring 666*724ba675SRob Herring #address-cells = <1>; 667*724ba675SRob Herring #size-cells = <1>; 668*724ba675SRob Herring 669*724ba675SRob Herring ranges = <0x0 0x1468f000 0x1000>; 670*724ba675SRob Herring 671*724ba675SRob Herring pil-reloc@94c { 672*724ba675SRob Herring compatible = "qcom,pil-reloc-info"; 673*724ba675SRob Herring reg = <0x94c 0x200>; 674*724ba675SRob Herring }; 675*724ba675SRob Herring }; 676*724ba675SRob Herring 677*724ba675SRob Herring apps_smmu: iommu@15000000 { 678*724ba675SRob Herring compatible = "qcom,sdx55-smmu-500", "qcom,smmu-500", "arm,mmu-500"; 679*724ba675SRob Herring reg = <0x15000000 0x20000>; 680*724ba675SRob Herring #iommu-cells = <2>; 681*724ba675SRob Herring #global-interrupts = <1>; 682*724ba675SRob Herring interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 683*724ba675SRob Herring <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 684*724ba675SRob Herring <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, 685*724ba675SRob Herring <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 686*724ba675SRob Herring <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 687*724ba675SRob Herring <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>, 688*724ba675SRob Herring <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 689*724ba675SRob Herring <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 690*724ba675SRob Herring <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 691*724ba675SRob Herring <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 692*724ba675SRob Herring <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 693*724ba675SRob Herring <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 694*724ba675SRob Herring <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 695*724ba675SRob Herring <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 696*724ba675SRob Herring <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 697*724ba675SRob Herring <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 698*724ba675SRob Herring <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 699*724ba675SRob Herring }; 700*724ba675SRob Herring 701*724ba675SRob Herring intc: interrupt-controller@17800000 { 702*724ba675SRob Herring compatible = "qcom,msm-qgic2"; 703*724ba675SRob Herring interrupt-controller; 704*724ba675SRob Herring interrupt-parent = <&intc>; 705*724ba675SRob Herring #interrupt-cells = <3>; 706*724ba675SRob Herring reg = <0x17800000 0x1000>, 707*724ba675SRob Herring <0x17802000 0x1000>; 708*724ba675SRob Herring }; 709*724ba675SRob Herring 710*724ba675SRob Herring a7pll: clock@17808000 { 711*724ba675SRob Herring compatible = "qcom,sdx55-a7pll"; 712*724ba675SRob Herring reg = <0x17808000 0x1000>; 713*724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>; 714*724ba675SRob Herring clock-names = "bi_tcxo"; 715*724ba675SRob Herring #clock-cells = <0>; 716*724ba675SRob Herring }; 717*724ba675SRob Herring 718*724ba675SRob Herring apcs: mailbox@17810000 { 719*724ba675SRob Herring compatible = "qcom,sdx55-apcs-gcc", "syscon"; 720*724ba675SRob Herring reg = <0x17810000 0x2000>; 721*724ba675SRob Herring #mbox-cells = <1>; 722*724ba675SRob Herring clocks = <&rpmhcc RPMH_CXO_CLK>, <&a7pll>, <&gcc GPLL0>; 723*724ba675SRob Herring clock-names = "ref", "pll", "aux"; 724*724ba675SRob Herring #clock-cells = <0>; 725*724ba675SRob Herring }; 726*724ba675SRob Herring 727*724ba675SRob Herring watchdog@17817000 { 728*724ba675SRob Herring compatible = "qcom,apss-wdt-sdx55", "qcom,kpss-wdt"; 729*724ba675SRob Herring reg = <0x17817000 0x1000>; 730*724ba675SRob Herring clocks = <&sleep_clk>; 731*724ba675SRob Herring }; 732*724ba675SRob Herring 733*724ba675SRob Herring timer@17820000 { 734*724ba675SRob Herring #address-cells = <1>; 735*724ba675SRob Herring #size-cells = <1>; 736*724ba675SRob Herring ranges; 737*724ba675SRob Herring compatible = "arm,armv7-timer-mem"; 738*724ba675SRob Herring reg = <0x17820000 0x1000>; 739*724ba675SRob Herring clock-frequency = <19200000>; 740*724ba675SRob Herring 741*724ba675SRob Herring frame@17821000 { 742*724ba675SRob Herring frame-number = <0>; 743*724ba675SRob Herring interrupts = <GIC_SPI 7 0x4>, 744*724ba675SRob Herring <GIC_SPI 6 0x4>; 745*724ba675SRob Herring reg = <0x17821000 0x1000>, 746*724ba675SRob Herring <0x17822000 0x1000>; 747*724ba675SRob Herring }; 748*724ba675SRob Herring 749*724ba675SRob Herring frame@17823000 { 750*724ba675SRob Herring frame-number = <1>; 751*724ba675SRob Herring interrupts = <GIC_SPI 8 0x4>; 752*724ba675SRob Herring reg = <0x17823000 0x1000>; 753*724ba675SRob Herring status = "disabled"; 754*724ba675SRob Herring }; 755*724ba675SRob Herring 756*724ba675SRob Herring frame@17824000 { 757*724ba675SRob Herring frame-number = <2>; 758*724ba675SRob Herring interrupts = <GIC_SPI 9 0x4>; 759*724ba675SRob Herring reg = <0x17824000 0x1000>; 760*724ba675SRob Herring status = "disabled"; 761*724ba675SRob Herring }; 762*724ba675SRob Herring 763*724ba675SRob Herring frame@17825000 { 764*724ba675SRob Herring frame-number = <3>; 765*724ba675SRob Herring interrupts = <GIC_SPI 10 0x4>; 766*724ba675SRob Herring reg = <0x17825000 0x1000>; 767*724ba675SRob Herring status = "disabled"; 768*724ba675SRob Herring }; 769*724ba675SRob Herring 770*724ba675SRob Herring frame@17826000 { 771*724ba675SRob Herring frame-number = <4>; 772*724ba675SRob Herring interrupts = <GIC_SPI 11 0x4>; 773*724ba675SRob Herring reg = <0x17826000 0x1000>; 774*724ba675SRob Herring status = "disabled"; 775*724ba675SRob Herring }; 776*724ba675SRob Herring 777*724ba675SRob Herring frame@17827000 { 778*724ba675SRob Herring frame-number = <5>; 779*724ba675SRob Herring interrupts = <GIC_SPI 12 0x4>; 780*724ba675SRob Herring reg = <0x17827000 0x1000>; 781*724ba675SRob Herring status = "disabled"; 782*724ba675SRob Herring }; 783*724ba675SRob Herring 784*724ba675SRob Herring frame@17828000 { 785*724ba675SRob Herring frame-number = <6>; 786*724ba675SRob Herring interrupts = <GIC_SPI 13 0x4>; 787*724ba675SRob Herring reg = <0x17828000 0x1000>; 788*724ba675SRob Herring status = "disabled"; 789*724ba675SRob Herring }; 790*724ba675SRob Herring 791*724ba675SRob Herring frame@17829000 { 792*724ba675SRob Herring frame-number = <7>; 793*724ba675SRob Herring interrupts = <GIC_SPI 14 0x4>; 794*724ba675SRob Herring reg = <0x17829000 0x1000>; 795*724ba675SRob Herring status = "disabled"; 796*724ba675SRob Herring }; 797*724ba675SRob Herring }; 798*724ba675SRob Herring 799*724ba675SRob Herring apps_rsc: rsc@17830000 { 800*724ba675SRob Herring compatible = "qcom,rpmh-rsc"; 801*724ba675SRob Herring reg = <0x17830000 0x10000>, <0x17840000 0x10000>; 802*724ba675SRob Herring reg-names = "drv-0", "drv-1"; 803*724ba675SRob Herring interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 804*724ba675SRob Herring <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 805*724ba675SRob Herring qcom,tcs-offset = <0xd00>; 806*724ba675SRob Herring qcom,drv-id = <1>; 807*724ba675SRob Herring qcom,tcs-config = <ACTIVE_TCS 2>, <SLEEP_TCS 2>, 808*724ba675SRob Herring <WAKE_TCS 2>, <CONTROL_TCS 1>; 809*724ba675SRob Herring 810*724ba675SRob Herring rpmhcc: clock-controller { 811*724ba675SRob Herring compatible = "qcom,sdx55-rpmh-clk"; 812*724ba675SRob Herring #clock-cells = <1>; 813*724ba675SRob Herring clock-names = "xo"; 814*724ba675SRob Herring clocks = <&xo_board>; 815*724ba675SRob Herring }; 816*724ba675SRob Herring 817*724ba675SRob Herring rpmhpd: power-controller { 818*724ba675SRob Herring compatible = "qcom,sdx55-rpmhpd"; 819*724ba675SRob Herring #power-domain-cells = <1>; 820*724ba675SRob Herring operating-points-v2 = <&rpmhpd_opp_table>; 821*724ba675SRob Herring 822*724ba675SRob Herring rpmhpd_opp_table: opp-table { 823*724ba675SRob Herring compatible = "operating-points-v2"; 824*724ba675SRob Herring 825*724ba675SRob Herring rpmhpd_opp_ret: opp1 { 826*724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; 827*724ba675SRob Herring }; 828*724ba675SRob Herring 829*724ba675SRob Herring rpmhpd_opp_min_svs: opp2 { 830*724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 831*724ba675SRob Herring }; 832*724ba675SRob Herring 833*724ba675SRob Herring rpmhpd_opp_low_svs: opp3 { 834*724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 835*724ba675SRob Herring }; 836*724ba675SRob Herring 837*724ba675SRob Herring rpmhpd_opp_svs: opp4 { 838*724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 839*724ba675SRob Herring }; 840*724ba675SRob Herring 841*724ba675SRob Herring rpmhpd_opp_svs_l1: opp5 { 842*724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 843*724ba675SRob Herring }; 844*724ba675SRob Herring 845*724ba675SRob Herring rpmhpd_opp_nom: opp6 { 846*724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 847*724ba675SRob Herring }; 848*724ba675SRob Herring 849*724ba675SRob Herring rpmhpd_opp_nom_l1: opp7 { 850*724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 851*724ba675SRob Herring }; 852*724ba675SRob Herring 853*724ba675SRob Herring rpmhpd_opp_nom_l2: opp8 { 854*724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>; 855*724ba675SRob Herring }; 856*724ba675SRob Herring 857*724ba675SRob Herring rpmhpd_opp_turbo: opp9 { 858*724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 859*724ba675SRob Herring }; 860*724ba675SRob Herring 861*724ba675SRob Herring rpmhpd_opp_turbo_l1: opp10 { 862*724ba675SRob Herring opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 863*724ba675SRob Herring }; 864*724ba675SRob Herring }; 865*724ba675SRob Herring }; 866*724ba675SRob Herring 867*724ba675SRob Herring apps_bcm_voter: bcm-voter { 868*724ba675SRob Herring compatible = "qcom,bcm-voter"; 869*724ba675SRob Herring }; 870*724ba675SRob Herring }; 871*724ba675SRob Herring }; 872*724ba675SRob Herring 873*724ba675SRob Herring timer { 874*724ba675SRob Herring compatible = "arm,armv7-timer"; 875*724ba675SRob Herring interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 876*724ba675SRob Herring <GIC_PPI 12 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 877*724ba675SRob Herring <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 878*724ba675SRob Herring <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 879*724ba675SRob Herring clock-frequency = <19200000>; 880*724ba675SRob Herring }; 881*724ba675SRob Herring}; 882