xref: /linux/scripts/dtc/include-prefixes/arm/qcom/qcom-msm8974.dtsi (revision d904c09b73fe9b0503e94f1c013d962e87a08123)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0
2724ba675SRob Herring/dts-v1/;
3724ba675SRob Herring
4724ba675SRob Herring#include <dt-bindings/interconnect/qcom,msm8974.h>
5724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h>
6724ba675SRob Herring#include <dt-bindings/clock/qcom,gcc-msm8974.h>
7724ba675SRob Herring#include <dt-bindings/clock/qcom,mmcc-msm8974.h>
8724ba675SRob Herring#include <dt-bindings/clock/qcom,rpmcc.h>
9724ba675SRob Herring#include <dt-bindings/reset/qcom,gcc-msm8974.h>
10724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
11724ba675SRob Herring
12724ba675SRob Herring/ {
13724ba675SRob Herring	#address-cells = <1>;
14724ba675SRob Herring	#size-cells = <1>;
15724ba675SRob Herring	interrupt-parent = <&intc>;
16724ba675SRob Herring
1770189813SLuca Weiss	chosen { };
1870189813SLuca Weiss
19724ba675SRob Herring	clocks {
20724ba675SRob Herring		xo_board: xo_board {
21724ba675SRob Herring			compatible = "fixed-clock";
22724ba675SRob Herring			#clock-cells = <0>;
23724ba675SRob Herring			clock-frequency = <19200000>;
24724ba675SRob Herring		};
25724ba675SRob Herring
26724ba675SRob Herring		sleep_clk: sleep_clk {
27724ba675SRob Herring			compatible = "fixed-clock";
28724ba675SRob Herring			#clock-cells = <0>;
29724ba675SRob Herring			clock-frequency = <32768>;
30724ba675SRob Herring		};
31724ba675SRob Herring	};
32724ba675SRob Herring
33724ba675SRob Herring	cpus {
34724ba675SRob Herring		#address-cells = <1>;
35724ba675SRob Herring		#size-cells = <0>;
3681924ec7SKrzysztof Kozlowski		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
37724ba675SRob Herring
38724ba675SRob Herring		CPU0: cpu@0 {
39724ba675SRob Herring			compatible = "qcom,krait";
40724ba675SRob Herring			enable-method = "qcom,kpss-acc-v2";
41724ba675SRob Herring			device_type = "cpu";
42724ba675SRob Herring			reg = <0>;
43724ba675SRob Herring			next-level-cache = <&L2>;
44724ba675SRob Herring			qcom,acc = <&acc0>;
45724ba675SRob Herring			qcom,saw = <&saw0>;
46724ba675SRob Herring			cpu-idle-states = <&CPU_SPC>;
47724ba675SRob Herring		};
48724ba675SRob Herring
49724ba675SRob Herring		CPU1: cpu@1 {
50724ba675SRob Herring			compatible = "qcom,krait";
51724ba675SRob Herring			enable-method = "qcom,kpss-acc-v2";
52724ba675SRob Herring			device_type = "cpu";
53724ba675SRob Herring			reg = <1>;
54724ba675SRob Herring			next-level-cache = <&L2>;
55724ba675SRob Herring			qcom,acc = <&acc1>;
56724ba675SRob Herring			qcom,saw = <&saw1>;
57724ba675SRob Herring			cpu-idle-states = <&CPU_SPC>;
58724ba675SRob Herring		};
59724ba675SRob Herring
60724ba675SRob Herring		CPU2: cpu@2 {
61724ba675SRob Herring			compatible = "qcom,krait";
62724ba675SRob Herring			enable-method = "qcom,kpss-acc-v2";
63724ba675SRob Herring			device_type = "cpu";
64724ba675SRob Herring			reg = <2>;
65724ba675SRob Herring			next-level-cache = <&L2>;
66724ba675SRob Herring			qcom,acc = <&acc2>;
67724ba675SRob Herring			qcom,saw = <&saw2>;
68724ba675SRob Herring			cpu-idle-states = <&CPU_SPC>;
69724ba675SRob Herring		};
70724ba675SRob Herring
71724ba675SRob Herring		CPU3: cpu@3 {
72724ba675SRob Herring			compatible = "qcom,krait";
73724ba675SRob Herring			enable-method = "qcom,kpss-acc-v2";
74724ba675SRob Herring			device_type = "cpu";
75724ba675SRob Herring			reg = <3>;
76724ba675SRob Herring			next-level-cache = <&L2>;
77724ba675SRob Herring			qcom,acc = <&acc3>;
78724ba675SRob Herring			qcom,saw = <&saw3>;
79724ba675SRob Herring			cpu-idle-states = <&CPU_SPC>;
80724ba675SRob Herring		};
81724ba675SRob Herring
82724ba675SRob Herring		L2: l2-cache {
83724ba675SRob Herring			compatible = "cache";
84724ba675SRob Herring			cache-level = <2>;
856c1561fbSLinus Torvalds			cache-unified;
86724ba675SRob Herring			qcom,saw = <&saw_l2>;
87724ba675SRob Herring		};
88724ba675SRob Herring
89724ba675SRob Herring		idle-states {
90e48919dcSDavid Heidelberg			CPU_SPC: cpu-spc {
91724ba675SRob Herring				compatible = "qcom,idle-state-spc",
92724ba675SRob Herring						"arm,idle-state";
93724ba675SRob Herring				entry-latency-us = <150>;
94724ba675SRob Herring				exit-latency-us = <200>;
95724ba675SRob Herring				min-residency-us = <2000>;
96724ba675SRob Herring			};
97724ba675SRob Herring		};
98724ba675SRob Herring	};
99724ba675SRob Herring
100724ba675SRob Herring	firmware {
101724ba675SRob Herring		scm {
102724ba675SRob Herring			compatible = "qcom,scm-msm8974", "qcom,scm";
103724ba675SRob Herring			clocks = <&gcc GCC_CE1_CLK>, <&gcc GCC_CE1_AXI_CLK>, <&gcc GCC_CE1_AHB_CLK>;
104724ba675SRob Herring			clock-names = "core", "bus", "iface";
105724ba675SRob Herring		};
106724ba675SRob Herring	};
107724ba675SRob Herring
108cad23ffdSLuca Weiss	memory@0 {
109724ba675SRob Herring		device_type = "memory";
110724ba675SRob Herring		reg = <0x0 0x0>;
111724ba675SRob Herring	};
112724ba675SRob Herring
113724ba675SRob Herring	pmu {
114724ba675SRob Herring		compatible = "qcom,krait-pmu";
11581924ec7SKrzysztof Kozlowski		interrupts = <GIC_PPI 7 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
116724ba675SRob Herring	};
117724ba675SRob Herring
118b471a1bcSStephan Gerhold	rpm: remoteproc {
119b471a1bcSStephan Gerhold		compatible = "qcom,msm8974-rpm-proc", "qcom,rpm-proc";
120b471a1bcSStephan Gerhold
12102c58ac7SMatti Lehtimäki		master-stats {
12202c58ac7SMatti Lehtimäki			compatible = "qcom,rpm-master-stats";
12302c58ac7SMatti Lehtimäki			qcom,rpm-msg-ram = <&apss_master_stats>,
12402c58ac7SMatti Lehtimäki					   <&mpss_master_stats>,
12502c58ac7SMatti Lehtimäki					   <&lpss_master_stats>,
12602c58ac7SMatti Lehtimäki					   <&pronto_master_stats>;
12702c58ac7SMatti Lehtimäki			qcom,master-names = "APSS",
12802c58ac7SMatti Lehtimäki					    "MPSS",
12902c58ac7SMatti Lehtimäki					    "LPSS",
13002c58ac7SMatti Lehtimäki					    "PRONTO";
13102c58ac7SMatti Lehtimäki		};
13202c58ac7SMatti Lehtimäki
133b471a1bcSStephan Gerhold		smd-edge {
134b471a1bcSStephan Gerhold			interrupts = <GIC_SPI 168 IRQ_TYPE_EDGE_RISING>;
135*d904c09bSLuca Weiss			mboxes = <&apcs 0>;
136b471a1bcSStephan Gerhold			qcom,smd-edge = <15>;
137b471a1bcSStephan Gerhold
138b471a1bcSStephan Gerhold			rpm_requests: rpm-requests {
139b471a1bcSStephan Gerhold				compatible = "qcom,rpm-msm8974";
140b471a1bcSStephan Gerhold				qcom,smd-channels = "rpm_requests";
141b471a1bcSStephan Gerhold
142b471a1bcSStephan Gerhold				rpmcc: clock-controller {
143b471a1bcSStephan Gerhold					compatible = "qcom,rpmcc-msm8974", "qcom,rpmcc";
144b471a1bcSStephan Gerhold					#clock-cells = <1>;
145b471a1bcSStephan Gerhold					clocks = <&xo_board>;
146b471a1bcSStephan Gerhold					clock-names = "xo";
147b471a1bcSStephan Gerhold				};
148b471a1bcSStephan Gerhold			};
149b471a1bcSStephan Gerhold		};
150b471a1bcSStephan Gerhold	};
151b471a1bcSStephan Gerhold
152724ba675SRob Herring	reserved-memory {
153724ba675SRob Herring		#address-cells = <1>;
154724ba675SRob Herring		#size-cells = <1>;
155724ba675SRob Herring		ranges;
156724ba675SRob Herring
157724ba675SRob Herring		mpss_region: mpss@8000000 {
158724ba675SRob Herring			reg = <0x08000000 0x5100000>;
159724ba675SRob Herring			no-map;
160724ba675SRob Herring		};
161724ba675SRob Herring
162724ba675SRob Herring		mba_region: mba@d100000 {
163724ba675SRob Herring			reg = <0x0d100000 0x100000>;
164724ba675SRob Herring			no-map;
165724ba675SRob Herring		};
166724ba675SRob Herring
167724ba675SRob Herring		wcnss_region: wcnss@d200000 {
168724ba675SRob Herring			reg = <0x0d200000 0xa00000>;
169724ba675SRob Herring			no-map;
170724ba675SRob Herring		};
171724ba675SRob Herring
172724ba675SRob Herring		adsp_region: adsp@dc00000 {
173724ba675SRob Herring			reg = <0x0dc00000 0x1900000>;
174724ba675SRob Herring			no-map;
175724ba675SRob Herring		};
176724ba675SRob Herring
177724ba675SRob Herring		venus_region: memory@f500000 {
178724ba675SRob Herring			reg = <0x0f500000 0x500000>;
179724ba675SRob Herring			no-map;
180724ba675SRob Herring		};
181724ba675SRob Herring
182724ba675SRob Herring		smem_region: smem@fa00000 {
183724ba675SRob Herring			reg = <0xfa00000 0x200000>;
184724ba675SRob Herring			no-map;
185724ba675SRob Herring		};
186724ba675SRob Herring
187724ba675SRob Herring		tz_region: memory@fc00000 {
188724ba675SRob Herring			reg = <0x0fc00000 0x160000>;
189724ba675SRob Herring			no-map;
190724ba675SRob Herring		};
191724ba675SRob Herring
192724ba675SRob Herring		rfsa_mem: memory@fd60000 {
193724ba675SRob Herring			reg = <0x0fd60000 0x20000>;
194724ba675SRob Herring			no-map;
195724ba675SRob Herring		};
196724ba675SRob Herring
197724ba675SRob Herring		rmtfs@fd80000 {
198724ba675SRob Herring			compatible = "qcom,rmtfs-mem";
199724ba675SRob Herring			reg = <0x0fd80000 0x180000>;
200724ba675SRob Herring			no-map;
201724ba675SRob Herring
202724ba675SRob Herring			qcom,client-id = <1>;
203724ba675SRob Herring		};
204724ba675SRob Herring	};
205724ba675SRob Herring
206724ba675SRob Herring	smem {
207724ba675SRob Herring		compatible = "qcom,smem";
208724ba675SRob Herring
209724ba675SRob Herring		memory-region = <&smem_region>;
210724ba675SRob Herring		qcom,rpm-msg-ram = <&rpm_msg_ram>;
211724ba675SRob Herring
212724ba675SRob Herring		hwlocks = <&tcsr_mutex 3>;
213724ba675SRob Herring	};
214724ba675SRob Herring
215724ba675SRob Herring	smp2p-adsp {
216724ba675SRob Herring		compatible = "qcom,smp2p";
217724ba675SRob Herring		qcom,smem = <443>, <429>;
218724ba675SRob Herring
219724ba675SRob Herring		interrupt-parent = <&intc>;
220724ba675SRob Herring		interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>;
221724ba675SRob Herring
222*d904c09bSLuca Weiss		mboxes = <&apcs 10>;
223724ba675SRob Herring
224724ba675SRob Herring		qcom,local-pid = <0>;
225724ba675SRob Herring		qcom,remote-pid = <2>;
226724ba675SRob Herring
227724ba675SRob Herring		adsp_smp2p_out: master-kernel {
228724ba675SRob Herring			qcom,entry-name = "master-kernel";
229724ba675SRob Herring			#qcom,smem-state-cells = <1>;
230724ba675SRob Herring		};
231724ba675SRob Herring
232724ba675SRob Herring		adsp_smp2p_in: slave-kernel {
233724ba675SRob Herring			qcom,entry-name = "slave-kernel";
234724ba675SRob Herring
235724ba675SRob Herring			interrupt-controller;
236724ba675SRob Herring			#interrupt-cells = <2>;
237724ba675SRob Herring		};
238724ba675SRob Herring	};
239724ba675SRob Herring
240724ba675SRob Herring	smp2p-modem {
241724ba675SRob Herring		compatible = "qcom,smp2p";
242724ba675SRob Herring		qcom,smem = <435>, <428>;
243724ba675SRob Herring
244724ba675SRob Herring		interrupt-parent = <&intc>;
245724ba675SRob Herring		interrupts = <GIC_SPI 27 IRQ_TYPE_EDGE_RISING>;
246724ba675SRob Herring
247*d904c09bSLuca Weiss		mboxes = <&apcs 14>;
248724ba675SRob Herring
249724ba675SRob Herring		qcom,local-pid = <0>;
250724ba675SRob Herring		qcom,remote-pid = <1>;
251724ba675SRob Herring
252724ba675SRob Herring		modem_smp2p_out: master-kernel {
253724ba675SRob Herring			qcom,entry-name = "master-kernel";
254724ba675SRob Herring			#qcom,smem-state-cells = <1>;
255724ba675SRob Herring		};
256724ba675SRob Herring
257724ba675SRob Herring		modem_smp2p_in: slave-kernel {
258724ba675SRob Herring			qcom,entry-name = "slave-kernel";
259724ba675SRob Herring
260724ba675SRob Herring			interrupt-controller;
261724ba675SRob Herring			#interrupt-cells = <2>;
262724ba675SRob Herring		};
263724ba675SRob Herring	};
264724ba675SRob Herring
265724ba675SRob Herring	smp2p-wcnss {
266724ba675SRob Herring		compatible = "qcom,smp2p";
267724ba675SRob Herring		qcom,smem = <451>, <431>;
268724ba675SRob Herring
269724ba675SRob Herring		interrupt-parent = <&intc>;
270724ba675SRob Herring		interrupts = <GIC_SPI 143 IRQ_TYPE_EDGE_RISING>;
271724ba675SRob Herring
272*d904c09bSLuca Weiss		mboxes = <&apcs 18>;
273724ba675SRob Herring
274724ba675SRob Herring		qcom,local-pid = <0>;
275724ba675SRob Herring		qcom,remote-pid = <4>;
276724ba675SRob Herring
277724ba675SRob Herring		wcnss_smp2p_out: master-kernel {
278724ba675SRob Herring			qcom,entry-name = "master-kernel";
279724ba675SRob Herring
280724ba675SRob Herring			#qcom,smem-state-cells = <1>;
281724ba675SRob Herring		};
282724ba675SRob Herring
283724ba675SRob Herring		wcnss_smp2p_in: slave-kernel {
284724ba675SRob Herring			qcom,entry-name = "slave-kernel";
285724ba675SRob Herring
286724ba675SRob Herring			interrupt-controller;
287724ba675SRob Herring			#interrupt-cells = <2>;
288724ba675SRob Herring		};
289724ba675SRob Herring	};
290724ba675SRob Herring
291724ba675SRob Herring	smsm {
292724ba675SRob Herring		compatible = "qcom,smsm";
293724ba675SRob Herring
294724ba675SRob Herring		#address-cells = <1>;
295724ba675SRob Herring		#size-cells = <0>;
296724ba675SRob Herring
297724ba675SRob Herring		qcom,ipc-1 = <&apcs 8 13>;
298724ba675SRob Herring		qcom,ipc-2 = <&apcs 8 9>;
299724ba675SRob Herring		qcom,ipc-3 = <&apcs 8 19>;
300724ba675SRob Herring
301724ba675SRob Herring		apps_smsm: apps@0 {
302724ba675SRob Herring			reg = <0>;
303724ba675SRob Herring
304724ba675SRob Herring			#qcom,smem-state-cells = <1>;
305724ba675SRob Herring		};
306724ba675SRob Herring
307724ba675SRob Herring		modem_smsm: modem@1 {
308724ba675SRob Herring			reg = <1>;
309724ba675SRob Herring			interrupts = <GIC_SPI 26 IRQ_TYPE_EDGE_RISING>;
310724ba675SRob Herring
311724ba675SRob Herring			interrupt-controller;
312724ba675SRob Herring			#interrupt-cells = <2>;
313724ba675SRob Herring		};
314724ba675SRob Herring
315724ba675SRob Herring		adsp_smsm: adsp@2 {
316724ba675SRob Herring			reg = <2>;
317724ba675SRob Herring			interrupts = <GIC_SPI 157 IRQ_TYPE_EDGE_RISING>;
318724ba675SRob Herring
319724ba675SRob Herring			interrupt-controller;
320724ba675SRob Herring			#interrupt-cells = <2>;
321724ba675SRob Herring		};
322724ba675SRob Herring
323724ba675SRob Herring		wcnss_smsm: wcnss@7 {
324724ba675SRob Herring			reg = <7>;
325724ba675SRob Herring			interrupts = <GIC_SPI 144 IRQ_TYPE_EDGE_RISING>;
326724ba675SRob Herring
327724ba675SRob Herring			interrupt-controller;
328724ba675SRob Herring			#interrupt-cells = <2>;
329724ba675SRob Herring		};
330724ba675SRob Herring	};
331724ba675SRob Herring
332724ba675SRob Herring	soc: soc {
333724ba675SRob Herring		#address-cells = <1>;
334724ba675SRob Herring		#size-cells = <1>;
335724ba675SRob Herring		ranges;
336724ba675SRob Herring		compatible = "simple-bus";
337724ba675SRob Herring
338724ba675SRob Herring		intc: interrupt-controller@f9000000 {
339724ba675SRob Herring			compatible = "qcom,msm-qgic2";
340724ba675SRob Herring			interrupt-controller;
341724ba675SRob Herring			#interrupt-cells = <3>;
342724ba675SRob Herring			reg = <0xf9000000 0x1000>,
343724ba675SRob Herring			      <0xf9002000 0x1000>;
344724ba675SRob Herring		};
345724ba675SRob Herring
346c133cfc1SLuca Weiss		apcs: mailbox@f9011000 {
347c133cfc1SLuca Weiss			compatible = "qcom,msm8974-apcs-kpss-global",
348c133cfc1SLuca Weiss				     "qcom,msm8994-apcs-kpss-global", "syscon";
349724ba675SRob Herring			reg = <0xf9011000 0x1000>;
350c133cfc1SLuca Weiss			#mbox-cells = <1>;
351724ba675SRob Herring		};
352724ba675SRob Herring
353e624dc49SDmitry Baryshkov		saw_l2: power-manager@f9012000 {
354c0fe5442SDmitry Baryshkov			compatible = "qcom,msm8974-saw2-v2.1-l2", "qcom,saw2";
3554960e06dSLuca Weiss			reg = <0xf9012000 0x1000>;
3564960e06dSLuca Weiss		};
3574960e06dSLuca Weiss
35895053f6bSMatti Lehtimäki		watchdog@f9017000 {
35995053f6bSMatti Lehtimäki			compatible = "qcom,apss-wdt-msm8974", "qcom,kpss-wdt";
36095053f6bSMatti Lehtimäki			reg = <0xf9017000 0x1000>;
36195053f6bSMatti Lehtimäki			interrupts = <GIC_SPI 3 IRQ_TYPE_EDGE_RISING>,
36295053f6bSMatti Lehtimäki				     <GIC_SPI 4 IRQ_TYPE_EDGE_RISING>;
36395053f6bSMatti Lehtimäki			clocks = <&sleep_clk>;
36495053f6bSMatti Lehtimäki		};
36595053f6bSMatti Lehtimäki
366724ba675SRob Herring		timer@f9020000 {
367724ba675SRob Herring			#address-cells = <1>;
368724ba675SRob Herring			#size-cells = <1>;
369724ba675SRob Herring			ranges;
370724ba675SRob Herring			compatible = "arm,armv7-timer-mem";
371724ba675SRob Herring			reg = <0xf9020000 0x1000>;
372724ba675SRob Herring			clock-frequency = <19200000>;
373724ba675SRob Herring
374724ba675SRob Herring			frame@f9021000 {
375724ba675SRob Herring				frame-number = <0>;
376724ba675SRob Herring				interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
377724ba675SRob Herring					     <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
378724ba675SRob Herring				reg = <0xf9021000 0x1000>,
379724ba675SRob Herring				      <0xf9022000 0x1000>;
380724ba675SRob Herring			};
381724ba675SRob Herring
382724ba675SRob Herring			frame@f9023000 {
383724ba675SRob Herring				frame-number = <1>;
384724ba675SRob Herring				interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
385724ba675SRob Herring				reg = <0xf9023000 0x1000>;
386724ba675SRob Herring				status = "disabled";
387724ba675SRob Herring			};
388724ba675SRob Herring
389724ba675SRob Herring			frame@f9024000 {
390724ba675SRob Herring				frame-number = <2>;
391724ba675SRob Herring				interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
392724ba675SRob Herring				reg = <0xf9024000 0x1000>;
393724ba675SRob Herring				status = "disabled";
394724ba675SRob Herring			};
395724ba675SRob Herring
396724ba675SRob Herring			frame@f9025000 {
397724ba675SRob Herring				frame-number = <3>;
398724ba675SRob Herring				interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
399724ba675SRob Herring				reg = <0xf9025000 0x1000>;
400724ba675SRob Herring				status = "disabled";
401724ba675SRob Herring			};
402724ba675SRob Herring
403724ba675SRob Herring			frame@f9026000 {
404724ba675SRob Herring				frame-number = <4>;
405724ba675SRob Herring				interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
406724ba675SRob Herring				reg = <0xf9026000 0x1000>;
407724ba675SRob Herring				status = "disabled";
408724ba675SRob Herring			};
409724ba675SRob Herring
410724ba675SRob Herring			frame@f9027000 {
411724ba675SRob Herring				frame-number = <5>;
412724ba675SRob Herring				interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
413724ba675SRob Herring				reg = <0xf9027000 0x1000>;
414724ba675SRob Herring				status = "disabled";
415724ba675SRob Herring			};
416724ba675SRob Herring
417724ba675SRob Herring			frame@f9028000 {
418724ba675SRob Herring				frame-number = <6>;
419724ba675SRob Herring				interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
420724ba675SRob Herring				reg = <0xf9028000 0x1000>;
421724ba675SRob Herring				status = "disabled";
422724ba675SRob Herring			};
423724ba675SRob Herring		};
424724ba675SRob Herring
425724ba675SRob Herring		acc0: power-manager@f9088000 {
426724ba675SRob Herring			compatible = "qcom,kpss-acc-v2";
427724ba675SRob Herring			reg = <0xf9088000 0x1000>, <0xf9008000 0x1000>;
428724ba675SRob Herring		};
429724ba675SRob Herring
430e624dc49SDmitry Baryshkov		saw0: power-manager@f9089000 {
4314960e06dSLuca Weiss			compatible = "qcom,msm8974-saw2-v2.1-cpu", "qcom,saw2";
4324960e06dSLuca Weiss			reg = <0xf9089000 0x1000>, <0xf9009000 0x1000>;
4334960e06dSLuca Weiss		};
4344960e06dSLuca Weiss
435724ba675SRob Herring		acc1: power-manager@f9098000 {
436724ba675SRob Herring			compatible = "qcom,kpss-acc-v2";
437724ba675SRob Herring			reg = <0xf9098000 0x1000>, <0xf9008000 0x1000>;
438724ba675SRob Herring		};
439724ba675SRob Herring
440e624dc49SDmitry Baryshkov		saw1: power-manager@f9099000 {
4414960e06dSLuca Weiss			compatible = "qcom,msm8974-saw2-v2.1-cpu", "qcom,saw2";
4424960e06dSLuca Weiss			reg = <0xf9099000 0x1000>, <0xf9009000 0x1000>;
4434960e06dSLuca Weiss		};
4444960e06dSLuca Weiss
445724ba675SRob Herring		acc2: power-manager@f90a8000 {
446724ba675SRob Herring			compatible = "qcom,kpss-acc-v2";
447724ba675SRob Herring			reg = <0xf90a8000 0x1000>, <0xf9008000 0x1000>;
448724ba675SRob Herring		};
449724ba675SRob Herring
450e624dc49SDmitry Baryshkov		saw2: power-manager@f90a9000 {
4514960e06dSLuca Weiss			compatible = "qcom,msm8974-saw2-v2.1-cpu", "qcom,saw2";
4524960e06dSLuca Weiss			reg = <0xf90a9000 0x1000>, <0xf9009000 0x1000>;
4534960e06dSLuca Weiss		};
4544960e06dSLuca Weiss
455724ba675SRob Herring		acc3: power-manager@f90b8000 {
456724ba675SRob Herring			compatible = "qcom,kpss-acc-v2";
457724ba675SRob Herring			reg = <0xf90b8000 0x1000>, <0xf9008000 0x1000>;
458724ba675SRob Herring		};
459724ba675SRob Herring
460e624dc49SDmitry Baryshkov		saw3: power-manager@f90b9000 {
4614960e06dSLuca Weiss			compatible = "qcom,msm8974-saw2-v2.1-cpu", "qcom,saw2";
4624960e06dSLuca Weiss			reg = <0xf90b9000 0x1000>, <0xf9009000 0x1000>;
4634960e06dSLuca Weiss		};
4644960e06dSLuca Weiss
465724ba675SRob Herring		sdhc_1: mmc@f9824900 {
466724ba675SRob Herring			compatible = "qcom,msm8974-sdhci", "qcom,sdhci-msm-v4";
467724ba675SRob Herring			reg = <0xf9824900 0x11c>, <0xf9824000 0x800>;
468724ba675SRob Herring			reg-names = "hc", "core";
469724ba675SRob Herring			interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
470724ba675SRob Herring				     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
471724ba675SRob Herring			interrupt-names = "hc_irq", "pwr_irq";
472724ba675SRob Herring			clocks = <&gcc GCC_SDCC1_AHB_CLK>,
473724ba675SRob Herring				 <&gcc GCC_SDCC1_APPS_CLK>,
474724ba675SRob Herring				 <&xo_board>;
475724ba675SRob Herring			clock-names = "iface", "core", "xo";
476724ba675SRob Herring			bus-width = <8>;
477724ba675SRob Herring			non-removable;
478724ba675SRob Herring
479724ba675SRob Herring			status = "disabled";
480724ba675SRob Herring		};
481724ba675SRob Herring
482724ba675SRob Herring		sdhc_3: mmc@f9864900 {
483724ba675SRob Herring			compatible = "qcom,msm8974-sdhci", "qcom,sdhci-msm-v4";
484724ba675SRob Herring			reg = <0xf9864900 0x11c>, <0xf9864000 0x800>;
485724ba675SRob Herring			reg-names = "hc", "core";
486724ba675SRob Herring			interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
487724ba675SRob Herring				     <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
488724ba675SRob Herring			interrupt-names = "hc_irq", "pwr_irq";
489724ba675SRob Herring			clocks = <&gcc GCC_SDCC3_AHB_CLK>,
490724ba675SRob Herring				 <&gcc GCC_SDCC3_APPS_CLK>,
491724ba675SRob Herring				 <&xo_board>;
492724ba675SRob Herring			clock-names = "iface", "core", "xo";
493724ba675SRob Herring			bus-width = <4>;
494724ba675SRob Herring
495724ba675SRob Herring			#address-cells = <1>;
496724ba675SRob Herring			#size-cells = <0>;
497724ba675SRob Herring
498724ba675SRob Herring			status = "disabled";
499724ba675SRob Herring		};
500724ba675SRob Herring
501724ba675SRob Herring		sdhc_2: mmc@f98a4900 {
502724ba675SRob Herring			compatible = "qcom,msm8974-sdhci", "qcom,sdhci-msm-v4";
503724ba675SRob Herring			reg = <0xf98a4900 0x11c>, <0xf98a4000 0x800>;
504724ba675SRob Herring			reg-names = "hc", "core";
505724ba675SRob Herring			interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
506724ba675SRob Herring				     <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
507724ba675SRob Herring			interrupt-names = "hc_irq", "pwr_irq";
508724ba675SRob Herring			clocks = <&gcc GCC_SDCC2_AHB_CLK>,
509724ba675SRob Herring				 <&gcc GCC_SDCC2_APPS_CLK>,
510724ba675SRob Herring				 <&xo_board>;
511724ba675SRob Herring			clock-names = "iface", "core", "xo";
512724ba675SRob Herring			bus-width = <4>;
513724ba675SRob Herring
514724ba675SRob Herring			#address-cells = <1>;
515724ba675SRob Herring			#size-cells = <0>;
516724ba675SRob Herring
517724ba675SRob Herring			status = "disabled";
518724ba675SRob Herring		};
519724ba675SRob Herring
520724ba675SRob Herring		blsp1_uart1: serial@f991d000 {
521724ba675SRob Herring			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
522724ba675SRob Herring			reg = <0xf991d000 0x1000>;
523724ba675SRob Herring			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
524724ba675SRob Herring			clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
525724ba675SRob Herring			clock-names = "core", "iface";
526724ba675SRob Herring			status = "disabled";
527724ba675SRob Herring		};
528724ba675SRob Herring
529724ba675SRob Herring		blsp1_uart2: serial@f991e000 {
530724ba675SRob Herring			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
531724ba675SRob Herring			reg = <0xf991e000 0x1000>;
532724ba675SRob Herring			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
533724ba675SRob Herring			clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
534724ba675SRob Herring			clock-names = "core", "iface";
535724ba675SRob Herring			pinctrl-names = "default";
536724ba675SRob Herring			pinctrl-0 = <&blsp1_uart2_default>;
537724ba675SRob Herring			status = "disabled";
538724ba675SRob Herring		};
539724ba675SRob Herring
540724ba675SRob Herring		blsp1_i2c1: i2c@f9923000 {
541724ba675SRob Herring			status = "disabled";
542724ba675SRob Herring			compatible = "qcom,i2c-qup-v2.1.1";
543724ba675SRob Herring			reg = <0xf9923000 0x1000>;
54481924ec7SKrzysztof Kozlowski			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
545724ba675SRob Herring			clocks = <&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
546724ba675SRob Herring			clock-names = "core", "iface";
547724ba675SRob Herring			pinctrl-names = "default", "sleep";
548724ba675SRob Herring			pinctrl-0 = <&blsp1_i2c1_default>;
549724ba675SRob Herring			pinctrl-1 = <&blsp1_i2c1_sleep>;
550724ba675SRob Herring			#address-cells = <1>;
551724ba675SRob Herring			#size-cells = <0>;
552724ba675SRob Herring		};
553724ba675SRob Herring
554724ba675SRob Herring		blsp1_i2c2: i2c@f9924000 {
555724ba675SRob Herring			status = "disabled";
556724ba675SRob Herring			compatible = "qcom,i2c-qup-v2.1.1";
557724ba675SRob Herring			reg = <0xf9924000 0x1000>;
558724ba675SRob Herring			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
559724ba675SRob Herring			clocks = <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
560724ba675SRob Herring			clock-names = "core", "iface";
561724ba675SRob Herring			pinctrl-names = "default", "sleep";
562724ba675SRob Herring			pinctrl-0 = <&blsp1_i2c2_default>;
563724ba675SRob Herring			pinctrl-1 = <&blsp1_i2c2_sleep>;
564724ba675SRob Herring			#address-cells = <1>;
565724ba675SRob Herring			#size-cells = <0>;
566724ba675SRob Herring		};
567724ba675SRob Herring
568724ba675SRob Herring		blsp1_i2c3: i2c@f9925000 {
569724ba675SRob Herring			status = "disabled";
570724ba675SRob Herring			compatible = "qcom,i2c-qup-v2.1.1";
571724ba675SRob Herring			reg = <0xf9925000 0x1000>;
57281924ec7SKrzysztof Kozlowski			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
573724ba675SRob Herring			clocks = <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
574724ba675SRob Herring			clock-names = "core", "iface";
575724ba675SRob Herring			pinctrl-names = "default", "sleep";
576724ba675SRob Herring			pinctrl-0 = <&blsp1_i2c3_default>;
577724ba675SRob Herring			pinctrl-1 = <&blsp1_i2c3_sleep>;
578724ba675SRob Herring			#address-cells = <1>;
579724ba675SRob Herring			#size-cells = <0>;
580724ba675SRob Herring		};
581724ba675SRob Herring
582724ba675SRob Herring		blsp1_i2c6: i2c@f9928000 {
583724ba675SRob Herring			status = "disabled";
584724ba675SRob Herring			compatible = "qcom,i2c-qup-v2.1.1";
585724ba675SRob Herring			reg = <0xf9928000 0x1000>;
586724ba675SRob Herring			interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
587724ba675SRob Herring			clocks = <&gcc GCC_BLSP1_QUP6_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
588724ba675SRob Herring			clock-names = "core", "iface";
589724ba675SRob Herring			pinctrl-names = "default", "sleep";
590724ba675SRob Herring			pinctrl-0 = <&blsp1_i2c6_default>;
591724ba675SRob Herring			pinctrl-1 = <&blsp1_i2c6_sleep>;
592724ba675SRob Herring			#address-cells = <1>;
593724ba675SRob Herring			#size-cells = <0>;
594724ba675SRob Herring		};
595724ba675SRob Herring
596724ba675SRob Herring		blsp2_dma: dma-controller@f9944000 {
597724ba675SRob Herring			compatible = "qcom,bam-v1.4.0";
598724ba675SRob Herring			reg = <0xf9944000 0x19000>;
599724ba675SRob Herring			interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>;
600724ba675SRob Herring			clocks = <&gcc GCC_BLSP2_AHB_CLK>;
601724ba675SRob Herring			clock-names = "bam_clk";
602724ba675SRob Herring			#dma-cells = <1>;
603724ba675SRob Herring			qcom,ee = <0>;
604724ba675SRob Herring		};
605724ba675SRob Herring
606724ba675SRob Herring		blsp2_uart1: serial@f995d000 {
607724ba675SRob Herring			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
608724ba675SRob Herring			reg = <0xf995d000 0x1000>;
609724ba675SRob Herring			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
610724ba675SRob Herring			clocks = <&gcc GCC_BLSP2_UART1_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>;
611724ba675SRob Herring			clock-names = "core", "iface";
612724ba675SRob Herring			pinctrl-names = "default", "sleep";
613724ba675SRob Herring			pinctrl-0 = <&blsp2_uart1_default>;
614724ba675SRob Herring			pinctrl-1 = <&blsp2_uart1_sleep>;
615724ba675SRob Herring			status = "disabled";
616724ba675SRob Herring		};
617724ba675SRob Herring
618724ba675SRob Herring		blsp2_uart2: serial@f995e000 {
619724ba675SRob Herring			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
620724ba675SRob Herring			reg = <0xf995e000 0x1000>;
621724ba675SRob Herring			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
622724ba675SRob Herring			clocks = <&gcc GCC_BLSP2_UART2_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>;
623724ba675SRob Herring			clock-names = "core", "iface";
624724ba675SRob Herring			status = "disabled";
625724ba675SRob Herring		};
626724ba675SRob Herring
627724ba675SRob Herring		blsp2_uart4: serial@f9960000 {
628724ba675SRob Herring			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
629724ba675SRob Herring			reg = <0xf9960000 0x1000>;
630724ba675SRob Herring			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
631724ba675SRob Herring			clocks = <&gcc GCC_BLSP2_UART4_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>;
632724ba675SRob Herring			clock-names = "core", "iface";
633724ba675SRob Herring			pinctrl-names = "default";
634724ba675SRob Herring			pinctrl-0 = <&blsp2_uart4_default>;
635724ba675SRob Herring			status = "disabled";
636724ba675SRob Herring		};
637724ba675SRob Herring
638724ba675SRob Herring		blsp2_i2c2: i2c@f9964000 {
639724ba675SRob Herring			status = "disabled";
640724ba675SRob Herring			compatible = "qcom,i2c-qup-v2.1.1";
641724ba675SRob Herring			reg = <0xf9964000 0x1000>;
642724ba675SRob Herring			interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
643724ba675SRob Herring			clocks = <&gcc GCC_BLSP2_QUP2_I2C_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>;
644724ba675SRob Herring			clock-names = "core", "iface";
645724ba675SRob Herring			pinctrl-names = "default", "sleep";
646724ba675SRob Herring			pinctrl-0 = <&blsp2_i2c2_default>;
647724ba675SRob Herring			pinctrl-1 = <&blsp2_i2c2_sleep>;
648724ba675SRob Herring			#address-cells = <1>;
649724ba675SRob Herring			#size-cells = <0>;
650724ba675SRob Herring		};
651724ba675SRob Herring
652724ba675SRob Herring		blsp2_i2c5: i2c@f9967000 {
653724ba675SRob Herring			status = "disabled";
654724ba675SRob Herring			compatible = "qcom,i2c-qup-v2.1.1";
655724ba675SRob Herring			reg = <0xf9967000 0x1000>;
656724ba675SRob Herring			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
657724ba675SRob Herring			clocks = <&gcc GCC_BLSP2_QUP5_I2C_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>;
658724ba675SRob Herring			clock-names = "core", "iface";
659724ba675SRob Herring			dmas = <&blsp2_dma 20>, <&blsp2_dma 21>;
660724ba675SRob Herring			dma-names = "tx", "rx";
661724ba675SRob Herring			pinctrl-names = "default", "sleep";
662724ba675SRob Herring			pinctrl-0 = <&blsp2_i2c5_default>;
663724ba675SRob Herring			pinctrl-1 = <&blsp2_i2c5_sleep>;
664724ba675SRob Herring			#address-cells = <1>;
665724ba675SRob Herring			#size-cells = <0>;
666724ba675SRob Herring		};
667724ba675SRob Herring
668724ba675SRob Herring		blsp2_i2c6: i2c@f9968000 {
669724ba675SRob Herring			status = "disabled";
670724ba675SRob Herring			compatible = "qcom,i2c-qup-v2.1.1";
671724ba675SRob Herring			reg = <0xf9968000 0x1000>;
67281924ec7SKrzysztof Kozlowski			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
673724ba675SRob Herring			clocks = <&gcc GCC_BLSP2_QUP6_I2C_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>;
674724ba675SRob Herring			clock-names = "core", "iface";
675724ba675SRob Herring			pinctrl-names = "default", "sleep";
676724ba675SRob Herring			pinctrl-0 = <&blsp2_i2c6_default>;
677724ba675SRob Herring			pinctrl-1 = <&blsp2_i2c6_sleep>;
678724ba675SRob Herring			#address-cells = <1>;
679724ba675SRob Herring			#size-cells = <0>;
680724ba675SRob Herring		};
681724ba675SRob Herring
682724ba675SRob Herring		usb: usb@f9a55000 {
683724ba675SRob Herring			compatible = "qcom,ci-hdrc";
684724ba675SRob Herring			reg = <0xf9a55000 0x200>,
685724ba675SRob Herring			      <0xf9a55200 0x200>;
686724ba675SRob Herring			interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
687724ba675SRob Herring			clocks = <&gcc GCC_USB_HS_AHB_CLK>,
688724ba675SRob Herring				 <&gcc GCC_USB_HS_SYSTEM_CLK>;
689724ba675SRob Herring			clock-names = "iface", "core";
690724ba675SRob Herring			assigned-clocks = <&gcc GCC_USB_HS_SYSTEM_CLK>;
691724ba675SRob Herring			assigned-clock-rates = <75000000>;
692724ba675SRob Herring			resets = <&gcc GCC_USB_HS_BCR>;
693724ba675SRob Herring			reset-names = "core";
694724ba675SRob Herring			phy_type = "ulpi";
695724ba675SRob Herring			dr_mode = "otg";
696724ba675SRob Herring			ahb-burst-config = <0>;
697724ba675SRob Herring			phy-names = "usb-phy";
698724ba675SRob Herring			status = "disabled";
699724ba675SRob Herring			#reset-cells = <1>;
700724ba675SRob Herring
701724ba675SRob Herring			ulpi {
702724ba675SRob Herring				usb_hs1_phy: phy-0 {
703724ba675SRob Herring					compatible = "qcom,usb-hs-phy-msm8974",
704724ba675SRob Herring						     "qcom,usb-hs-phy";
705724ba675SRob Herring					#phy-cells = <0>;
706724ba675SRob Herring					clocks = <&xo_board>, <&gcc GCC_USB2A_PHY_SLEEP_CLK>;
707724ba675SRob Herring					clock-names = "ref", "sleep";
708724ba675SRob Herring					resets = <&gcc GCC_USB2A_PHY_BCR>, <&usb 0>;
709724ba675SRob Herring					reset-names = "phy", "por";
710724ba675SRob Herring					status = "disabled";
711724ba675SRob Herring				};
712724ba675SRob Herring
713724ba675SRob Herring				usb_hs2_phy: phy-1 {
714724ba675SRob Herring					compatible = "qcom,usb-hs-phy-msm8974",
715724ba675SRob Herring						     "qcom,usb-hs-phy";
716724ba675SRob Herring					#phy-cells = <0>;
717724ba675SRob Herring					clocks = <&xo_board>, <&gcc GCC_USB2B_PHY_SLEEP_CLK>;
718724ba675SRob Herring					clock-names = "ref", "sleep";
719724ba675SRob Herring					resets = <&gcc GCC_USB2B_PHY_BCR>, <&usb 1>;
720724ba675SRob Herring					reset-names = "phy", "por";
721724ba675SRob Herring					status = "disabled";
722724ba675SRob Herring				};
723724ba675SRob Herring			};
724724ba675SRob Herring		};
725724ba675SRob Herring
726724ba675SRob Herring		rng@f9bff000 {
727724ba675SRob Herring			compatible = "qcom,prng";
728724ba675SRob Herring			reg = <0xf9bff000 0x200>;
729724ba675SRob Herring			clocks = <&gcc GCC_PRNG_AHB_CLK>;
730724ba675SRob Herring			clock-names = "core";
731724ba675SRob Herring		};
732724ba675SRob Herring
733724ba675SRob Herring		pronto: remoteproc@fb204000 {
734724ba675SRob Herring			compatible = "qcom,pronto-v2-pil", "qcom,pronto";
735724ba675SRob Herring			reg = <0xfb204000 0x2000>, <0xfb202000 0x1000>, <0xfb21b000 0x3000>;
736724ba675SRob Herring			reg-names = "ccu", "dxe", "pmu";
737724ba675SRob Herring
738724ba675SRob Herring			memory-region = <&wcnss_region>;
739724ba675SRob Herring
740724ba675SRob Herring			interrupts-extended = <&intc GIC_SPI 149 IRQ_TYPE_EDGE_RISING>,
741724ba675SRob Herring					      <&wcnss_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
742724ba675SRob Herring					      <&wcnss_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
743724ba675SRob Herring					      <&wcnss_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
744724ba675SRob Herring					      <&wcnss_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
745724ba675SRob Herring			interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack";
746724ba675SRob Herring
747724ba675SRob Herring			qcom,smem-states = <&wcnss_smp2p_out 0>;
748724ba675SRob Herring			qcom,smem-state-names = "stop";
749724ba675SRob Herring
750724ba675SRob Herring			status = "disabled";
751724ba675SRob Herring
752724ba675SRob Herring			iris {
753724ba675SRob Herring				compatible = "qcom,wcn3680";
754724ba675SRob Herring
755724ba675SRob Herring				clocks = <&rpmcc RPM_SMD_CXO_A2>;
756724ba675SRob Herring				clock-names = "xo";
757724ba675SRob Herring			};
758724ba675SRob Herring
759724ba675SRob Herring			smd-edge {
760724ba675SRob Herring				interrupts = <GIC_SPI 142 IRQ_TYPE_EDGE_RISING>;
761724ba675SRob Herring
762*d904c09bSLuca Weiss				mboxes = <&apcs 17>;
763724ba675SRob Herring				qcom,smd-edge = <6>;
764724ba675SRob Herring
765724ba675SRob Herring				wcnss {
766724ba675SRob Herring					compatible = "qcom,wcnss";
767724ba675SRob Herring					qcom,smd-channels = "WCNSS_CTRL";
768724ba675SRob Herring					status = "disabled";
769724ba675SRob Herring
770724ba675SRob Herring					qcom,mmio = <&pronto>;
771724ba675SRob Herring
772724ba675SRob Herring					bluetooth {
773724ba675SRob Herring						compatible = "qcom,wcnss-bt";
774724ba675SRob Herring					};
775724ba675SRob Herring
776724ba675SRob Herring					wifi {
777724ba675SRob Herring						compatible = "qcom,wcnss-wlan";
778724ba675SRob Herring
779724ba675SRob Herring						interrupts = <GIC_SPI 145 IRQ_TYPE_EDGE_RISING>,
780724ba675SRob Herring							     <GIC_SPI 146 IRQ_TYPE_EDGE_RISING>;
781724ba675SRob Herring						interrupt-names = "tx", "rx";
782724ba675SRob Herring
783724ba675SRob Herring						qcom,smem-states = <&apps_smsm 10>, <&apps_smsm 9>;
784724ba675SRob Herring						qcom,smem-state-names = "tx-enable",
785724ba675SRob Herring									"tx-rings-empty";
786724ba675SRob Herring					};
787724ba675SRob Herring				};
788724ba675SRob Herring			};
789724ba675SRob Herring		};
790724ba675SRob Herring
791724ba675SRob Herring		sram@fc190000 {
792724ba675SRob Herring			compatible = "qcom,msm8974-rpm-stats";
793724ba675SRob Herring			reg = <0xfc190000 0x10000>;
794724ba675SRob Herring		};
795724ba675SRob Herring
796724ba675SRob Herring		etf@fc307000 {
797724ba675SRob Herring			compatible = "arm,coresight-tmc", "arm,primecell";
798724ba675SRob Herring			reg = <0xfc307000 0x1000>;
799724ba675SRob Herring
800724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
801724ba675SRob Herring			clock-names = "apb_pclk", "atclk";
802724ba675SRob Herring
803724ba675SRob Herring			out-ports {
804724ba675SRob Herring				port {
805724ba675SRob Herring					etf_out: endpoint {
806724ba675SRob Herring						remote-endpoint = <&replicator_in>;
807724ba675SRob Herring					};
808724ba675SRob Herring				};
809724ba675SRob Herring			};
810724ba675SRob Herring
811724ba675SRob Herring			in-ports {
812724ba675SRob Herring				port {
813724ba675SRob Herring					etf_in: endpoint {
814724ba675SRob Herring						remote-endpoint = <&merger_out>;
815724ba675SRob Herring					};
816724ba675SRob Herring				};
817724ba675SRob Herring			};
818724ba675SRob Herring		};
819724ba675SRob Herring
820724ba675SRob Herring		tpiu@fc318000 {
821724ba675SRob Herring			compatible = "arm,coresight-tpiu", "arm,primecell";
822724ba675SRob Herring			reg = <0xfc318000 0x1000>;
823724ba675SRob Herring
824724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
825724ba675SRob Herring			clock-names = "apb_pclk", "atclk";
826724ba675SRob Herring
827724ba675SRob Herring			in-ports {
828724ba675SRob Herring				port {
829724ba675SRob Herring					tpiu_in: endpoint {
830724ba675SRob Herring						remote-endpoint = <&replicator_out1>;
831724ba675SRob Herring					};
832724ba675SRob Herring				 };
833724ba675SRob Herring			};
834724ba675SRob Herring		};
835724ba675SRob Herring
836724ba675SRob Herring		funnel@fc31a000 {
837724ba675SRob Herring			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
838724ba675SRob Herring			reg = <0xfc31a000 0x1000>;
839724ba675SRob Herring
840724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
841724ba675SRob Herring			clock-names = "apb_pclk", "atclk";
842724ba675SRob Herring
843724ba675SRob Herring			in-ports {
844724ba675SRob Herring				#address-cells = <1>;
845724ba675SRob Herring				#size-cells = <0>;
846724ba675SRob Herring
847724ba675SRob Herring				/*
848724ba675SRob Herring				 * Not described input ports:
849724ba675SRob Herring				 * 0 - not-connected
850724ba675SRob Herring				 * 1 - connected trought funnel to Multimedia CPU
851724ba675SRob Herring				 * 2 - connected to Wireless CPU
852724ba675SRob Herring				 * 3 - not-connected
853724ba675SRob Herring				 * 4 - not-connected
854724ba675SRob Herring				 * 6 - not-connected
855724ba675SRob Herring				 * 7 - connected to STM
856724ba675SRob Herring				 */
857724ba675SRob Herring				port@5 {
858724ba675SRob Herring					reg = <5>;
859724ba675SRob Herring					funnel1_in5: endpoint {
860724ba675SRob Herring						remote-endpoint = <&kpss_out>;
861724ba675SRob Herring					};
862724ba675SRob Herring				};
863724ba675SRob Herring			};
864724ba675SRob Herring
865724ba675SRob Herring			out-ports {
866724ba675SRob Herring				port {
867724ba675SRob Herring					funnel1_out: endpoint {
868724ba675SRob Herring						remote-endpoint = <&merger_in1>;
869724ba675SRob Herring					};
870724ba675SRob Herring				};
871724ba675SRob Herring			};
872724ba675SRob Herring		};
873724ba675SRob Herring
874724ba675SRob Herring		funnel@fc31b000 {
875724ba675SRob Herring			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
876724ba675SRob Herring			reg = <0xfc31b000 0x1000>;
877724ba675SRob Herring
878724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
879724ba675SRob Herring			clock-names = "apb_pclk", "atclk";
880724ba675SRob Herring
881724ba675SRob Herring			in-ports {
882724ba675SRob Herring				#address-cells = <1>;
883724ba675SRob Herring				#size-cells = <0>;
884724ba675SRob Herring
885724ba675SRob Herring				/*
886724ba675SRob Herring				 * Not described input ports:
887724ba675SRob Herring				 * 0 - connected trought funnel to Audio, Modem and
888724ba675SRob Herring				 *     Resource and Power Manager CPU's
889724ba675SRob Herring				 * 2...7 - not-connected
890724ba675SRob Herring				 */
891724ba675SRob Herring				port@1 {
892724ba675SRob Herring					reg = <1>;
893724ba675SRob Herring					merger_in1: endpoint {
894724ba675SRob Herring						remote-endpoint = <&funnel1_out>;
895724ba675SRob Herring					};
896724ba675SRob Herring				};
897724ba675SRob Herring			};
898724ba675SRob Herring
899724ba675SRob Herring			out-ports {
900724ba675SRob Herring				port {
901724ba675SRob Herring					merger_out: endpoint {
902724ba675SRob Herring						remote-endpoint = <&etf_in>;
903724ba675SRob Herring					};
904724ba675SRob Herring				};
905724ba675SRob Herring			};
906724ba675SRob Herring		};
907724ba675SRob Herring
908724ba675SRob Herring		replicator@fc31c000 {
909724ba675SRob Herring			compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
910724ba675SRob Herring			reg = <0xfc31c000 0x1000>;
911724ba675SRob Herring
912724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
913724ba675SRob Herring			clock-names = "apb_pclk", "atclk";
914724ba675SRob Herring
915724ba675SRob Herring			out-ports {
916724ba675SRob Herring				#address-cells = <1>;
917724ba675SRob Herring				#size-cells = <0>;
918724ba675SRob Herring
919724ba675SRob Herring				port@0 {
920724ba675SRob Herring					reg = <0>;
921724ba675SRob Herring					replicator_out0: endpoint {
922724ba675SRob Herring						remote-endpoint = <&etr_in>;
923724ba675SRob Herring					};
924724ba675SRob Herring				};
925724ba675SRob Herring				port@1 {
926724ba675SRob Herring					reg = <1>;
927724ba675SRob Herring					replicator_out1: endpoint {
928724ba675SRob Herring						remote-endpoint = <&tpiu_in>;
929724ba675SRob Herring					};
930724ba675SRob Herring				};
931724ba675SRob Herring			};
932724ba675SRob Herring
933724ba675SRob Herring			in-ports {
934724ba675SRob Herring				port {
935724ba675SRob Herring					replicator_in: endpoint {
936724ba675SRob Herring						remote-endpoint = <&etf_out>;
937724ba675SRob Herring					};
938724ba675SRob Herring				};
939724ba675SRob Herring			};
940724ba675SRob Herring		};
941724ba675SRob Herring
942724ba675SRob Herring		etr@fc322000 {
943724ba675SRob Herring			compatible = "arm,coresight-tmc", "arm,primecell";
944724ba675SRob Herring			reg = <0xfc322000 0x1000>;
945724ba675SRob Herring
946724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
947724ba675SRob Herring			clock-names = "apb_pclk", "atclk";
948724ba675SRob Herring
949724ba675SRob Herring			in-ports {
950724ba675SRob Herring				port {
951724ba675SRob Herring					etr_in: endpoint {
952724ba675SRob Herring						remote-endpoint = <&replicator_out0>;
953724ba675SRob Herring					};
954724ba675SRob Herring				};
955724ba675SRob Herring			};
956724ba675SRob Herring		};
957724ba675SRob Herring
958724ba675SRob Herring		etm@fc33c000 {
959724ba675SRob Herring			compatible = "arm,coresight-etm4x", "arm,primecell";
960724ba675SRob Herring			reg = <0xfc33c000 0x1000>;
961724ba675SRob Herring
962724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
963724ba675SRob Herring			clock-names = "apb_pclk", "atclk";
964724ba675SRob Herring
965724ba675SRob Herring			cpu = <&CPU0>;
966724ba675SRob Herring
967724ba675SRob Herring			out-ports {
968724ba675SRob Herring				port {
969724ba675SRob Herring					etm0_out: endpoint {
970724ba675SRob Herring						remote-endpoint = <&kpss_in0>;
971724ba675SRob Herring					};
972724ba675SRob Herring				};
973724ba675SRob Herring			};
974724ba675SRob Herring		};
975724ba675SRob Herring
976724ba675SRob Herring		etm@fc33d000 {
977724ba675SRob Herring			compatible = "arm,coresight-etm4x", "arm,primecell";
978724ba675SRob Herring			reg = <0xfc33d000 0x1000>;
979724ba675SRob Herring
980724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
981724ba675SRob Herring			clock-names = "apb_pclk", "atclk";
982724ba675SRob Herring
983724ba675SRob Herring			cpu = <&CPU1>;
984724ba675SRob Herring
985724ba675SRob Herring			out-ports {
986724ba675SRob Herring				port {
987724ba675SRob Herring					etm1_out: endpoint {
988724ba675SRob Herring						remote-endpoint = <&kpss_in1>;
989724ba675SRob Herring					};
990724ba675SRob Herring				};
991724ba675SRob Herring			};
992724ba675SRob Herring		};
993724ba675SRob Herring
994724ba675SRob Herring		etm@fc33e000 {
995724ba675SRob Herring			compatible = "arm,coresight-etm4x", "arm,primecell";
996724ba675SRob Herring			reg = <0xfc33e000 0x1000>;
997724ba675SRob Herring
998724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
999724ba675SRob Herring			clock-names = "apb_pclk", "atclk";
1000724ba675SRob Herring
1001724ba675SRob Herring			cpu = <&CPU2>;
1002724ba675SRob Herring
1003724ba675SRob Herring			out-ports {
1004724ba675SRob Herring				port {
1005724ba675SRob Herring					etm2_out: endpoint {
1006724ba675SRob Herring						remote-endpoint = <&kpss_in2>;
1007724ba675SRob Herring					};
1008724ba675SRob Herring				};
1009724ba675SRob Herring			};
1010724ba675SRob Herring		};
1011724ba675SRob Herring
1012724ba675SRob Herring		etm@fc33f000 {
1013724ba675SRob Herring			compatible = "arm,coresight-etm4x", "arm,primecell";
1014724ba675SRob Herring			reg = <0xfc33f000 0x1000>;
1015724ba675SRob Herring
1016724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1017724ba675SRob Herring			clock-names = "apb_pclk", "atclk";
1018724ba675SRob Herring
1019724ba675SRob Herring			cpu = <&CPU3>;
1020724ba675SRob Herring
1021724ba675SRob Herring			out-ports {
1022724ba675SRob Herring				port {
1023724ba675SRob Herring					etm3_out: endpoint {
1024724ba675SRob Herring						remote-endpoint = <&kpss_in3>;
1025724ba675SRob Herring					};
1026724ba675SRob Herring				};
1027724ba675SRob Herring			};
1028724ba675SRob Herring		};
1029724ba675SRob Herring
1030724ba675SRob Herring		/* KPSS funnel, only 4 inputs are used */
1031724ba675SRob Herring		funnel@fc345000 {
1032724ba675SRob Herring			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
1033724ba675SRob Herring			reg = <0xfc345000 0x1000>;
1034724ba675SRob Herring
1035724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1036724ba675SRob Herring			clock-names = "apb_pclk", "atclk";
1037724ba675SRob Herring
1038724ba675SRob Herring			in-ports {
1039724ba675SRob Herring				#address-cells = <1>;
1040724ba675SRob Herring				#size-cells = <0>;
1041724ba675SRob Herring
1042724ba675SRob Herring				port@0 {
1043724ba675SRob Herring					reg = <0>;
1044724ba675SRob Herring					kpss_in0: endpoint {
1045724ba675SRob Herring						remote-endpoint = <&etm0_out>;
1046724ba675SRob Herring					};
1047724ba675SRob Herring				};
1048724ba675SRob Herring				port@1 {
1049724ba675SRob Herring					reg = <1>;
1050724ba675SRob Herring					kpss_in1: endpoint {
1051724ba675SRob Herring						remote-endpoint = <&etm1_out>;
1052724ba675SRob Herring					};
1053724ba675SRob Herring				};
1054724ba675SRob Herring				port@2 {
1055724ba675SRob Herring					reg = <2>;
1056724ba675SRob Herring					kpss_in2: endpoint {
1057724ba675SRob Herring						remote-endpoint = <&etm2_out>;
1058724ba675SRob Herring					};
1059724ba675SRob Herring				};
1060724ba675SRob Herring				port@3 {
1061724ba675SRob Herring					reg = <3>;
1062724ba675SRob Herring					kpss_in3: endpoint {
1063724ba675SRob Herring						remote-endpoint = <&etm3_out>;
1064724ba675SRob Herring					};
1065724ba675SRob Herring				};
1066724ba675SRob Herring			};
1067724ba675SRob Herring
1068724ba675SRob Herring			out-ports {
1069724ba675SRob Herring				port {
1070724ba675SRob Herring					kpss_out: endpoint {
1071724ba675SRob Herring						remote-endpoint = <&funnel1_in5>;
1072724ba675SRob Herring					};
1073724ba675SRob Herring				};
1074724ba675SRob Herring			};
1075724ba675SRob Herring		};
1076724ba675SRob Herring
10774960e06dSLuca Weiss		bimc: interconnect@fc380000 {
10784960e06dSLuca Weiss			reg = <0xfc380000 0x6a000>;
10794960e06dSLuca Weiss			compatible = "qcom,msm8974-bimc";
10804960e06dSLuca Weiss			#interconnect-cells = <1>;
10814960e06dSLuca Weiss			clock-names = "bus", "bus_a";
10824960e06dSLuca Weiss			clocks = <&rpmcc RPM_SMD_BIMC_CLK>,
10834960e06dSLuca Weiss				 <&rpmcc RPM_SMD_BIMC_A_CLK>;
10844960e06dSLuca Weiss		};
10854960e06dSLuca Weiss
1086724ba675SRob Herring		gcc: clock-controller@fc400000 {
1087724ba675SRob Herring			compatible = "qcom,gcc-msm8974";
1088724ba675SRob Herring			#clock-cells = <1>;
1089724ba675SRob Herring			#reset-cells = <1>;
1090724ba675SRob Herring			#power-domain-cells = <1>;
1091724ba675SRob Herring			reg = <0xfc400000 0x4000>;
1092724ba675SRob Herring
1093724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>,
1094724ba675SRob Herring				 <&sleep_clk>;
1095724ba675SRob Herring			clock-names = "xo",
1096724ba675SRob Herring				      "sleep_clk";
1097724ba675SRob Herring		};
1098724ba675SRob Herring
1099724ba675SRob Herring		rpm_msg_ram: sram@fc428000 {
1100724ba675SRob Herring			compatible = "qcom,rpm-msg-ram";
1101724ba675SRob Herring			reg = <0xfc428000 0x4000>;
110202c58ac7SMatti Lehtimäki
110302c58ac7SMatti Lehtimäki			#address-cells = <1>;
110402c58ac7SMatti Lehtimäki			#size-cells = <1>;
110502c58ac7SMatti Lehtimäki			ranges = <0 0xfc428000 0x4000>;
110602c58ac7SMatti Lehtimäki
110702c58ac7SMatti Lehtimäki			apss_master_stats: sram@150 {
110802c58ac7SMatti Lehtimäki				reg = <0x150 0x14>;
110902c58ac7SMatti Lehtimäki			};
111002c58ac7SMatti Lehtimäki
111102c58ac7SMatti Lehtimäki			mpss_master_stats: sram@b50 {
111202c58ac7SMatti Lehtimäki				reg = <0xb50 0x14>;
111302c58ac7SMatti Lehtimäki			};
111402c58ac7SMatti Lehtimäki
111502c58ac7SMatti Lehtimäki			lpss_master_stats: sram@1550 {
111602c58ac7SMatti Lehtimäki				reg = <0x1550 0x14>;
111702c58ac7SMatti Lehtimäki			};
111802c58ac7SMatti Lehtimäki
111902c58ac7SMatti Lehtimäki			pronto_master_stats: sram@1f50 {
112002c58ac7SMatti Lehtimäki				reg = <0x1f50 0x14>;
112102c58ac7SMatti Lehtimäki			};
1122724ba675SRob Herring		};
1123724ba675SRob Herring
1124724ba675SRob Herring		snoc: interconnect@fc460000 {
1125724ba675SRob Herring			reg = <0xfc460000 0x4000>;
1126724ba675SRob Herring			compatible = "qcom,msm8974-snoc";
1127724ba675SRob Herring			#interconnect-cells = <1>;
1128724ba675SRob Herring			clock-names = "bus", "bus_a";
1129724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_SNOC_CLK>,
1130724ba675SRob Herring				 <&rpmcc RPM_SMD_SNOC_A_CLK>;
1131724ba675SRob Herring		};
1132724ba675SRob Herring
1133724ba675SRob Herring		pnoc: interconnect@fc468000 {
1134724ba675SRob Herring			reg = <0xfc468000 0x4000>;
1135724ba675SRob Herring			compatible = "qcom,msm8974-pnoc";
1136724ba675SRob Herring			#interconnect-cells = <1>;
1137724ba675SRob Herring			clock-names = "bus", "bus_a";
1138724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_PNOC_CLK>,
1139724ba675SRob Herring				 <&rpmcc RPM_SMD_PNOC_A_CLK>;
1140724ba675SRob Herring		};
1141724ba675SRob Herring
1142724ba675SRob Herring		ocmemnoc: interconnect@fc470000 {
1143724ba675SRob Herring			reg = <0xfc470000 0x4000>;
1144724ba675SRob Herring			compatible = "qcom,msm8974-ocmemnoc";
1145724ba675SRob Herring			#interconnect-cells = <1>;
1146724ba675SRob Herring			clock-names = "bus", "bus_a";
1147724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_OCMEMGX_CLK>,
1148724ba675SRob Herring				 <&rpmcc RPM_SMD_OCMEMGX_A_CLK>;
1149724ba675SRob Herring		};
1150724ba675SRob Herring
1151724ba675SRob Herring		mmssnoc: interconnect@fc478000 {
1152724ba675SRob Herring			reg = <0xfc478000 0x4000>;
1153724ba675SRob Herring			compatible = "qcom,msm8974-mmssnoc";
1154724ba675SRob Herring			#interconnect-cells = <1>;
1155724ba675SRob Herring			clock-names = "bus", "bus_a";
1156724ba675SRob Herring			clocks = <&mmcc MMSS_S0_AXI_CLK>,
1157724ba675SRob Herring				 <&mmcc MMSS_S0_AXI_CLK>;
1158724ba675SRob Herring		};
1159724ba675SRob Herring
1160724ba675SRob Herring		cnoc: interconnect@fc480000 {
1161724ba675SRob Herring			reg = <0xfc480000 0x4000>;
1162724ba675SRob Herring			compatible = "qcom,msm8974-cnoc";
1163724ba675SRob Herring			#interconnect-cells = <1>;
1164724ba675SRob Herring			clock-names = "bus", "bus_a";
1165724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_CNOC_CLK>,
1166724ba675SRob Herring				 <&rpmcc RPM_SMD_CNOC_A_CLK>;
1167724ba675SRob Herring		};
1168724ba675SRob Herring
1169724ba675SRob Herring		tsens: thermal-sensor@fc4a9000 {
1170724ba675SRob Herring			compatible = "qcom,msm8974-tsens", "qcom,tsens-v0_1";
1171724ba675SRob Herring			reg = <0xfc4a9000 0x1000>, /* TM */
1172724ba675SRob Herring			      <0xfc4a8000 0x1000>; /* SROT */
1173724ba675SRob Herring			nvmem-cells = <&tsens_mode>,
1174724ba675SRob Herring				      <&tsens_base1>, <&tsens_base2>,
1175724ba675SRob Herring				      <&tsens_use_backup>,
1176724ba675SRob Herring				      <&tsens_mode_backup>,
1177724ba675SRob Herring				      <&tsens_base1_backup>, <&tsens_base2_backup>,
1178724ba675SRob Herring				      <&tsens_s0_p1>, <&tsens_s0_p2>,
1179724ba675SRob Herring				      <&tsens_s1_p1>, <&tsens_s1_p2>,
1180724ba675SRob Herring				      <&tsens_s2_p1>, <&tsens_s2_p2>,
1181724ba675SRob Herring				      <&tsens_s3_p1>, <&tsens_s3_p2>,
1182724ba675SRob Herring				      <&tsens_s4_p1>, <&tsens_s4_p2>,
1183724ba675SRob Herring				      <&tsens_s5_p1>, <&tsens_s5_p2>,
1184724ba675SRob Herring				      <&tsens_s6_p1>, <&tsens_s6_p2>,
1185724ba675SRob Herring				      <&tsens_s7_p1>, <&tsens_s7_p2>,
1186724ba675SRob Herring				      <&tsens_s8_p1>, <&tsens_s8_p2>,
1187724ba675SRob Herring				      <&tsens_s9_p1>, <&tsens_s9_p2>,
1188724ba675SRob Herring				      <&tsens_s10_p1>, <&tsens_s10_p2>,
1189724ba675SRob Herring				      <&tsens_s0_p1_backup>, <&tsens_s0_p2_backup>,
1190724ba675SRob Herring				      <&tsens_s1_p1_backup>, <&tsens_s1_p2_backup>,
1191724ba675SRob Herring				      <&tsens_s2_p1_backup>, <&tsens_s2_p2_backup>,
1192724ba675SRob Herring				      <&tsens_s3_p1_backup>, <&tsens_s3_p2_backup>,
1193724ba675SRob Herring				      <&tsens_s4_p1_backup>, <&tsens_s4_p2_backup>,
1194724ba675SRob Herring				      <&tsens_s5_p1_backup>, <&tsens_s5_p2_backup>,
1195724ba675SRob Herring				      <&tsens_s6_p1_backup>, <&tsens_s6_p2_backup>,
1196724ba675SRob Herring				      <&tsens_s7_p1_backup>, <&tsens_s7_p2_backup>,
1197724ba675SRob Herring				      <&tsens_s8_p1_backup>, <&tsens_s8_p2_backup>,
1198724ba675SRob Herring				      <&tsens_s9_p1_backup>, <&tsens_s9_p2_backup>,
1199724ba675SRob Herring				      <&tsens_s10_p1_backup>, <&tsens_s10_p2_backup>;
1200724ba675SRob Herring			nvmem-cell-names = "mode",
1201724ba675SRob Herring					   "base1", "base2",
1202724ba675SRob Herring					   "use_backup",
1203724ba675SRob Herring					   "mode_backup",
1204724ba675SRob Herring					   "base1_backup", "base2_backup",
1205724ba675SRob Herring					   "s0_p1", "s0_p2",
1206724ba675SRob Herring					   "s1_p1", "s1_p2",
1207724ba675SRob Herring					   "s2_p1", "s2_p2",
1208724ba675SRob Herring					   "s3_p1", "s3_p2",
1209724ba675SRob Herring					   "s4_p1", "s4_p2",
1210724ba675SRob Herring					   "s5_p1", "s5_p2",
1211724ba675SRob Herring					   "s6_p1", "s6_p2",
1212724ba675SRob Herring					   "s7_p1", "s7_p2",
1213724ba675SRob Herring					   "s8_p1", "s8_p2",
1214724ba675SRob Herring					   "s9_p1", "s9_p2",
1215724ba675SRob Herring					   "s10_p1", "s10_p2",
1216724ba675SRob Herring					   "s0_p1_backup", "s0_p2_backup",
1217724ba675SRob Herring					   "s1_p1_backup", "s1_p2_backup",
1218724ba675SRob Herring					   "s2_p1_backup", "s2_p2_backup",
1219724ba675SRob Herring					   "s3_p1_backup", "s3_p2_backup",
1220724ba675SRob Herring					   "s4_p1_backup", "s4_p2_backup",
1221724ba675SRob Herring					   "s5_p1_backup", "s5_p2_backup",
1222724ba675SRob Herring					   "s6_p1_backup", "s6_p2_backup",
1223724ba675SRob Herring					   "s7_p1_backup", "s7_p2_backup",
1224724ba675SRob Herring					   "s8_p1_backup", "s8_p2_backup",
1225724ba675SRob Herring					   "s9_p1_backup", "s9_p2_backup",
1226724ba675SRob Herring					   "s10_p1_backup", "s10_p2_backup";
1227724ba675SRob Herring			#qcom,sensors = <11>;
1228724ba675SRob Herring			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
1229724ba675SRob Herring			interrupt-names = "uplow";
1230724ba675SRob Herring			#thermal-sensor-cells = <1>;
1231724ba675SRob Herring		};
1232724ba675SRob Herring
1233724ba675SRob Herring		restart@fc4ab000 {
1234724ba675SRob Herring			compatible = "qcom,pshold";
1235724ba675SRob Herring			reg = <0xfc4ab000 0x4>;
1236724ba675SRob Herring		};
1237724ba675SRob Herring
1238724ba675SRob Herring		qfprom: qfprom@fc4bc000 {
1239724ba675SRob Herring			compatible = "qcom,msm8974-qfprom", "qcom,qfprom";
1240724c4bf0SCraig Tatlor			reg = <0xfc4bc000 0x2100>;
1241724ba675SRob Herring			#address-cells = <1>;
1242724ba675SRob Herring			#size-cells = <1>;
1243724ba675SRob Herring
1244724ba675SRob Herring			tsens_base1: base1@d0 {
1245724ba675SRob Herring				reg = <0xd0 0x1>;
1246724ba675SRob Herring				bits = <0 8>;
1247724ba675SRob Herring			};
1248724ba675SRob Herring
1249724ba675SRob Herring			tsens_s0_p1: s0-p1@d1 {
1250724ba675SRob Herring				reg = <0xd1 0x1>;
1251724ba675SRob Herring				bits = <0 6>;
1252724ba675SRob Herring			};
1253724ba675SRob Herring
1254724ba675SRob Herring			tsens_s1_p1: s1-p1@d2 {
1255724ba675SRob Herring				reg = <0xd1 0x2>;
1256724ba675SRob Herring				bits = <6 6>;
1257724ba675SRob Herring			};
1258724ba675SRob Herring
1259724ba675SRob Herring			tsens_s2_p1: s2-p1@d2 {
1260724ba675SRob Herring				reg = <0xd2 0x2>;
1261724ba675SRob Herring				bits = <4 6>;
1262724ba675SRob Herring			};
1263724ba675SRob Herring
1264724ba675SRob Herring			tsens_s3_p1: s3-p1@d3 {
1265724ba675SRob Herring				reg = <0xd3 0x1>;
1266724ba675SRob Herring				bits = <2 6>;
1267724ba675SRob Herring			};
1268724ba675SRob Herring
1269724ba675SRob Herring			tsens_s4_p1: s4-p1@d4 {
1270724ba675SRob Herring				reg = <0xd4 0x1>;
1271724ba675SRob Herring				bits = <0 6>;
1272724ba675SRob Herring			};
1273724ba675SRob Herring
1274724ba675SRob Herring			tsens_s5_p1: s5-p1@d4 {
1275724ba675SRob Herring				reg = <0xd4 0x2>;
1276724ba675SRob Herring				bits = <6 6>;
1277724ba675SRob Herring			};
1278724ba675SRob Herring
1279724ba675SRob Herring			tsens_s6_p1: s6-p1@d5 {
1280724ba675SRob Herring				reg = <0xd5 0x2>;
1281724ba675SRob Herring				bits = <4 6>;
1282724ba675SRob Herring			};
1283724ba675SRob Herring
1284724ba675SRob Herring			tsens_s7_p1: s7-p1@d6 {
1285724ba675SRob Herring				reg = <0xd6 0x1>;
1286724ba675SRob Herring				bits = <2 6>;
1287724ba675SRob Herring			};
1288724ba675SRob Herring
1289724ba675SRob Herring			tsens_s8_p1: s8-p1@d7 {
1290724ba675SRob Herring				reg = <0xd7 0x1>;
1291724ba675SRob Herring				bits = <0 6>;
1292724ba675SRob Herring			};
1293724ba675SRob Herring
1294724ba675SRob Herring			tsens_mode: mode@d7 {
1295724ba675SRob Herring				reg = <0xd7 0x1>;
1296724ba675SRob Herring				bits = <6 2>;
1297724ba675SRob Herring			};
1298724ba675SRob Herring
1299724ba675SRob Herring			tsens_s9_p1: s9-p1@d8 {
1300724ba675SRob Herring				reg = <0xd8 0x1>;
1301724ba675SRob Herring				bits = <0 6>;
1302724ba675SRob Herring			};
1303724ba675SRob Herring
1304724ba675SRob Herring			tsens_s10_p1: s10_p1@d8 {
1305724ba675SRob Herring				reg = <0xd8 0x2>;
1306724ba675SRob Herring				bits = <6 6>;
1307724ba675SRob Herring			};
1308724ba675SRob Herring
1309724ba675SRob Herring			tsens_base2: base2@d9 {
1310724ba675SRob Herring				reg = <0xd9 0x2>;
1311724ba675SRob Herring				bits = <4 8>;
1312724ba675SRob Herring			};
1313724ba675SRob Herring
1314724ba675SRob Herring			tsens_s0_p2: s0-p2@da {
1315724ba675SRob Herring				reg = <0xda 0x2>;
1316724ba675SRob Herring				bits = <4 6>;
1317724ba675SRob Herring			};
1318724ba675SRob Herring
1319724ba675SRob Herring			tsens_s1_p2: s1-p2@db {
1320724ba675SRob Herring				reg = <0xdb 0x1>;
1321724ba675SRob Herring				bits = <2 6>;
1322724ba675SRob Herring			};
1323724ba675SRob Herring
1324724ba675SRob Herring			tsens_s2_p2: s2-p2@dc {
1325724ba675SRob Herring				reg = <0xdc 0x1>;
1326724ba675SRob Herring				bits = <0 6>;
1327724ba675SRob Herring			};
1328724ba675SRob Herring
1329724ba675SRob Herring			tsens_s3_p2: s3-p2@dc {
1330724ba675SRob Herring				reg = <0xdc 0x2>;
1331724ba675SRob Herring				bits = <6 6>;
1332724ba675SRob Herring			};
1333724ba675SRob Herring
1334724ba675SRob Herring			tsens_s4_p2: s4-p2@dd {
1335724ba675SRob Herring				reg = <0xdd 0x2>;
1336724ba675SRob Herring				bits = <4 6>;
1337724ba675SRob Herring			};
1338724ba675SRob Herring
1339724ba675SRob Herring			tsens_s5_p2: s5-p2@de {
1340724ba675SRob Herring				reg = <0xde 0x2>;
1341724ba675SRob Herring				bits = <2 6>;
1342724ba675SRob Herring			};
1343724ba675SRob Herring
1344724ba675SRob Herring			tsens_s6_p2: s6-p2@df {
1345724ba675SRob Herring				reg = <0xdf 0x1>;
1346724ba675SRob Herring				bits = <0 6>;
1347724ba675SRob Herring			};
1348724ba675SRob Herring
1349724ba675SRob Herring			tsens_s7_p2: s7-p2@e0 {
1350724ba675SRob Herring				reg = <0xe0 0x1>;
1351724ba675SRob Herring				bits = <0 6>;
1352724ba675SRob Herring			};
1353724ba675SRob Herring
1354724ba675SRob Herring			tsens_s8_p2: s8-p2@e0 {
1355724ba675SRob Herring				reg = <0xe0 0x2>;
1356724ba675SRob Herring				bits = <6 6>;
1357724ba675SRob Herring			};
1358724ba675SRob Herring
1359724ba675SRob Herring			tsens_s9_p2: s9-p2@e1 {
1360724ba675SRob Herring				reg = <0xe1 0x2>;
1361724ba675SRob Herring				bits = <4 6>;
1362724ba675SRob Herring			};
1363724ba675SRob Herring
1364724ba675SRob Herring			tsens_s10_p2: s10_p2@e2 {
1365724ba675SRob Herring				reg = <0xe2 0x2>;
1366724ba675SRob Herring				bits = <2 6>;
1367724ba675SRob Herring			};
1368724ba675SRob Herring
1369724ba675SRob Herring			tsens_s5_p2_backup: s5-p2_backup@e3 {
1370724ba675SRob Herring				reg = <0xe3 0x2>;
1371724ba675SRob Herring				bits = <0 6>;
1372724ba675SRob Herring			};
1373724ba675SRob Herring
1374724ba675SRob Herring			tsens_mode_backup: mode_backup@e3 {
1375724ba675SRob Herring				reg = <0xe3 0x1>;
1376724ba675SRob Herring				bits = <6 2>;
1377724ba675SRob Herring			};
1378724ba675SRob Herring
1379724ba675SRob Herring			tsens_s6_p2_backup: s6-p2_backup@e4 {
1380724ba675SRob Herring				reg = <0xe4 0x1>;
1381724ba675SRob Herring				bits = <0 6>;
1382724ba675SRob Herring			};
1383724ba675SRob Herring
1384724ba675SRob Herring			tsens_s7_p2_backup: s7-p2_backup@e4 {
1385724ba675SRob Herring				reg = <0xe4 0x2>;
1386724ba675SRob Herring				bits = <6 6>;
1387724ba675SRob Herring			};
1388724ba675SRob Herring
1389724ba675SRob Herring			tsens_s8_p2_backup: s8-p2_backup@e5 {
1390724ba675SRob Herring				reg = <0xe5 0x2>;
1391724ba675SRob Herring				bits = <4 6>;
1392724ba675SRob Herring			};
1393724ba675SRob Herring
1394724ba675SRob Herring			tsens_s9_p2_backup: s9-p2_backup@e6 {
1395724ba675SRob Herring				reg = <0xe6 0x2>;
1396724ba675SRob Herring				bits = <2 6>;
1397724ba675SRob Herring			};
1398724ba675SRob Herring
1399724ba675SRob Herring			tsens_s10_p2_backup: s10_p2_backup@e7 {
1400724ba675SRob Herring				reg = <0xe7 0x1>;
1401724ba675SRob Herring				bits = <0 6>;
1402724ba675SRob Herring			};
1403724ba675SRob Herring
1404724ba675SRob Herring			tsens_base1_backup: base1_backup@440 {
1405724ba675SRob Herring				reg = <0x440 0x1>;
1406724ba675SRob Herring				bits = <0 8>;
1407724ba675SRob Herring			};
1408724ba675SRob Herring
1409724ba675SRob Herring			tsens_s0_p1_backup: s0-p1_backup@441 {
1410724ba675SRob Herring				reg = <0x441 0x1>;
1411724ba675SRob Herring				bits = <0 6>;
1412724ba675SRob Herring			};
1413724ba675SRob Herring
1414724ba675SRob Herring			tsens_s1_p1_backup: s1-p1_backup@442 {
1415724ba675SRob Herring				reg = <0x441 0x2>;
1416724ba675SRob Herring				bits = <6 6>;
1417724ba675SRob Herring			};
1418724ba675SRob Herring
1419724ba675SRob Herring			tsens_s2_p1_backup: s2-p1_backup@442 {
1420724ba675SRob Herring				reg = <0x442 0x2>;
1421724ba675SRob Herring				bits = <4 6>;
1422724ba675SRob Herring			};
1423724ba675SRob Herring
1424724ba675SRob Herring			tsens_s3_p1_backup: s3-p1_backup@443 {
1425724ba675SRob Herring				reg = <0x443 0x1>;
1426724ba675SRob Herring				bits = <2 6>;
1427724ba675SRob Herring			};
1428724ba675SRob Herring
1429724ba675SRob Herring			tsens_s4_p1_backup: s4-p1_backup@444 {
1430724ba675SRob Herring				reg = <0x444 0x1>;
1431724ba675SRob Herring				bits = <0 6>;
1432724ba675SRob Herring			};
1433724ba675SRob Herring
1434724ba675SRob Herring			tsens_s5_p1_backup: s5-p1_backup@444 {
1435724ba675SRob Herring				reg = <0x444 0x2>;
1436724ba675SRob Herring				bits = <6 6>;
1437724ba675SRob Herring			};
1438724ba675SRob Herring
1439724ba675SRob Herring			tsens_s6_p1_backup: s6-p1_backup@445 {
1440724ba675SRob Herring				reg = <0x445 0x2>;
1441724ba675SRob Herring				bits = <4 6>;
1442724ba675SRob Herring			};
1443724ba675SRob Herring
1444724ba675SRob Herring			tsens_s7_p1_backup: s7-p1_backup@446 {
1445724ba675SRob Herring				reg = <0x446 0x1>;
1446724ba675SRob Herring				bits = <2 6>;
1447724ba675SRob Herring			};
1448724ba675SRob Herring
1449724ba675SRob Herring			tsens_use_backup: use_backup@447 {
1450724ba675SRob Herring				reg = <0x447 0x1>;
1451724ba675SRob Herring				bits = <5 3>;
1452724ba675SRob Herring			};
1453724ba675SRob Herring
1454724ba675SRob Herring			tsens_s8_p1_backup: s8-p1_backup@448 {
1455724ba675SRob Herring				reg = <0x448 0x1>;
1456724ba675SRob Herring				bits = <0 6>;
1457724ba675SRob Herring			};
1458724ba675SRob Herring
1459724ba675SRob Herring			tsens_s9_p1_backup: s9-p1_backup@448 {
1460724ba675SRob Herring				reg = <0x448 0x2>;
1461724ba675SRob Herring				bits = <6 6>;
1462724ba675SRob Herring			};
1463724ba675SRob Herring
1464724ba675SRob Herring			tsens_s10_p1_backup: s10_p1_backup@449 {
1465724ba675SRob Herring				reg = <0x449 0x2>;
1466724ba675SRob Herring				bits = <4 6>;
1467724ba675SRob Herring			};
1468724ba675SRob Herring
1469724ba675SRob Herring			tsens_base2_backup: base2_backup@44a {
1470724ba675SRob Herring				reg = <0x44a 0x2>;
1471724ba675SRob Herring				bits = <2 8>;
1472724ba675SRob Herring			};
1473724ba675SRob Herring
1474724ba675SRob Herring			tsens_s0_p2_backup: s0-p2_backup@44b {
1475724ba675SRob Herring				reg = <0x44b 0x3>;
1476724ba675SRob Herring				bits = <2 6>;
1477724ba675SRob Herring			};
1478724ba675SRob Herring
1479724ba675SRob Herring			tsens_s1_p2_backup: s1-p2_backup@44c {
1480724ba675SRob Herring				reg = <0x44c 0x1>;
1481724ba675SRob Herring				bits = <0 6>;
1482724ba675SRob Herring			};
1483724ba675SRob Herring
1484724ba675SRob Herring			tsens_s2_p2_backup: s2-p2_backup@44c {
1485724ba675SRob Herring				reg = <0x44c 0x2>;
1486724ba675SRob Herring				bits = <6 6>;
1487724ba675SRob Herring			};
1488724ba675SRob Herring
1489724ba675SRob Herring			tsens_s3_p2_backup: s3-p2_backup@44d {
1490724ba675SRob Herring				reg = <0x44d 0x2>;
1491724ba675SRob Herring				bits = <4 6>;
1492724ba675SRob Herring			};
1493724ba675SRob Herring
1494724ba675SRob Herring			tsens_s4_p2_backup: s4-p2_backup@44e {
1495724ba675SRob Herring				reg = <0x44e 0x1>;
1496724ba675SRob Herring				bits = <2 6>;
1497724ba675SRob Herring			};
1498724ba675SRob Herring		};
1499724ba675SRob Herring
1500724ba675SRob Herring		spmi_bus: spmi@fc4cf000 {
1501724ba675SRob Herring			compatible = "qcom,spmi-pmic-arb";
1502724ba675SRob Herring			reg-names = "core", "intr", "cnfg";
1503724ba675SRob Herring			reg = <0xfc4cf000 0x1000>,
1504724ba675SRob Herring			      <0xfc4cb000 0x1000>,
1505724ba675SRob Herring			      <0xfc4ca000 0x1000>;
1506724ba675SRob Herring			interrupt-names = "periph_irq";
1507724ba675SRob Herring			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
1508724ba675SRob Herring			qcom,ee = <0>;
1509724ba675SRob Herring			qcom,channel = <0>;
1510724ba675SRob Herring			#address-cells = <2>;
1511724ba675SRob Herring			#size-cells = <0>;
1512724ba675SRob Herring			interrupt-controller;
1513724ba675SRob Herring			#interrupt-cells = <4>;
1514724ba675SRob Herring		};
1515724ba675SRob Herring
1516724ba675SRob Herring		bam_dmux_dma: dma-controller@fc834000 {
1517724ba675SRob Herring			compatible = "qcom,bam-v1.4.0";
1518724ba675SRob Herring			reg = <0xfc834000 0x7000>;
1519724ba675SRob Herring			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1520724ba675SRob Herring			#dma-cells = <1>;
1521724ba675SRob Herring			qcom,ee = <0>;
1522724ba675SRob Herring
1523724ba675SRob Herring			num-channels = <6>;
1524724ba675SRob Herring			qcom,num-ees = <1>;
1525724ba675SRob Herring			qcom,powered-remotely;
1526724ba675SRob Herring		};
1527724ba675SRob Herring
1528724ba675SRob Herring		remoteproc_mss: remoteproc@fc880000 {
1529724ba675SRob Herring			compatible = "qcom,msm8974-mss-pil";
1530724ba675SRob Herring			reg = <0xfc880000 0x100>, <0xfc820000 0x020>;
1531724ba675SRob Herring			reg-names = "qdsp6", "rmb";
1532724ba675SRob Herring
1533724ba675SRob Herring			interrupts-extended = <&intc GIC_SPI 24 IRQ_TYPE_EDGE_RISING>,
1534724ba675SRob Herring					      <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
1535724ba675SRob Herring					      <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
1536724ba675SRob Herring					      <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
1537724ba675SRob Herring					      <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
1538724ba675SRob Herring			interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack";
1539724ba675SRob Herring
1540724ba675SRob Herring			clocks = <&gcc GCC_MSS_Q6_BIMC_AXI_CLK>,
1541724ba675SRob Herring				 <&gcc GCC_MSS_CFG_AHB_CLK>,
1542724ba675SRob Herring				 <&gcc GCC_BOOT_ROM_AHB_CLK>,
1543724ba675SRob Herring				 <&xo_board>;
1544724ba675SRob Herring			clock-names = "iface", "bus", "mem", "xo";
1545724ba675SRob Herring
1546724ba675SRob Herring			resets = <&gcc GCC_MSS_RESTART>;
1547724ba675SRob Herring			reset-names = "mss_restart";
1548724ba675SRob Herring
1549724ba675SRob Herring			qcom,halt-regs = <&tcsr_mutex 0x1180 0x1200 0x1280>;
1550724ba675SRob Herring
1551724ba675SRob Herring			qcom,smem-states = <&modem_smp2p_out 0>;
1552724ba675SRob Herring			qcom,smem-state-names = "stop";
1553724ba675SRob Herring
1554724ba675SRob Herring			status = "disabled";
1555724ba675SRob Herring
1556724ba675SRob Herring			mba {
1557724ba675SRob Herring				memory-region = <&mba_region>;
1558724ba675SRob Herring			};
1559724ba675SRob Herring
1560724ba675SRob Herring			mpss {
1561724ba675SRob Herring				memory-region = <&mpss_region>;
1562724ba675SRob Herring			};
1563724ba675SRob Herring
1564724ba675SRob Herring			bam_dmux: bam-dmux {
1565724ba675SRob Herring				compatible = "qcom,bam-dmux";
1566724ba675SRob Herring
1567724ba675SRob Herring				interrupt-parent = <&modem_smsm>;
1568724ba675SRob Herring				interrupts = <1 IRQ_TYPE_EDGE_BOTH>, <11 IRQ_TYPE_EDGE_BOTH>;
1569724ba675SRob Herring				interrupt-names = "pc", "pc-ack";
1570724ba675SRob Herring
1571724ba675SRob Herring				qcom,smem-states = <&apps_smsm 1>, <&apps_smsm 11>;
1572724ba675SRob Herring				qcom,smem-state-names = "pc", "pc-ack";
1573724ba675SRob Herring
1574724ba675SRob Herring				dmas = <&bam_dmux_dma 4>, <&bam_dmux_dma 5>;
1575724ba675SRob Herring				dma-names = "tx", "rx";
1576724ba675SRob Herring			};
1577724ba675SRob Herring
1578724ba675SRob Herring			smd-edge {
1579724ba675SRob Herring				interrupts = <GIC_SPI 25 IRQ_TYPE_EDGE_RISING>;
1580724ba675SRob Herring
1581*d904c09bSLuca Weiss				mboxes = <&apcs 12>;
1582724ba675SRob Herring				qcom,smd-edge = <0>;
1583724ba675SRob Herring
1584724ba675SRob Herring				label = "modem";
1585724ba675SRob Herring			};
1586724ba675SRob Herring		};
1587724ba675SRob Herring
1588724ba675SRob Herring		tcsr_mutex: hwlock@fd484000 {
1589724ba675SRob Herring			compatible = "qcom,msm8974-tcsr-mutex", "qcom,tcsr-mutex", "syscon";
1590724ba675SRob Herring			reg = <0xfd484000 0x2000>;
1591724ba675SRob Herring			#hwlock-cells = <1>;
1592724ba675SRob Herring		};
1593724ba675SRob Herring
1594724ba675SRob Herring		tcsr: syscon@fd4a0000 {
1595724ba675SRob Herring			compatible = "qcom,tcsr-msm8974", "syscon";
1596724ba675SRob Herring			reg = <0xfd4a0000 0x10000>;
1597724ba675SRob Herring		};
1598724ba675SRob Herring
1599724ba675SRob Herring		tlmm: pinctrl@fd510000 {
1600724ba675SRob Herring			compatible = "qcom,msm8974-pinctrl";
1601724ba675SRob Herring			reg = <0xfd510000 0x4000>;
1602724ba675SRob Herring			gpio-controller;
1603724ba675SRob Herring			gpio-ranges = <&tlmm 0 0 146>;
1604724ba675SRob Herring			#gpio-cells = <2>;
1605724ba675SRob Herring			interrupt-controller;
1606724ba675SRob Herring			#interrupt-cells = <2>;
1607724ba675SRob Herring			interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
1608724ba675SRob Herring
1609724ba675SRob Herring			sdc1_off: sdc1-off-state {
1610724ba675SRob Herring				clk-pins {
1611724ba675SRob Herring					pins = "sdc1_clk";
1612724ba675SRob Herring					bias-disable;
1613724ba675SRob Herring					drive-strength = <2>;
1614724ba675SRob Herring				};
1615724ba675SRob Herring
1616724ba675SRob Herring				cmd-pins {
1617724ba675SRob Herring					pins = "sdc1_cmd";
1618724ba675SRob Herring					bias-pull-up;
1619724ba675SRob Herring					drive-strength = <2>;
1620724ba675SRob Herring				};
1621724ba675SRob Herring
1622724ba675SRob Herring				data-pins {
1623724ba675SRob Herring					pins = "sdc1_data";
1624724ba675SRob Herring					bias-pull-up;
1625724ba675SRob Herring					drive-strength = <2>;
1626724ba675SRob Herring				};
1627724ba675SRob Herring			};
1628724ba675SRob Herring
1629724ba675SRob Herring			sdc2_off: sdc2-off-state {
1630724ba675SRob Herring				clk-pins {
1631724ba675SRob Herring					pins = "sdc2_clk";
1632724ba675SRob Herring					bias-disable;
1633724ba675SRob Herring					drive-strength = <2>;
1634724ba675SRob Herring				};
1635724ba675SRob Herring
1636724ba675SRob Herring				cmd-pins {
1637724ba675SRob Herring					pins = "sdc2_cmd";
1638724ba675SRob Herring					bias-pull-up;
1639724ba675SRob Herring					drive-strength = <2>;
1640724ba675SRob Herring				};
1641724ba675SRob Herring
1642724ba675SRob Herring				data-pins {
1643724ba675SRob Herring					pins = "sdc2_data";
1644724ba675SRob Herring					bias-pull-up;
1645724ba675SRob Herring					drive-strength = <2>;
1646724ba675SRob Herring				};
1647724ba675SRob Herring			};
1648724ba675SRob Herring
1649724ba675SRob Herring			blsp1_uart2_default: blsp1-uart2-default-state {
1650724ba675SRob Herring				rx-pins {
1651724ba675SRob Herring					pins = "gpio5";
1652724ba675SRob Herring					function = "blsp_uart2";
1653724ba675SRob Herring					drive-strength = <2>;
1654724ba675SRob Herring					bias-pull-up;
1655724ba675SRob Herring				};
1656724ba675SRob Herring
1657724ba675SRob Herring				tx-pins {
1658724ba675SRob Herring					pins = "gpio4";
1659724ba675SRob Herring					function = "blsp_uart2";
1660724ba675SRob Herring					drive-strength = <4>;
1661724ba675SRob Herring					bias-disable;
1662724ba675SRob Herring				};
1663724ba675SRob Herring			};
1664724ba675SRob Herring
1665724ba675SRob Herring			blsp2_uart1_default: blsp2-uart1-default-state {
1666724ba675SRob Herring				tx-rts-pins {
1667724ba675SRob Herring					pins = "gpio41", "gpio44";
1668724ba675SRob Herring					function = "blsp_uart7";
1669724ba675SRob Herring					drive-strength = <2>;
1670724ba675SRob Herring					bias-disable;
1671724ba675SRob Herring				};
1672724ba675SRob Herring
1673724ba675SRob Herring				rx-cts-pins {
1674724ba675SRob Herring					pins = "gpio42", "gpio43";
1675724ba675SRob Herring					function = "blsp_uart7";
1676724ba675SRob Herring					drive-strength = <2>;
1677724ba675SRob Herring					bias-pull-up;
1678724ba675SRob Herring				};
1679724ba675SRob Herring			};
1680724ba675SRob Herring
1681724ba675SRob Herring			blsp2_uart1_sleep: blsp2-uart1-sleep-state {
1682724ba675SRob Herring				pins = "gpio41", "gpio42", "gpio43", "gpio44";
1683724ba675SRob Herring				function = "gpio";
1684724ba675SRob Herring				drive-strength = <2>;
1685724ba675SRob Herring				bias-pull-down;
1686724ba675SRob Herring			};
1687724ba675SRob Herring
1688724ba675SRob Herring			blsp2_uart4_default: blsp2-uart4-default-state {
1689724ba675SRob Herring				tx-rts-pins {
1690724ba675SRob Herring					pins = "gpio53", "gpio56";
1691724ba675SRob Herring					function = "blsp_uart10";
1692724ba675SRob Herring					drive-strength = <2>;
1693724ba675SRob Herring					bias-disable;
1694724ba675SRob Herring				};
1695724ba675SRob Herring
1696724ba675SRob Herring				rx-cts-pins {
1697724ba675SRob Herring					pins = "gpio54", "gpio55";
1698724ba675SRob Herring					function = "blsp_uart10";
1699724ba675SRob Herring					drive-strength = <2>;
1700724ba675SRob Herring					bias-pull-up;
1701724ba675SRob Herring				};
1702724ba675SRob Herring			};
1703724ba675SRob Herring
1704724ba675SRob Herring			blsp1_i2c1_default: blsp1-i2c1-default-state {
1705724ba675SRob Herring				pins = "gpio2", "gpio3";
1706724ba675SRob Herring				function = "blsp_i2c1";
1707724ba675SRob Herring				drive-strength = <2>;
1708724ba675SRob Herring				bias-disable;
1709724ba675SRob Herring			};
1710724ba675SRob Herring
1711724ba675SRob Herring			blsp1_i2c1_sleep: blsp1-i2c1-sleep-state {
1712724ba675SRob Herring				pins = "gpio2", "gpio3";
1713724ba675SRob Herring				function = "blsp_i2c1";
1714724ba675SRob Herring				drive-strength = <2>;
1715724ba675SRob Herring				bias-pull-up;
1716724ba675SRob Herring			};
1717724ba675SRob Herring
1718724ba675SRob Herring			blsp1_i2c2_default: blsp1-i2c2-default-state {
1719724ba675SRob Herring				pins = "gpio6", "gpio7";
1720724ba675SRob Herring				function = "blsp_i2c2";
1721724ba675SRob Herring				drive-strength = <2>;
1722724ba675SRob Herring				bias-disable;
1723724ba675SRob Herring			};
1724724ba675SRob Herring
1725724ba675SRob Herring			blsp1_i2c2_sleep: blsp1-i2c2-sleep-state {
1726724ba675SRob Herring				pins = "gpio6", "gpio7";
1727724ba675SRob Herring				function = "blsp_i2c2";
1728724ba675SRob Herring				drive-strength = <2>;
1729724ba675SRob Herring				bias-pull-up;
1730724ba675SRob Herring			};
1731724ba675SRob Herring
1732724ba675SRob Herring			blsp1_i2c3_default: blsp1-i2c3-default-state {
1733724ba675SRob Herring				pins = "gpio10", "gpio11";
1734724ba675SRob Herring				function = "blsp_i2c3";
1735724ba675SRob Herring				drive-strength = <2>;
1736724ba675SRob Herring				bias-disable;
1737724ba675SRob Herring			};
1738724ba675SRob Herring
1739724ba675SRob Herring			blsp1_i2c3_sleep: blsp1-i2c3-sleep-state {
1740724ba675SRob Herring				pins = "gpio10", "gpio11";
1741724ba675SRob Herring				function = "blsp_i2c3";
1742724ba675SRob Herring				drive-strength = <2>;
1743724ba675SRob Herring				bias-pull-up;
1744724ba675SRob Herring			};
1745724ba675SRob Herring
1746724ba675SRob Herring			/* BLSP1_I2C4 info is missing */
1747724ba675SRob Herring
1748724ba675SRob Herring			/* BLSP1_I2C5 info is missing */
1749724ba675SRob Herring
1750724ba675SRob Herring			blsp1_i2c6_default: blsp1-i2c6-default-state {
1751724ba675SRob Herring				pins = "gpio29", "gpio30";
1752724ba675SRob Herring				function = "blsp_i2c6";
1753724ba675SRob Herring				drive-strength = <2>;
1754724ba675SRob Herring				bias-disable;
1755724ba675SRob Herring			};
1756724ba675SRob Herring
1757724ba675SRob Herring			blsp1_i2c6_sleep: blsp1-i2c6-sleep-state {
1758724ba675SRob Herring				pins = "gpio29", "gpio30";
1759724ba675SRob Herring				function = "blsp_i2c6";
1760724ba675SRob Herring				drive-strength = <2>;
1761724ba675SRob Herring				bias-pull-up;
1762724ba675SRob Herring			};
1763724ba675SRob Herring			/* 6 interfaces per QUP, BLSP2 indexes are numbered (n)+6 */
1764724ba675SRob Herring
1765724ba675SRob Herring			/* BLSP2_I2C1 info is missing */
1766724ba675SRob Herring
1767724ba675SRob Herring			blsp2_i2c2_default: blsp2-i2c2-default-state {
1768724ba675SRob Herring				pins = "gpio47", "gpio48";
1769724ba675SRob Herring				function = "blsp_i2c8";
1770724ba675SRob Herring				drive-strength = <2>;
1771724ba675SRob Herring				bias-disable;
1772724ba675SRob Herring			};
1773724ba675SRob Herring
1774724ba675SRob Herring			blsp2_i2c2_sleep: blsp2-i2c2-sleep-state {
1775724ba675SRob Herring				pins = "gpio47", "gpio48";
1776724ba675SRob Herring				function = "blsp_i2c8";
1777724ba675SRob Herring				drive-strength = <2>;
1778724ba675SRob Herring				bias-pull-up;
1779724ba675SRob Herring			};
1780724ba675SRob Herring
1781724ba675SRob Herring			/* BLSP2_I2C3 info is missing */
1782724ba675SRob Herring
1783724ba675SRob Herring			/* BLSP2_I2C4 info is missing */
1784724ba675SRob Herring
1785724ba675SRob Herring			blsp2_i2c5_default: blsp2-i2c5-default-state {
1786724ba675SRob Herring				pins = "gpio83", "gpio84";
1787724ba675SRob Herring				function = "blsp_i2c11";
1788724ba675SRob Herring				drive-strength = <2>;
1789724ba675SRob Herring				bias-disable;
1790724ba675SRob Herring			};
1791724ba675SRob Herring
1792724ba675SRob Herring			blsp2_i2c5_sleep: blsp2-i2c5-sleep-state {
1793724ba675SRob Herring				pins = "gpio83", "gpio84";
1794724ba675SRob Herring				function = "blsp_i2c11";
1795724ba675SRob Herring				drive-strength = <2>;
1796724ba675SRob Herring				bias-pull-up;
1797724ba675SRob Herring			};
1798724ba675SRob Herring
1799724ba675SRob Herring			blsp2_i2c6_default: blsp2-i2c6-default-state {
1800724ba675SRob Herring				pins = "gpio87", "gpio88";
1801724ba675SRob Herring				function = "blsp_i2c12";
1802724ba675SRob Herring				drive-strength = <2>;
1803724ba675SRob Herring				bias-disable;
1804724ba675SRob Herring			};
1805724ba675SRob Herring
1806724ba675SRob Herring			blsp2_i2c6_sleep: blsp2-i2c6-sleep-state {
1807724ba675SRob Herring				pins = "gpio87", "gpio88";
1808724ba675SRob Herring				function = "blsp_i2c12";
1809724ba675SRob Herring				drive-strength = <2>;
1810724ba675SRob Herring				bias-pull-up;
1811724ba675SRob Herring			};
1812724ba675SRob Herring
1813724ba675SRob Herring			cci_default: cci-default-state {
1814724ba675SRob Herring				cci_i2c0_default: cci-i2c0-default-pins {
1815724ba675SRob Herring					pins = "gpio19", "gpio20";
1816724ba675SRob Herring					function = "cci_i2c0";
1817724ba675SRob Herring					drive-strength = <2>;
1818724ba675SRob Herring					bias-disable;
1819724ba675SRob Herring				};
1820724ba675SRob Herring
1821724ba675SRob Herring				cci_i2c1_default: cci-i2c1-default-pins {
1822724ba675SRob Herring					pins = "gpio21", "gpio22";
1823724ba675SRob Herring					function = "cci_i2c1";
1824724ba675SRob Herring					drive-strength = <2>;
1825724ba675SRob Herring					bias-disable;
1826724ba675SRob Herring				};
1827724ba675SRob Herring			};
1828724ba675SRob Herring
1829724ba675SRob Herring			cci_sleep: cci-sleep-state {
1830724ba675SRob Herring				cci_i2c0_sleep: cci-i2c0-sleep-pins {
1831724ba675SRob Herring					pins = "gpio19", "gpio20";
1832724ba675SRob Herring					function = "gpio";
1833724ba675SRob Herring					drive-strength = <2>;
1834724ba675SRob Herring					bias-disable;
1835724ba675SRob Herring				};
1836724ba675SRob Herring
1837724ba675SRob Herring				cci_i2c1_sleep: cci-i2c1-sleep-pins {
1838724ba675SRob Herring					pins = "gpio21", "gpio22";
1839724ba675SRob Herring					function = "gpio";
1840724ba675SRob Herring					drive-strength = <2>;
1841724ba675SRob Herring					bias-disable;
1842724ba675SRob Herring				};
1843724ba675SRob Herring			};
1844724ba675SRob Herring
1845724ba675SRob Herring			spi8_default: spi8_default-state {
1846724ba675SRob Herring				mosi-pins {
1847724ba675SRob Herring					pins = "gpio45";
1848724ba675SRob Herring					function = "blsp_spi8";
1849724ba675SRob Herring				};
1850724ba675SRob Herring				miso-pins {
1851724ba675SRob Herring					pins = "gpio46";
1852724ba675SRob Herring					function = "blsp_spi8";
1853724ba675SRob Herring				};
1854724ba675SRob Herring				cs-pins {
1855724ba675SRob Herring					pins = "gpio47";
1856724ba675SRob Herring					function = "blsp_spi8";
1857724ba675SRob Herring				};
1858724ba675SRob Herring				clk-pins {
1859724ba675SRob Herring					pins = "gpio48";
1860724ba675SRob Herring					function = "blsp_spi8";
1861724ba675SRob Herring				};
1862724ba675SRob Herring			};
1863724ba675SRob Herring		};
1864724ba675SRob Herring
1865724ba675SRob Herring		mmcc: clock-controller@fd8c0000 {
1866724ba675SRob Herring			compatible = "qcom,mmcc-msm8974";
1867724ba675SRob Herring			#clock-cells = <1>;
1868724ba675SRob Herring			#reset-cells = <1>;
1869724ba675SRob Herring			#power-domain-cells = <1>;
1870724ba675SRob Herring			reg = <0xfd8c0000 0x6000>;
1871724ba675SRob Herring			clocks = <&xo_board>,
1872724ba675SRob Herring				 <&gcc GCC_MMSS_GPLL0_CLK_SRC>,
1873724ba675SRob Herring				 <&gcc GPLL0_VOTE>,
1874724ba675SRob Herring				 <&gcc GPLL1_VOTE>,
1875724ba675SRob Herring				 <&rpmcc RPM_SMD_GFX3D_CLK_SRC>,
1876724ba675SRob Herring				 <&mdss_dsi0_phy 1>,
1877724ba675SRob Herring				 <&mdss_dsi0_phy 0>,
1878724ba675SRob Herring				 <&mdss_dsi1_phy 1>,
1879724ba675SRob Herring				 <&mdss_dsi1_phy 0>,
1880724ba675SRob Herring				 <0>,
1881724ba675SRob Herring				 <0>,
1882724ba675SRob Herring				 <0>;
1883724ba675SRob Herring			clock-names = "xo",
1884724ba675SRob Herring				      "mmss_gpll0_vote",
1885724ba675SRob Herring				      "gpll0_vote",
1886724ba675SRob Herring				      "gpll1_vote",
1887724ba675SRob Herring				      "gfx3d_clk_src",
1888724ba675SRob Herring				      "dsi0pll",
1889724ba675SRob Herring				      "dsi0pllbyte",
1890724ba675SRob Herring				      "dsi1pll",
1891724ba675SRob Herring				      "dsi1pllbyte",
1892724ba675SRob Herring				      "hdmipll",
1893724ba675SRob Herring				      "edp_link_clk",
1894724ba675SRob Herring				      "edp_vco_div";
1895724ba675SRob Herring		};
1896724ba675SRob Herring
1897724ba675SRob Herring		mdss: display-subsystem@fd900000 {
1898724ba675SRob Herring			compatible = "qcom,mdss";
1899724ba675SRob Herring			reg = <0xfd900000 0x100>, <0xfd924000 0x1000>;
1900724ba675SRob Herring			reg-names = "mdss_phys", "vbif_phys";
1901724ba675SRob Herring
1902724ba675SRob Herring			power-domains = <&mmcc MDSS_GDSC>;
1903724ba675SRob Herring
1904724ba675SRob Herring			clocks = <&mmcc MDSS_AHB_CLK>,
1905724ba675SRob Herring				 <&mmcc MDSS_AXI_CLK>,
1906724ba675SRob Herring				 <&mmcc MDSS_VSYNC_CLK>;
1907724ba675SRob Herring			clock-names = "iface", "bus", "vsync";
1908724ba675SRob Herring
1909724ba675SRob Herring			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
1910724ba675SRob Herring
1911724ba675SRob Herring			interrupt-controller;
1912724ba675SRob Herring			#interrupt-cells = <1>;
1913724ba675SRob Herring
1914724ba675SRob Herring			status = "disabled";
1915724ba675SRob Herring
1916724ba675SRob Herring			#address-cells = <1>;
1917724ba675SRob Herring			#size-cells = <1>;
1918724ba675SRob Herring			ranges;
1919724ba675SRob Herring
1920724ba675SRob Herring			mdp: display-controller@fd900000 {
1921724ba675SRob Herring				compatible = "qcom,msm8974-mdp5", "qcom,mdp5";
1922724ba675SRob Herring				reg = <0xfd900100 0x22000>;
1923724ba675SRob Herring				reg-names = "mdp_phys";
1924724ba675SRob Herring
1925724ba675SRob Herring				interrupt-parent = <&mdss>;
1926724ba675SRob Herring				interrupts = <0>;
1927724ba675SRob Herring
1928724ba675SRob Herring				clocks = <&mmcc MDSS_AHB_CLK>,
1929724ba675SRob Herring					 <&mmcc MDSS_AXI_CLK>,
1930724ba675SRob Herring					 <&mmcc MDSS_MDP_CLK>,
1931724ba675SRob Herring					 <&mmcc MDSS_VSYNC_CLK>;
1932724ba675SRob Herring				clock-names = "iface", "bus", "core", "vsync";
1933724ba675SRob Herring
1934724ba675SRob Herring				interconnects = <&mmssnoc MNOC_MAS_MDP_PORT0 &bimc BIMC_SLV_EBI_CH0>;
1935724ba675SRob Herring				interconnect-names = "mdp0-mem";
1936724ba675SRob Herring
1937724ba675SRob Herring				ports {
1938724ba675SRob Herring					#address-cells = <1>;
1939724ba675SRob Herring					#size-cells = <0>;
1940724ba675SRob Herring
1941724ba675SRob Herring					port@0 {
1942724ba675SRob Herring						reg = <0>;
1943724ba675SRob Herring						mdp5_intf1_out: endpoint {
1944724ba675SRob Herring							remote-endpoint = <&mdss_dsi0_in>;
1945724ba675SRob Herring						};
1946724ba675SRob Herring					};
1947724ba675SRob Herring
1948724ba675SRob Herring					port@1 {
1949724ba675SRob Herring						reg = <1>;
1950724ba675SRob Herring						mdp5_intf2_out: endpoint {
1951724ba675SRob Herring							remote-endpoint = <&mdss_dsi1_in>;
1952724ba675SRob Herring						};
1953724ba675SRob Herring					};
1954724ba675SRob Herring				};
1955724ba675SRob Herring			};
1956724ba675SRob Herring
1957724ba675SRob Herring			mdss_dsi0: dsi@fd922800 {
1958724ba675SRob Herring				compatible = "qcom,msm8974-dsi-ctrl",
1959724ba675SRob Herring					     "qcom,mdss-dsi-ctrl";
1960724ba675SRob Herring				reg = <0xfd922800 0x1f8>;
1961724ba675SRob Herring				reg-names = "dsi_ctrl";
1962724ba675SRob Herring
1963724ba675SRob Herring				interrupt-parent = <&mdss>;
1964724ba675SRob Herring				interrupts = <4>;
1965724ba675SRob Herring
1966724ba675SRob Herring				assigned-clocks = <&mmcc BYTE0_CLK_SRC>, <&mmcc PCLK0_CLK_SRC>;
1967724ba675SRob Herring				assigned-clock-parents = <&mdss_dsi0_phy 0>, <&mdss_dsi0_phy 1>;
1968724ba675SRob Herring
1969724ba675SRob Herring				clocks = <&mmcc MDSS_MDP_CLK>,
1970724ba675SRob Herring					 <&mmcc MDSS_AHB_CLK>,
1971724ba675SRob Herring					 <&mmcc MDSS_AXI_CLK>,
1972724ba675SRob Herring					 <&mmcc MDSS_BYTE0_CLK>,
1973724ba675SRob Herring					 <&mmcc MDSS_PCLK0_CLK>,
1974724ba675SRob Herring					 <&mmcc MDSS_ESC0_CLK>,
1975724ba675SRob Herring					 <&mmcc MMSS_MISC_AHB_CLK>;
1976724ba675SRob Herring				clock-names = "mdp_core",
1977724ba675SRob Herring					      "iface",
1978724ba675SRob Herring					      "bus",
1979724ba675SRob Herring					      "byte",
1980724ba675SRob Herring					      "pixel",
1981724ba675SRob Herring					      "core",
1982724ba675SRob Herring					      "core_mmss";
1983724ba675SRob Herring
1984724ba675SRob Herring				phys = <&mdss_dsi0_phy>;
1985724ba675SRob Herring
1986724ba675SRob Herring				status = "disabled";
1987724ba675SRob Herring
1988724ba675SRob Herring				#address-cells = <1>;
1989724ba675SRob Herring				#size-cells = <0>;
1990724ba675SRob Herring
1991724ba675SRob Herring				ports {
1992724ba675SRob Herring					#address-cells = <1>;
1993724ba675SRob Herring					#size-cells = <0>;
1994724ba675SRob Herring
1995724ba675SRob Herring					port@0 {
1996724ba675SRob Herring						reg = <0>;
1997724ba675SRob Herring						mdss_dsi0_in: endpoint {
1998724ba675SRob Herring							remote-endpoint = <&mdp5_intf1_out>;
1999724ba675SRob Herring						};
2000724ba675SRob Herring					};
2001724ba675SRob Herring
2002724ba675SRob Herring					port@1 {
2003724ba675SRob Herring						reg = <1>;
2004724ba675SRob Herring						mdss_dsi0_out: endpoint {
2005724ba675SRob Herring						};
2006724ba675SRob Herring					};
2007724ba675SRob Herring				};
2008724ba675SRob Herring			};
2009724ba675SRob Herring
2010724ba675SRob Herring			mdss_dsi0_phy: phy@fd922a00 {
2011724ba675SRob Herring				compatible = "qcom,dsi-phy-28nm-hpm";
2012724ba675SRob Herring				reg = <0xfd922a00 0xd4>,
2013724ba675SRob Herring				      <0xfd922b00 0x280>,
2014724ba675SRob Herring				      <0xfd922d80 0x30>;
2015724ba675SRob Herring				reg-names = "dsi_pll",
2016724ba675SRob Herring					    "dsi_phy",
2017724ba675SRob Herring					    "dsi_phy_regulator";
2018724ba675SRob Herring
2019724ba675SRob Herring				#clock-cells = <1>;
2020724ba675SRob Herring				#phy-cells = <0>;
2021724ba675SRob Herring
2022724ba675SRob Herring				clocks = <&mmcc MDSS_AHB_CLK>, <&xo_board>;
2023724ba675SRob Herring				clock-names = "iface", "ref";
2024724ba675SRob Herring
2025724ba675SRob Herring				status = "disabled";
2026724ba675SRob Herring			};
2027724ba675SRob Herring
2028724ba675SRob Herring			mdss_dsi1: dsi@fd922e00 {
2029724ba675SRob Herring				compatible = "qcom,msm8974-dsi-ctrl",
2030724ba675SRob Herring					     "qcom,mdss-dsi-ctrl";
2031724ba675SRob Herring				reg = <0xfd922e00 0x1f8>;
2032724ba675SRob Herring				reg-names = "dsi_ctrl";
2033724ba675SRob Herring
2034724ba675SRob Herring				interrupt-parent = <&mdss>;
2035724ba675SRob Herring				interrupts = <4>;
2036724ba675SRob Herring
2037724ba675SRob Herring				assigned-clocks = <&mmcc BYTE1_CLK_SRC>, <&mmcc PCLK1_CLK_SRC>;
2038724ba675SRob Herring				assigned-clock-parents = <&mdss_dsi1_phy 0>, <&mdss_dsi1_phy 1>;
2039724ba675SRob Herring
2040724ba675SRob Herring				clocks = <&mmcc MDSS_MDP_CLK>,
2041724ba675SRob Herring					 <&mmcc MDSS_AHB_CLK>,
2042724ba675SRob Herring					 <&mmcc MDSS_AXI_CLK>,
2043724ba675SRob Herring					 <&mmcc MDSS_BYTE1_CLK>,
2044724ba675SRob Herring					 <&mmcc MDSS_PCLK1_CLK>,
2045724ba675SRob Herring					 <&mmcc MDSS_ESC1_CLK>,
2046724ba675SRob Herring					 <&mmcc MMSS_MISC_AHB_CLK>;
2047724ba675SRob Herring				clock-names = "mdp_core",
2048724ba675SRob Herring					      "iface",
2049724ba675SRob Herring					      "bus",
2050724ba675SRob Herring					      "byte",
2051724ba675SRob Herring					      "pixel",
2052724ba675SRob Herring					      "core",
2053724ba675SRob Herring					      "core_mmss";
2054724ba675SRob Herring
2055724ba675SRob Herring				phys = <&mdss_dsi1_phy>;
2056724ba675SRob Herring
2057724ba675SRob Herring				status = "disabled";
2058724ba675SRob Herring
2059724ba675SRob Herring				#address-cells = <1>;
2060724ba675SRob Herring				#size-cells = <0>;
2061724ba675SRob Herring
2062724ba675SRob Herring				ports {
2063724ba675SRob Herring					#address-cells = <1>;
2064724ba675SRob Herring					#size-cells = <0>;
2065724ba675SRob Herring
2066724ba675SRob Herring					port@0 {
2067724ba675SRob Herring						reg = <0>;
2068724ba675SRob Herring						mdss_dsi1_in: endpoint {
2069724ba675SRob Herring							remote-endpoint = <&mdp5_intf2_out>;
2070724ba675SRob Herring						};
2071724ba675SRob Herring					};
2072724ba675SRob Herring
2073724ba675SRob Herring					port@1 {
2074724ba675SRob Herring						reg = <1>;
2075724ba675SRob Herring						mdss_dsi1_out: endpoint {
2076724ba675SRob Herring						};
2077724ba675SRob Herring					};
2078724ba675SRob Herring				};
2079724ba675SRob Herring			};
2080724ba675SRob Herring
2081724ba675SRob Herring			mdss_dsi1_phy: phy@fd923000 {
2082724ba675SRob Herring				compatible = "qcom,dsi-phy-28nm-hpm";
2083724ba675SRob Herring				reg = <0xfd923000 0xd4>,
2084724ba675SRob Herring				      <0xfd923100 0x280>,
2085724ba675SRob Herring				      <0xfd923380 0x30>;
2086724ba675SRob Herring				reg-names = "dsi_pll",
2087724ba675SRob Herring					    "dsi_phy",
2088724ba675SRob Herring					    "dsi_phy_regulator";
2089724ba675SRob Herring
2090724ba675SRob Herring				#clock-cells = <1>;
2091724ba675SRob Herring				#phy-cells = <0>;
2092724ba675SRob Herring
2093724ba675SRob Herring				clocks = <&mmcc MDSS_AHB_CLK>, <&xo_board>;
2094724ba675SRob Herring				clock-names = "iface", "ref";
2095724ba675SRob Herring
2096724ba675SRob Herring				status = "disabled";
2097724ba675SRob Herring			};
2098724ba675SRob Herring		};
2099724ba675SRob Herring
2100724ba675SRob Herring		cci: cci@fda0c000 {
2101724ba675SRob Herring			compatible = "qcom,msm8974-cci";
2102724ba675SRob Herring			#address-cells = <1>;
2103724ba675SRob Herring			#size-cells = <0>;
2104724ba675SRob Herring			reg = <0xfda0c000 0x1000>;
2105724ba675SRob Herring			interrupts = <GIC_SPI 50 IRQ_TYPE_EDGE_RISING>;
2106724ba675SRob Herring			clocks = <&mmcc CAMSS_TOP_AHB_CLK>,
2107724ba675SRob Herring				 <&mmcc CAMSS_CCI_CCI_AHB_CLK>,
2108724ba675SRob Herring				 <&mmcc CAMSS_CCI_CCI_CLK>;
2109724ba675SRob Herring			clock-names = "camss_top_ahb",
2110724ba675SRob Herring				      "cci_ahb",
2111724ba675SRob Herring				      "cci";
2112724ba675SRob Herring
2113724ba675SRob Herring			pinctrl-names = "default", "sleep";
2114724ba675SRob Herring			pinctrl-0 = <&cci_default>;
2115724ba675SRob Herring			pinctrl-1 = <&cci_sleep>;
2116724ba675SRob Herring
2117724ba675SRob Herring			status = "disabled";
2118724ba675SRob Herring
2119724ba675SRob Herring			cci_i2c0: i2c-bus@0 {
2120724ba675SRob Herring				reg = <0>;
2121724ba675SRob Herring				clock-frequency = <100000>;
2122724ba675SRob Herring				#address-cells = <1>;
2123724ba675SRob Herring				#size-cells = <0>;
2124724ba675SRob Herring			};
2125724ba675SRob Herring
2126724ba675SRob Herring			cci_i2c1: i2c-bus@1 {
2127724ba675SRob Herring				reg = <1>;
2128724ba675SRob Herring				clock-frequency = <100000>;
2129724ba675SRob Herring				#address-cells = <1>;
2130724ba675SRob Herring				#size-cells = <0>;
2131724ba675SRob Herring			};
2132724ba675SRob Herring		};
2133724ba675SRob Herring
2134724ba675SRob Herring		gpu: adreno@fdb00000 {
2135724ba675SRob Herring			compatible = "qcom,adreno-330.1", "qcom,adreno";
2136724ba675SRob Herring			reg = <0xfdb00000 0x10000>;
2137724ba675SRob Herring			reg-names = "kgsl_3d0_reg_memory";
2138724ba675SRob Herring
2139724ba675SRob Herring			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
2140724ba675SRob Herring			interrupt-names = "kgsl_3d0_irq";
2141724ba675SRob Herring
2142724ba675SRob Herring			clocks = <&mmcc OXILI_GFX3D_CLK>,
2143724ba675SRob Herring				 <&mmcc OXILICX_AHB_CLK>,
2144724ba675SRob Herring				 <&mmcc OXILICX_AXI_CLK>;
2145724ba675SRob Herring			clock-names = "core", "iface", "mem_iface";
2146724ba675SRob Herring
2147724ba675SRob Herring			sram = <&gmu_sram>;
2148724ba675SRob Herring			power-domains = <&mmcc OXILICX_GDSC>;
2149724ba675SRob Herring			operating-points-v2 = <&gpu_opp_table>;
2150724ba675SRob Herring
2151724ba675SRob Herring			interconnects = <&mmssnoc MNOC_MAS_GRAPHICS_3D &bimc BIMC_SLV_EBI_CH0>,
2152724ba675SRob Herring					<&ocmemnoc OCMEM_VNOC_MAS_GFX3D &ocmemnoc OCMEM_SLV_OCMEM>;
2153724ba675SRob Herring			interconnect-names = "gfx-mem", "ocmem";
2154724ba675SRob Herring
2155724ba675SRob Herring			// iommus = <&gpu_iommu 0>;
2156724ba675SRob Herring
2157724ba675SRob Herring			status = "disabled";
2158724ba675SRob Herring
2159724ba675SRob Herring			gpu_opp_table: opp-table {
2160724ba675SRob Herring				compatible = "operating-points-v2";
2161724ba675SRob Herring
2162724ba675SRob Herring				opp-320000000 {
2163724ba675SRob Herring					opp-hz = /bits/ 64 <320000000>;
2164724ba675SRob Herring				};
2165724ba675SRob Herring
2166724ba675SRob Herring				opp-200000000 {
2167724ba675SRob Herring					opp-hz = /bits/ 64 <200000000>;
2168724ba675SRob Herring				};
2169724ba675SRob Herring
2170724ba675SRob Herring				opp-27000000 {
2171724ba675SRob Herring					opp-hz = /bits/ 64 <27000000>;
2172724ba675SRob Herring				};
2173724ba675SRob Herring			};
2174724ba675SRob Herring		};
2175724ba675SRob Herring
2176724ba675SRob Herring		sram@fdd00000 {
2177724ba675SRob Herring			compatible = "qcom,msm8974-ocmem";
2178724ba675SRob Herring			reg = <0xfdd00000 0x2000>,
2179724ba675SRob Herring			      <0xfec00000 0x180000>;
2180724ba675SRob Herring			reg-names = "ctrl", "mem";
2181724ba675SRob Herring			ranges = <0 0xfec00000 0x180000>;
2182724ba675SRob Herring			clocks = <&rpmcc RPM_SMD_OCMEMGX_CLK>,
2183724ba675SRob Herring				 <&mmcc OCMEMCX_OCMEMNOC_CLK>;
2184724ba675SRob Herring			clock-names = "core", "iface";
2185724ba675SRob Herring
2186724ba675SRob Herring			#address-cells = <1>;
2187724ba675SRob Herring			#size-cells = <1>;
2188724ba675SRob Herring
2189724ba675SRob Herring			gmu_sram: gmu-sram@0 {
2190724ba675SRob Herring				reg = <0x0 0x100000>;
2191724ba675SRob Herring			};
2192724ba675SRob Herring		};
2193724ba675SRob Herring
2194724ba675SRob Herring		remoteproc_adsp: remoteproc@fe200000 {
2195724ba675SRob Herring			compatible = "qcom,msm8974-adsp-pil";
2196724ba675SRob Herring			reg = <0xfe200000 0x100>;
2197724ba675SRob Herring
2198724ba675SRob Herring			interrupts-extended = <&intc GIC_SPI 162 IRQ_TYPE_EDGE_RISING>,
2199724ba675SRob Herring					       <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
2200724ba675SRob Herring					       <&adsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
2201724ba675SRob Herring					       <&adsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
2202724ba675SRob Herring					       <&adsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
2203724ba675SRob Herring			interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack";
2204724ba675SRob Herring
2205724ba675SRob Herring			clocks = <&xo_board>;
2206724ba675SRob Herring			clock-names = "xo";
2207724ba675SRob Herring
2208724ba675SRob Herring			memory-region = <&adsp_region>;
2209724ba675SRob Herring
2210724ba675SRob Herring			qcom,smem-states = <&adsp_smp2p_out 0>;
2211724ba675SRob Herring			qcom,smem-state-names = "stop";
2212724ba675SRob Herring
2213724ba675SRob Herring			status = "disabled";
2214724ba675SRob Herring
2215724ba675SRob Herring			smd-edge {
2216724ba675SRob Herring				interrupts = <GIC_SPI 156 IRQ_TYPE_EDGE_RISING>;
2217724ba675SRob Herring
2218*d904c09bSLuca Weiss				mboxes = <&apcs 8>;
2219724ba675SRob Herring				qcom,smd-edge = <1>;
2220724ba675SRob Herring				label = "lpass";
2221724ba675SRob Herring			};
2222724ba675SRob Herring		};
2223724ba675SRob Herring
2224724ba675SRob Herring		imem: sram@fe805000 {
2225724ba675SRob Herring			compatible = "qcom,msm8974-imem", "syscon", "simple-mfd";
2226724ba675SRob Herring			reg = <0xfe805000 0x1000>;
2227724ba675SRob Herring
2228724ba675SRob Herring			reboot-mode {
2229724ba675SRob Herring				compatible = "syscon-reboot-mode";
2230724ba675SRob Herring				offset = <0x65c>;
2231724ba675SRob Herring			};
2232724ba675SRob Herring		};
2233724ba675SRob Herring	};
2234724ba675SRob Herring
2235724ba675SRob Herring	thermal-zones {
2236724ba675SRob Herring		cpu0-thermal {
2237724ba675SRob Herring			polling-delay-passive = <250>;
2238724ba675SRob Herring			polling-delay = <1000>;
2239724ba675SRob Herring
2240724ba675SRob Herring			thermal-sensors = <&tsens 5>;
2241724ba675SRob Herring
2242724ba675SRob Herring			trips {
2243724ba675SRob Herring				cpu_alert0: trip0 {
2244724ba675SRob Herring					temperature = <75000>;
2245724ba675SRob Herring					hysteresis = <2000>;
2246724ba675SRob Herring					type = "passive";
2247724ba675SRob Herring				};
2248724ba675SRob Herring				cpu_crit0: trip1 {
2249724ba675SRob Herring					temperature = <110000>;
2250724ba675SRob Herring					hysteresis = <2000>;
2251724ba675SRob Herring					type = "critical";
2252724ba675SRob Herring				};
2253724ba675SRob Herring			};
2254724ba675SRob Herring		};
2255724ba675SRob Herring
2256724ba675SRob Herring		cpu1-thermal {
2257724ba675SRob Herring			polling-delay-passive = <250>;
2258724ba675SRob Herring			polling-delay = <1000>;
2259724ba675SRob Herring
2260724ba675SRob Herring			thermal-sensors = <&tsens 6>;
2261724ba675SRob Herring
2262724ba675SRob Herring			trips {
2263724ba675SRob Herring				cpu_alert1: trip0 {
2264724ba675SRob Herring					temperature = <75000>;
2265724ba675SRob Herring					hysteresis = <2000>;
2266724ba675SRob Herring					type = "passive";
2267724ba675SRob Herring				};
2268724ba675SRob Herring				cpu_crit1: trip1 {
2269724ba675SRob Herring					temperature = <110000>;
2270724ba675SRob Herring					hysteresis = <2000>;
2271724ba675SRob Herring					type = "critical";
2272724ba675SRob Herring				};
2273724ba675SRob Herring			};
2274724ba675SRob Herring		};
2275724ba675SRob Herring
2276724ba675SRob Herring		cpu2-thermal {
2277724ba675SRob Herring			polling-delay-passive = <250>;
2278724ba675SRob Herring			polling-delay = <1000>;
2279724ba675SRob Herring
2280724ba675SRob Herring			thermal-sensors = <&tsens 7>;
2281724ba675SRob Herring
2282724ba675SRob Herring			trips {
2283724ba675SRob Herring				cpu_alert2: trip0 {
2284724ba675SRob Herring					temperature = <75000>;
2285724ba675SRob Herring					hysteresis = <2000>;
2286724ba675SRob Herring					type = "passive";
2287724ba675SRob Herring				};
2288724ba675SRob Herring				cpu_crit2: trip1 {
2289724ba675SRob Herring					temperature = <110000>;
2290724ba675SRob Herring					hysteresis = <2000>;
2291724ba675SRob Herring					type = "critical";
2292724ba675SRob Herring				};
2293724ba675SRob Herring			};
2294724ba675SRob Herring		};
2295724ba675SRob Herring
2296724ba675SRob Herring		cpu3-thermal {
2297724ba675SRob Herring			polling-delay-passive = <250>;
2298724ba675SRob Herring			polling-delay = <1000>;
2299724ba675SRob Herring
2300724ba675SRob Herring			thermal-sensors = <&tsens 8>;
2301724ba675SRob Herring
2302724ba675SRob Herring			trips {
2303724ba675SRob Herring				cpu_alert3: trip0 {
2304724ba675SRob Herring					temperature = <75000>;
2305724ba675SRob Herring					hysteresis = <2000>;
2306724ba675SRob Herring					type = "passive";
2307724ba675SRob Herring				};
2308724ba675SRob Herring				cpu_crit3: trip1 {
2309724ba675SRob Herring					temperature = <110000>;
2310724ba675SRob Herring					hysteresis = <2000>;
2311724ba675SRob Herring					type = "critical";
2312724ba675SRob Herring				};
2313724ba675SRob Herring			};
2314724ba675SRob Herring		};
2315724ba675SRob Herring
2316724ba675SRob Herring		q6-dsp-thermal {
2317724ba675SRob Herring			polling-delay-passive = <250>;
2318724ba675SRob Herring			polling-delay = <1000>;
2319724ba675SRob Herring
2320724ba675SRob Herring			thermal-sensors = <&tsens 1>;
2321724ba675SRob Herring
2322724ba675SRob Herring			trips {
2323724ba675SRob Herring				q6_dsp_alert0: trip-point0 {
2324724ba675SRob Herring					temperature = <90000>;
2325724ba675SRob Herring					hysteresis = <2000>;
2326724ba675SRob Herring					type = "hot";
2327724ba675SRob Herring				};
2328724ba675SRob Herring			};
2329724ba675SRob Herring		};
2330724ba675SRob Herring
2331724ba675SRob Herring		modemtx-thermal {
2332724ba675SRob Herring			polling-delay-passive = <250>;
2333724ba675SRob Herring			polling-delay = <1000>;
2334724ba675SRob Herring
2335724ba675SRob Herring			thermal-sensors = <&tsens 2>;
2336724ba675SRob Herring
2337724ba675SRob Herring			trips {
2338724ba675SRob Herring				modemtx_alert0: trip-point0 {
2339724ba675SRob Herring					temperature = <90000>;
2340724ba675SRob Herring					hysteresis = <2000>;
2341724ba675SRob Herring					type = "hot";
2342724ba675SRob Herring				};
2343724ba675SRob Herring			};
2344724ba675SRob Herring		};
2345724ba675SRob Herring
2346724ba675SRob Herring		video-thermal {
2347724ba675SRob Herring			polling-delay-passive = <250>;
2348724ba675SRob Herring			polling-delay = <1000>;
2349724ba675SRob Herring
2350724ba675SRob Herring			thermal-sensors = <&tsens 3>;
2351724ba675SRob Herring
2352724ba675SRob Herring			trips {
2353724ba675SRob Herring				video_alert0: trip-point0 {
2354724ba675SRob Herring					temperature = <95000>;
2355724ba675SRob Herring					hysteresis = <2000>;
2356724ba675SRob Herring					type = "hot";
2357724ba675SRob Herring				};
2358724ba675SRob Herring			};
2359724ba675SRob Herring		};
2360724ba675SRob Herring
2361724ba675SRob Herring		wlan-thermal {
2362724ba675SRob Herring			polling-delay-passive = <250>;
2363724ba675SRob Herring			polling-delay = <1000>;
2364724ba675SRob Herring
2365724ba675SRob Herring			thermal-sensors = <&tsens 4>;
2366724ba675SRob Herring
2367724ba675SRob Herring			trips {
2368724ba675SRob Herring				wlan_alert0: trip-point0 {
2369724ba675SRob Herring					temperature = <105000>;
2370724ba675SRob Herring					hysteresis = <2000>;
2371724ba675SRob Herring					type = "hot";
2372724ba675SRob Herring				};
2373724ba675SRob Herring			};
2374724ba675SRob Herring		};
2375724ba675SRob Herring
2376724ba675SRob Herring		gpu-top-thermal {
2377724ba675SRob Herring			polling-delay-passive = <250>;
2378724ba675SRob Herring			polling-delay = <1000>;
2379724ba675SRob Herring
2380724ba675SRob Herring			thermal-sensors = <&tsens 9>;
2381724ba675SRob Herring
2382724ba675SRob Herring			trips {
2383724ba675SRob Herring				gpu1_alert0: trip-point0 {
2384724ba675SRob Herring					temperature = <90000>;
2385724ba675SRob Herring					hysteresis = <2000>;
2386724ba675SRob Herring					type = "hot";
2387724ba675SRob Herring				};
2388724ba675SRob Herring			};
2389724ba675SRob Herring		};
2390724ba675SRob Herring
2391724ba675SRob Herring		gpu-bottom-thermal {
2392724ba675SRob Herring			polling-delay-passive = <250>;
2393724ba675SRob Herring			polling-delay = <1000>;
2394724ba675SRob Herring
2395724ba675SRob Herring			thermal-sensors = <&tsens 10>;
2396724ba675SRob Herring
2397724ba675SRob Herring			trips {
2398724ba675SRob Herring				gpu2_alert0: trip-point0 {
2399724ba675SRob Herring					temperature = <90000>;
2400724ba675SRob Herring					hysteresis = <2000>;
2401724ba675SRob Herring					type = "hot";
2402724ba675SRob Herring				};
2403724ba675SRob Herring			};
2404724ba675SRob Herring		};
2405724ba675SRob Herring	};
2406724ba675SRob Herring
2407724ba675SRob Herring	timer {
2408724ba675SRob Herring		compatible = "arm,armv7-timer";
240981924ec7SKrzysztof Kozlowski		interrupts = <GIC_PPI 2 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
241081924ec7SKrzysztof Kozlowski			     <GIC_PPI 3 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
241181924ec7SKrzysztof Kozlowski			     <GIC_PPI 4 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
241281924ec7SKrzysztof Kozlowski			     <GIC_PPI 1 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
2413724ba675SRob Herring		clock-frequency = <19200000>;
2414724ba675SRob Herring	};
2415724ba675SRob Herring};
2416