1*724ba675SRob Herring// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright 2013-2014 Freescale Semiconductor, Inc. 4*724ba675SRob Herring * Copyright 2018 NXP 5*724ba675SRob Herring */ 6*724ba675SRob Herring 7*724ba675SRob Herring/dts-v1/; 8*724ba675SRob Herring#include "ls1021a.dtsi" 9*724ba675SRob Herring 10*724ba675SRob Herring/ { 11*724ba675SRob Herring model = "LS1021A QDS Board"; 12*724ba675SRob Herring compatible = "fsl,ls1021a-qds", "fsl,ls1021a"; 13*724ba675SRob Herring 14*724ba675SRob Herring aliases { 15*724ba675SRob Herring enet0_rgmii_phy = &rgmii_phy1; 16*724ba675SRob Herring enet1_rgmii_phy = &rgmii_phy2; 17*724ba675SRob Herring enet2_rgmii_phy = &rgmii_phy3; 18*724ba675SRob Herring enet0_sgmii_phy = &sgmii_phy1c; 19*724ba675SRob Herring enet1_sgmii_phy = &sgmii_phy1d; 20*724ba675SRob Herring }; 21*724ba675SRob Herring 22*724ba675SRob Herring sys_mclk: clock-mclk { 23*724ba675SRob Herring compatible = "fixed-clock"; 24*724ba675SRob Herring #clock-cells = <0>; 25*724ba675SRob Herring clock-frequency = <24576000>; 26*724ba675SRob Herring }; 27*724ba675SRob Herring 28*724ba675SRob Herring reg_3p3v: regulator { 29*724ba675SRob Herring compatible = "regulator-fixed"; 30*724ba675SRob Herring regulator-name = "3P3V"; 31*724ba675SRob Herring regulator-min-microvolt = <3300000>; 32*724ba675SRob Herring regulator-max-microvolt = <3300000>; 33*724ba675SRob Herring regulator-always-on; 34*724ba675SRob Herring }; 35*724ba675SRob Herring 36*724ba675SRob Herring sound { 37*724ba675SRob Herring compatible = "simple-audio-card"; 38*724ba675SRob Herring simple-audio-card,format = "i2s"; 39*724ba675SRob Herring simple-audio-card,widgets = 40*724ba675SRob Herring "Microphone", "Microphone Jack", 41*724ba675SRob Herring "Headphone", "Headphone Jack", 42*724ba675SRob Herring "Speaker", "Speaker Ext", 43*724ba675SRob Herring "Line", "Line In Jack"; 44*724ba675SRob Herring simple-audio-card,routing = 45*724ba675SRob Herring "MIC_IN", "Microphone Jack", 46*724ba675SRob Herring "Microphone Jack", "Mic Bias", 47*724ba675SRob Herring "LINE_IN", "Line In Jack", 48*724ba675SRob Herring "Headphone Jack", "HP_OUT", 49*724ba675SRob Herring "Speaker Ext", "LINE_OUT"; 50*724ba675SRob Herring 51*724ba675SRob Herring simple-audio-card,cpu { 52*724ba675SRob Herring sound-dai = <&sai2>; 53*724ba675SRob Herring frame-master; 54*724ba675SRob Herring bitclock-master; 55*724ba675SRob Herring }; 56*724ba675SRob Herring 57*724ba675SRob Herring simple-audio-card,codec { 58*724ba675SRob Herring sound-dai = <&codec>; 59*724ba675SRob Herring frame-master; 60*724ba675SRob Herring bitclock-master; 61*724ba675SRob Herring }; 62*724ba675SRob Herring }; 63*724ba675SRob Herring}; 64*724ba675SRob Herring 65*724ba675SRob Herring&dspi0 { 66*724ba675SRob Herring bus-num = <0>; 67*724ba675SRob Herring status = "okay"; 68*724ba675SRob Herring 69*724ba675SRob Herring dspiflash: at45db021d@0 { 70*724ba675SRob Herring #address-cells = <1>; 71*724ba675SRob Herring #size-cells = <1>; 72*724ba675SRob Herring compatible = "atmel,at45db021d", "atmel,at45", "atmel,dataflash"; 73*724ba675SRob Herring spi-max-frequency = <16000000>; 74*724ba675SRob Herring spi-cpol; 75*724ba675SRob Herring spi-cpha; 76*724ba675SRob Herring reg = <0>; 77*724ba675SRob Herring }; 78*724ba675SRob Herring}; 79*724ba675SRob Herring 80*724ba675SRob Herring&enet0 { 81*724ba675SRob Herring tbi-handle = <&tbi0>; 82*724ba675SRob Herring phy-handle = <&sgmii_phy1c>; 83*724ba675SRob Herring phy-connection-type = "sgmii"; 84*724ba675SRob Herring status = "okay"; 85*724ba675SRob Herring}; 86*724ba675SRob Herring 87*724ba675SRob Herring&enet1 { 88*724ba675SRob Herring tbi-handle = <&tbi0>; 89*724ba675SRob Herring phy-handle = <&sgmii_phy1d>; 90*724ba675SRob Herring phy-connection-type = "sgmii"; 91*724ba675SRob Herring status = "okay"; 92*724ba675SRob Herring}; 93*724ba675SRob Herring 94*724ba675SRob Herring&enet2 { 95*724ba675SRob Herring phy-handle = <&rgmii_phy3>; 96*724ba675SRob Herring phy-connection-type = "rgmii-id"; 97*724ba675SRob Herring status = "okay"; 98*724ba675SRob Herring}; 99*724ba675SRob Herring 100*724ba675SRob Herring&esdhc { 101*724ba675SRob Herring status = "okay"; 102*724ba675SRob Herring}; 103*724ba675SRob Herring 104*724ba675SRob Herring&i2c0 { 105*724ba675SRob Herring status = "okay"; 106*724ba675SRob Herring 107*724ba675SRob Herring pca9547: mux@77 { 108*724ba675SRob Herring compatible = "nxp,pca9547"; 109*724ba675SRob Herring reg = <0x77>; 110*724ba675SRob Herring #address-cells = <1>; 111*724ba675SRob Herring #size-cells = <0>; 112*724ba675SRob Herring 113*724ba675SRob Herring i2c@0 { 114*724ba675SRob Herring #address-cells = <1>; 115*724ba675SRob Herring #size-cells = <0>; 116*724ba675SRob Herring reg = <0x0>; 117*724ba675SRob Herring 118*724ba675SRob Herring ds3232: rtc@68 { 119*724ba675SRob Herring compatible = "dallas,ds3232"; 120*724ba675SRob Herring reg = <0x68>; 121*724ba675SRob Herring interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>; 122*724ba675SRob Herring }; 123*724ba675SRob Herring }; 124*724ba675SRob Herring 125*724ba675SRob Herring i2c@2 { 126*724ba675SRob Herring #address-cells = <1>; 127*724ba675SRob Herring #size-cells = <0>; 128*724ba675SRob Herring reg = <0x2>; 129*724ba675SRob Herring 130*724ba675SRob Herring ina220@40 { 131*724ba675SRob Herring compatible = "ti,ina220"; 132*724ba675SRob Herring reg = <0x40>; 133*724ba675SRob Herring shunt-resistor = <1000>; 134*724ba675SRob Herring }; 135*724ba675SRob Herring 136*724ba675SRob Herring ina220@41 { 137*724ba675SRob Herring compatible = "ti,ina220"; 138*724ba675SRob Herring reg = <0x41>; 139*724ba675SRob Herring shunt-resistor = <1000>; 140*724ba675SRob Herring }; 141*724ba675SRob Herring }; 142*724ba675SRob Herring 143*724ba675SRob Herring i2c@3 { 144*724ba675SRob Herring #address-cells = <1>; 145*724ba675SRob Herring #size-cells = <0>; 146*724ba675SRob Herring reg = <0x3>; 147*724ba675SRob Herring 148*724ba675SRob Herring eeprom@56 { 149*724ba675SRob Herring compatible = "atmel,24c512"; 150*724ba675SRob Herring reg = <0x56>; 151*724ba675SRob Herring }; 152*724ba675SRob Herring 153*724ba675SRob Herring eeprom@57 { 154*724ba675SRob Herring compatible = "atmel,24c512"; 155*724ba675SRob Herring reg = <0x57>; 156*724ba675SRob Herring }; 157*724ba675SRob Herring 158*724ba675SRob Herring adt7461a@4c { 159*724ba675SRob Herring compatible = "adi,adt7461a"; 160*724ba675SRob Herring reg = <0x4c>; 161*724ba675SRob Herring }; 162*724ba675SRob Herring }; 163*724ba675SRob Herring 164*724ba675SRob Herring i2c@4 { 165*724ba675SRob Herring #address-cells = <1>; 166*724ba675SRob Herring #size-cells = <0>; 167*724ba675SRob Herring reg = <0x4>; 168*724ba675SRob Herring 169*724ba675SRob Herring codec: sgtl5000@2a { 170*724ba675SRob Herring #sound-dai-cells = <0>; 171*724ba675SRob Herring compatible = "fsl,sgtl5000"; 172*724ba675SRob Herring reg = <0x2a>; 173*724ba675SRob Herring VDDA-supply = <®_3p3v>; 174*724ba675SRob Herring VDDIO-supply = <®_3p3v>; 175*724ba675SRob Herring clocks = <&sys_mclk>; 176*724ba675SRob Herring }; 177*724ba675SRob Herring }; 178*724ba675SRob Herring }; 179*724ba675SRob Herring}; 180*724ba675SRob Herring 181*724ba675SRob Herring&ifc { 182*724ba675SRob Herring #address-cells = <2>; 183*724ba675SRob Herring #size-cells = <1>; 184*724ba675SRob Herring /* NOR, NAND Flashes and FPGA on board */ 185*724ba675SRob Herring ranges = <0x0 0x0 0x0 0x60000000 0x08000000>, 186*724ba675SRob Herring <0x2 0x0 0x0 0x7e800000 0x00010000>, 187*724ba675SRob Herring <0x3 0x0 0x0 0x7fb00000 0x00000100>; 188*724ba675SRob Herring status = "okay"; 189*724ba675SRob Herring 190*724ba675SRob Herring nor@0,0 { 191*724ba675SRob Herring #address-cells = <1>; 192*724ba675SRob Herring #size-cells = <1>; 193*724ba675SRob Herring compatible = "cfi-flash"; 194*724ba675SRob Herring reg = <0x0 0x0 0x8000000>; 195*724ba675SRob Herring big-endian; 196*724ba675SRob Herring bank-width = <2>; 197*724ba675SRob Herring device-width = <1>; 198*724ba675SRob Herring }; 199*724ba675SRob Herring 200*724ba675SRob Herring nand@2,0 { 201*724ba675SRob Herring compatible = "fsl,ifc-nand"; 202*724ba675SRob Herring reg = <0x2 0x0 0x10000>; 203*724ba675SRob Herring }; 204*724ba675SRob Herring 205*724ba675SRob Herring fpga: board-control@3,0 { 206*724ba675SRob Herring #address-cells = <1>; 207*724ba675SRob Herring #size-cells = <1>; 208*724ba675SRob Herring compatible = "simple-mfd"; 209*724ba675SRob Herring reg = <0x3 0x0 0x0000100>; 210*724ba675SRob Herring bank-width = <1>; 211*724ba675SRob Herring device-width = <1>; 212*724ba675SRob Herring ranges = <0 3 0 0x100>; 213*724ba675SRob Herring 214*724ba675SRob Herring mdio-mux-emi1 { 215*724ba675SRob Herring compatible = "mdio-mux-mmioreg"; 216*724ba675SRob Herring mdio-parent-bus = <&mdio0>; 217*724ba675SRob Herring #address-cells = <1>; 218*724ba675SRob Herring #size-cells = <0>; 219*724ba675SRob Herring reg = <0x54 1>; /* BRDCFG4 */ 220*724ba675SRob Herring mux-mask = <0xe0>; /* EMI1[2:0] */ 221*724ba675SRob Herring 222*724ba675SRob Herring /* Onboard PHYs */ 223*724ba675SRob Herring ls1021amdio0: mdio@0 { 224*724ba675SRob Herring reg = <0>; 225*724ba675SRob Herring #address-cells = <1>; 226*724ba675SRob Herring #size-cells = <0>; 227*724ba675SRob Herring rgmii_phy1: ethernet-phy@1 { 228*724ba675SRob Herring reg = <0x1>; 229*724ba675SRob Herring }; 230*724ba675SRob Herring }; 231*724ba675SRob Herring 232*724ba675SRob Herring ls1021amdio1: mdio@20 { 233*724ba675SRob Herring reg = <0x20>; 234*724ba675SRob Herring #address-cells = <1>; 235*724ba675SRob Herring #size-cells = <0>; 236*724ba675SRob Herring rgmii_phy2: ethernet-phy@2 { 237*724ba675SRob Herring reg = <0x2>; 238*724ba675SRob Herring }; 239*724ba675SRob Herring }; 240*724ba675SRob Herring 241*724ba675SRob Herring ls1021amdio2: mdio@40 { 242*724ba675SRob Herring reg = <0x40>; 243*724ba675SRob Herring #address-cells = <1>; 244*724ba675SRob Herring #size-cells = <0>; 245*724ba675SRob Herring rgmii_phy3: ethernet-phy@3 { 246*724ba675SRob Herring reg = <0x3>; 247*724ba675SRob Herring }; 248*724ba675SRob Herring }; 249*724ba675SRob Herring 250*724ba675SRob Herring ls1021amdio3: mdio@60 { 251*724ba675SRob Herring reg = <0x60>; 252*724ba675SRob Herring #address-cells = <1>; 253*724ba675SRob Herring #size-cells = <0>; 254*724ba675SRob Herring sgmii_phy1c: ethernet-phy@1c { 255*724ba675SRob Herring reg = <0x1c>; 256*724ba675SRob Herring }; 257*724ba675SRob Herring }; 258*724ba675SRob Herring 259*724ba675SRob Herring ls1021amdio4: mdio@80 { 260*724ba675SRob Herring reg = <0x80>; 261*724ba675SRob Herring #address-cells = <1>; 262*724ba675SRob Herring #size-cells = <0>; 263*724ba675SRob Herring sgmii_phy1d: ethernet-phy@1d { 264*724ba675SRob Herring reg = <0x1d>; 265*724ba675SRob Herring }; 266*724ba675SRob Herring }; 267*724ba675SRob Herring }; 268*724ba675SRob Herring }; 269*724ba675SRob Herring}; 270*724ba675SRob Herring 271*724ba675SRob Herring&lpuart0 { 272*724ba675SRob Herring status = "okay"; 273*724ba675SRob Herring}; 274*724ba675SRob Herring 275*724ba675SRob Herring&mdio0 { 276*724ba675SRob Herring tbi0: tbi-phy@8 { 277*724ba675SRob Herring reg = <0x8>; 278*724ba675SRob Herring device_type = "tbi-phy"; 279*724ba675SRob Herring }; 280*724ba675SRob Herring}; 281*724ba675SRob Herring 282*724ba675SRob Herring&qspi { 283*724ba675SRob Herring status = "okay"; 284*724ba675SRob Herring 285*724ba675SRob Herring flash@0 { 286*724ba675SRob Herring compatible = "jedec,spi-nor"; 287*724ba675SRob Herring #address-cells = <1>; 288*724ba675SRob Herring #size-cells = <1>; 289*724ba675SRob Herring spi-max-frequency = <20000000>; 290*724ba675SRob Herring reg = <0>; 291*724ba675SRob Herring spi-rx-bus-width = <4>; 292*724ba675SRob Herring spi-tx-bus-width = <4>; 293*724ba675SRob Herring }; 294*724ba675SRob Herring}; 295*724ba675SRob Herring 296*724ba675SRob Herring&sai2 { 297*724ba675SRob Herring status = "okay"; 298*724ba675SRob Herring}; 299*724ba675SRob Herring 300*724ba675SRob Herring&sata { 301*724ba675SRob Herring status = "okay"; 302*724ba675SRob Herring}; 303*724ba675SRob Herring 304*724ba675SRob Herring&uart0 { 305*724ba675SRob Herring status = "okay"; 306*724ba675SRob Herring}; 307*724ba675SRob Herring 308*724ba675SRob Herring&uart1 { 309*724ba675SRob Herring status = "okay"; 310*724ba675SRob Herring}; 311*724ba675SRob Herring 312*724ba675SRob Herring&can0 { 313*724ba675SRob Herring status = "okay"; 314*724ba675SRob Herring}; 315*724ba675SRob Herring 316*724ba675SRob Herring&can1 { 317*724ba675SRob Herring status = "okay"; 318*724ba675SRob Herring}; 319*724ba675SRob Herring 320*724ba675SRob Herring&can2 { 321*724ba675SRob Herring status = "disabled"; 322*724ba675SRob Herring}; 323*724ba675SRob Herring 324*724ba675SRob Herring&can3 { 325*724ba675SRob Herring status = "disabled"; 326*724ba675SRob Herring}; 327