1*724ba675SRob Herring// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright (C) 2019 4*724ba675SRob Herring * Author(s): Giulio Benetti <giulio.benetti@benettiengineering.com> 5*724ba675SRob Herring */ 6*724ba675SRob Herring 7*724ba675SRob Herring#include "../../armv7-m.dtsi" 8*724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 9*724ba675SRob Herring#include <dt-bindings/clock/imxrt1050-clock.h> 10*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 11*724ba675SRob Herring 12*724ba675SRob Herring/ { 13*724ba675SRob Herring #address-cells = <1>; 14*724ba675SRob Herring #size-cells = <1>; 15*724ba675SRob Herring 16*724ba675SRob Herring clocks { 17*724ba675SRob Herring osc: osc { 18*724ba675SRob Herring compatible = "fixed-clock"; 19*724ba675SRob Herring #clock-cells = <0>; 20*724ba675SRob Herring clock-frequency = <24000000>; 21*724ba675SRob Herring }; 22*724ba675SRob Herring 23*724ba675SRob Herring osc3M: osc3M { 24*724ba675SRob Herring compatible = "fixed-clock"; 25*724ba675SRob Herring #clock-cells = <0>; 26*724ba675SRob Herring clock-frequency = <3000000>; 27*724ba675SRob Herring }; 28*724ba675SRob Herring }; 29*724ba675SRob Herring 30*724ba675SRob Herring soc { 31*724ba675SRob Herring lpuart1: serial@40184000 { 32*724ba675SRob Herring compatible = "fsl,imxrt1050-lpuart", "fsl,imx7ulp-lpuart"; 33*724ba675SRob Herring reg = <0x40184000 0x4000>; 34*724ba675SRob Herring interrupts = <20>; 35*724ba675SRob Herring clocks = <&clks IMXRT1050_CLK_LPUART1>; 36*724ba675SRob Herring clock-names = "ipg"; 37*724ba675SRob Herring status = "disabled"; 38*724ba675SRob Herring }; 39*724ba675SRob Herring 40*724ba675SRob Herring iomuxc: pinctrl@401f8000 { 41*724ba675SRob Herring compatible = "fsl,imxrt1050-iomuxc"; 42*724ba675SRob Herring reg = <0x401f8000 0x4000>; 43*724ba675SRob Herring fsl,mux_mask = <0x7>; 44*724ba675SRob Herring }; 45*724ba675SRob Herring 46*724ba675SRob Herring anatop: anatop@400d8000 { 47*724ba675SRob Herring compatible = "fsl,imxrt-anatop"; 48*724ba675SRob Herring reg = <0x400d8000 0x4000>; 49*724ba675SRob Herring }; 50*724ba675SRob Herring 51*724ba675SRob Herring clks: clock-controller@400fc000 { 52*724ba675SRob Herring compatible = "fsl,imxrt1050-ccm"; 53*724ba675SRob Herring reg = <0x400fc000 0x4000>; 54*724ba675SRob Herring interrupts = <95>, <96>; 55*724ba675SRob Herring clocks = <&osc>; 56*724ba675SRob Herring clock-names = "osc"; 57*724ba675SRob Herring #clock-cells = <1>; 58*724ba675SRob Herring assigned-clocks = <&clks IMXRT1050_CLK_PLL1_BYPASS>, 59*724ba675SRob Herring <&clks IMXRT1050_CLK_PLL1_BYPASS>, 60*724ba675SRob Herring <&clks IMXRT1050_CLK_PLL2_BYPASS>, 61*724ba675SRob Herring <&clks IMXRT1050_CLK_PLL3_BYPASS>, 62*724ba675SRob Herring <&clks IMXRT1050_CLK_PLL3_PFD1_664_62M>, 63*724ba675SRob Herring <&clks IMXRT1050_CLK_PLL2_PFD2_396M>; 64*724ba675SRob Herring assigned-clock-parents = <&clks IMXRT1050_CLK_PLL1_REF_SEL>, 65*724ba675SRob Herring <&clks IMXRT1050_CLK_PLL1_ARM>, 66*724ba675SRob Herring <&clks IMXRT1050_CLK_PLL2_SYS>, 67*724ba675SRob Herring <&clks IMXRT1050_CLK_PLL3_USB_OTG>, 68*724ba675SRob Herring <&clks IMXRT1050_CLK_PLL3_USB_OTG>, 69*724ba675SRob Herring <&clks IMXRT1050_CLK_PLL2_SYS>; 70*724ba675SRob Herring }; 71*724ba675SRob Herring 72*724ba675SRob Herring edma1: dma-controller@400e8000 { 73*724ba675SRob Herring #dma-cells = <2>; 74*724ba675SRob Herring compatible = "fsl,imx7ulp-edma"; 75*724ba675SRob Herring reg = <0x400e8000 0x4000>, 76*724ba675SRob Herring <0x400ec000 0x4000>; 77*724ba675SRob Herring dma-channels = <32>; 78*724ba675SRob Herring interrupts = <0>, <1>, <2>, <3>, <4>, <5>, <6>, <7>, <8>, 79*724ba675SRob Herring <9>, <10>, <11>, <12>, <13>, <14>, <15>, <16>; 80*724ba675SRob Herring clock-names = "dma", "dmamux0"; 81*724ba675SRob Herring clocks = <&clks IMXRT1050_CLK_DMA>, 82*724ba675SRob Herring <&clks IMXRT1050_CLK_DMA_MUX>; 83*724ba675SRob Herring }; 84*724ba675SRob Herring 85*724ba675SRob Herring usdhc1: mmc@402c0000 { 86*724ba675SRob Herring compatible = "fsl,imxrt1050-usdhc", "fsl,imx6sl-usdhc"; 87*724ba675SRob Herring reg = <0x402c0000 0x4000>; 88*724ba675SRob Herring interrupts = <110>; 89*724ba675SRob Herring clocks = <&clks IMXRT1050_CLK_IPG_PDOF>, 90*724ba675SRob Herring <&clks IMXRT1050_CLK_OSC>, 91*724ba675SRob Herring <&clks IMXRT1050_CLK_USDHC1>; 92*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 93*724ba675SRob Herring bus-width = <4>; 94*724ba675SRob Herring fsl,wp-controller; 95*724ba675SRob Herring no-1-8-v; 96*724ba675SRob Herring max-frequency = <200000000>; 97*724ba675SRob Herring fsl,tuning-start-tap = <20>; 98*724ba675SRob Herring fsl,tuning-step = <2>; 99*724ba675SRob Herring status = "disabled"; 100*724ba675SRob Herring }; 101*724ba675SRob Herring 102*724ba675SRob Herring gpio1: gpio@401b8000 { 103*724ba675SRob Herring compatible = "fsl,imxrt1050-gpio", "fsl,imx35-gpio"; 104*724ba675SRob Herring reg = <0x401b8000 0x4000>; 105*724ba675SRob Herring interrupts = <80>, <81>; 106*724ba675SRob Herring gpio-controller; 107*724ba675SRob Herring #gpio-cells = <2>; 108*724ba675SRob Herring interrupt-controller; 109*724ba675SRob Herring #interrupt-cells = <2>; 110*724ba675SRob Herring }; 111*724ba675SRob Herring 112*724ba675SRob Herring gpio2: gpio@401bc000 { 113*724ba675SRob Herring compatible = "fsl,imxrt1050-gpio", "fsl,imx35-gpio"; 114*724ba675SRob Herring reg = <0x401bc000 0x4000>; 115*724ba675SRob Herring interrupts = <82>, <83>; 116*724ba675SRob Herring gpio-controller; 117*724ba675SRob Herring #gpio-cells = <2>; 118*724ba675SRob Herring interrupt-controller; 119*724ba675SRob Herring #interrupt-cells = <2>; 120*724ba675SRob Herring }; 121*724ba675SRob Herring 122*724ba675SRob Herring gpio3: gpio@401c0000 { 123*724ba675SRob Herring compatible = "fsl,imxrt1050-gpio", "fsl,imx35-gpio"; 124*724ba675SRob Herring reg = <0x401c0000 0x4000>; 125*724ba675SRob Herring interrupts = <84>, <85>; 126*724ba675SRob Herring gpio-controller; 127*724ba675SRob Herring #gpio-cells = <2>; 128*724ba675SRob Herring interrupt-controller; 129*724ba675SRob Herring #interrupt-cells = <2>; 130*724ba675SRob Herring }; 131*724ba675SRob Herring 132*724ba675SRob Herring gpio4: gpio@401c4000 { 133*724ba675SRob Herring compatible = "fsl,imxrt1050-gpio", "fsl,imx35-gpio"; 134*724ba675SRob Herring reg = <0x401c4000 0x4000>; 135*724ba675SRob Herring interrupts = <86>, <87>; 136*724ba675SRob Herring gpio-controller; 137*724ba675SRob Herring #gpio-cells = <2>; 138*724ba675SRob Herring interrupt-controller; 139*724ba675SRob Herring #interrupt-cells = <2>; 140*724ba675SRob Herring }; 141*724ba675SRob Herring 142*724ba675SRob Herring gpio5: gpio@400c0000 { 143*724ba675SRob Herring compatible = "fsl,imxrt1050-gpio", "fsl,imx35-gpio"; 144*724ba675SRob Herring reg = <0x400c0000 0x4000>; 145*724ba675SRob Herring interrupts = <88>, <89>; 146*724ba675SRob Herring gpio-controller; 147*724ba675SRob Herring #gpio-cells = <2>; 148*724ba675SRob Herring interrupt-controller; 149*724ba675SRob Herring #interrupt-cells = <2>; 150*724ba675SRob Herring }; 151*724ba675SRob Herring 152*724ba675SRob Herring gpt: timer@401ec000 { 153*724ba675SRob Herring compatible = "fsl,imxrt1050-gpt", "fsl,imx6dl-gpt", "fsl,imx6sl-gpt"; 154*724ba675SRob Herring reg = <0x401ec000 0x4000>; 155*724ba675SRob Herring interrupts = <100>; 156*724ba675SRob Herring clocks = <&osc3M>; 157*724ba675SRob Herring clock-names = "per"; 158*724ba675SRob Herring }; 159*724ba675SRob Herring }; 160*724ba675SRob Herring}; 161