1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0+ OR MIT 2724ba675SRob Herring// 3724ba675SRob Herring// Copyright 2015 Freescale Semiconductor, Inc. 4724ba675SRob Herring// Copyright 2016 Toradex AG 5724ba675SRob Herring 6724ba675SRob Herring#include <dt-bindings/clock/imx7d-clock.h> 7724ba675SRob Herring#include <dt-bindings/power/imx7-power.h> 8724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 9724ba675SRob Herring#include <dt-bindings/input/input.h> 10724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 11724ba675SRob Herring#include <dt-bindings/reset/imx7-reset.h> 12724ba675SRob Herring#include "imx7d-pinfunc.h" 13724ba675SRob Herring 14724ba675SRob Herring/ { 15724ba675SRob Herring #address-cells = <1>; 16724ba675SRob Herring #size-cells = <1>; 17724ba675SRob Herring /* 18724ba675SRob Herring * The decompressor and also some bootloaders rely on a 19724ba675SRob Herring * pre-existing /chosen node to be available to insert the 20724ba675SRob Herring * command line and merge other ATAGS info. 21724ba675SRob Herring */ 22724ba675SRob Herring chosen {}; 23724ba675SRob Herring 24724ba675SRob Herring aliases { 25724ba675SRob Herring gpio0 = &gpio1; 26724ba675SRob Herring gpio1 = &gpio2; 27724ba675SRob Herring gpio2 = &gpio3; 28724ba675SRob Herring gpio3 = &gpio4; 29724ba675SRob Herring gpio4 = &gpio5; 30724ba675SRob Herring gpio5 = &gpio6; 31724ba675SRob Herring gpio6 = &gpio7; 32724ba675SRob Herring i2c0 = &i2c1; 33724ba675SRob Herring i2c1 = &i2c2; 34724ba675SRob Herring i2c2 = &i2c3; 35724ba675SRob Herring i2c3 = &i2c4; 36724ba675SRob Herring mmc0 = &usdhc1; 37724ba675SRob Herring mmc1 = &usdhc2; 38724ba675SRob Herring mmc2 = &usdhc3; 39724ba675SRob Herring serial0 = &uart1; 40724ba675SRob Herring serial1 = &uart2; 41724ba675SRob Herring serial2 = &uart3; 42724ba675SRob Herring serial3 = &uart4; 43724ba675SRob Herring serial4 = &uart5; 44724ba675SRob Herring serial5 = &uart6; 45724ba675SRob Herring serial6 = &uart7; 46724ba675SRob Herring spi0 = &ecspi1; 47724ba675SRob Herring spi1 = &ecspi2; 48724ba675SRob Herring spi2 = &ecspi3; 49724ba675SRob Herring spi3 = &ecspi4; 50724ba675SRob Herring usb0 = &usbotg1; 51724ba675SRob Herring usb1 = &usbh; 52724ba675SRob Herring }; 53724ba675SRob Herring 54724ba675SRob Herring cpus { 55724ba675SRob Herring #address-cells = <1>; 56724ba675SRob Herring #size-cells = <0>; 57724ba675SRob Herring 58724ba675SRob Herring idle-states { 59724ba675SRob Herring entry-method = "psci"; 60724ba675SRob Herring 61724ba675SRob Herring cpu_sleep_wait: cpu-sleep-wait { 62724ba675SRob Herring compatible = "arm,idle-state"; 63724ba675SRob Herring arm,psci-suspend-param = <0x0010000>; 64724ba675SRob Herring local-timer-stop; 65724ba675SRob Herring entry-latency-us = <100>; 66724ba675SRob Herring exit-latency-us = <50>; 67724ba675SRob Herring min-residency-us = <1000>; 68724ba675SRob Herring }; 69724ba675SRob Herring }; 70724ba675SRob Herring 71724ba675SRob Herring cpu0: cpu@0 { 72724ba675SRob Herring compatible = "arm,cortex-a7"; 73724ba675SRob Herring device_type = "cpu"; 74724ba675SRob Herring reg = <0>; 75724ba675SRob Herring clock-frequency = <792000000>; 76724ba675SRob Herring clock-latency = <61036>; /* two CLK32 periods */ 77724ba675SRob Herring clocks = <&clks IMX7D_CLK_ARM>; 78724ba675SRob Herring cpu-idle-states = <&cpu_sleep_wait>; 79724ba675SRob Herring operating-points-v2 = <&cpu0_opp_table>; 80724ba675SRob Herring #cooling-cells = <2>; 81724ba675SRob Herring nvmem-cells = <&fuse_grade>; 82724ba675SRob Herring nvmem-cell-names = "speed_grade"; 83724ba675SRob Herring }; 84724ba675SRob Herring }; 85724ba675SRob Herring 86724ba675SRob Herring cpu0_opp_table: opp-table { 87724ba675SRob Herring compatible = "operating-points-v2"; 88724ba675SRob Herring opp-shared; 89724ba675SRob Herring 90724ba675SRob Herring opp-792000000 { 91724ba675SRob Herring opp-hz = /bits/ 64 <792000000>; 92724ba675SRob Herring opp-microvolt = <1000000>; 93724ba675SRob Herring clock-latency-ns = <150000>; 94724ba675SRob Herring opp-supported-hw = <0xf>, <0xf>; 95724ba675SRob Herring }; 96724ba675SRob Herring }; 97724ba675SRob Herring 98724ba675SRob Herring ckil: clock-cki { 99724ba675SRob Herring compatible = "fixed-clock"; 100724ba675SRob Herring #clock-cells = <0>; 101724ba675SRob Herring clock-frequency = <32768>; 102724ba675SRob Herring clock-output-names = "ckil"; 103724ba675SRob Herring }; 104724ba675SRob Herring 105724ba675SRob Herring osc: clock-osc { 106724ba675SRob Herring compatible = "fixed-clock"; 107724ba675SRob Herring #clock-cells = <0>; 108724ba675SRob Herring clock-frequency = <24000000>; 109724ba675SRob Herring clock-output-names = "osc"; 110724ba675SRob Herring }; 111724ba675SRob Herring 112724ba675SRob Herring usbphynop1: usbphynop1 { 113724ba675SRob Herring compatible = "usb-nop-xceiv"; 114724ba675SRob Herring clocks = <&clks IMX7D_USB_PHY1_CLK>; 115724ba675SRob Herring clock-names = "main_clk"; 116724ba675SRob Herring #phy-cells = <0>; 117724ba675SRob Herring }; 118724ba675SRob Herring 119724ba675SRob Herring usbphynop3: usbphynop3 { 120724ba675SRob Herring compatible = "usb-nop-xceiv"; 121724ba675SRob Herring clocks = <&clks IMX7D_USB_HSIC_ROOT_CLK>; 122724ba675SRob Herring clock-names = "main_clk"; 123724ba675SRob Herring power-domains = <&pgc_hsic_phy>; 124724ba675SRob Herring #phy-cells = <0>; 125724ba675SRob Herring }; 126724ba675SRob Herring 127724ba675SRob Herring pmu { 128724ba675SRob Herring compatible = "arm,cortex-a7-pmu"; 129724ba675SRob Herring interrupt-parent = <&gpc>; 130724ba675SRob Herring interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 131724ba675SRob Herring interrupt-affinity = <&cpu0>; 132724ba675SRob Herring }; 133724ba675SRob Herring 134724ba675SRob Herring replicator { 135724ba675SRob Herring /* 136724ba675SRob Herring * non-configurable replicators don't show up on the 137724ba675SRob Herring * AMBA bus. As such no need to add "arm,primecell" 138724ba675SRob Herring */ 139724ba675SRob Herring compatible = "arm,coresight-static-replicator"; 140724ba675SRob Herring 141724ba675SRob Herring out-ports { 142724ba675SRob Herring #address-cells = <1>; 143724ba675SRob Herring #size-cells = <0>; 144724ba675SRob Herring /* replicator output ports */ 145724ba675SRob Herring port@0 { 146724ba675SRob Herring reg = <0>; 147724ba675SRob Herring replicator_out_port0: endpoint { 148724ba675SRob Herring remote-endpoint = <&tpiu_in_port>; 149724ba675SRob Herring }; 150724ba675SRob Herring }; 151724ba675SRob Herring 152724ba675SRob Herring port@1 { 153724ba675SRob Herring reg = <1>; 154724ba675SRob Herring replicator_out_port1: endpoint { 155724ba675SRob Herring remote-endpoint = <&etr_in_port>; 156724ba675SRob Herring }; 157724ba675SRob Herring }; 158724ba675SRob Herring }; 159724ba675SRob Herring 160724ba675SRob Herring in-ports { 161724ba675SRob Herring port { 162724ba675SRob Herring replicator_in_port0: endpoint { 163724ba675SRob Herring remote-endpoint = <&etf_out_port>; 164724ba675SRob Herring }; 165724ba675SRob Herring }; 166724ba675SRob Herring }; 167724ba675SRob Herring }; 168724ba675SRob Herring 169724ba675SRob Herring timer { 170724ba675SRob Herring compatible = "arm,armv7-timer"; 171724ba675SRob Herring arm,cpu-registers-not-fw-configured; 172724ba675SRob Herring interrupt-parent = <&intc>; 173724ba675SRob Herring interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>, 174724ba675SRob Herring <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>, 175724ba675SRob Herring <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>, 176724ba675SRob Herring <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>; 177724ba675SRob Herring }; 178724ba675SRob Herring 179724ba675SRob Herring soc: soc { 180724ba675SRob Herring #address-cells = <1>; 181724ba675SRob Herring #size-cells = <1>; 182724ba675SRob Herring compatible = "simple-bus"; 183724ba675SRob Herring interrupt-parent = <&gpc>; 184724ba675SRob Herring ranges; 185724ba675SRob Herring 1863a306eacSPhilipp Zabel ocram: sram@900000 { 1873a306eacSPhilipp Zabel compatible = "mmio-sram"; 1883a306eacSPhilipp Zabel reg = <0x00900000 0x20000>; 1893a306eacSPhilipp Zabel ranges = <0 0x00900000 0x20000>; 1903a306eacSPhilipp Zabel #address-cells = <1>; 1913a306eacSPhilipp Zabel #size-cells = <1>; 1923a306eacSPhilipp Zabel clocks = <&clks IMX7D_OCRAM_CLK>; 1933a306eacSPhilipp Zabel }; 1943a306eacSPhilipp Zabel 195724ba675SRob Herring funnel@30041000 { 196724ba675SRob Herring compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 197724ba675SRob Herring reg = <0x30041000 0x1000>; 198724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 199724ba675SRob Herring clock-names = "apb_pclk"; 200724ba675SRob Herring 201724ba675SRob Herring ca_funnel_in_ports: in-ports { 2020d4ac04fSAlexander Stein #address-cells = <1>; 2030d4ac04fSAlexander Stein #size-cells = <0>; 2040d4ac04fSAlexander Stein 2050d4ac04fSAlexander Stein port@0 { 2060d4ac04fSAlexander Stein reg = <0>; 207724ba675SRob Herring ca_funnel_in_port0: endpoint { 208724ba675SRob Herring remote-endpoint = <&etm0_out_port>; 209724ba675SRob Herring }; 210724ba675SRob Herring }; 211724ba675SRob Herring 212724ba675SRob Herring /* the other input ports are not connect to anything */ 213724ba675SRob Herring }; 214724ba675SRob Herring 215724ba675SRob Herring out-ports { 216724ba675SRob Herring port { 217724ba675SRob Herring ca_funnel_out_port0: endpoint { 218724ba675SRob Herring remote-endpoint = <&hugo_funnel_in_port0>; 219724ba675SRob Herring }; 220724ba675SRob Herring }; 221724ba675SRob Herring 222724ba675SRob Herring }; 223724ba675SRob Herring }; 224724ba675SRob Herring 225724ba675SRob Herring etm@3007c000 { 226724ba675SRob Herring compatible = "arm,coresight-etm3x", "arm,primecell"; 227724ba675SRob Herring reg = <0x3007c000 0x1000>; 228724ba675SRob Herring cpu = <&cpu0>; 229724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 230724ba675SRob Herring clock-names = "apb_pclk"; 231724ba675SRob Herring 232724ba675SRob Herring out-ports { 233724ba675SRob Herring port { 234724ba675SRob Herring etm0_out_port: endpoint { 235724ba675SRob Herring remote-endpoint = <&ca_funnel_in_port0>; 236724ba675SRob Herring }; 237724ba675SRob Herring }; 238724ba675SRob Herring }; 239724ba675SRob Herring }; 240724ba675SRob Herring 241724ba675SRob Herring funnel@30083000 { 242724ba675SRob Herring compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 243724ba675SRob Herring reg = <0x30083000 0x1000>; 244724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 245724ba675SRob Herring clock-names = "apb_pclk"; 246724ba675SRob Herring 247724ba675SRob Herring in-ports { 248724ba675SRob Herring #address-cells = <1>; 249724ba675SRob Herring #size-cells = <0>; 250724ba675SRob Herring 251724ba675SRob Herring port@0 { 252724ba675SRob Herring reg = <0>; 253724ba675SRob Herring hugo_funnel_in_port0: endpoint { 254724ba675SRob Herring remote-endpoint = <&ca_funnel_out_port0>; 255724ba675SRob Herring }; 256724ba675SRob Herring }; 257724ba675SRob Herring 258724ba675SRob Herring port@1 { 259724ba675SRob Herring reg = <1>; 260724ba675SRob Herring hugo_funnel_in_port1: endpoint { 261724ba675SRob Herring /* M4 input */ 262724ba675SRob Herring }; 263724ba675SRob Herring }; 264724ba675SRob Herring /* the other input ports are not connect to anything */ 265724ba675SRob Herring }; 266724ba675SRob Herring 267724ba675SRob Herring out-ports { 268724ba675SRob Herring port { 269724ba675SRob Herring hugo_funnel_out_port0: endpoint { 270724ba675SRob Herring remote-endpoint = <&etf_in_port>; 271724ba675SRob Herring }; 272724ba675SRob Herring }; 273724ba675SRob Herring }; 274724ba675SRob Herring }; 275724ba675SRob Herring 276724ba675SRob Herring etf@30084000 { 277724ba675SRob Herring compatible = "arm,coresight-tmc", "arm,primecell"; 278724ba675SRob Herring reg = <0x30084000 0x1000>; 279724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 280724ba675SRob Herring clock-names = "apb_pclk"; 281724ba675SRob Herring 282724ba675SRob Herring in-ports { 283724ba675SRob Herring port { 284724ba675SRob Herring etf_in_port: endpoint { 285724ba675SRob Herring remote-endpoint = <&hugo_funnel_out_port0>; 286724ba675SRob Herring }; 287724ba675SRob Herring }; 288724ba675SRob Herring }; 289724ba675SRob Herring 290724ba675SRob Herring out-ports { 291724ba675SRob Herring port { 292724ba675SRob Herring etf_out_port: endpoint { 293724ba675SRob Herring remote-endpoint = <&replicator_in_port0>; 294724ba675SRob Herring }; 295724ba675SRob Herring }; 296724ba675SRob Herring }; 297724ba675SRob Herring }; 298724ba675SRob Herring 299724ba675SRob Herring etr@30086000 { 300724ba675SRob Herring compatible = "arm,coresight-tmc", "arm,primecell"; 301724ba675SRob Herring reg = <0x30086000 0x1000>; 302724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 303724ba675SRob Herring clock-names = "apb_pclk"; 304724ba675SRob Herring 305724ba675SRob Herring in-ports { 306724ba675SRob Herring port { 307724ba675SRob Herring etr_in_port: endpoint { 308724ba675SRob Herring remote-endpoint = <&replicator_out_port1>; 309724ba675SRob Herring }; 310724ba675SRob Herring }; 311724ba675SRob Herring }; 312724ba675SRob Herring }; 313724ba675SRob Herring 314724ba675SRob Herring tpiu@30087000 { 315724ba675SRob Herring compatible = "arm,coresight-tpiu", "arm,primecell"; 316724ba675SRob Herring reg = <0x30087000 0x1000>; 317724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 318724ba675SRob Herring clock-names = "apb_pclk"; 319724ba675SRob Herring 320724ba675SRob Herring in-ports { 321724ba675SRob Herring port { 322724ba675SRob Herring tpiu_in_port: endpoint { 323724ba675SRob Herring remote-endpoint = <&replicator_out_port0>; 324724ba675SRob Herring }; 325724ba675SRob Herring }; 326724ba675SRob Herring }; 327724ba675SRob Herring }; 328724ba675SRob Herring 329724ba675SRob Herring intc: interrupt-controller@31001000 { 330724ba675SRob Herring compatible = "arm,cortex-a7-gic"; 331724ba675SRob Herring interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>; 332724ba675SRob Herring #interrupt-cells = <3>; 333724ba675SRob Herring interrupt-controller; 334724ba675SRob Herring interrupt-parent = <&intc>; 335724ba675SRob Herring reg = <0x31001000 0x1000>, 336724ba675SRob Herring <0x31002000 0x2000>, 337724ba675SRob Herring <0x31004000 0x2000>, 338724ba675SRob Herring <0x31006000 0x2000>; 339724ba675SRob Herring }; 340724ba675SRob Herring 341724ba675SRob Herring aips1: bus@30000000 { 342724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 343724ba675SRob Herring #address-cells = <1>; 344724ba675SRob Herring #size-cells = <1>; 345724ba675SRob Herring reg = <0x30000000 0x400000>; 346724ba675SRob Herring ranges; 347724ba675SRob Herring 348724ba675SRob Herring gpio1: gpio@30200000 { 349724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 350724ba675SRob Herring reg = <0x30200000 0x10000>; 351724ba675SRob Herring interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, /* GPIO1_INT15_0 */ 352724ba675SRob Herring <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; /* GPIO1_INT31_16 */ 353724ba675SRob Herring gpio-controller; 354724ba675SRob Herring #gpio-cells = <2>; 355724ba675SRob Herring interrupt-controller; 356724ba675SRob Herring #interrupt-cells = <2>; 357724ba675SRob Herring gpio-ranges = <&iomuxc_lpsr 0 0 8>, <&iomuxc 8 5 8>; 358724ba675SRob Herring }; 359724ba675SRob Herring 360724ba675SRob Herring gpio2: gpio@30210000 { 361724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 362724ba675SRob Herring reg = <0x30210000 0x10000>; 363724ba675SRob Herring interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 364724ba675SRob Herring <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 365724ba675SRob Herring gpio-controller; 366724ba675SRob Herring #gpio-cells = <2>; 367724ba675SRob Herring interrupt-controller; 368724ba675SRob Herring #interrupt-cells = <2>; 369724ba675SRob Herring gpio-ranges = <&iomuxc 0 13 32>; 370724ba675SRob Herring }; 371724ba675SRob Herring 372724ba675SRob Herring gpio3: gpio@30220000 { 373724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 374724ba675SRob Herring reg = <0x30220000 0x10000>; 375724ba675SRob Herring interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 376724ba675SRob Herring <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 377724ba675SRob Herring gpio-controller; 378724ba675SRob Herring #gpio-cells = <2>; 379724ba675SRob Herring interrupt-controller; 380724ba675SRob Herring #interrupt-cells = <2>; 381724ba675SRob Herring gpio-ranges = <&iomuxc 0 45 29>; 382724ba675SRob Herring }; 383724ba675SRob Herring 384724ba675SRob Herring gpio4: gpio@30230000 { 385724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 386724ba675SRob Herring reg = <0x30230000 0x10000>; 387724ba675SRob Herring interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 388724ba675SRob Herring <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 389724ba675SRob Herring gpio-controller; 390724ba675SRob Herring #gpio-cells = <2>; 391724ba675SRob Herring interrupt-controller; 392724ba675SRob Herring #interrupt-cells = <2>; 393724ba675SRob Herring gpio-ranges = <&iomuxc 0 74 24>; 394724ba675SRob Herring }; 395724ba675SRob Herring 396724ba675SRob Herring gpio5: gpio@30240000 { 397724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 398724ba675SRob Herring reg = <0x30240000 0x10000>; 399724ba675SRob Herring interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 400724ba675SRob Herring <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 401724ba675SRob Herring gpio-controller; 402724ba675SRob Herring #gpio-cells = <2>; 403724ba675SRob Herring interrupt-controller; 404724ba675SRob Herring #interrupt-cells = <2>; 405724ba675SRob Herring gpio-ranges = <&iomuxc 0 98 18>; 406724ba675SRob Herring }; 407724ba675SRob Herring 408724ba675SRob Herring gpio6: gpio@30250000 { 409724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 410724ba675SRob Herring reg = <0x30250000 0x10000>; 411724ba675SRob Herring interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 412724ba675SRob Herring <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 413724ba675SRob Herring gpio-controller; 414724ba675SRob Herring #gpio-cells = <2>; 415724ba675SRob Herring interrupt-controller; 416724ba675SRob Herring #interrupt-cells = <2>; 417724ba675SRob Herring gpio-ranges = <&iomuxc 0 116 23>; 418724ba675SRob Herring }; 419724ba675SRob Herring 420724ba675SRob Herring gpio7: gpio@30260000 { 421724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 422724ba675SRob Herring reg = <0x30260000 0x10000>; 423724ba675SRob Herring interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 424724ba675SRob Herring <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 425724ba675SRob Herring gpio-controller; 426724ba675SRob Herring #gpio-cells = <2>; 427724ba675SRob Herring interrupt-controller; 428724ba675SRob Herring #interrupt-cells = <2>; 429724ba675SRob Herring gpio-ranges = <&iomuxc 0 139 16>; 430724ba675SRob Herring }; 431724ba675SRob Herring 432724ba675SRob Herring wdog1: watchdog@30280000 { 433724ba675SRob Herring compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt"; 434724ba675SRob Herring reg = <0x30280000 0x10000>; 435724ba675SRob Herring interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 436724ba675SRob Herring clocks = <&clks IMX7D_WDOG1_ROOT_CLK>; 437724ba675SRob Herring }; 438724ba675SRob Herring 439724ba675SRob Herring wdog2: watchdog@30290000 { 440724ba675SRob Herring compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt"; 441724ba675SRob Herring reg = <0x30290000 0x10000>; 442724ba675SRob Herring interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 443724ba675SRob Herring clocks = <&clks IMX7D_WDOG2_ROOT_CLK>; 444724ba675SRob Herring status = "disabled"; 445724ba675SRob Herring }; 446724ba675SRob Herring 447724ba675SRob Herring wdog3: watchdog@302a0000 { 448724ba675SRob Herring compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt"; 449724ba675SRob Herring reg = <0x302a0000 0x10000>; 450724ba675SRob Herring interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 451724ba675SRob Herring clocks = <&clks IMX7D_WDOG3_ROOT_CLK>; 452724ba675SRob Herring status = "disabled"; 453724ba675SRob Herring }; 454724ba675SRob Herring 455724ba675SRob Herring wdog4: watchdog@302b0000 { 456724ba675SRob Herring compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt"; 457724ba675SRob Herring reg = <0x302b0000 0x10000>; 458724ba675SRob Herring interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 459724ba675SRob Herring clocks = <&clks IMX7D_WDOG4_ROOT_CLK>; 460724ba675SRob Herring status = "disabled"; 461724ba675SRob Herring }; 462724ba675SRob Herring 463724ba675SRob Herring iomuxc_lpsr: pinctrl@302c0000 { 464724ba675SRob Herring compatible = "fsl,imx7d-iomuxc-lpsr"; 465724ba675SRob Herring reg = <0x302c0000 0x10000>; 466724ba675SRob Herring fsl,input-sel = <&iomuxc>; 467724ba675SRob Herring }; 468724ba675SRob Herring 469724ba675SRob Herring gpt1: timer@302d0000 { 470397caf68SPhilipp Zabel compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt"; 471724ba675SRob Herring reg = <0x302d0000 0x10000>; 472724ba675SRob Herring interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 473724ba675SRob Herring clocks = <&clks IMX7D_GPT1_ROOT_CLK>, 474724ba675SRob Herring <&clks IMX7D_GPT1_ROOT_CLK>; 475724ba675SRob Herring clock-names = "ipg", "per"; 476724ba675SRob Herring }; 477724ba675SRob Herring 478724ba675SRob Herring gpt2: timer@302e0000 { 479397caf68SPhilipp Zabel compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt"; 480724ba675SRob Herring reg = <0x302e0000 0x10000>; 481724ba675SRob Herring interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 482724ba675SRob Herring clocks = <&clks IMX7D_GPT2_ROOT_CLK>, 483724ba675SRob Herring <&clks IMX7D_GPT2_ROOT_CLK>; 484724ba675SRob Herring clock-names = "ipg", "per"; 485724ba675SRob Herring status = "disabled"; 486724ba675SRob Herring }; 487724ba675SRob Herring 488724ba675SRob Herring gpt3: timer@302f0000 { 489397caf68SPhilipp Zabel compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt"; 490724ba675SRob Herring reg = <0x302f0000 0x10000>; 491724ba675SRob Herring interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 492724ba675SRob Herring clocks = <&clks IMX7D_GPT3_ROOT_CLK>, 493724ba675SRob Herring <&clks IMX7D_GPT3_ROOT_CLK>; 494724ba675SRob Herring clock-names = "ipg", "per"; 495724ba675SRob Herring status = "disabled"; 496724ba675SRob Herring }; 497724ba675SRob Herring 498724ba675SRob Herring gpt4: timer@30300000 { 499397caf68SPhilipp Zabel compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt"; 500724ba675SRob Herring reg = <0x30300000 0x10000>; 501724ba675SRob Herring interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 502724ba675SRob Herring clocks = <&clks IMX7D_GPT4_ROOT_CLK>, 503724ba675SRob Herring <&clks IMX7D_GPT4_ROOT_CLK>; 504724ba675SRob Herring clock-names = "ipg", "per"; 505724ba675SRob Herring status = "disabled"; 506724ba675SRob Herring }; 507724ba675SRob Herring 508724ba675SRob Herring kpp: keypad@30320000 { 509724ba675SRob Herring compatible = "fsl,imx7d-kpp", "fsl,imx21-kpp"; 510724ba675SRob Herring reg = <0x30320000 0x10000>; 511724ba675SRob Herring interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 512724ba675SRob Herring clocks = <&clks IMX7D_KPP_ROOT_CLK>; 513724ba675SRob Herring status = "disabled"; 514724ba675SRob Herring }; 515724ba675SRob Herring 516724ba675SRob Herring iomuxc: pinctrl@30330000 { 517724ba675SRob Herring compatible = "fsl,imx7d-iomuxc"; 518724ba675SRob Herring reg = <0x30330000 0x10000>; 519724ba675SRob Herring }; 520724ba675SRob Herring 521724ba675SRob Herring gpr: iomuxc-gpr@30340000 { 522724ba675SRob Herring compatible = "fsl,imx7d-iomuxc-gpr", 523724ba675SRob Herring "fsl,imx6q-iomuxc-gpr", "syscon", 524724ba675SRob Herring "simple-mfd"; 525724ba675SRob Herring reg = <0x30340000 0x10000>; 526724ba675SRob Herring 527724ba675SRob Herring mux: mux-controller { 528724ba675SRob Herring compatible = "mmio-mux"; 529724ba675SRob Herring #mux-control-cells = <1>; 530724ba675SRob Herring mux-reg-masks = <0x14 0x00000010>; 531724ba675SRob Herring }; 532724ba675SRob Herring 533724ba675SRob Herring video_mux: csi-mux { 534724ba675SRob Herring compatible = "video-mux"; 535724ba675SRob Herring mux-controls = <&mux 0>; 536724ba675SRob Herring #address-cells = <1>; 537724ba675SRob Herring #size-cells = <0>; 538724ba675SRob Herring status = "disabled"; 539724ba675SRob Herring 540724ba675SRob Herring port@0 { 541724ba675SRob Herring reg = <0>; 542724ba675SRob Herring }; 543724ba675SRob Herring 544724ba675SRob Herring port@1 { 545724ba675SRob Herring reg = <1>; 546724ba675SRob Herring 547724ba675SRob Herring csi_mux_from_mipi_vc0: endpoint { 548724ba675SRob Herring remote-endpoint = <&mipi_vc0_to_csi_mux>; 549724ba675SRob Herring }; 550724ba675SRob Herring }; 551724ba675SRob Herring 552724ba675SRob Herring port@2 { 553724ba675SRob Herring reg = <2>; 554724ba675SRob Herring 555724ba675SRob Herring csi_mux_to_csi: endpoint { 556724ba675SRob Herring remote-endpoint = <&csi_from_csi_mux>; 557724ba675SRob Herring }; 558724ba675SRob Herring }; 559724ba675SRob Herring }; 560724ba675SRob Herring }; 561724ba675SRob Herring 562724ba675SRob Herring ocotp: efuse@30350000 { 563724ba675SRob Herring #address-cells = <1>; 564724ba675SRob Herring #size-cells = <1>; 565724ba675SRob Herring compatible = "fsl,imx7d-ocotp", "syscon"; 566724ba675SRob Herring reg = <0x30350000 0x10000>; 567724ba675SRob Herring clocks = <&clks IMX7D_OCOTP_CLK>; 568724ba675SRob Herring 569724ba675SRob Herring tempmon_calib: calib@3c { 570724ba675SRob Herring reg = <0x3c 0x4>; 571724ba675SRob Herring }; 572724ba675SRob Herring 573724ba675SRob Herring fuse_grade: fuse-grade@10 { 574724ba675SRob Herring reg = <0x10 0x4>; 575724ba675SRob Herring }; 576724ba675SRob Herring }; 577724ba675SRob Herring 578724ba675SRob Herring anatop: anatop@30360000 { 579724ba675SRob Herring compatible = "fsl,imx7d-anatop", "fsl,imx6q-anatop", 580724ba675SRob Herring "syscon", "simple-mfd"; 581724ba675SRob Herring reg = <0x30360000 0x10000>; 582724ba675SRob Herring interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 583724ba675SRob Herring <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 584724ba675SRob Herring 585724ba675SRob Herring reg_1p0d: regulator-vdd1p0d { 586724ba675SRob Herring compatible = "fsl,anatop-regulator"; 587724ba675SRob Herring regulator-name = "vdd1p0d"; 588724ba675SRob Herring regulator-min-microvolt = <800000>; 589724ba675SRob Herring regulator-max-microvolt = <1200000>; 590724ba675SRob Herring anatop-reg-offset = <0x210>; 591724ba675SRob Herring anatop-vol-bit-shift = <8>; 592724ba675SRob Herring anatop-vol-bit-width = <5>; 593724ba675SRob Herring anatop-min-bit-val = <8>; 594724ba675SRob Herring anatop-min-voltage = <800000>; 595724ba675SRob Herring anatop-max-voltage = <1200000>; 596724ba675SRob Herring anatop-enable-bit = <0>; 597724ba675SRob Herring }; 598724ba675SRob Herring 599724ba675SRob Herring reg_1p2: regulator-vdd1p2 { 600724ba675SRob Herring compatible = "fsl,anatop-regulator"; 601724ba675SRob Herring regulator-name = "vdd1p2"; 602724ba675SRob Herring regulator-min-microvolt = <1100000>; 603724ba675SRob Herring regulator-max-microvolt = <1300000>; 604724ba675SRob Herring anatop-reg-offset = <0x220>; 605724ba675SRob Herring anatop-vol-bit-shift = <8>; 606724ba675SRob Herring anatop-vol-bit-width = <5>; 607724ba675SRob Herring anatop-min-bit-val = <0x14>; 608724ba675SRob Herring anatop-min-voltage = <1100000>; 609724ba675SRob Herring anatop-max-voltage = <1300000>; 610724ba675SRob Herring anatop-enable-bit = <0>; 611724ba675SRob Herring }; 612724ba675SRob Herring 613724ba675SRob Herring tempmon: tempmon { 614724ba675SRob Herring compatible = "fsl,imx7d-tempmon"; 615724ba675SRob Herring interrupt-parent = <&gpc>; 616724ba675SRob Herring interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 617724ba675SRob Herring fsl,tempmon = <&anatop>; 618724ba675SRob Herring nvmem-cells = <&tempmon_calib>, <&fuse_grade>; 619724ba675SRob Herring nvmem-cell-names = "calib", "temp_grade"; 620724ba675SRob Herring clocks = <&clks IMX7D_PLL_SYS_MAIN_CLK>; 621cbad7024SAlexander Stein #thermal-sensor-cells = <0>; 622724ba675SRob Herring }; 623724ba675SRob Herring }; 624724ba675SRob Herring 625724ba675SRob Herring snvs: snvs@30370000 { 626724ba675SRob Herring compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd"; 627724ba675SRob Herring reg = <0x30370000 0x10000>; 628724ba675SRob Herring 629724ba675SRob Herring snvs_rtc: snvs-rtc-lp { 630724ba675SRob Herring compatible = "fsl,sec-v4.0-mon-rtc-lp"; 631724ba675SRob Herring regmap = <&snvs>; 632724ba675SRob Herring offset = <0x34>; 633724ba675SRob Herring interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 634724ba675SRob Herring <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 635724ba675SRob Herring clocks = <&clks IMX7D_SNVS_CLK>; 636724ba675SRob Herring clock-names = "snvs-rtc"; 637724ba675SRob Herring }; 638724ba675SRob Herring 639*eefb9049SFabio Estevam snvs_poweroff: snvs-poweroff { 640*eefb9049SFabio Estevam compatible = "syscon-poweroff"; 641*eefb9049SFabio Estevam regmap = <&snvs>; 642*eefb9049SFabio Estevam offset = <0x38>; 643*eefb9049SFabio Estevam value = <0x60>; 644*eefb9049SFabio Estevam mask = <0x60>; 645*eefb9049SFabio Estevam status = "disabled"; 646*eefb9049SFabio Estevam }; 647*eefb9049SFabio Estevam 648724ba675SRob Herring snvs_pwrkey: snvs-powerkey { 649724ba675SRob Herring compatible = "fsl,sec-v4.0-pwrkey"; 650724ba675SRob Herring regmap = <&snvs>; 651724ba675SRob Herring interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 652724ba675SRob Herring clocks = <&clks IMX7D_SNVS_CLK>; 653724ba675SRob Herring clock-names = "snvs-pwrkey"; 654724ba675SRob Herring linux,keycode = <KEY_POWER>; 655724ba675SRob Herring wakeup-source; 656724ba675SRob Herring status = "disabled"; 657724ba675SRob Herring }; 658724ba675SRob Herring }; 659724ba675SRob Herring 660724ba675SRob Herring clks: clock-controller@30380000 { 661724ba675SRob Herring compatible = "fsl,imx7d-ccm"; 662724ba675SRob Herring reg = <0x30380000 0x10000>; 663724ba675SRob Herring interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 664724ba675SRob Herring <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 665724ba675SRob Herring #clock-cells = <1>; 666724ba675SRob Herring clocks = <&ckil>, <&osc>; 667724ba675SRob Herring clock-names = "ckil", "osc"; 668724ba675SRob Herring }; 669724ba675SRob Herring 670724ba675SRob Herring src: reset-controller@30390000 { 671724ba675SRob Herring compatible = "fsl,imx7d-src", "syscon"; 672724ba675SRob Herring reg = <0x30390000 0x10000>; 673724ba675SRob Herring interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 674724ba675SRob Herring #reset-cells = <1>; 675724ba675SRob Herring }; 676724ba675SRob Herring 677724ba675SRob Herring gpc: gpc@303a0000 { 678724ba675SRob Herring compatible = "fsl,imx7d-gpc"; 679724ba675SRob Herring reg = <0x303a0000 0x10000>; 680724ba675SRob Herring interrupt-controller; 681724ba675SRob Herring interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 682724ba675SRob Herring #interrupt-cells = <3>; 683724ba675SRob Herring interrupt-parent = <&intc>; 684724ba675SRob Herring 685724ba675SRob Herring pgc { 686724ba675SRob Herring #address-cells = <1>; 687724ba675SRob Herring #size-cells = <0>; 688724ba675SRob Herring 689724ba675SRob Herring pgc_mipi_phy: power-domain@0 { 690724ba675SRob Herring #power-domain-cells = <0>; 691724ba675SRob Herring reg = <0>; 692724ba675SRob Herring power-supply = <®_1p0d>; 693724ba675SRob Herring }; 694724ba675SRob Herring 695724ba675SRob Herring pgc_pcie_phy: power-domain@1 { 696724ba675SRob Herring #power-domain-cells = <0>; 697724ba675SRob Herring reg = <1>; 698724ba675SRob Herring power-supply = <®_1p0d>; 699724ba675SRob Herring }; 700724ba675SRob Herring 701724ba675SRob Herring pgc_hsic_phy: power-domain@2 { 702724ba675SRob Herring #power-domain-cells = <0>; 703724ba675SRob Herring reg = <2>; 704724ba675SRob Herring power-supply = <®_1p2>; 705724ba675SRob Herring }; 706724ba675SRob Herring }; 707724ba675SRob Herring }; 708724ba675SRob Herring }; 709724ba675SRob Herring 710724ba675SRob Herring aips2: bus@30400000 { 711724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 712724ba675SRob Herring #address-cells = <1>; 713724ba675SRob Herring #size-cells = <1>; 714724ba675SRob Herring reg = <0x30400000 0x400000>; 715724ba675SRob Herring ranges; 716724ba675SRob Herring 717724ba675SRob Herring adc1: adc@30610000 { 718724ba675SRob Herring compatible = "fsl,imx7d-adc"; 719724ba675SRob Herring reg = <0x30610000 0x10000>; 720724ba675SRob Herring interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 721724ba675SRob Herring clocks = <&clks IMX7D_ADC_ROOT_CLK>; 722724ba675SRob Herring clock-names = "adc"; 723724ba675SRob Herring #io-channel-cells = <1>; 724724ba675SRob Herring status = "disabled"; 725724ba675SRob Herring }; 726724ba675SRob Herring 727724ba675SRob Herring adc2: adc@30620000 { 728724ba675SRob Herring compatible = "fsl,imx7d-adc"; 729724ba675SRob Herring reg = <0x30620000 0x10000>; 730724ba675SRob Herring interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; 731724ba675SRob Herring clocks = <&clks IMX7D_ADC_ROOT_CLK>; 732724ba675SRob Herring clock-names = "adc"; 733724ba675SRob Herring #io-channel-cells = <1>; 734724ba675SRob Herring status = "disabled"; 735724ba675SRob Herring }; 736724ba675SRob Herring 737724ba675SRob Herring ecspi4: spi@30630000 { 738724ba675SRob Herring #address-cells = <1>; 739724ba675SRob Herring #size-cells = <0>; 740724ba675SRob Herring compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi"; 741724ba675SRob Herring reg = <0x30630000 0x10000>; 742724ba675SRob Herring interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 743724ba675SRob Herring clocks = <&clks IMX7D_ECSPI4_ROOT_CLK>, 744724ba675SRob Herring <&clks IMX7D_ECSPI4_ROOT_CLK>; 745724ba675SRob Herring clock-names = "ipg", "per"; 746fb72b877SAlexander Stein dma-names = "rx", "tx"; 747fb72b877SAlexander Stein dmas = <&sdma 6 7 1>, <&sdma 7 7 2>; 748724ba675SRob Herring status = "disabled"; 749724ba675SRob Herring }; 750724ba675SRob Herring 751724ba675SRob Herring ftm1: pwm@30640000 { 752724ba675SRob Herring compatible = "fsl,vf610-ftm-pwm"; 753724ba675SRob Herring reg = <0x30640000 0x10000>; 754724ba675SRob Herring #pwm-cells = <3>; 755724ba675SRob Herring interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 756724ba675SRob Herring clock-names = "ftm_sys", "ftm_ext", 757724ba675SRob Herring "ftm_fix", "ftm_cnt_clk_en"; 758724ba675SRob Herring clocks = <&clks IMX7D_FLEXTIMER1_ROOT_CLK>, 759724ba675SRob Herring <&clks IMX7D_FLEXTIMER1_ROOT_CLK>, 760724ba675SRob Herring <&clks IMX7D_FLEXTIMER1_ROOT_CLK>, 761724ba675SRob Herring <&clks IMX7D_FLEXTIMER1_ROOT_CLK>; 762724ba675SRob Herring status = "disabled"; 763724ba675SRob Herring }; 764724ba675SRob Herring 765724ba675SRob Herring ftm2: pwm@30650000 { 766724ba675SRob Herring compatible = "fsl,vf610-ftm-pwm"; 767724ba675SRob Herring reg = <0x30650000 0x10000>; 768724ba675SRob Herring #pwm-cells = <3>; 769724ba675SRob Herring interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 770724ba675SRob Herring clock-names = "ftm_sys", "ftm_ext", 771724ba675SRob Herring "ftm_fix", "ftm_cnt_clk_en"; 772724ba675SRob Herring clocks = <&clks IMX7D_FLEXTIMER2_ROOT_CLK>, 773724ba675SRob Herring <&clks IMX7D_FLEXTIMER2_ROOT_CLK>, 774724ba675SRob Herring <&clks IMX7D_FLEXTIMER2_ROOT_CLK>, 775724ba675SRob Herring <&clks IMX7D_FLEXTIMER2_ROOT_CLK>; 776724ba675SRob Herring status = "disabled"; 777724ba675SRob Herring }; 778724ba675SRob Herring 779724ba675SRob Herring pwm1: pwm@30660000 { 780724ba675SRob Herring compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm"; 781724ba675SRob Herring reg = <0x30660000 0x10000>; 782724ba675SRob Herring interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 783724ba675SRob Herring clocks = <&clks IMX7D_PWM1_ROOT_CLK>, 784724ba675SRob Herring <&clks IMX7D_PWM1_ROOT_CLK>; 785724ba675SRob Herring clock-names = "ipg", "per"; 786724ba675SRob Herring #pwm-cells = <3>; 787724ba675SRob Herring status = "disabled"; 788724ba675SRob Herring }; 789724ba675SRob Herring 790724ba675SRob Herring pwm2: pwm@30670000 { 791724ba675SRob Herring compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm"; 792724ba675SRob Herring reg = <0x30670000 0x10000>; 793724ba675SRob Herring interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 794724ba675SRob Herring clocks = <&clks IMX7D_PWM2_ROOT_CLK>, 795724ba675SRob Herring <&clks IMX7D_PWM2_ROOT_CLK>; 796724ba675SRob Herring clock-names = "ipg", "per"; 797724ba675SRob Herring #pwm-cells = <3>; 798724ba675SRob Herring status = "disabled"; 799724ba675SRob Herring }; 800724ba675SRob Herring 801724ba675SRob Herring pwm3: pwm@30680000 { 802724ba675SRob Herring compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm"; 803724ba675SRob Herring reg = <0x30680000 0x10000>; 804724ba675SRob Herring interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 805724ba675SRob Herring clocks = <&clks IMX7D_PWM3_ROOT_CLK>, 806724ba675SRob Herring <&clks IMX7D_PWM3_ROOT_CLK>; 807724ba675SRob Herring clock-names = "ipg", "per"; 808724ba675SRob Herring #pwm-cells = <3>; 809724ba675SRob Herring status = "disabled"; 810724ba675SRob Herring }; 811724ba675SRob Herring 812724ba675SRob Herring pwm4: pwm@30690000 { 813724ba675SRob Herring compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm"; 814724ba675SRob Herring reg = <0x30690000 0x10000>; 815724ba675SRob Herring interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 816724ba675SRob Herring clocks = <&clks IMX7D_PWM4_ROOT_CLK>, 817724ba675SRob Herring <&clks IMX7D_PWM4_ROOT_CLK>; 818724ba675SRob Herring clock-names = "ipg", "per"; 819724ba675SRob Herring #pwm-cells = <3>; 820724ba675SRob Herring status = "disabled"; 821724ba675SRob Herring }; 822724ba675SRob Herring 823724ba675SRob Herring csi: csi@30710000 { 824724ba675SRob Herring compatible = "fsl,imx7-csi"; 825724ba675SRob Herring reg = <0x30710000 0x10000>; 826724ba675SRob Herring interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 827d29c60abSFabio Estevam clocks = <&clks IMX7D_CSI_MCLK_ROOT_CLK>; 828d29c60abSFabio Estevam clock-names = "mclk"; 829724ba675SRob Herring status = "disabled"; 830724ba675SRob Herring 831724ba675SRob Herring port { 832724ba675SRob Herring csi_from_csi_mux: endpoint { 833724ba675SRob Herring remote-endpoint = <&csi_mux_to_csi>; 834724ba675SRob Herring }; 835724ba675SRob Herring }; 836724ba675SRob Herring }; 837724ba675SRob Herring 838724ba675SRob Herring lcdif: lcdif@30730000 { 8395f55da4cSAlexander Stein compatible = "fsl,imx7d-lcdif", "fsl,imx6sx-lcdif"; 840724ba675SRob Herring reg = <0x30730000 0x10000>; 841724ba675SRob Herring interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 842724ba675SRob Herring clocks = <&clks IMX7D_LCDIF_PIXEL_ROOT_CLK>, 843724ba675SRob Herring <&clks IMX7D_LCDIF_PIXEL_ROOT_CLK>; 844724ba675SRob Herring clock-names = "pix", "axi"; 845724ba675SRob Herring status = "disabled"; 846724ba675SRob Herring }; 847724ba675SRob Herring 848724ba675SRob Herring mipi_csi: mipi-csi@30750000 { 849724ba675SRob Herring compatible = "fsl,imx7-mipi-csi2"; 850724ba675SRob Herring reg = <0x30750000 0x10000>; 851724ba675SRob Herring interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 852724ba675SRob Herring clocks = <&clks IMX7D_IPG_ROOT_CLK>, 853724ba675SRob Herring <&clks IMX7D_MIPI_CSI_ROOT_CLK>, 854724ba675SRob Herring <&clks IMX7D_MIPI_DPHY_ROOT_CLK>; 855724ba675SRob Herring clock-names = "pclk", "wrap", "phy"; 856724ba675SRob Herring power-domains = <&pgc_mipi_phy>; 857724ba675SRob Herring phy-supply = <®_1p0d>; 858724ba675SRob Herring resets = <&src IMX7_RESET_MIPI_PHY_MRST>; 859724ba675SRob Herring status = "disabled"; 860724ba675SRob Herring 861724ba675SRob Herring ports { 862724ba675SRob Herring #address-cells = <1>; 863724ba675SRob Herring #size-cells = <0>; 864724ba675SRob Herring 865724ba675SRob Herring port@0 { 866724ba675SRob Herring reg = <0>; 867724ba675SRob Herring }; 868724ba675SRob Herring 869724ba675SRob Herring port@1 { 870724ba675SRob Herring reg = <1>; 871724ba675SRob Herring 872724ba675SRob Herring mipi_vc0_to_csi_mux: endpoint { 873724ba675SRob Herring remote-endpoint = <&csi_mux_from_mipi_vc0>; 874724ba675SRob Herring }; 875724ba675SRob Herring }; 876724ba675SRob Herring }; 877724ba675SRob Herring }; 878edbbae7fSMarco Felsch 879edbbae7fSMarco Felsch mipi_dsi: dsi@30760000 { 880edbbae7fSMarco Felsch compatible = "fsl,imx7d-mipi-dsim", "fsl,imx8mm-mipi-dsim"; 881edbbae7fSMarco Felsch #address-cells = <1>; 882edbbae7fSMarco Felsch #size-cells = <0>; 883edbbae7fSMarco Felsch reg = <0x30760000 0x400>; 884edbbae7fSMarco Felsch clocks = <&clks IMX7D_MIPI_DSI_ROOT_CLK>, 885edbbae7fSMarco Felsch <&clks IMX7D_MIPI_DPHY_ROOT_CLK>; 886edbbae7fSMarco Felsch clock-names = "bus_clk", "sclk_mipi"; 887edbbae7fSMarco Felsch assigned-clocks = <&clks IMX7D_MIPI_DSI_ROOT_SRC>, 888edbbae7fSMarco Felsch <&clks IMX7D_PLL_SYS_PFD5_CLK>; 889edbbae7fSMarco Felsch assigned-clock-parents = <&clks IMX7D_PLL_SYS_PFD5_CLK>; 890edbbae7fSMarco Felsch assigned-clock-rates = <0>, <333000000>; 891edbbae7fSMarco Felsch power-domains = <&pgc_mipi_phy>; 892edbbae7fSMarco Felsch interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 893edbbae7fSMarco Felsch samsung,burst-clock-frequency = <891000000>; 894edbbae7fSMarco Felsch samsung,esc-clock-frequency = <20000000>; 895edbbae7fSMarco Felsch samsung,pll-clock-frequency = <24000000>; 896edbbae7fSMarco Felsch status = "disabled"; 897edbbae7fSMarco Felsch }; 898724ba675SRob Herring }; 899724ba675SRob Herring 900724ba675SRob Herring aips3: bus@30800000 { 901724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 902724ba675SRob Herring #address-cells = <1>; 903724ba675SRob Herring #size-cells = <1>; 904724ba675SRob Herring reg = <0x30800000 0x400000>; 905724ba675SRob Herring ranges; 906724ba675SRob Herring 907724ba675SRob Herring spba-bus@30800000 { 908724ba675SRob Herring compatible = "fsl,spba-bus", "simple-bus"; 909724ba675SRob Herring #address-cells = <1>; 910724ba675SRob Herring #size-cells = <1>; 911724ba675SRob Herring reg = <0x30800000 0x100000>; 912724ba675SRob Herring ranges; 913724ba675SRob Herring 914724ba675SRob Herring ecspi1: spi@30820000 { 915724ba675SRob Herring #address-cells = <1>; 916724ba675SRob Herring #size-cells = <0>; 917724ba675SRob Herring compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi"; 918724ba675SRob Herring reg = <0x30820000 0x10000>; 919724ba675SRob Herring interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 920724ba675SRob Herring clocks = <&clks IMX7D_ECSPI1_ROOT_CLK>, 921724ba675SRob Herring <&clks IMX7D_ECSPI1_ROOT_CLK>; 922724ba675SRob Herring clock-names = "ipg", "per"; 923fb72b877SAlexander Stein dma-names = "rx", "tx"; 924fb72b877SAlexander Stein dmas = <&sdma 0 7 1>, <&sdma 1 7 2>; 925724ba675SRob Herring status = "disabled"; 926724ba675SRob Herring }; 927724ba675SRob Herring 928724ba675SRob Herring ecspi2: spi@30830000 { 929724ba675SRob Herring #address-cells = <1>; 930724ba675SRob Herring #size-cells = <0>; 931724ba675SRob Herring compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi"; 932724ba675SRob Herring reg = <0x30830000 0x10000>; 933724ba675SRob Herring interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 934724ba675SRob Herring clocks = <&clks IMX7D_ECSPI2_ROOT_CLK>, 935724ba675SRob Herring <&clks IMX7D_ECSPI2_ROOT_CLK>; 936724ba675SRob Herring clock-names = "ipg", "per"; 937fb72b877SAlexander Stein dma-names = "rx", "tx"; 938fb72b877SAlexander Stein dmas = <&sdma 2 7 1>, <&sdma 3 7 2>; 939724ba675SRob Herring status = "disabled"; 940724ba675SRob Herring }; 941724ba675SRob Herring 942724ba675SRob Herring ecspi3: spi@30840000 { 943724ba675SRob Herring #address-cells = <1>; 944724ba675SRob Herring #size-cells = <0>; 945724ba675SRob Herring compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi"; 946724ba675SRob Herring reg = <0x30840000 0x10000>; 947724ba675SRob Herring interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 948724ba675SRob Herring clocks = <&clks IMX7D_ECSPI3_ROOT_CLK>, 949724ba675SRob Herring <&clks IMX7D_ECSPI3_ROOT_CLK>; 950724ba675SRob Herring clock-names = "ipg", "per"; 951fb72b877SAlexander Stein dma-names = "rx", "tx"; 952fb72b877SAlexander Stein dmas = <&sdma 4 7 1>, <&sdma 5 7 2>; 953724ba675SRob Herring status = "disabled"; 954724ba675SRob Herring }; 955724ba675SRob Herring 956724ba675SRob Herring uart1: serial@30860000 { 957724ba675SRob Herring compatible = "fsl,imx7d-uart", 958724ba675SRob Herring "fsl,imx6q-uart"; 959724ba675SRob Herring reg = <0x30860000 0x10000>; 960724ba675SRob Herring interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 961724ba675SRob Herring clocks = <&clks IMX7D_UART1_ROOT_CLK>, 962724ba675SRob Herring <&clks IMX7D_UART1_ROOT_CLK>; 963724ba675SRob Herring clock-names = "ipg", "per"; 964724ba675SRob Herring status = "disabled"; 965724ba675SRob Herring }; 966724ba675SRob Herring 967724ba675SRob Herring uart2: serial@30890000 { 968724ba675SRob Herring compatible = "fsl,imx7d-uart", 969724ba675SRob Herring "fsl,imx6q-uart"; 970724ba675SRob Herring reg = <0x30890000 0x10000>; 971724ba675SRob Herring interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 972724ba675SRob Herring clocks = <&clks IMX7D_UART2_ROOT_CLK>, 973724ba675SRob Herring <&clks IMX7D_UART2_ROOT_CLK>; 974724ba675SRob Herring clock-names = "ipg", "per"; 975724ba675SRob Herring status = "disabled"; 976724ba675SRob Herring }; 977724ba675SRob Herring 978724ba675SRob Herring uart3: serial@30880000 { 979724ba675SRob Herring compatible = "fsl,imx7d-uart", 980724ba675SRob Herring "fsl,imx6q-uart"; 981724ba675SRob Herring reg = <0x30880000 0x10000>; 982724ba675SRob Herring interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 983724ba675SRob Herring clocks = <&clks IMX7D_UART3_ROOT_CLK>, 984724ba675SRob Herring <&clks IMX7D_UART3_ROOT_CLK>; 985724ba675SRob Herring clock-names = "ipg", "per"; 986724ba675SRob Herring status = "disabled"; 987724ba675SRob Herring }; 988724ba675SRob Herring 989724ba675SRob Herring sai1: sai@308a0000 { 990724ba675SRob Herring #sound-dai-cells = <0>; 991724ba675SRob Herring compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai"; 992724ba675SRob Herring reg = <0x308a0000 0x10000>; 993724ba675SRob Herring interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 994724ba675SRob Herring clocks = <&clks IMX7D_SAI1_IPG_CLK>, 995724ba675SRob Herring <&clks IMX7D_SAI1_ROOT_CLK>, 996724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>, 997724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>; 998724ba675SRob Herring clock-names = "bus", "mclk1", "mclk2", "mclk3"; 999724ba675SRob Herring dma-names = "rx", "tx"; 1000724ba675SRob Herring dmas = <&sdma 8 24 0>, <&sdma 9 24 0>; 1001724ba675SRob Herring status = "disabled"; 1002724ba675SRob Herring }; 1003724ba675SRob Herring 1004724ba675SRob Herring sai2: sai@308b0000 { 1005724ba675SRob Herring #sound-dai-cells = <0>; 1006724ba675SRob Herring compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai"; 1007724ba675SRob Herring reg = <0x308b0000 0x10000>; 1008724ba675SRob Herring interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 1009724ba675SRob Herring clocks = <&clks IMX7D_SAI2_IPG_CLK>, 1010724ba675SRob Herring <&clks IMX7D_SAI2_ROOT_CLK>, 1011724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>, 1012724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>; 1013724ba675SRob Herring clock-names = "bus", "mclk1", "mclk2", "mclk3"; 1014724ba675SRob Herring dma-names = "rx", "tx"; 1015724ba675SRob Herring dmas = <&sdma 10 24 0>, <&sdma 11 24 0>; 1016724ba675SRob Herring status = "disabled"; 1017724ba675SRob Herring }; 1018724ba675SRob Herring 1019724ba675SRob Herring sai3: sai@308c0000 { 1020724ba675SRob Herring #sound-dai-cells = <0>; 1021724ba675SRob Herring compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai"; 1022724ba675SRob Herring reg = <0x308c0000 0x10000>; 1023724ba675SRob Herring interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 1024724ba675SRob Herring clocks = <&clks IMX7D_SAI3_IPG_CLK>, 1025724ba675SRob Herring <&clks IMX7D_SAI3_ROOT_CLK>, 1026724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>, 1027724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>; 1028724ba675SRob Herring clock-names = "bus", "mclk1", "mclk2", "mclk3"; 1029724ba675SRob Herring dma-names = "rx", "tx"; 1030724ba675SRob Herring dmas = <&sdma 12 24 0>, <&sdma 13 24 0>; 1031724ba675SRob Herring status = "disabled"; 1032724ba675SRob Herring }; 1033724ba675SRob Herring }; 1034724ba675SRob Herring 1035724ba675SRob Herring crypto: crypto@30900000 { 1036724ba675SRob Herring compatible = "fsl,sec-v4.0"; 1037724ba675SRob Herring #address-cells = <1>; 1038724ba675SRob Herring #size-cells = <1>; 1039724ba675SRob Herring reg = <0x30900000 0x40000>; 1040724ba675SRob Herring ranges = <0 0x30900000 0x40000>; 1041724ba675SRob Herring interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 1042724ba675SRob Herring clocks = <&clks IMX7D_CAAM_CLK>, 1043724ba675SRob Herring <&clks IMX7D_AHB_CHANNEL_ROOT_CLK>; 1044724ba675SRob Herring clock-names = "ipg", "aclk"; 1045724ba675SRob Herring 1046724ba675SRob Herring sec_jr0: jr@1000 { 1047724ba675SRob Herring compatible = "fsl,sec-v4.0-job-ring"; 1048724ba675SRob Herring reg = <0x1000 0x1000>; 1049724ba675SRob Herring interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 1050724ba675SRob Herring }; 1051724ba675SRob Herring 1052724ba675SRob Herring sec_jr1: jr@2000 { 1053724ba675SRob Herring compatible = "fsl,sec-v4.0-job-ring"; 1054724ba675SRob Herring reg = <0x2000 0x1000>; 1055724ba675SRob Herring interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 1056724ba675SRob Herring }; 1057724ba675SRob Herring 1058724ba675SRob Herring sec_jr2: jr@3000 { 1059724ba675SRob Herring compatible = "fsl,sec-v4.0-job-ring"; 1060724ba675SRob Herring reg = <0x3000 0x1000>; 1061724ba675SRob Herring interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 1062724ba675SRob Herring }; 1063724ba675SRob Herring }; 1064724ba675SRob Herring 1065724ba675SRob Herring flexcan1: can@30a00000 { 1066724ba675SRob Herring compatible = "fsl,imx7d-flexcan", "fsl,imx6q-flexcan"; 1067724ba675SRob Herring reg = <0x30a00000 0x10000>; 1068724ba675SRob Herring interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 1069724ba675SRob Herring clocks = <&clks IMX7D_CLK_DUMMY>, 1070724ba675SRob Herring <&clks IMX7D_CAN1_ROOT_CLK>; 1071724ba675SRob Herring clock-names = "ipg", "per"; 1072724ba675SRob Herring fsl,stop-mode = <&gpr 0x10 1>; 1073724ba675SRob Herring status = "disabled"; 1074724ba675SRob Herring }; 1075724ba675SRob Herring 1076724ba675SRob Herring flexcan2: can@30a10000 { 1077724ba675SRob Herring compatible = "fsl,imx7d-flexcan", "fsl,imx6q-flexcan"; 1078724ba675SRob Herring reg = <0x30a10000 0x10000>; 1079724ba675SRob Herring interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 1080724ba675SRob Herring clocks = <&clks IMX7D_CLK_DUMMY>, 1081724ba675SRob Herring <&clks IMX7D_CAN2_ROOT_CLK>; 1082724ba675SRob Herring clock-names = "ipg", "per"; 1083724ba675SRob Herring fsl,stop-mode = <&gpr 0x10 2>; 1084724ba675SRob Herring status = "disabled"; 1085724ba675SRob Herring }; 1086724ba675SRob Herring 1087724ba675SRob Herring i2c1: i2c@30a20000 { 1088724ba675SRob Herring #address-cells = <1>; 1089724ba675SRob Herring #size-cells = <0>; 1090724ba675SRob Herring compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c"; 1091724ba675SRob Herring reg = <0x30a20000 0x10000>; 1092724ba675SRob Herring interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 1093724ba675SRob Herring clocks = <&clks IMX7D_I2C1_ROOT_CLK>; 1094724ba675SRob Herring status = "disabled"; 1095724ba675SRob Herring }; 1096724ba675SRob Herring 1097724ba675SRob Herring i2c2: i2c@30a30000 { 1098724ba675SRob Herring #address-cells = <1>; 1099724ba675SRob Herring #size-cells = <0>; 1100724ba675SRob Herring compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c"; 1101724ba675SRob Herring reg = <0x30a30000 0x10000>; 1102724ba675SRob Herring interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 1103724ba675SRob Herring clocks = <&clks IMX7D_I2C2_ROOT_CLK>; 1104724ba675SRob Herring status = "disabled"; 1105724ba675SRob Herring }; 1106724ba675SRob Herring 1107724ba675SRob Herring i2c3: i2c@30a40000 { 1108724ba675SRob Herring #address-cells = <1>; 1109724ba675SRob Herring #size-cells = <0>; 1110724ba675SRob Herring compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c"; 1111724ba675SRob Herring reg = <0x30a40000 0x10000>; 1112724ba675SRob Herring interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 1113724ba675SRob Herring clocks = <&clks IMX7D_I2C3_ROOT_CLK>; 1114724ba675SRob Herring status = "disabled"; 1115724ba675SRob Herring }; 1116724ba675SRob Herring 1117724ba675SRob Herring i2c4: i2c@30a50000 { 1118724ba675SRob Herring #address-cells = <1>; 1119724ba675SRob Herring #size-cells = <0>; 1120724ba675SRob Herring compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c"; 1121724ba675SRob Herring reg = <0x30a50000 0x10000>; 1122724ba675SRob Herring interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 1123724ba675SRob Herring clocks = <&clks IMX7D_I2C4_ROOT_CLK>; 1124724ba675SRob Herring status = "disabled"; 1125724ba675SRob Herring }; 1126724ba675SRob Herring 1127724ba675SRob Herring uart4: serial@30a60000 { 1128724ba675SRob Herring compatible = "fsl,imx7d-uart", 1129724ba675SRob Herring "fsl,imx6q-uart"; 1130724ba675SRob Herring reg = <0x30a60000 0x10000>; 1131724ba675SRob Herring interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 1132724ba675SRob Herring clocks = <&clks IMX7D_UART4_ROOT_CLK>, 1133724ba675SRob Herring <&clks IMX7D_UART4_ROOT_CLK>; 1134724ba675SRob Herring clock-names = "ipg", "per"; 1135724ba675SRob Herring status = "disabled"; 1136724ba675SRob Herring }; 1137724ba675SRob Herring 1138724ba675SRob Herring uart5: serial@30a70000 { 1139724ba675SRob Herring compatible = "fsl,imx7d-uart", 1140724ba675SRob Herring "fsl,imx6q-uart"; 1141724ba675SRob Herring reg = <0x30a70000 0x10000>; 1142724ba675SRob Herring interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1143724ba675SRob Herring clocks = <&clks IMX7D_UART5_ROOT_CLK>, 1144724ba675SRob Herring <&clks IMX7D_UART5_ROOT_CLK>; 1145724ba675SRob Herring clock-names = "ipg", "per"; 1146724ba675SRob Herring status = "disabled"; 1147724ba675SRob Herring }; 1148724ba675SRob Herring 1149724ba675SRob Herring uart6: serial@30a80000 { 1150724ba675SRob Herring compatible = "fsl,imx7d-uart", 1151724ba675SRob Herring "fsl,imx6q-uart"; 1152724ba675SRob Herring reg = <0x30a80000 0x10000>; 1153724ba675SRob Herring interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1154724ba675SRob Herring clocks = <&clks IMX7D_UART6_ROOT_CLK>, 1155724ba675SRob Herring <&clks IMX7D_UART6_ROOT_CLK>; 1156724ba675SRob Herring clock-names = "ipg", "per"; 1157724ba675SRob Herring status = "disabled"; 1158724ba675SRob Herring }; 1159724ba675SRob Herring 1160724ba675SRob Herring uart7: serial@30a90000 { 1161724ba675SRob Herring compatible = "fsl,imx7d-uart", 1162724ba675SRob Herring "fsl,imx6q-uart"; 1163724ba675SRob Herring reg = <0x30a90000 0x10000>; 1164724ba675SRob Herring interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; 1165724ba675SRob Herring clocks = <&clks IMX7D_UART7_ROOT_CLK>, 1166724ba675SRob Herring <&clks IMX7D_UART7_ROOT_CLK>; 1167724ba675SRob Herring clock-names = "ipg", "per"; 1168724ba675SRob Herring status = "disabled"; 1169724ba675SRob Herring }; 1170724ba675SRob Herring 1171724ba675SRob Herring mu0a: mailbox@30aa0000 { 1172724ba675SRob Herring compatible = "fsl,imx7s-mu", "fsl,imx6sx-mu"; 1173724ba675SRob Herring reg = <0x30aa0000 0x10000>; 1174724ba675SRob Herring interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 1175724ba675SRob Herring clocks = <&clks IMX7D_MU_ROOT_CLK>; 1176724ba675SRob Herring #mbox-cells = <2>; 1177724ba675SRob Herring status = "disabled"; 1178724ba675SRob Herring }; 1179724ba675SRob Herring 1180724ba675SRob Herring mu0b: mailbox@30ab0000 { 1181724ba675SRob Herring compatible = "fsl,imx7s-mu", "fsl,imx6sx-mu"; 1182724ba675SRob Herring reg = <0x30ab0000 0x10000>; 1183724ba675SRob Herring interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 1184724ba675SRob Herring clocks = <&clks IMX7D_MU_ROOT_CLK>; 1185724ba675SRob Herring #mbox-cells = <2>; 1186724ba675SRob Herring fsl,mu-side-b; 1187724ba675SRob Herring status = "disabled"; 1188724ba675SRob Herring }; 1189724ba675SRob Herring 1190724ba675SRob Herring usbotg1: usb@30b10000 { 1191724ba675SRob Herring compatible = "fsl,imx7d-usb", "fsl,imx27-usb"; 1192724ba675SRob Herring reg = <0x30b10000 0x200>; 1193724ba675SRob Herring interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 1194724ba675SRob Herring clocks = <&clks IMX7D_USB_CTRL_CLK>; 1195724ba675SRob Herring fsl,usbphy = <&usbphynop1>; 1196724ba675SRob Herring fsl,usbmisc = <&usbmisc1 0>; 1197724ba675SRob Herring phy-clkgate-delay-us = <400>; 1198724ba675SRob Herring status = "disabled"; 1199724ba675SRob Herring }; 1200724ba675SRob Herring 1201724ba675SRob Herring usbh: usb@30b30000 { 1202724ba675SRob Herring compatible = "fsl,imx7d-usb", "fsl,imx27-usb"; 1203724ba675SRob Herring reg = <0x30b30000 0x200>; 1204724ba675SRob Herring interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 1205724ba675SRob Herring clocks = <&clks IMX7D_USB_CTRL_CLK>; 1206724ba675SRob Herring fsl,usbphy = <&usbphynop3>; 1207724ba675SRob Herring fsl,usbmisc = <&usbmisc3 0>; 1208724ba675SRob Herring phy_type = "hsic"; 1209724ba675SRob Herring dr_mode = "host"; 1210724ba675SRob Herring phy-clkgate-delay-us = <400>; 1211724ba675SRob Herring status = "disabled"; 1212724ba675SRob Herring }; 1213724ba675SRob Herring 1214724ba675SRob Herring usbmisc1: usbmisc@30b10200 { 1215724ba675SRob Herring #index-cells = <1>; 1216724ba675SRob Herring compatible = "fsl,imx7d-usbmisc", "fsl,imx6q-usbmisc"; 1217724ba675SRob Herring reg = <0x30b10200 0x200>; 1218724ba675SRob Herring }; 1219724ba675SRob Herring 1220724ba675SRob Herring usbmisc3: usbmisc@30b30200 { 1221724ba675SRob Herring #index-cells = <1>; 1222724ba675SRob Herring compatible = "fsl,imx7d-usbmisc", "fsl,imx6q-usbmisc"; 1223724ba675SRob Herring reg = <0x30b30200 0x200>; 1224724ba675SRob Herring }; 1225724ba675SRob Herring 1226724ba675SRob Herring usdhc1: mmc@30b40000 { 1227724ba675SRob Herring compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc"; 1228724ba675SRob Herring reg = <0x30b40000 0x10000>; 1229724ba675SRob Herring interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 1230724ba675SRob Herring clocks = <&clks IMX7D_IPG_ROOT_CLK>, 1231724ba675SRob Herring <&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>, 1232724ba675SRob Herring <&clks IMX7D_USDHC1_ROOT_CLK>; 1233724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 1234724ba675SRob Herring bus-width = <4>; 1235be18293eSXiaolei Wang fsl,tuning-step = <2>; 1236be18293eSXiaolei Wang fsl,tuning-start-tap = <20>; 1237724ba675SRob Herring status = "disabled"; 1238724ba675SRob Herring }; 1239724ba675SRob Herring 1240724ba675SRob Herring usdhc2: mmc@30b50000 { 1241724ba675SRob Herring compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc"; 1242724ba675SRob Herring reg = <0x30b50000 0x10000>; 1243724ba675SRob Herring interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1244724ba675SRob Herring clocks = <&clks IMX7D_IPG_ROOT_CLK>, 1245724ba675SRob Herring <&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>, 1246724ba675SRob Herring <&clks IMX7D_USDHC2_ROOT_CLK>; 1247724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 1248724ba675SRob Herring bus-width = <4>; 1249be18293eSXiaolei Wang fsl,tuning-step = <2>; 1250be18293eSXiaolei Wang fsl,tuning-start-tap = <20>; 1251724ba675SRob Herring status = "disabled"; 1252724ba675SRob Herring }; 1253724ba675SRob Herring 1254724ba675SRob Herring usdhc3: mmc@30b60000 { 1255724ba675SRob Herring compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc"; 1256724ba675SRob Herring reg = <0x30b60000 0x10000>; 1257724ba675SRob Herring interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1258724ba675SRob Herring clocks = <&clks IMX7D_IPG_ROOT_CLK>, 1259724ba675SRob Herring <&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>, 1260724ba675SRob Herring <&clks IMX7D_USDHC3_ROOT_CLK>; 1261724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 1262724ba675SRob Herring bus-width = <4>; 1263be18293eSXiaolei Wang fsl,tuning-step = <2>; 1264be18293eSXiaolei Wang fsl,tuning-start-tap = <20>; 1265724ba675SRob Herring status = "disabled"; 1266724ba675SRob Herring }; 1267724ba675SRob Herring 1268724ba675SRob Herring qspi: spi@30bb0000 { 1269724ba675SRob Herring compatible = "fsl,imx7d-qspi"; 1270724ba675SRob Herring reg = <0x30bb0000 0x10000>, <0x60000000 0x10000000>; 1271724ba675SRob Herring reg-names = "QuadSPI", "QuadSPI-memory"; 1272724ba675SRob Herring #address-cells = <1>; 1273724ba675SRob Herring #size-cells = <0>; 1274724ba675SRob Herring interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 1275724ba675SRob Herring clocks = <&clks IMX7D_QSPI_ROOT_CLK>, 1276724ba675SRob Herring <&clks IMX7D_QSPI_ROOT_CLK>; 1277724ba675SRob Herring clock-names = "qspi_en", "qspi"; 1278724ba675SRob Herring status = "disabled"; 1279724ba675SRob Herring }; 1280724ba675SRob Herring 1281724ba675SRob Herring sdma: dma-controller@30bd0000 { 1282724ba675SRob Herring compatible = "fsl,imx7d-sdma", "fsl,imx35-sdma"; 1283724ba675SRob Herring reg = <0x30bd0000 0x10000>; 1284724ba675SRob Herring interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 1285724ba675SRob Herring clocks = <&clks IMX7D_IPG_ROOT_CLK>, 1286724ba675SRob Herring <&clks IMX7D_SDMA_CORE_CLK>; 1287724ba675SRob Herring clock-names = "ipg", "ahb"; 1288724ba675SRob Herring #dma-cells = <3>; 1289724ba675SRob Herring fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 1290724ba675SRob Herring }; 1291724ba675SRob Herring 1292724ba675SRob Herring fec1: ethernet@30be0000 { 1293724ba675SRob Herring compatible = "fsl,imx7d-fec", "fsl,imx6sx-fec"; 1294724ba675SRob Herring reg = <0x30be0000 0x10000>; 1295724ba675SRob Herring interrupt-names = "int0", "int1", "int2", "pps"; 1296724ba675SRob Herring interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 1297724ba675SRob Herring <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 1298724ba675SRob Herring <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 1299724ba675SRob Herring <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 1300724ba675SRob Herring clocks = <&clks IMX7D_ENET1_IPG_ROOT_CLK>, 1301724ba675SRob Herring <&clks IMX7D_ENET_AXI_ROOT_CLK>, 1302724ba675SRob Herring <&clks IMX7D_ENET1_TIME_ROOT_CLK>, 1303724ba675SRob Herring <&clks IMX7D_PLL_ENET_MAIN_125M_CLK>, 1304724ba675SRob Herring <&clks IMX7D_ENET_PHY_REF_ROOT_CLK>; 1305724ba675SRob Herring clock-names = "ipg", "ahb", "ptp", 1306724ba675SRob Herring "enet_clk_ref", "enet_out"; 1307724ba675SRob Herring fsl,num-tx-queues = <3>; 1308724ba675SRob Herring fsl,num-rx-queues = <3>; 1309724ba675SRob Herring fsl,stop-mode = <&gpr 0x10 3>; 1310724ba675SRob Herring status = "disabled"; 1311724ba675SRob Herring }; 1312724ba675SRob Herring }; 1313724ba675SRob Herring 1314724ba675SRob Herring dma_apbh: dma-controller@33000000 { 1315724ba675SRob Herring compatible = "fsl,imx7d-dma-apbh", "fsl,imx28-dma-apbh"; 1316724ba675SRob Herring reg = <0x33000000 0x2000>; 1317724ba675SRob Herring interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 1318724ba675SRob Herring <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 1319724ba675SRob Herring <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 1320724ba675SRob Herring <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 1321724ba675SRob Herring #dma-cells = <1>; 1322724ba675SRob Herring dma-channels = <4>; 1323724ba675SRob Herring clocks = <&clks IMX7D_NAND_USDHC_BUS_RAWNAND_CLK>; 1324724ba675SRob Herring }; 1325724ba675SRob Herring 1326724ba675SRob Herring gpmi: nand-controller@33002000 { 1327724ba675SRob Herring compatible = "fsl,imx7d-gpmi-nand"; 1328724ba675SRob Herring #address-cells = <1>; 13294aadb841SAlexander Stein #size-cells = <0>; 1330724ba675SRob Herring reg = <0x33002000 0x2000>, <0x33004000 0x4000>; 1331724ba675SRob Herring reg-names = "gpmi-nand", "bch"; 1332724ba675SRob Herring interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 1333724ba675SRob Herring interrupt-names = "bch"; 1334724ba675SRob Herring clocks = <&clks IMX7D_NAND_RAWNAND_CLK>, 1335724ba675SRob Herring <&clks IMX7D_NAND_USDHC_BUS_RAWNAND_CLK>; 1336724ba675SRob Herring clock-names = "gpmi_io", "gpmi_bch_apb"; 1337724ba675SRob Herring dmas = <&dma_apbh 0>; 1338724ba675SRob Herring dma-names = "rx-tx"; 1339724ba675SRob Herring status = "disabled"; 1340724ba675SRob Herring assigned-clocks = <&clks IMX7D_NAND_ROOT_SRC>; 1341724ba675SRob Herring assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_500M_CLK>; 1342724ba675SRob Herring }; 1343724ba675SRob Herring }; 1344724ba675SRob Herring}; 1345