1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0+ OR MIT 2724ba675SRob Herring// 3724ba675SRob Herring// Copyright 2015 Freescale Semiconductor, Inc. 4724ba675SRob Herring// Copyright 2016 Toradex AG 5724ba675SRob Herring 6724ba675SRob Herring#include <dt-bindings/clock/imx7d-clock.h> 7724ba675SRob Herring#include <dt-bindings/power/imx7-power.h> 8724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 9724ba675SRob Herring#include <dt-bindings/input/input.h> 10724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 11724ba675SRob Herring#include <dt-bindings/reset/imx7-reset.h> 12724ba675SRob Herring#include "imx7d-pinfunc.h" 13724ba675SRob Herring 14724ba675SRob Herring/ { 15724ba675SRob Herring #address-cells = <1>; 16724ba675SRob Herring #size-cells = <1>; 17724ba675SRob Herring /* 18724ba675SRob Herring * The decompressor and also some bootloaders rely on a 19724ba675SRob Herring * pre-existing /chosen node to be available to insert the 20724ba675SRob Herring * command line and merge other ATAGS info. 21724ba675SRob Herring */ 22724ba675SRob Herring chosen {}; 23724ba675SRob Herring 24724ba675SRob Herring aliases { 25724ba675SRob Herring gpio0 = &gpio1; 26724ba675SRob Herring gpio1 = &gpio2; 27724ba675SRob Herring gpio2 = &gpio3; 28724ba675SRob Herring gpio3 = &gpio4; 29724ba675SRob Herring gpio4 = &gpio5; 30724ba675SRob Herring gpio5 = &gpio6; 31724ba675SRob Herring gpio6 = &gpio7; 32724ba675SRob Herring i2c0 = &i2c1; 33724ba675SRob Herring i2c1 = &i2c2; 34724ba675SRob Herring i2c2 = &i2c3; 35724ba675SRob Herring i2c3 = &i2c4; 36724ba675SRob Herring mmc0 = &usdhc1; 37724ba675SRob Herring mmc1 = &usdhc2; 38724ba675SRob Herring mmc2 = &usdhc3; 39724ba675SRob Herring serial0 = &uart1; 40724ba675SRob Herring serial1 = &uart2; 41724ba675SRob Herring serial2 = &uart3; 42724ba675SRob Herring serial3 = &uart4; 43724ba675SRob Herring serial4 = &uart5; 44724ba675SRob Herring serial5 = &uart6; 45724ba675SRob Herring serial6 = &uart7; 46724ba675SRob Herring spi0 = &ecspi1; 47724ba675SRob Herring spi1 = &ecspi2; 48724ba675SRob Herring spi2 = &ecspi3; 49724ba675SRob Herring spi3 = &ecspi4; 50724ba675SRob Herring usb0 = &usbotg1; 51724ba675SRob Herring usb1 = &usbh; 52724ba675SRob Herring }; 53724ba675SRob Herring 54724ba675SRob Herring cpus { 55724ba675SRob Herring #address-cells = <1>; 56724ba675SRob Herring #size-cells = <0>; 57724ba675SRob Herring 58724ba675SRob Herring idle-states { 59724ba675SRob Herring entry-method = "psci"; 60724ba675SRob Herring 61724ba675SRob Herring cpu_sleep_wait: cpu-sleep-wait { 62724ba675SRob Herring compatible = "arm,idle-state"; 63724ba675SRob Herring arm,psci-suspend-param = <0x0010000>; 64724ba675SRob Herring local-timer-stop; 65724ba675SRob Herring entry-latency-us = <100>; 66724ba675SRob Herring exit-latency-us = <50>; 67724ba675SRob Herring min-residency-us = <1000>; 68724ba675SRob Herring }; 69724ba675SRob Herring }; 70724ba675SRob Herring 71724ba675SRob Herring cpu0: cpu@0 { 72724ba675SRob Herring compatible = "arm,cortex-a7"; 73724ba675SRob Herring device_type = "cpu"; 74724ba675SRob Herring reg = <0>; 75724ba675SRob Herring clock-frequency = <792000000>; 76724ba675SRob Herring clocks = <&clks IMX7D_CLK_ARM>; 77724ba675SRob Herring cpu-idle-states = <&cpu_sleep_wait>; 78724ba675SRob Herring operating-points-v2 = <&cpu0_opp_table>; 79724ba675SRob Herring #cooling-cells = <2>; 80724ba675SRob Herring nvmem-cells = <&fuse_grade>; 81724ba675SRob Herring nvmem-cell-names = "speed_grade"; 82724ba675SRob Herring }; 83724ba675SRob Herring }; 84724ba675SRob Herring 85724ba675SRob Herring cpu0_opp_table: opp-table { 86724ba675SRob Herring compatible = "operating-points-v2"; 87724ba675SRob Herring opp-shared; 88724ba675SRob Herring 89724ba675SRob Herring opp-792000000 { 90724ba675SRob Herring opp-hz = /bits/ 64 <792000000>; 91724ba675SRob Herring opp-microvolt = <1000000>; 92724ba675SRob Herring clock-latency-ns = <150000>; 93724ba675SRob Herring opp-supported-hw = <0xf>, <0xf>; 94724ba675SRob Herring }; 95724ba675SRob Herring }; 96724ba675SRob Herring 97724ba675SRob Herring ckil: clock-cki { 98724ba675SRob Herring compatible = "fixed-clock"; 99724ba675SRob Herring #clock-cells = <0>; 100724ba675SRob Herring clock-frequency = <32768>; 101724ba675SRob Herring clock-output-names = "ckil"; 102724ba675SRob Herring }; 103724ba675SRob Herring 104724ba675SRob Herring osc: clock-osc { 105724ba675SRob Herring compatible = "fixed-clock"; 106724ba675SRob Herring #clock-cells = <0>; 107724ba675SRob Herring clock-frequency = <24000000>; 108724ba675SRob Herring clock-output-names = "osc"; 109724ba675SRob Herring }; 110724ba675SRob Herring 111724ba675SRob Herring usbphynop1: usbphynop1 { 112724ba675SRob Herring compatible = "usb-nop-xceiv"; 113724ba675SRob Herring clocks = <&clks IMX7D_USB_PHY1_CLK>; 114724ba675SRob Herring clock-names = "main_clk"; 115724ba675SRob Herring #phy-cells = <0>; 116724ba675SRob Herring }; 117724ba675SRob Herring 118724ba675SRob Herring usbphynop3: usbphynop3 { 119724ba675SRob Herring compatible = "usb-nop-xceiv"; 120724ba675SRob Herring clocks = <&clks IMX7D_USB_HSIC_ROOT_CLK>; 121724ba675SRob Herring clock-names = "main_clk"; 122724ba675SRob Herring power-domains = <&pgc_hsic_phy>; 123724ba675SRob Herring #phy-cells = <0>; 124724ba675SRob Herring }; 125724ba675SRob Herring 126724ba675SRob Herring pmu { 127724ba675SRob Herring compatible = "arm,cortex-a7-pmu"; 128724ba675SRob Herring interrupt-parent = <&gpc>; 129724ba675SRob Herring interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 130724ba675SRob Herring interrupt-affinity = <&cpu0>; 131724ba675SRob Herring }; 132724ba675SRob Herring 133724ba675SRob Herring replicator { 134724ba675SRob Herring /* 135724ba675SRob Herring * non-configurable replicators don't show up on the 136724ba675SRob Herring * AMBA bus. As such no need to add "arm,primecell" 137724ba675SRob Herring */ 138724ba675SRob Herring compatible = "arm,coresight-static-replicator"; 139724ba675SRob Herring 140724ba675SRob Herring out-ports { 141724ba675SRob Herring #address-cells = <1>; 142724ba675SRob Herring #size-cells = <0>; 143724ba675SRob Herring /* replicator output ports */ 144724ba675SRob Herring port@0 { 145724ba675SRob Herring reg = <0>; 146724ba675SRob Herring replicator_out_port0: endpoint { 147724ba675SRob Herring remote-endpoint = <&tpiu_in_port>; 148724ba675SRob Herring }; 149724ba675SRob Herring }; 150724ba675SRob Herring 151724ba675SRob Herring port@1 { 152724ba675SRob Herring reg = <1>; 153724ba675SRob Herring replicator_out_port1: endpoint { 154724ba675SRob Herring remote-endpoint = <&etr_in_port>; 155724ba675SRob Herring }; 156724ba675SRob Herring }; 157724ba675SRob Herring }; 158724ba675SRob Herring 159724ba675SRob Herring in-ports { 160724ba675SRob Herring port { 161724ba675SRob Herring replicator_in_port0: endpoint { 162724ba675SRob Herring remote-endpoint = <&etf_out_port>; 163724ba675SRob Herring }; 164724ba675SRob Herring }; 165724ba675SRob Herring }; 166724ba675SRob Herring }; 167724ba675SRob Herring 168724ba675SRob Herring timer { 169724ba675SRob Herring compatible = "arm,armv7-timer"; 170724ba675SRob Herring arm,cpu-registers-not-fw-configured; 171724ba675SRob Herring interrupt-parent = <&intc>; 172724ba675SRob Herring interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>, 173724ba675SRob Herring <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>, 174724ba675SRob Herring <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>, 175724ba675SRob Herring <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>; 176724ba675SRob Herring }; 177724ba675SRob Herring 178*e0daff38SAlexander Stein video_mux: csi-mux { 179*e0daff38SAlexander Stein compatible = "video-mux"; 180*e0daff38SAlexander Stein mux-controls = <&mux 0>; 181*e0daff38SAlexander Stein #address-cells = <1>; 182*e0daff38SAlexander Stein #size-cells = <0>; 183*e0daff38SAlexander Stein status = "disabled"; 184*e0daff38SAlexander Stein 185*e0daff38SAlexander Stein port@0 { 186*e0daff38SAlexander Stein reg = <0>; 187*e0daff38SAlexander Stein }; 188*e0daff38SAlexander Stein 189*e0daff38SAlexander Stein port@1 { 190*e0daff38SAlexander Stein reg = <1>; 191*e0daff38SAlexander Stein 192*e0daff38SAlexander Stein csi_mux_from_mipi_vc0: endpoint { 193*e0daff38SAlexander Stein remote-endpoint = <&mipi_vc0_to_csi_mux>; 194*e0daff38SAlexander Stein }; 195*e0daff38SAlexander Stein }; 196*e0daff38SAlexander Stein 197*e0daff38SAlexander Stein port@2 { 198*e0daff38SAlexander Stein reg = <2>; 199*e0daff38SAlexander Stein 200*e0daff38SAlexander Stein csi_mux_to_csi: endpoint { 201*e0daff38SAlexander Stein remote-endpoint = <&csi_from_csi_mux>; 202*e0daff38SAlexander Stein }; 203*e0daff38SAlexander Stein }; 204*e0daff38SAlexander Stein }; 205*e0daff38SAlexander Stein 206724ba675SRob Herring soc: soc { 207724ba675SRob Herring #address-cells = <1>; 208724ba675SRob Herring #size-cells = <1>; 209724ba675SRob Herring compatible = "simple-bus"; 210724ba675SRob Herring interrupt-parent = <&gpc>; 211724ba675SRob Herring ranges; 212724ba675SRob Herring 2133a306eacSPhilipp Zabel ocram: sram@900000 { 2143a306eacSPhilipp Zabel compatible = "mmio-sram"; 2153a306eacSPhilipp Zabel reg = <0x00900000 0x20000>; 2163a306eacSPhilipp Zabel ranges = <0 0x00900000 0x20000>; 2173a306eacSPhilipp Zabel #address-cells = <1>; 2183a306eacSPhilipp Zabel #size-cells = <1>; 2193a306eacSPhilipp Zabel clocks = <&clks IMX7D_OCRAM_CLK>; 2203a306eacSPhilipp Zabel }; 2213a306eacSPhilipp Zabel 222724ba675SRob Herring funnel@30041000 { 223724ba675SRob Herring compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 224724ba675SRob Herring reg = <0x30041000 0x1000>; 225724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 226724ba675SRob Herring clock-names = "apb_pclk"; 227724ba675SRob Herring 228724ba675SRob Herring ca_funnel_in_ports: in-ports { 2290d4ac04fSAlexander Stein #address-cells = <1>; 2300d4ac04fSAlexander Stein #size-cells = <0>; 2310d4ac04fSAlexander Stein 2320d4ac04fSAlexander Stein port@0 { 2330d4ac04fSAlexander Stein reg = <0>; 234724ba675SRob Herring ca_funnel_in_port0: endpoint { 235724ba675SRob Herring remote-endpoint = <&etm0_out_port>; 236724ba675SRob Herring }; 237724ba675SRob Herring }; 238724ba675SRob Herring 239724ba675SRob Herring /* the other input ports are not connect to anything */ 240724ba675SRob Herring }; 241724ba675SRob Herring 242724ba675SRob Herring out-ports { 243724ba675SRob Herring port { 244724ba675SRob Herring ca_funnel_out_port0: endpoint { 245724ba675SRob Herring remote-endpoint = <&hugo_funnel_in_port0>; 246724ba675SRob Herring }; 247724ba675SRob Herring }; 248724ba675SRob Herring 249724ba675SRob Herring }; 250724ba675SRob Herring }; 251724ba675SRob Herring 252724ba675SRob Herring etm@3007c000 { 253724ba675SRob Herring compatible = "arm,coresight-etm3x", "arm,primecell"; 254724ba675SRob Herring reg = <0x3007c000 0x1000>; 255724ba675SRob Herring cpu = <&cpu0>; 256724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 257724ba675SRob Herring clock-names = "apb_pclk"; 258724ba675SRob Herring 259724ba675SRob Herring out-ports { 260724ba675SRob Herring port { 261724ba675SRob Herring etm0_out_port: endpoint { 262724ba675SRob Herring remote-endpoint = <&ca_funnel_in_port0>; 263724ba675SRob Herring }; 264724ba675SRob Herring }; 265724ba675SRob Herring }; 266724ba675SRob Herring }; 267724ba675SRob Herring 268724ba675SRob Herring funnel@30083000 { 269724ba675SRob Herring compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 270724ba675SRob Herring reg = <0x30083000 0x1000>; 271724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 272724ba675SRob Herring clock-names = "apb_pclk"; 273724ba675SRob Herring 274724ba675SRob Herring in-ports { 275724ba675SRob Herring #address-cells = <1>; 276724ba675SRob Herring #size-cells = <0>; 277724ba675SRob Herring 278724ba675SRob Herring port@0 { 279724ba675SRob Herring reg = <0>; 280724ba675SRob Herring hugo_funnel_in_port0: endpoint { 281724ba675SRob Herring remote-endpoint = <&ca_funnel_out_port0>; 282724ba675SRob Herring }; 283724ba675SRob Herring }; 284724ba675SRob Herring 285724ba675SRob Herring port@1 { 286724ba675SRob Herring reg = <1>; 287724ba675SRob Herring hugo_funnel_in_port1: endpoint { 288724ba675SRob Herring /* M4 input */ 289724ba675SRob Herring }; 290724ba675SRob Herring }; 291724ba675SRob Herring /* the other input ports are not connect to anything */ 292724ba675SRob Herring }; 293724ba675SRob Herring 294724ba675SRob Herring out-ports { 295724ba675SRob Herring port { 296724ba675SRob Herring hugo_funnel_out_port0: endpoint { 297724ba675SRob Herring remote-endpoint = <&etf_in_port>; 298724ba675SRob Herring }; 299724ba675SRob Herring }; 300724ba675SRob Herring }; 301724ba675SRob Herring }; 302724ba675SRob Herring 303724ba675SRob Herring etf@30084000 { 304724ba675SRob Herring compatible = "arm,coresight-tmc", "arm,primecell"; 305724ba675SRob Herring reg = <0x30084000 0x1000>; 306724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 307724ba675SRob Herring clock-names = "apb_pclk"; 308724ba675SRob Herring 309724ba675SRob Herring in-ports { 310724ba675SRob Herring port { 311724ba675SRob Herring etf_in_port: endpoint { 312724ba675SRob Herring remote-endpoint = <&hugo_funnel_out_port0>; 313724ba675SRob Herring }; 314724ba675SRob Herring }; 315724ba675SRob Herring }; 316724ba675SRob Herring 317724ba675SRob Herring out-ports { 318724ba675SRob Herring port { 319724ba675SRob Herring etf_out_port: endpoint { 320724ba675SRob Herring remote-endpoint = <&replicator_in_port0>; 321724ba675SRob Herring }; 322724ba675SRob Herring }; 323724ba675SRob Herring }; 324724ba675SRob Herring }; 325724ba675SRob Herring 326724ba675SRob Herring etr@30086000 { 327724ba675SRob Herring compatible = "arm,coresight-tmc", "arm,primecell"; 328724ba675SRob Herring reg = <0x30086000 0x1000>; 329724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 330724ba675SRob Herring clock-names = "apb_pclk"; 331724ba675SRob Herring 332724ba675SRob Herring in-ports { 333724ba675SRob Herring port { 334724ba675SRob Herring etr_in_port: endpoint { 335724ba675SRob Herring remote-endpoint = <&replicator_out_port1>; 336724ba675SRob Herring }; 337724ba675SRob Herring }; 338724ba675SRob Herring }; 339724ba675SRob Herring }; 340724ba675SRob Herring 341724ba675SRob Herring tpiu@30087000 { 342724ba675SRob Herring compatible = "arm,coresight-tpiu", "arm,primecell"; 343724ba675SRob Herring reg = <0x30087000 0x1000>; 344724ba675SRob Herring clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>; 345724ba675SRob Herring clock-names = "apb_pclk"; 346724ba675SRob Herring 347724ba675SRob Herring in-ports { 348724ba675SRob Herring port { 349724ba675SRob Herring tpiu_in_port: endpoint { 350724ba675SRob Herring remote-endpoint = <&replicator_out_port0>; 351724ba675SRob Herring }; 352724ba675SRob Herring }; 353724ba675SRob Herring }; 354724ba675SRob Herring }; 355724ba675SRob Herring 356724ba675SRob Herring intc: interrupt-controller@31001000 { 357724ba675SRob Herring compatible = "arm,cortex-a7-gic"; 358724ba675SRob Herring interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>; 359724ba675SRob Herring #interrupt-cells = <3>; 360724ba675SRob Herring interrupt-controller; 361724ba675SRob Herring interrupt-parent = <&intc>; 362724ba675SRob Herring reg = <0x31001000 0x1000>, 363724ba675SRob Herring <0x31002000 0x2000>, 364724ba675SRob Herring <0x31004000 0x2000>, 365724ba675SRob Herring <0x31006000 0x2000>; 366724ba675SRob Herring }; 367724ba675SRob Herring 368724ba675SRob Herring aips1: bus@30000000 { 369724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 370724ba675SRob Herring #address-cells = <1>; 371724ba675SRob Herring #size-cells = <1>; 372724ba675SRob Herring reg = <0x30000000 0x400000>; 373724ba675SRob Herring ranges; 374724ba675SRob Herring 375724ba675SRob Herring gpio1: gpio@30200000 { 376724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 377724ba675SRob Herring reg = <0x30200000 0x10000>; 378724ba675SRob Herring interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, /* GPIO1_INT15_0 */ 379724ba675SRob Herring <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; /* GPIO1_INT31_16 */ 380724ba675SRob Herring gpio-controller; 381724ba675SRob Herring #gpio-cells = <2>; 382724ba675SRob Herring interrupt-controller; 383724ba675SRob Herring #interrupt-cells = <2>; 384724ba675SRob Herring gpio-ranges = <&iomuxc_lpsr 0 0 8>, <&iomuxc 8 5 8>; 385724ba675SRob Herring }; 386724ba675SRob Herring 387724ba675SRob Herring gpio2: gpio@30210000 { 388724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 389724ba675SRob Herring reg = <0x30210000 0x10000>; 390724ba675SRob Herring interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 391724ba675SRob Herring <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 392724ba675SRob Herring gpio-controller; 393724ba675SRob Herring #gpio-cells = <2>; 394724ba675SRob Herring interrupt-controller; 395724ba675SRob Herring #interrupt-cells = <2>; 396724ba675SRob Herring gpio-ranges = <&iomuxc 0 13 32>; 397724ba675SRob Herring }; 398724ba675SRob Herring 399724ba675SRob Herring gpio3: gpio@30220000 { 400724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 401724ba675SRob Herring reg = <0x30220000 0x10000>; 402724ba675SRob Herring interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 403724ba675SRob Herring <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 404724ba675SRob Herring gpio-controller; 405724ba675SRob Herring #gpio-cells = <2>; 406724ba675SRob Herring interrupt-controller; 407724ba675SRob Herring #interrupt-cells = <2>; 408724ba675SRob Herring gpio-ranges = <&iomuxc 0 45 29>; 409724ba675SRob Herring }; 410724ba675SRob Herring 411724ba675SRob Herring gpio4: gpio@30230000 { 412724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 413724ba675SRob Herring reg = <0x30230000 0x10000>; 414724ba675SRob Herring interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 415724ba675SRob Herring <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 416724ba675SRob Herring gpio-controller; 417724ba675SRob Herring #gpio-cells = <2>; 418724ba675SRob Herring interrupt-controller; 419724ba675SRob Herring #interrupt-cells = <2>; 420724ba675SRob Herring gpio-ranges = <&iomuxc 0 74 24>; 421724ba675SRob Herring }; 422724ba675SRob Herring 423724ba675SRob Herring gpio5: gpio@30240000 { 424724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 425724ba675SRob Herring reg = <0x30240000 0x10000>; 426724ba675SRob Herring interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 427724ba675SRob Herring <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 428724ba675SRob Herring gpio-controller; 429724ba675SRob Herring #gpio-cells = <2>; 430724ba675SRob Herring interrupt-controller; 431724ba675SRob Herring #interrupt-cells = <2>; 432724ba675SRob Herring gpio-ranges = <&iomuxc 0 98 18>; 433724ba675SRob Herring }; 434724ba675SRob Herring 435724ba675SRob Herring gpio6: gpio@30250000 { 436724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 437724ba675SRob Herring reg = <0x30250000 0x10000>; 438724ba675SRob Herring interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 439724ba675SRob Herring <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 440724ba675SRob Herring gpio-controller; 441724ba675SRob Herring #gpio-cells = <2>; 442724ba675SRob Herring interrupt-controller; 443724ba675SRob Herring #interrupt-cells = <2>; 444724ba675SRob Herring gpio-ranges = <&iomuxc 0 116 23>; 445724ba675SRob Herring }; 446724ba675SRob Herring 447724ba675SRob Herring gpio7: gpio@30260000 { 448724ba675SRob Herring compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio"; 449724ba675SRob Herring reg = <0x30260000 0x10000>; 450724ba675SRob Herring interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 451724ba675SRob Herring <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 452724ba675SRob Herring gpio-controller; 453724ba675SRob Herring #gpio-cells = <2>; 454724ba675SRob Herring interrupt-controller; 455724ba675SRob Herring #interrupt-cells = <2>; 456724ba675SRob Herring gpio-ranges = <&iomuxc 0 139 16>; 457724ba675SRob Herring }; 458724ba675SRob Herring 459724ba675SRob Herring wdog1: watchdog@30280000 { 460724ba675SRob Herring compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt"; 461724ba675SRob Herring reg = <0x30280000 0x10000>; 462724ba675SRob Herring interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 463724ba675SRob Herring clocks = <&clks IMX7D_WDOG1_ROOT_CLK>; 464724ba675SRob Herring }; 465724ba675SRob Herring 466724ba675SRob Herring wdog2: watchdog@30290000 { 467724ba675SRob Herring compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt"; 468724ba675SRob Herring reg = <0x30290000 0x10000>; 469724ba675SRob Herring interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 470724ba675SRob Herring clocks = <&clks IMX7D_WDOG2_ROOT_CLK>; 471724ba675SRob Herring status = "disabled"; 472724ba675SRob Herring }; 473724ba675SRob Herring 474724ba675SRob Herring wdog3: watchdog@302a0000 { 475724ba675SRob Herring compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt"; 476724ba675SRob Herring reg = <0x302a0000 0x10000>; 477724ba675SRob Herring interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 478724ba675SRob Herring clocks = <&clks IMX7D_WDOG3_ROOT_CLK>; 479724ba675SRob Herring status = "disabled"; 480724ba675SRob Herring }; 481724ba675SRob Herring 482724ba675SRob Herring wdog4: watchdog@302b0000 { 483724ba675SRob Herring compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt"; 484724ba675SRob Herring reg = <0x302b0000 0x10000>; 485724ba675SRob Herring interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 486724ba675SRob Herring clocks = <&clks IMX7D_WDOG4_ROOT_CLK>; 487724ba675SRob Herring status = "disabled"; 488724ba675SRob Herring }; 489724ba675SRob Herring 490724ba675SRob Herring iomuxc_lpsr: pinctrl@302c0000 { 491724ba675SRob Herring compatible = "fsl,imx7d-iomuxc-lpsr"; 492724ba675SRob Herring reg = <0x302c0000 0x10000>; 493724ba675SRob Herring fsl,input-sel = <&iomuxc>; 494724ba675SRob Herring }; 495724ba675SRob Herring 496724ba675SRob Herring gpt1: timer@302d0000 { 497397caf68SPhilipp Zabel compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt"; 498724ba675SRob Herring reg = <0x302d0000 0x10000>; 499724ba675SRob Herring interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 500724ba675SRob Herring clocks = <&clks IMX7D_GPT1_ROOT_CLK>, 501724ba675SRob Herring <&clks IMX7D_GPT1_ROOT_CLK>; 502724ba675SRob Herring clock-names = "ipg", "per"; 503724ba675SRob Herring }; 504724ba675SRob Herring 505724ba675SRob Herring gpt2: timer@302e0000 { 506397caf68SPhilipp Zabel compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt"; 507724ba675SRob Herring reg = <0x302e0000 0x10000>; 508724ba675SRob Herring interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 509724ba675SRob Herring clocks = <&clks IMX7D_GPT2_ROOT_CLK>, 510724ba675SRob Herring <&clks IMX7D_GPT2_ROOT_CLK>; 511724ba675SRob Herring clock-names = "ipg", "per"; 512724ba675SRob Herring status = "disabled"; 513724ba675SRob Herring }; 514724ba675SRob Herring 515724ba675SRob Herring gpt3: timer@302f0000 { 516397caf68SPhilipp Zabel compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt"; 517724ba675SRob Herring reg = <0x302f0000 0x10000>; 518724ba675SRob Herring interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 519724ba675SRob Herring clocks = <&clks IMX7D_GPT3_ROOT_CLK>, 520724ba675SRob Herring <&clks IMX7D_GPT3_ROOT_CLK>; 521724ba675SRob Herring clock-names = "ipg", "per"; 522724ba675SRob Herring status = "disabled"; 523724ba675SRob Herring }; 524724ba675SRob Herring 525724ba675SRob Herring gpt4: timer@30300000 { 526397caf68SPhilipp Zabel compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt"; 527724ba675SRob Herring reg = <0x30300000 0x10000>; 528724ba675SRob Herring interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 529724ba675SRob Herring clocks = <&clks IMX7D_GPT4_ROOT_CLK>, 530724ba675SRob Herring <&clks IMX7D_GPT4_ROOT_CLK>; 531724ba675SRob Herring clock-names = "ipg", "per"; 532724ba675SRob Herring status = "disabled"; 533724ba675SRob Herring }; 534724ba675SRob Herring 535724ba675SRob Herring kpp: keypad@30320000 { 536724ba675SRob Herring compatible = "fsl,imx7d-kpp", "fsl,imx21-kpp"; 537724ba675SRob Herring reg = <0x30320000 0x10000>; 538724ba675SRob Herring interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 539724ba675SRob Herring clocks = <&clks IMX7D_KPP_ROOT_CLK>; 540724ba675SRob Herring status = "disabled"; 541724ba675SRob Herring }; 542724ba675SRob Herring 543724ba675SRob Herring iomuxc: pinctrl@30330000 { 544724ba675SRob Herring compatible = "fsl,imx7d-iomuxc"; 545724ba675SRob Herring reg = <0x30330000 0x10000>; 546724ba675SRob Herring }; 547724ba675SRob Herring 548724ba675SRob Herring gpr: iomuxc-gpr@30340000 { 549724ba675SRob Herring compatible = "fsl,imx7d-iomuxc-gpr", 550724ba675SRob Herring "fsl,imx6q-iomuxc-gpr", "syscon", 551724ba675SRob Herring "simple-mfd"; 552724ba675SRob Herring reg = <0x30340000 0x10000>; 553724ba675SRob Herring 554724ba675SRob Herring mux: mux-controller { 555724ba675SRob Herring compatible = "mmio-mux"; 556724ba675SRob Herring #mux-control-cells = <1>; 557724ba675SRob Herring mux-reg-masks = <0x14 0x00000010>; 558724ba675SRob Herring }; 559724ba675SRob Herring }; 560724ba675SRob Herring 561724ba675SRob Herring ocotp: efuse@30350000 { 562724ba675SRob Herring #address-cells = <1>; 563724ba675SRob Herring #size-cells = <1>; 564724ba675SRob Herring compatible = "fsl,imx7d-ocotp", "syscon"; 565724ba675SRob Herring reg = <0x30350000 0x10000>; 566724ba675SRob Herring clocks = <&clks IMX7D_OCOTP_CLK>; 567724ba675SRob Herring 568724ba675SRob Herring tempmon_calib: calib@3c { 569724ba675SRob Herring reg = <0x3c 0x4>; 570724ba675SRob Herring }; 571724ba675SRob Herring 572724ba675SRob Herring fuse_grade: fuse-grade@10 { 573724ba675SRob Herring reg = <0x10 0x4>; 574724ba675SRob Herring }; 575724ba675SRob Herring }; 576724ba675SRob Herring 577724ba675SRob Herring anatop: anatop@30360000 { 578724ba675SRob Herring compatible = "fsl,imx7d-anatop", "fsl,imx6q-anatop", 579724ba675SRob Herring "syscon", "simple-mfd"; 580724ba675SRob Herring reg = <0x30360000 0x10000>; 581724ba675SRob Herring interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 582724ba675SRob Herring <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 583724ba675SRob Herring 584724ba675SRob Herring reg_1p0d: regulator-vdd1p0d { 585724ba675SRob Herring compatible = "fsl,anatop-regulator"; 586724ba675SRob Herring regulator-name = "vdd1p0d"; 587724ba675SRob Herring regulator-min-microvolt = <800000>; 588724ba675SRob Herring regulator-max-microvolt = <1200000>; 589724ba675SRob Herring anatop-reg-offset = <0x210>; 590724ba675SRob Herring anatop-vol-bit-shift = <8>; 591724ba675SRob Herring anatop-vol-bit-width = <5>; 592724ba675SRob Herring anatop-min-bit-val = <8>; 593724ba675SRob Herring anatop-min-voltage = <800000>; 594724ba675SRob Herring anatop-max-voltage = <1200000>; 595724ba675SRob Herring anatop-enable-bit = <0>; 596724ba675SRob Herring }; 597724ba675SRob Herring 598724ba675SRob Herring reg_1p2: regulator-vdd1p2 { 599724ba675SRob Herring compatible = "fsl,anatop-regulator"; 600724ba675SRob Herring regulator-name = "vdd1p2"; 601724ba675SRob Herring regulator-min-microvolt = <1100000>; 602724ba675SRob Herring regulator-max-microvolt = <1300000>; 603724ba675SRob Herring anatop-reg-offset = <0x220>; 604724ba675SRob Herring anatop-vol-bit-shift = <8>; 605724ba675SRob Herring anatop-vol-bit-width = <5>; 606724ba675SRob Herring anatop-min-bit-val = <0x14>; 607724ba675SRob Herring anatop-min-voltage = <1100000>; 608724ba675SRob Herring anatop-max-voltage = <1300000>; 609724ba675SRob Herring anatop-enable-bit = <0>; 610724ba675SRob Herring }; 611724ba675SRob Herring 612724ba675SRob Herring tempmon: tempmon { 613724ba675SRob Herring compatible = "fsl,imx7d-tempmon"; 614724ba675SRob Herring interrupt-parent = <&gpc>; 615724ba675SRob Herring interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 616724ba675SRob Herring fsl,tempmon = <&anatop>; 617724ba675SRob Herring nvmem-cells = <&tempmon_calib>, <&fuse_grade>; 618724ba675SRob Herring nvmem-cell-names = "calib", "temp_grade"; 619724ba675SRob Herring clocks = <&clks IMX7D_PLL_SYS_MAIN_CLK>; 620cbad7024SAlexander Stein #thermal-sensor-cells = <0>; 621724ba675SRob Herring }; 622724ba675SRob Herring }; 623724ba675SRob Herring 624724ba675SRob Herring snvs: snvs@30370000 { 625724ba675SRob Herring compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd"; 626724ba675SRob Herring reg = <0x30370000 0x10000>; 627724ba675SRob Herring 628724ba675SRob Herring snvs_rtc: snvs-rtc-lp { 629724ba675SRob Herring compatible = "fsl,sec-v4.0-mon-rtc-lp"; 630724ba675SRob Herring regmap = <&snvs>; 631724ba675SRob Herring offset = <0x34>; 632724ba675SRob Herring interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 633724ba675SRob Herring <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 634724ba675SRob Herring clocks = <&clks IMX7D_SNVS_CLK>; 635724ba675SRob Herring clock-names = "snvs-rtc"; 636724ba675SRob Herring }; 637724ba675SRob Herring 638eefb9049SFabio Estevam snvs_poweroff: snvs-poweroff { 639eefb9049SFabio Estevam compatible = "syscon-poweroff"; 640eefb9049SFabio Estevam regmap = <&snvs>; 641eefb9049SFabio Estevam offset = <0x38>; 642eefb9049SFabio Estevam value = <0x60>; 643eefb9049SFabio Estevam mask = <0x60>; 644eefb9049SFabio Estevam status = "disabled"; 645eefb9049SFabio Estevam }; 646eefb9049SFabio Estevam 647724ba675SRob Herring snvs_pwrkey: snvs-powerkey { 648724ba675SRob Herring compatible = "fsl,sec-v4.0-pwrkey"; 649724ba675SRob Herring regmap = <&snvs>; 650724ba675SRob Herring interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 651724ba675SRob Herring clocks = <&clks IMX7D_SNVS_CLK>; 652724ba675SRob Herring clock-names = "snvs-pwrkey"; 653724ba675SRob Herring linux,keycode = <KEY_POWER>; 654724ba675SRob Herring wakeup-source; 655724ba675SRob Herring status = "disabled"; 656724ba675SRob Herring }; 657724ba675SRob Herring }; 658724ba675SRob Herring 659724ba675SRob Herring clks: clock-controller@30380000 { 660724ba675SRob Herring compatible = "fsl,imx7d-ccm"; 661724ba675SRob Herring reg = <0x30380000 0x10000>; 662724ba675SRob Herring interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 663724ba675SRob Herring <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 664724ba675SRob Herring #clock-cells = <1>; 665724ba675SRob Herring clocks = <&ckil>, <&osc>; 666724ba675SRob Herring clock-names = "ckil", "osc"; 667724ba675SRob Herring }; 668724ba675SRob Herring 669724ba675SRob Herring src: reset-controller@30390000 { 670724ba675SRob Herring compatible = "fsl,imx7d-src", "syscon"; 671724ba675SRob Herring reg = <0x30390000 0x10000>; 672724ba675SRob Herring interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 673724ba675SRob Herring #reset-cells = <1>; 674724ba675SRob Herring }; 675724ba675SRob Herring 676724ba675SRob Herring gpc: gpc@303a0000 { 677724ba675SRob Herring compatible = "fsl,imx7d-gpc"; 678724ba675SRob Herring reg = <0x303a0000 0x10000>; 679724ba675SRob Herring interrupt-controller; 680724ba675SRob Herring interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 681724ba675SRob Herring #interrupt-cells = <3>; 682724ba675SRob Herring interrupt-parent = <&intc>; 683724ba675SRob Herring 684724ba675SRob Herring pgc { 685724ba675SRob Herring #address-cells = <1>; 686724ba675SRob Herring #size-cells = <0>; 687724ba675SRob Herring 688724ba675SRob Herring pgc_mipi_phy: power-domain@0 { 689724ba675SRob Herring #power-domain-cells = <0>; 690724ba675SRob Herring reg = <0>; 691724ba675SRob Herring power-supply = <®_1p0d>; 692724ba675SRob Herring }; 693724ba675SRob Herring 694724ba675SRob Herring pgc_pcie_phy: power-domain@1 { 695724ba675SRob Herring #power-domain-cells = <0>; 696724ba675SRob Herring reg = <1>; 697724ba675SRob Herring power-supply = <®_1p0d>; 698724ba675SRob Herring }; 699724ba675SRob Herring 700724ba675SRob Herring pgc_hsic_phy: power-domain@2 { 701724ba675SRob Herring #power-domain-cells = <0>; 702724ba675SRob Herring reg = <2>; 703724ba675SRob Herring power-supply = <®_1p2>; 704724ba675SRob Herring }; 705724ba675SRob Herring }; 706724ba675SRob Herring }; 707724ba675SRob Herring }; 708724ba675SRob Herring 709724ba675SRob Herring aips2: bus@30400000 { 710724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 711724ba675SRob Herring #address-cells = <1>; 712724ba675SRob Herring #size-cells = <1>; 713724ba675SRob Herring reg = <0x30400000 0x400000>; 714724ba675SRob Herring ranges; 715724ba675SRob Herring 716724ba675SRob Herring adc1: adc@30610000 { 717724ba675SRob Herring compatible = "fsl,imx7d-adc"; 718724ba675SRob Herring reg = <0x30610000 0x10000>; 719724ba675SRob Herring interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 720724ba675SRob Herring clocks = <&clks IMX7D_ADC_ROOT_CLK>; 721724ba675SRob Herring clock-names = "adc"; 722724ba675SRob Herring #io-channel-cells = <1>; 723724ba675SRob Herring status = "disabled"; 724724ba675SRob Herring }; 725724ba675SRob Herring 726724ba675SRob Herring adc2: adc@30620000 { 727724ba675SRob Herring compatible = "fsl,imx7d-adc"; 728724ba675SRob Herring reg = <0x30620000 0x10000>; 729724ba675SRob Herring interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; 730724ba675SRob Herring clocks = <&clks IMX7D_ADC_ROOT_CLK>; 731724ba675SRob Herring clock-names = "adc"; 732724ba675SRob Herring #io-channel-cells = <1>; 733724ba675SRob Herring status = "disabled"; 734724ba675SRob Herring }; 735724ba675SRob Herring 736724ba675SRob Herring ecspi4: spi@30630000 { 737724ba675SRob Herring #address-cells = <1>; 738724ba675SRob Herring #size-cells = <0>; 739724ba675SRob Herring compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi"; 740724ba675SRob Herring reg = <0x30630000 0x10000>; 741724ba675SRob Herring interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 742724ba675SRob Herring clocks = <&clks IMX7D_ECSPI4_ROOT_CLK>, 743724ba675SRob Herring <&clks IMX7D_ECSPI4_ROOT_CLK>; 744724ba675SRob Herring clock-names = "ipg", "per"; 745fb72b877SAlexander Stein dma-names = "rx", "tx"; 746fb72b877SAlexander Stein dmas = <&sdma 6 7 1>, <&sdma 7 7 2>; 747724ba675SRob Herring status = "disabled"; 748724ba675SRob Herring }; 749724ba675SRob Herring 750724ba675SRob Herring ftm1: pwm@30640000 { 751724ba675SRob Herring compatible = "fsl,vf610-ftm-pwm"; 752724ba675SRob Herring reg = <0x30640000 0x10000>; 753724ba675SRob Herring #pwm-cells = <3>; 754724ba675SRob Herring interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 755724ba675SRob Herring clock-names = "ftm_sys", "ftm_ext", 756724ba675SRob Herring "ftm_fix", "ftm_cnt_clk_en"; 757724ba675SRob Herring clocks = <&clks IMX7D_FLEXTIMER1_ROOT_CLK>, 758724ba675SRob Herring <&clks IMX7D_FLEXTIMER1_ROOT_CLK>, 759724ba675SRob Herring <&clks IMX7D_FLEXTIMER1_ROOT_CLK>, 760724ba675SRob Herring <&clks IMX7D_FLEXTIMER1_ROOT_CLK>; 761724ba675SRob Herring status = "disabled"; 762724ba675SRob Herring }; 763724ba675SRob Herring 764724ba675SRob Herring ftm2: pwm@30650000 { 765724ba675SRob Herring compatible = "fsl,vf610-ftm-pwm"; 766724ba675SRob Herring reg = <0x30650000 0x10000>; 767724ba675SRob Herring #pwm-cells = <3>; 768724ba675SRob Herring interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 769724ba675SRob Herring clock-names = "ftm_sys", "ftm_ext", 770724ba675SRob Herring "ftm_fix", "ftm_cnt_clk_en"; 771724ba675SRob Herring clocks = <&clks IMX7D_FLEXTIMER2_ROOT_CLK>, 772724ba675SRob Herring <&clks IMX7D_FLEXTIMER2_ROOT_CLK>, 773724ba675SRob Herring <&clks IMX7D_FLEXTIMER2_ROOT_CLK>, 774724ba675SRob Herring <&clks IMX7D_FLEXTIMER2_ROOT_CLK>; 775724ba675SRob Herring status = "disabled"; 776724ba675SRob Herring }; 777724ba675SRob Herring 778724ba675SRob Herring pwm1: pwm@30660000 { 779724ba675SRob Herring compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm"; 780724ba675SRob Herring reg = <0x30660000 0x10000>; 781724ba675SRob Herring interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 782724ba675SRob Herring clocks = <&clks IMX7D_PWM1_ROOT_CLK>, 783724ba675SRob Herring <&clks IMX7D_PWM1_ROOT_CLK>; 784724ba675SRob Herring clock-names = "ipg", "per"; 785724ba675SRob Herring #pwm-cells = <3>; 786724ba675SRob Herring status = "disabled"; 787724ba675SRob Herring }; 788724ba675SRob Herring 789724ba675SRob Herring pwm2: pwm@30670000 { 790724ba675SRob Herring compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm"; 791724ba675SRob Herring reg = <0x30670000 0x10000>; 792724ba675SRob Herring interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 793724ba675SRob Herring clocks = <&clks IMX7D_PWM2_ROOT_CLK>, 794724ba675SRob Herring <&clks IMX7D_PWM2_ROOT_CLK>; 795724ba675SRob Herring clock-names = "ipg", "per"; 796724ba675SRob Herring #pwm-cells = <3>; 797724ba675SRob Herring status = "disabled"; 798724ba675SRob Herring }; 799724ba675SRob Herring 800724ba675SRob Herring pwm3: pwm@30680000 { 801724ba675SRob Herring compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm"; 802724ba675SRob Herring reg = <0x30680000 0x10000>; 803724ba675SRob Herring interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 804724ba675SRob Herring clocks = <&clks IMX7D_PWM3_ROOT_CLK>, 805724ba675SRob Herring <&clks IMX7D_PWM3_ROOT_CLK>; 806724ba675SRob Herring clock-names = "ipg", "per"; 807724ba675SRob Herring #pwm-cells = <3>; 808724ba675SRob Herring status = "disabled"; 809724ba675SRob Herring }; 810724ba675SRob Herring 811724ba675SRob Herring pwm4: pwm@30690000 { 812724ba675SRob Herring compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm"; 813724ba675SRob Herring reg = <0x30690000 0x10000>; 814724ba675SRob Herring interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 815724ba675SRob Herring clocks = <&clks IMX7D_PWM4_ROOT_CLK>, 816724ba675SRob Herring <&clks IMX7D_PWM4_ROOT_CLK>; 817724ba675SRob Herring clock-names = "ipg", "per"; 818724ba675SRob Herring #pwm-cells = <3>; 819724ba675SRob Herring status = "disabled"; 820724ba675SRob Herring }; 821724ba675SRob Herring 822724ba675SRob Herring csi: csi@30710000 { 823724ba675SRob Herring compatible = "fsl,imx7-csi"; 824724ba675SRob Herring reg = <0x30710000 0x10000>; 825724ba675SRob Herring interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 826d29c60abSFabio Estevam clocks = <&clks IMX7D_CSI_MCLK_ROOT_CLK>; 827d29c60abSFabio Estevam clock-names = "mclk"; 828724ba675SRob Herring status = "disabled"; 829724ba675SRob Herring 830724ba675SRob Herring port { 831724ba675SRob Herring csi_from_csi_mux: endpoint { 832724ba675SRob Herring remote-endpoint = <&csi_mux_to_csi>; 833724ba675SRob Herring }; 834724ba675SRob Herring }; 835724ba675SRob Herring }; 836724ba675SRob Herring 837724ba675SRob Herring lcdif: lcdif@30730000 { 8385f55da4cSAlexander Stein compatible = "fsl,imx7d-lcdif", "fsl,imx6sx-lcdif"; 839724ba675SRob Herring reg = <0x30730000 0x10000>; 840724ba675SRob Herring interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 841724ba675SRob Herring clocks = <&clks IMX7D_LCDIF_PIXEL_ROOT_CLK>, 842724ba675SRob Herring <&clks IMX7D_LCDIF_PIXEL_ROOT_CLK>; 843724ba675SRob Herring clock-names = "pix", "axi"; 844724ba675SRob Herring status = "disabled"; 845724ba675SRob Herring }; 846724ba675SRob Herring 847724ba675SRob Herring mipi_csi: mipi-csi@30750000 { 848724ba675SRob Herring compatible = "fsl,imx7-mipi-csi2"; 849724ba675SRob Herring reg = <0x30750000 0x10000>; 850724ba675SRob Herring interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 851724ba675SRob Herring clocks = <&clks IMX7D_IPG_ROOT_CLK>, 852724ba675SRob Herring <&clks IMX7D_MIPI_CSI_ROOT_CLK>, 853724ba675SRob Herring <&clks IMX7D_MIPI_DPHY_ROOT_CLK>; 854724ba675SRob Herring clock-names = "pclk", "wrap", "phy"; 855724ba675SRob Herring power-domains = <&pgc_mipi_phy>; 856724ba675SRob Herring phy-supply = <®_1p0d>; 857724ba675SRob Herring resets = <&src IMX7_RESET_MIPI_PHY_MRST>; 858724ba675SRob Herring status = "disabled"; 859724ba675SRob Herring 860724ba675SRob Herring ports { 861724ba675SRob Herring #address-cells = <1>; 862724ba675SRob Herring #size-cells = <0>; 863724ba675SRob Herring 864724ba675SRob Herring port@0 { 865724ba675SRob Herring reg = <0>; 866724ba675SRob Herring }; 867724ba675SRob Herring 868724ba675SRob Herring port@1 { 869724ba675SRob Herring reg = <1>; 870724ba675SRob Herring 871724ba675SRob Herring mipi_vc0_to_csi_mux: endpoint { 872724ba675SRob Herring remote-endpoint = <&csi_mux_from_mipi_vc0>; 873724ba675SRob Herring }; 874724ba675SRob Herring }; 875724ba675SRob Herring }; 876724ba675SRob Herring }; 877edbbae7fSMarco Felsch 878edbbae7fSMarco Felsch mipi_dsi: dsi@30760000 { 879edbbae7fSMarco Felsch compatible = "fsl,imx7d-mipi-dsim", "fsl,imx8mm-mipi-dsim"; 880edbbae7fSMarco Felsch #address-cells = <1>; 881edbbae7fSMarco Felsch #size-cells = <0>; 882edbbae7fSMarco Felsch reg = <0x30760000 0x400>; 883edbbae7fSMarco Felsch clocks = <&clks IMX7D_MIPI_DSI_ROOT_CLK>, 884edbbae7fSMarco Felsch <&clks IMX7D_MIPI_DPHY_ROOT_CLK>; 885edbbae7fSMarco Felsch clock-names = "bus_clk", "sclk_mipi"; 886edbbae7fSMarco Felsch assigned-clocks = <&clks IMX7D_MIPI_DSI_ROOT_SRC>, 887edbbae7fSMarco Felsch <&clks IMX7D_PLL_SYS_PFD5_CLK>; 888edbbae7fSMarco Felsch assigned-clock-parents = <&clks IMX7D_PLL_SYS_PFD5_CLK>; 889edbbae7fSMarco Felsch assigned-clock-rates = <0>, <333000000>; 890edbbae7fSMarco Felsch power-domains = <&pgc_mipi_phy>; 891edbbae7fSMarco Felsch interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 892edbbae7fSMarco Felsch samsung,burst-clock-frequency = <891000000>; 893edbbae7fSMarco Felsch samsung,esc-clock-frequency = <20000000>; 894edbbae7fSMarco Felsch samsung,pll-clock-frequency = <24000000>; 895edbbae7fSMarco Felsch status = "disabled"; 896edbbae7fSMarco Felsch }; 897724ba675SRob Herring }; 898724ba675SRob Herring 899724ba675SRob Herring aips3: bus@30800000 { 900724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 901724ba675SRob Herring #address-cells = <1>; 902724ba675SRob Herring #size-cells = <1>; 903724ba675SRob Herring reg = <0x30800000 0x400000>; 904724ba675SRob Herring ranges; 905724ba675SRob Herring 906724ba675SRob Herring spba-bus@30800000 { 907724ba675SRob Herring compatible = "fsl,spba-bus", "simple-bus"; 908724ba675SRob Herring #address-cells = <1>; 909724ba675SRob Herring #size-cells = <1>; 910724ba675SRob Herring reg = <0x30800000 0x100000>; 911724ba675SRob Herring ranges; 912724ba675SRob Herring 913724ba675SRob Herring ecspi1: spi@30820000 { 914724ba675SRob Herring #address-cells = <1>; 915724ba675SRob Herring #size-cells = <0>; 916724ba675SRob Herring compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi"; 917724ba675SRob Herring reg = <0x30820000 0x10000>; 918724ba675SRob Herring interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 919724ba675SRob Herring clocks = <&clks IMX7D_ECSPI1_ROOT_CLK>, 920724ba675SRob Herring <&clks IMX7D_ECSPI1_ROOT_CLK>; 921724ba675SRob Herring clock-names = "ipg", "per"; 922fb72b877SAlexander Stein dma-names = "rx", "tx"; 923fb72b877SAlexander Stein dmas = <&sdma 0 7 1>, <&sdma 1 7 2>; 924724ba675SRob Herring status = "disabled"; 925724ba675SRob Herring }; 926724ba675SRob Herring 927724ba675SRob Herring ecspi2: spi@30830000 { 928724ba675SRob Herring #address-cells = <1>; 929724ba675SRob Herring #size-cells = <0>; 930724ba675SRob Herring compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi"; 931724ba675SRob Herring reg = <0x30830000 0x10000>; 932724ba675SRob Herring interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 933724ba675SRob Herring clocks = <&clks IMX7D_ECSPI2_ROOT_CLK>, 934724ba675SRob Herring <&clks IMX7D_ECSPI2_ROOT_CLK>; 935724ba675SRob Herring clock-names = "ipg", "per"; 936fb72b877SAlexander Stein dma-names = "rx", "tx"; 937fb72b877SAlexander Stein dmas = <&sdma 2 7 1>, <&sdma 3 7 2>; 938724ba675SRob Herring status = "disabled"; 939724ba675SRob Herring }; 940724ba675SRob Herring 941724ba675SRob Herring ecspi3: spi@30840000 { 942724ba675SRob Herring #address-cells = <1>; 943724ba675SRob Herring #size-cells = <0>; 944724ba675SRob Herring compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi"; 945724ba675SRob Herring reg = <0x30840000 0x10000>; 946724ba675SRob Herring interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 947724ba675SRob Herring clocks = <&clks IMX7D_ECSPI3_ROOT_CLK>, 948724ba675SRob Herring <&clks IMX7D_ECSPI3_ROOT_CLK>; 949724ba675SRob Herring clock-names = "ipg", "per"; 950fb72b877SAlexander Stein dma-names = "rx", "tx"; 951fb72b877SAlexander Stein dmas = <&sdma 4 7 1>, <&sdma 5 7 2>; 952724ba675SRob Herring status = "disabled"; 953724ba675SRob Herring }; 954724ba675SRob Herring 955724ba675SRob Herring uart1: serial@30860000 { 956724ba675SRob Herring compatible = "fsl,imx7d-uart", 957724ba675SRob Herring "fsl,imx6q-uart"; 958724ba675SRob Herring reg = <0x30860000 0x10000>; 959724ba675SRob Herring interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 960724ba675SRob Herring clocks = <&clks IMX7D_UART1_ROOT_CLK>, 961724ba675SRob Herring <&clks IMX7D_UART1_ROOT_CLK>; 962724ba675SRob Herring clock-names = "ipg", "per"; 963724ba675SRob Herring status = "disabled"; 964724ba675SRob Herring }; 965724ba675SRob Herring 966724ba675SRob Herring uart2: serial@30890000 { 967724ba675SRob Herring compatible = "fsl,imx7d-uart", 968724ba675SRob Herring "fsl,imx6q-uart"; 969724ba675SRob Herring reg = <0x30890000 0x10000>; 970724ba675SRob Herring interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 971724ba675SRob Herring clocks = <&clks IMX7D_UART2_ROOT_CLK>, 972724ba675SRob Herring <&clks IMX7D_UART2_ROOT_CLK>; 973724ba675SRob Herring clock-names = "ipg", "per"; 974724ba675SRob Herring status = "disabled"; 975724ba675SRob Herring }; 976724ba675SRob Herring 977724ba675SRob Herring uart3: serial@30880000 { 978724ba675SRob Herring compatible = "fsl,imx7d-uart", 979724ba675SRob Herring "fsl,imx6q-uart"; 980724ba675SRob Herring reg = <0x30880000 0x10000>; 981724ba675SRob Herring interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 982724ba675SRob Herring clocks = <&clks IMX7D_UART3_ROOT_CLK>, 983724ba675SRob Herring <&clks IMX7D_UART3_ROOT_CLK>; 984724ba675SRob Herring clock-names = "ipg", "per"; 985724ba675SRob Herring status = "disabled"; 986724ba675SRob Herring }; 987724ba675SRob Herring 988724ba675SRob Herring sai1: sai@308a0000 { 989724ba675SRob Herring #sound-dai-cells = <0>; 990724ba675SRob Herring compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai"; 991724ba675SRob Herring reg = <0x308a0000 0x10000>; 992724ba675SRob Herring interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 993724ba675SRob Herring clocks = <&clks IMX7D_SAI1_IPG_CLK>, 994724ba675SRob Herring <&clks IMX7D_SAI1_ROOT_CLK>, 995724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>, 996724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>; 997724ba675SRob Herring clock-names = "bus", "mclk1", "mclk2", "mclk3"; 998724ba675SRob Herring dma-names = "rx", "tx"; 999724ba675SRob Herring dmas = <&sdma 8 24 0>, <&sdma 9 24 0>; 1000724ba675SRob Herring status = "disabled"; 1001724ba675SRob Herring }; 1002724ba675SRob Herring 1003724ba675SRob Herring sai2: sai@308b0000 { 1004724ba675SRob Herring #sound-dai-cells = <0>; 1005724ba675SRob Herring compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai"; 1006724ba675SRob Herring reg = <0x308b0000 0x10000>; 1007724ba675SRob Herring interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 1008724ba675SRob Herring clocks = <&clks IMX7D_SAI2_IPG_CLK>, 1009724ba675SRob Herring <&clks IMX7D_SAI2_ROOT_CLK>, 1010724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>, 1011724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>; 1012724ba675SRob Herring clock-names = "bus", "mclk1", "mclk2", "mclk3"; 1013724ba675SRob Herring dma-names = "rx", "tx"; 1014724ba675SRob Herring dmas = <&sdma 10 24 0>, <&sdma 11 24 0>; 1015724ba675SRob Herring status = "disabled"; 1016724ba675SRob Herring }; 1017724ba675SRob Herring 1018724ba675SRob Herring sai3: sai@308c0000 { 1019724ba675SRob Herring #sound-dai-cells = <0>; 1020724ba675SRob Herring compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai"; 1021724ba675SRob Herring reg = <0x308c0000 0x10000>; 1022724ba675SRob Herring interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 1023724ba675SRob Herring clocks = <&clks IMX7D_SAI3_IPG_CLK>, 1024724ba675SRob Herring <&clks IMX7D_SAI3_ROOT_CLK>, 1025724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>, 1026724ba675SRob Herring <&clks IMX7D_CLK_DUMMY>; 1027724ba675SRob Herring clock-names = "bus", "mclk1", "mclk2", "mclk3"; 1028724ba675SRob Herring dma-names = "rx", "tx"; 1029724ba675SRob Herring dmas = <&sdma 12 24 0>, <&sdma 13 24 0>; 1030724ba675SRob Herring status = "disabled"; 1031724ba675SRob Herring }; 1032724ba675SRob Herring }; 1033724ba675SRob Herring 1034724ba675SRob Herring crypto: crypto@30900000 { 1035724ba675SRob Herring compatible = "fsl,sec-v4.0"; 1036724ba675SRob Herring #address-cells = <1>; 1037724ba675SRob Herring #size-cells = <1>; 1038724ba675SRob Herring reg = <0x30900000 0x40000>; 1039724ba675SRob Herring ranges = <0 0x30900000 0x40000>; 1040724ba675SRob Herring interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 1041724ba675SRob Herring clocks = <&clks IMX7D_CAAM_CLK>, 1042724ba675SRob Herring <&clks IMX7D_AHB_CHANNEL_ROOT_CLK>; 1043724ba675SRob Herring clock-names = "ipg", "aclk"; 1044724ba675SRob Herring 1045724ba675SRob Herring sec_jr0: jr@1000 { 1046724ba675SRob Herring compatible = "fsl,sec-v4.0-job-ring"; 1047724ba675SRob Herring reg = <0x1000 0x1000>; 1048724ba675SRob Herring interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 1049724ba675SRob Herring }; 1050724ba675SRob Herring 1051724ba675SRob Herring sec_jr1: jr@2000 { 1052724ba675SRob Herring compatible = "fsl,sec-v4.0-job-ring"; 1053724ba675SRob Herring reg = <0x2000 0x1000>; 1054724ba675SRob Herring interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 1055724ba675SRob Herring }; 1056724ba675SRob Herring 1057724ba675SRob Herring sec_jr2: jr@3000 { 1058724ba675SRob Herring compatible = "fsl,sec-v4.0-job-ring"; 1059724ba675SRob Herring reg = <0x3000 0x1000>; 1060724ba675SRob Herring interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 1061724ba675SRob Herring }; 1062724ba675SRob Herring }; 1063724ba675SRob Herring 1064724ba675SRob Herring flexcan1: can@30a00000 { 1065724ba675SRob Herring compatible = "fsl,imx7d-flexcan", "fsl,imx6q-flexcan"; 1066724ba675SRob Herring reg = <0x30a00000 0x10000>; 1067724ba675SRob Herring interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 1068724ba675SRob Herring clocks = <&clks IMX7D_CLK_DUMMY>, 1069724ba675SRob Herring <&clks IMX7D_CAN1_ROOT_CLK>; 1070724ba675SRob Herring clock-names = "ipg", "per"; 1071724ba675SRob Herring fsl,stop-mode = <&gpr 0x10 1>; 1072724ba675SRob Herring status = "disabled"; 1073724ba675SRob Herring }; 1074724ba675SRob Herring 1075724ba675SRob Herring flexcan2: can@30a10000 { 1076724ba675SRob Herring compatible = "fsl,imx7d-flexcan", "fsl,imx6q-flexcan"; 1077724ba675SRob Herring reg = <0x30a10000 0x10000>; 1078724ba675SRob Herring interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 1079724ba675SRob Herring clocks = <&clks IMX7D_CLK_DUMMY>, 1080724ba675SRob Herring <&clks IMX7D_CAN2_ROOT_CLK>; 1081724ba675SRob Herring clock-names = "ipg", "per"; 1082724ba675SRob Herring fsl,stop-mode = <&gpr 0x10 2>; 1083724ba675SRob Herring status = "disabled"; 1084724ba675SRob Herring }; 1085724ba675SRob Herring 1086724ba675SRob Herring i2c1: i2c@30a20000 { 1087724ba675SRob Herring #address-cells = <1>; 1088724ba675SRob Herring #size-cells = <0>; 1089724ba675SRob Herring compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c"; 1090724ba675SRob Herring reg = <0x30a20000 0x10000>; 1091724ba675SRob Herring interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 1092724ba675SRob Herring clocks = <&clks IMX7D_I2C1_ROOT_CLK>; 1093724ba675SRob Herring status = "disabled"; 1094724ba675SRob Herring }; 1095724ba675SRob Herring 1096724ba675SRob Herring i2c2: i2c@30a30000 { 1097724ba675SRob Herring #address-cells = <1>; 1098724ba675SRob Herring #size-cells = <0>; 1099724ba675SRob Herring compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c"; 1100724ba675SRob Herring reg = <0x30a30000 0x10000>; 1101724ba675SRob Herring interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 1102724ba675SRob Herring clocks = <&clks IMX7D_I2C2_ROOT_CLK>; 1103724ba675SRob Herring status = "disabled"; 1104724ba675SRob Herring }; 1105724ba675SRob Herring 1106724ba675SRob Herring i2c3: i2c@30a40000 { 1107724ba675SRob Herring #address-cells = <1>; 1108724ba675SRob Herring #size-cells = <0>; 1109724ba675SRob Herring compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c"; 1110724ba675SRob Herring reg = <0x30a40000 0x10000>; 1111724ba675SRob Herring interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 1112724ba675SRob Herring clocks = <&clks IMX7D_I2C3_ROOT_CLK>; 1113724ba675SRob Herring status = "disabled"; 1114724ba675SRob Herring }; 1115724ba675SRob Herring 1116724ba675SRob Herring i2c4: i2c@30a50000 { 1117724ba675SRob Herring #address-cells = <1>; 1118724ba675SRob Herring #size-cells = <0>; 1119724ba675SRob Herring compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c"; 1120724ba675SRob Herring reg = <0x30a50000 0x10000>; 1121724ba675SRob Herring interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 1122724ba675SRob Herring clocks = <&clks IMX7D_I2C4_ROOT_CLK>; 1123724ba675SRob Herring status = "disabled"; 1124724ba675SRob Herring }; 1125724ba675SRob Herring 1126724ba675SRob Herring uart4: serial@30a60000 { 1127724ba675SRob Herring compatible = "fsl,imx7d-uart", 1128724ba675SRob Herring "fsl,imx6q-uart"; 1129724ba675SRob Herring reg = <0x30a60000 0x10000>; 1130724ba675SRob Herring interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 1131724ba675SRob Herring clocks = <&clks IMX7D_UART4_ROOT_CLK>, 1132724ba675SRob Herring <&clks IMX7D_UART4_ROOT_CLK>; 1133724ba675SRob Herring clock-names = "ipg", "per"; 1134724ba675SRob Herring status = "disabled"; 1135724ba675SRob Herring }; 1136724ba675SRob Herring 1137724ba675SRob Herring uart5: serial@30a70000 { 1138724ba675SRob Herring compatible = "fsl,imx7d-uart", 1139724ba675SRob Herring "fsl,imx6q-uart"; 1140724ba675SRob Herring reg = <0x30a70000 0x10000>; 1141724ba675SRob Herring interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1142724ba675SRob Herring clocks = <&clks IMX7D_UART5_ROOT_CLK>, 1143724ba675SRob Herring <&clks IMX7D_UART5_ROOT_CLK>; 1144724ba675SRob Herring clock-names = "ipg", "per"; 1145724ba675SRob Herring status = "disabled"; 1146724ba675SRob Herring }; 1147724ba675SRob Herring 1148724ba675SRob Herring uart6: serial@30a80000 { 1149724ba675SRob Herring compatible = "fsl,imx7d-uart", 1150724ba675SRob Herring "fsl,imx6q-uart"; 1151724ba675SRob Herring reg = <0x30a80000 0x10000>; 1152724ba675SRob Herring interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1153724ba675SRob Herring clocks = <&clks IMX7D_UART6_ROOT_CLK>, 1154724ba675SRob Herring <&clks IMX7D_UART6_ROOT_CLK>; 1155724ba675SRob Herring clock-names = "ipg", "per"; 1156724ba675SRob Herring status = "disabled"; 1157724ba675SRob Herring }; 1158724ba675SRob Herring 1159724ba675SRob Herring uart7: serial@30a90000 { 1160724ba675SRob Herring compatible = "fsl,imx7d-uart", 1161724ba675SRob Herring "fsl,imx6q-uart"; 1162724ba675SRob Herring reg = <0x30a90000 0x10000>; 1163724ba675SRob Herring interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; 1164724ba675SRob Herring clocks = <&clks IMX7D_UART7_ROOT_CLK>, 1165724ba675SRob Herring <&clks IMX7D_UART7_ROOT_CLK>; 1166724ba675SRob Herring clock-names = "ipg", "per"; 1167724ba675SRob Herring status = "disabled"; 1168724ba675SRob Herring }; 1169724ba675SRob Herring 1170724ba675SRob Herring mu0a: mailbox@30aa0000 { 1171724ba675SRob Herring compatible = "fsl,imx7s-mu", "fsl,imx6sx-mu"; 1172724ba675SRob Herring reg = <0x30aa0000 0x10000>; 1173724ba675SRob Herring interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 1174724ba675SRob Herring clocks = <&clks IMX7D_MU_ROOT_CLK>; 1175724ba675SRob Herring #mbox-cells = <2>; 1176724ba675SRob Herring status = "disabled"; 1177724ba675SRob Herring }; 1178724ba675SRob Herring 1179724ba675SRob Herring mu0b: mailbox@30ab0000 { 1180724ba675SRob Herring compatible = "fsl,imx7s-mu", "fsl,imx6sx-mu"; 1181724ba675SRob Herring reg = <0x30ab0000 0x10000>; 1182724ba675SRob Herring interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 1183724ba675SRob Herring clocks = <&clks IMX7D_MU_ROOT_CLK>; 1184724ba675SRob Herring #mbox-cells = <2>; 1185724ba675SRob Herring fsl,mu-side-b; 1186724ba675SRob Herring status = "disabled"; 1187724ba675SRob Herring }; 1188724ba675SRob Herring 1189724ba675SRob Herring usbotg1: usb@30b10000 { 1190724ba675SRob Herring compatible = "fsl,imx7d-usb", "fsl,imx27-usb"; 1191724ba675SRob Herring reg = <0x30b10000 0x200>; 1192724ba675SRob Herring interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 1193724ba675SRob Herring clocks = <&clks IMX7D_USB_CTRL_CLK>; 1194724ba675SRob Herring fsl,usbphy = <&usbphynop1>; 1195724ba675SRob Herring fsl,usbmisc = <&usbmisc1 0>; 1196724ba675SRob Herring phy-clkgate-delay-us = <400>; 1197724ba675SRob Herring status = "disabled"; 1198724ba675SRob Herring }; 1199724ba675SRob Herring 1200724ba675SRob Herring usbh: usb@30b30000 { 1201724ba675SRob Herring compatible = "fsl,imx7d-usb", "fsl,imx27-usb"; 1202724ba675SRob Herring reg = <0x30b30000 0x200>; 1203724ba675SRob Herring interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 1204724ba675SRob Herring clocks = <&clks IMX7D_USB_CTRL_CLK>; 1205724ba675SRob Herring fsl,usbphy = <&usbphynop3>; 1206724ba675SRob Herring fsl,usbmisc = <&usbmisc3 0>; 1207724ba675SRob Herring phy_type = "hsic"; 1208724ba675SRob Herring dr_mode = "host"; 1209724ba675SRob Herring phy-clkgate-delay-us = <400>; 1210724ba675SRob Herring status = "disabled"; 1211724ba675SRob Herring }; 1212724ba675SRob Herring 1213724ba675SRob Herring usbmisc1: usbmisc@30b10200 { 1214724ba675SRob Herring #index-cells = <1>; 1215724ba675SRob Herring compatible = "fsl,imx7d-usbmisc", "fsl,imx6q-usbmisc"; 1216724ba675SRob Herring reg = <0x30b10200 0x200>; 1217724ba675SRob Herring }; 1218724ba675SRob Herring 1219724ba675SRob Herring usbmisc3: usbmisc@30b30200 { 1220724ba675SRob Herring #index-cells = <1>; 1221724ba675SRob Herring compatible = "fsl,imx7d-usbmisc", "fsl,imx6q-usbmisc"; 1222724ba675SRob Herring reg = <0x30b30200 0x200>; 1223724ba675SRob Herring }; 1224724ba675SRob Herring 1225724ba675SRob Herring usdhc1: mmc@30b40000 { 1226724ba675SRob Herring compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc"; 1227724ba675SRob Herring reg = <0x30b40000 0x10000>; 1228724ba675SRob Herring interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 1229724ba675SRob Herring clocks = <&clks IMX7D_IPG_ROOT_CLK>, 1230724ba675SRob Herring <&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>, 1231724ba675SRob Herring <&clks IMX7D_USDHC1_ROOT_CLK>; 1232724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 1233724ba675SRob Herring bus-width = <4>; 1234be18293eSXiaolei Wang fsl,tuning-step = <2>; 1235be18293eSXiaolei Wang fsl,tuning-start-tap = <20>; 1236724ba675SRob Herring status = "disabled"; 1237724ba675SRob Herring }; 1238724ba675SRob Herring 1239724ba675SRob Herring usdhc2: mmc@30b50000 { 1240724ba675SRob Herring compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc"; 1241724ba675SRob Herring reg = <0x30b50000 0x10000>; 1242724ba675SRob Herring interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1243724ba675SRob Herring clocks = <&clks IMX7D_IPG_ROOT_CLK>, 1244724ba675SRob Herring <&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>, 1245724ba675SRob Herring <&clks IMX7D_USDHC2_ROOT_CLK>; 1246724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 1247724ba675SRob Herring bus-width = <4>; 1248be18293eSXiaolei Wang fsl,tuning-step = <2>; 1249be18293eSXiaolei Wang fsl,tuning-start-tap = <20>; 1250724ba675SRob Herring status = "disabled"; 1251724ba675SRob Herring }; 1252724ba675SRob Herring 1253724ba675SRob Herring usdhc3: mmc@30b60000 { 1254724ba675SRob Herring compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc"; 1255724ba675SRob Herring reg = <0x30b60000 0x10000>; 1256724ba675SRob Herring interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1257724ba675SRob Herring clocks = <&clks IMX7D_IPG_ROOT_CLK>, 1258724ba675SRob Herring <&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>, 1259724ba675SRob Herring <&clks IMX7D_USDHC3_ROOT_CLK>; 1260724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 1261724ba675SRob Herring bus-width = <4>; 1262be18293eSXiaolei Wang fsl,tuning-step = <2>; 1263be18293eSXiaolei Wang fsl,tuning-start-tap = <20>; 1264724ba675SRob Herring status = "disabled"; 1265724ba675SRob Herring }; 1266724ba675SRob Herring 1267724ba675SRob Herring qspi: spi@30bb0000 { 1268724ba675SRob Herring compatible = "fsl,imx7d-qspi"; 1269724ba675SRob Herring reg = <0x30bb0000 0x10000>, <0x60000000 0x10000000>; 1270724ba675SRob Herring reg-names = "QuadSPI", "QuadSPI-memory"; 1271724ba675SRob Herring #address-cells = <1>; 1272724ba675SRob Herring #size-cells = <0>; 1273724ba675SRob Herring interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 1274724ba675SRob Herring clocks = <&clks IMX7D_QSPI_ROOT_CLK>, 1275724ba675SRob Herring <&clks IMX7D_QSPI_ROOT_CLK>; 1276724ba675SRob Herring clock-names = "qspi_en", "qspi"; 1277724ba675SRob Herring status = "disabled"; 1278724ba675SRob Herring }; 1279724ba675SRob Herring 1280724ba675SRob Herring sdma: dma-controller@30bd0000 { 1281724ba675SRob Herring compatible = "fsl,imx7d-sdma", "fsl,imx35-sdma"; 1282724ba675SRob Herring reg = <0x30bd0000 0x10000>; 1283724ba675SRob Herring interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 1284724ba675SRob Herring clocks = <&clks IMX7D_IPG_ROOT_CLK>, 1285724ba675SRob Herring <&clks IMX7D_SDMA_CORE_CLK>; 1286724ba675SRob Herring clock-names = "ipg", "ahb"; 1287724ba675SRob Herring #dma-cells = <3>; 1288724ba675SRob Herring fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 1289724ba675SRob Herring }; 1290724ba675SRob Herring 1291724ba675SRob Herring fec1: ethernet@30be0000 { 1292724ba675SRob Herring compatible = "fsl,imx7d-fec", "fsl,imx6sx-fec"; 1293724ba675SRob Herring reg = <0x30be0000 0x10000>; 1294724ba675SRob Herring interrupt-names = "int0", "int1", "int2", "pps"; 1295724ba675SRob Herring interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 1296724ba675SRob Herring <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 1297724ba675SRob Herring <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 1298724ba675SRob Herring <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 1299724ba675SRob Herring clocks = <&clks IMX7D_ENET1_IPG_ROOT_CLK>, 1300724ba675SRob Herring <&clks IMX7D_ENET_AXI_ROOT_CLK>, 1301724ba675SRob Herring <&clks IMX7D_ENET1_TIME_ROOT_CLK>, 1302724ba675SRob Herring <&clks IMX7D_PLL_ENET_MAIN_125M_CLK>, 1303724ba675SRob Herring <&clks IMX7D_ENET_PHY_REF_ROOT_CLK>; 1304724ba675SRob Herring clock-names = "ipg", "ahb", "ptp", 1305724ba675SRob Herring "enet_clk_ref", "enet_out"; 1306724ba675SRob Herring fsl,num-tx-queues = <3>; 1307724ba675SRob Herring fsl,num-rx-queues = <3>; 1308724ba675SRob Herring fsl,stop-mode = <&gpr 0x10 3>; 1309724ba675SRob Herring status = "disabled"; 1310724ba675SRob Herring }; 1311724ba675SRob Herring }; 1312724ba675SRob Herring 1313724ba675SRob Herring dma_apbh: dma-controller@33000000 { 1314724ba675SRob Herring compatible = "fsl,imx7d-dma-apbh", "fsl,imx28-dma-apbh"; 1315724ba675SRob Herring reg = <0x33000000 0x2000>; 1316724ba675SRob Herring interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 1317724ba675SRob Herring <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 1318724ba675SRob Herring <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 1319724ba675SRob Herring <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 1320724ba675SRob Herring #dma-cells = <1>; 1321724ba675SRob Herring dma-channels = <4>; 1322724ba675SRob Herring clocks = <&clks IMX7D_NAND_USDHC_BUS_RAWNAND_CLK>; 1323724ba675SRob Herring }; 1324724ba675SRob Herring 1325724ba675SRob Herring gpmi: nand-controller@33002000 { 1326724ba675SRob Herring compatible = "fsl,imx7d-gpmi-nand"; 1327724ba675SRob Herring #address-cells = <1>; 13284aadb841SAlexander Stein #size-cells = <0>; 1329724ba675SRob Herring reg = <0x33002000 0x2000>, <0x33004000 0x4000>; 1330724ba675SRob Herring reg-names = "gpmi-nand", "bch"; 1331724ba675SRob Herring interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 1332724ba675SRob Herring interrupt-names = "bch"; 1333724ba675SRob Herring clocks = <&clks IMX7D_NAND_RAWNAND_CLK>, 1334724ba675SRob Herring <&clks IMX7D_NAND_USDHC_BUS_RAWNAND_CLK>; 1335724ba675SRob Herring clock-names = "gpmi_io", "gpmi_bch_apb"; 1336724ba675SRob Herring dmas = <&dma_apbh 0>; 1337724ba675SRob Herring dma-names = "rx-tx"; 1338724ba675SRob Herring status = "disabled"; 1339724ba675SRob Herring assigned-clocks = <&clks IMX7D_NAND_ROOT_SRC>; 1340724ba675SRob Herring assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_500M_CLK>; 1341724ba675SRob Herring }; 1342724ba675SRob Herring }; 1343724ba675SRob Herring}; 1344