1*724ba675SRob Herring// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*724ba675SRob Herring// 3*724ba675SRob Herring// Copyright (C) 2020 PHYTEC Messtechnik GmbH 4*724ba675SRob Herring// Author: Jens Lang <J.Lang@phytec.de> 5*724ba675SRob Herring// Copyright (C) 2021 Fabio Estevam <festevam@denx.de> 6*724ba675SRob Herring 7*724ba675SRob Herring/dts-v1/; 8*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 9*724ba675SRob Herring#include "imx7d.dtsi" 10*724ba675SRob Herring 11*724ba675SRob Herring/ { 12*724ba675SRob Herring model = "Storopack SMEGW01 board"; 13*724ba675SRob Herring compatible = "storopack,imx7d-smegw01", "fsl,imx7d"; 14*724ba675SRob Herring 15*724ba675SRob Herring aliases { 16*724ba675SRob Herring ethernet0 = &fec1; 17*724ba675SRob Herring ethernet1 = &fec2; 18*724ba675SRob Herring mmc0 = &usdhc1; 19*724ba675SRob Herring mmc1 = &usdhc3; 20*724ba675SRob Herring mmc2 = &usdhc2; 21*724ba675SRob Herring rtc0 = &i2c_rtc; 22*724ba675SRob Herring rtc1 = &snvs_rtc; 23*724ba675SRob Herring }; 24*724ba675SRob Herring 25*724ba675SRob Herring chosen { 26*724ba675SRob Herring stdout-path = &uart1; 27*724ba675SRob Herring }; 28*724ba675SRob Herring 29*724ba675SRob Herring memory@80000000 { 30*724ba675SRob Herring device_type = "memory"; 31*724ba675SRob Herring reg = <0x80000000 0x20000000>; 32*724ba675SRob Herring }; 33*724ba675SRob Herring 34*724ba675SRob Herring reg_lte_on: regulator-lte-on { 35*724ba675SRob Herring compatible = "regulator-fixed"; 36*724ba675SRob Herring pinctrl-names = "default"; 37*724ba675SRob Herring pinctrl-0 = <&pinctrl_lte_on>; 38*724ba675SRob Herring regulator-min-microvolt = <3300000>; 39*724ba675SRob Herring regulator-max-microvolt = <3300000>; 40*724ba675SRob Herring regulator-name = "lte_on"; 41*724ba675SRob Herring gpio = <&gpio7 12 GPIO_ACTIVE_HIGH>; 42*724ba675SRob Herring enable-active-high; 43*724ba675SRob Herring regulator-always-on; 44*724ba675SRob Herring }; 45*724ba675SRob Herring 46*724ba675SRob Herring reg_lte_nreset: regulator-lte-nreset { 47*724ba675SRob Herring compatible = "regulator-fixed"; 48*724ba675SRob Herring pinctrl-names = "default"; 49*724ba675SRob Herring pinctrl-0 = <&pinctrl_lte_nreset>; 50*724ba675SRob Herring regulator-min-microvolt = <3300000>; 51*724ba675SRob Herring regulator-max-microvolt = <3300000>; 52*724ba675SRob Herring regulator-name = "LTE_nReset"; 53*724ba675SRob Herring gpio = <&gpio6 21 GPIO_ACTIVE_HIGH>; 54*724ba675SRob Herring enable-active-high; 55*724ba675SRob Herring regulator-always-on; 56*724ba675SRob Herring }; 57*724ba675SRob Herring 58*724ba675SRob Herring reg_wifi: regulator-wifi { 59*724ba675SRob Herring compatible = "regulator-fixed"; 60*724ba675SRob Herring gpio = <&gpio2 30 GPIO_ACTIVE_HIGH>; 61*724ba675SRob Herring enable-active-high; 62*724ba675SRob Herring pinctrl-names = "default"; 63*724ba675SRob Herring pinctrl-0 = <&pinctrl_wifi>; 64*724ba675SRob Herring regulator-name = "wifi_reg"; 65*724ba675SRob Herring regulator-min-microvolt = <3300000>; 66*724ba675SRob Herring regulator-max-microvolt = <3300000>; 67*724ba675SRob Herring }; 68*724ba675SRob Herring 69*724ba675SRob Herring reg_wlan_rfkill: regulator-wlan-rfkill { 70*724ba675SRob Herring compatible = "regulator-fixed"; 71*724ba675SRob Herring pinctrl-names = "default"; 72*724ba675SRob Herring pinctrl-0 = <&pinctrl_rfkill>; 73*724ba675SRob Herring regulator-min-microvolt = <3300000>; 74*724ba675SRob Herring regulator-max-microvolt = <3300000>; 75*724ba675SRob Herring regulator-name = "wlan_rfkill"; 76*724ba675SRob Herring gpio = <&gpio2 11 GPIO_ACTIVE_HIGH>; 77*724ba675SRob Herring enable-active-high; 78*724ba675SRob Herring regulator-always-on; 79*724ba675SRob Herring }; 80*724ba675SRob Herring 81*724ba675SRob Herring reg_usbotg_vbus: regulator-usbotg-vbus { 82*724ba675SRob Herring compatible = "regulator-fixed"; 83*724ba675SRob Herring pinctrl-names = "default"; 84*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg1_pwr_gpio>; 85*724ba675SRob Herring regulator-name = "usb_otg_vbus"; 86*724ba675SRob Herring regulator-min-microvolt = <5000000>; 87*724ba675SRob Herring regulator-max-microvolt = <5000000>; 88*724ba675SRob Herring gpio = <&gpio1 05 GPIO_ACTIVE_HIGH>; 89*724ba675SRob Herring enable-active-high; 90*724ba675SRob Herring }; 91*724ba675SRob Herring}; 92*724ba675SRob Herring 93*724ba675SRob Herring&ecspi1 { 94*724ba675SRob Herring pinctrl-names = "default"; 95*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi1>; 96*724ba675SRob Herring cs-gpios = <&gpio4 19 GPIO_ACTIVE_LOW>; 97*724ba675SRob Herring status = "okay"; 98*724ba675SRob Herring 99*724ba675SRob Herring sram@0 { 100*724ba675SRob Herring compatible = "microchip,48l640"; 101*724ba675SRob Herring reg = <0>; 102*724ba675SRob Herring spi-max-frequency = <16000000>; 103*724ba675SRob Herring }; 104*724ba675SRob Herring}; 105*724ba675SRob Herring 106*724ba675SRob Herring&fec1 { 107*724ba675SRob Herring pinctrl-names = "default"; 108*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet1>; 109*724ba675SRob Herring assigned-clocks = <&clks IMX7D_ENET1_TIME_ROOT_SRC>, 110*724ba675SRob Herring <&clks IMX7D_ENET1_TIME_ROOT_CLK>; 111*724ba675SRob Herring assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>; 112*724ba675SRob Herring assigned-clock-rates = <0>, <100000000>; 113*724ba675SRob Herring phy-mode = "rgmii-id"; 114*724ba675SRob Herring phy-handle = <ðphy0>; 115*724ba675SRob Herring fsl,magic-packet; 116*724ba675SRob Herring status = "okay"; 117*724ba675SRob Herring 118*724ba675SRob Herring mdio: mdio { 119*724ba675SRob Herring #address-cells = <1>; 120*724ba675SRob Herring #size-cells = <0>; 121*724ba675SRob Herring 122*724ba675SRob Herring ethphy0: ethernet-phy@1 { 123*724ba675SRob Herring compatible = "ethernet-phy-id0022.1622", 124*724ba675SRob Herring "ethernet-phy-ieee802.3-c22"; 125*724ba675SRob Herring reg = <1>; 126*724ba675SRob Herring reset-gpios = <&gpio2 28 GPIO_ACTIVE_LOW>; 127*724ba675SRob Herring }; 128*724ba675SRob Herring 129*724ba675SRob Herring ethphy1: ethernet-phy@2 { 130*724ba675SRob Herring compatible = "ethernet-phy-id0022.1622", 131*724ba675SRob Herring "ethernet-phy-ieee802.3-c22"; 132*724ba675SRob Herring reg = <2>; 133*724ba675SRob Herring }; 134*724ba675SRob Herring }; 135*724ba675SRob Herring}; 136*724ba675SRob Herring 137*724ba675SRob Herring&fec2 { 138*724ba675SRob Herring pinctrl-names = "default"; 139*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet2>; 140*724ba675SRob Herring assigned-clocks = <&clks IMX7D_ENET2_TIME_ROOT_SRC>, 141*724ba675SRob Herring <&clks IMX7D_ENET2_TIME_ROOT_CLK>; 142*724ba675SRob Herring assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>; 143*724ba675SRob Herring assigned-clock-rates = <0>, <100000000>; 144*724ba675SRob Herring phy-mode = "rgmii-id"; 145*724ba675SRob Herring phy-handle = <ðphy1>; 146*724ba675SRob Herring fsl,magic-packet; 147*724ba675SRob Herring status = "okay"; 148*724ba675SRob Herring}; 149*724ba675SRob Herring 150*724ba675SRob Herring&i2c2 { 151*724ba675SRob Herring pinctrl-names = "default"; 152*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c2>; 153*724ba675SRob Herring clock-frequency = <100000>; 154*724ba675SRob Herring status = "okay"; 155*724ba675SRob Herring 156*724ba675SRob Herring i2c_rtc: rtc@52 { 157*724ba675SRob Herring compatible = "microcrystal,rv3028"; 158*724ba675SRob Herring pinctrl-names = "default"; 159*724ba675SRob Herring pinctrl-0 = <&pinctrl_rtc_int>; 160*724ba675SRob Herring reg = <0x52>; 161*724ba675SRob Herring interrupt-parent = <&gpio2>; 162*724ba675SRob Herring interrupts = <15 IRQ_TYPE_LEVEL_LOW>; 163*724ba675SRob Herring }; 164*724ba675SRob Herring}; 165*724ba675SRob Herring 166*724ba675SRob Herring&flexcan1 { 167*724ba675SRob Herring pinctrl-names = "default"; 168*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan1>; 169*724ba675SRob Herring status = "okay"; 170*724ba675SRob Herring}; 171*724ba675SRob Herring 172*724ba675SRob Herring&flexcan2 { 173*724ba675SRob Herring pinctrl-names = "default"; 174*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan2>; 175*724ba675SRob Herring status = "okay"; 176*724ba675SRob Herring}; 177*724ba675SRob Herring 178*724ba675SRob Herring&uart1 { 179*724ba675SRob Herring pinctrl-names = "default"; 180*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1>; 181*724ba675SRob Herring status = "okay"; 182*724ba675SRob Herring}; 183*724ba675SRob Herring 184*724ba675SRob Herring&uart3 { 185*724ba675SRob Herring pinctrl-names = "default"; 186*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3>; 187*724ba675SRob Herring status = "okay"; 188*724ba675SRob Herring}; 189*724ba675SRob Herring 190*724ba675SRob Herring&usbotg1 { 191*724ba675SRob Herring pinctrl-names = "default"; 192*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg1_lpsr>; 193*724ba675SRob Herring dr_mode = "otg"; 194*724ba675SRob Herring vbus-supply = <®_usbotg_vbus>; 195*724ba675SRob Herring status = "okay"; 196*724ba675SRob Herring}; 197*724ba675SRob Herring 198*724ba675SRob Herring&usbotg2 { 199*724ba675SRob Herring pinctrl-names = "default"; 200*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg2>; 201*724ba675SRob Herring over-current-active-low; 202*724ba675SRob Herring dr_mode = "host"; 203*724ba675SRob Herring status = "okay"; 204*724ba675SRob Herring}; 205*724ba675SRob Herring 206*724ba675SRob Herring&usdhc1 { 207*724ba675SRob Herring pinctrl-names = "default"; 208*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc1>; 209*724ba675SRob Herring cd-gpios = <&gpio5 0 GPIO_ACTIVE_LOW>; 210*724ba675SRob Herring no-1-8-v; 211*724ba675SRob Herring wakeup-source; 212*724ba675SRob Herring keep-power-in-suspend; 213*724ba675SRob Herring status = "okay"; 214*724ba675SRob Herring}; 215*724ba675SRob Herring 216*724ba675SRob Herring&usdhc2 { 217*724ba675SRob Herring pinctrl-names = "default"; 218*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 219*724ba675SRob Herring bus-width = <4>; 220*724ba675SRob Herring no-1-8-v; 221*724ba675SRob Herring non-removable; 222*724ba675SRob Herring vmmc-supply = <®_wifi>; 223*724ba675SRob Herring wakeup-source; 224*724ba675SRob Herring status = "okay"; 225*724ba675SRob Herring}; 226*724ba675SRob Herring 227*724ba675SRob Herring&usdhc3 { 228*724ba675SRob Herring pinctrl-names = "default", "state_100mhz", "state_200mhz"; 229*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 230*724ba675SRob Herring pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 231*724ba675SRob Herring pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 232*724ba675SRob Herring assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>; 233*724ba675SRob Herring assigned-clock-rates = <400000000>; 234*724ba675SRob Herring max-frequency = <200000000>; 235*724ba675SRob Herring bus-width = <8>; 236*724ba675SRob Herring fsl,tuning-step = <1>; 237*724ba675SRob Herring non-removable; 238*724ba675SRob Herring cap-mmc-highspeed; 239*724ba675SRob Herring cap-mmc-hw-reset; 240*724ba675SRob Herring mmc-hs200-1_8v; 241*724ba675SRob Herring mmc-ddr-1_8v; 242*724ba675SRob Herring status = "okay"; 243*724ba675SRob Herring}; 244*724ba675SRob Herring 245*724ba675SRob Herring&wdog1 { 246*724ba675SRob Herring pinctrl-names = "default"; 247*724ba675SRob Herring pinctrl-0 = <&pinctrl_wdog>; 248*724ba675SRob Herring fsl,ext-reset-output; 249*724ba675SRob Herring status = "okay"; 250*724ba675SRob Herring}; 251*724ba675SRob Herring 252*724ba675SRob Herring&iomuxc { 253*724ba675SRob Herring pinctrl_ecspi1: ecspi1grp { 254*724ba675SRob Herring fsl,pins = < 255*724ba675SRob Herring MX7D_PAD_ECSPI1_SS0__GPIO4_IO19 0x04 256*724ba675SRob Herring MX7D_PAD_ECSPI1_SCLK__ECSPI1_SCLK 0x04 257*724ba675SRob Herring MX7D_PAD_ECSPI1_MOSI__ECSPI1_MOSI 0x04 258*724ba675SRob Herring MX7D_PAD_ECSPI1_MISO__ECSPI1_MISO 0x04 259*724ba675SRob Herring >; 260*724ba675SRob Herring }; 261*724ba675SRob Herring 262*724ba675SRob Herring pinctrl_enet1: enet1grp { 263*724ba675SRob Herring fsl,pins = < 264*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL 0x5 265*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0 0x5 266*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1 0x5 267*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2 0x5 268*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3 0x5 269*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC 0x5 270*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL 0x5 271*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0 0x5 272*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1 0x5 273*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2 0x5 274*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3 0x5 275*724ba675SRob Herring MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC 0x5 276*724ba675SRob Herring MX7D_PAD_GPIO1_IO10__ENET1_MDIO 0x7 277*724ba675SRob Herring MX7D_PAD_GPIO1_IO11__ENET1_MDC 0x7 278*724ba675SRob Herring >; 279*724ba675SRob Herring }; 280*724ba675SRob Herring 281*724ba675SRob Herring pinctrl_enet2: enet2grp { 282*724ba675SRob Herring fsl,pins = < 283*724ba675SRob Herring MX7D_PAD_EPDC_SDCE0__ENET2_RGMII_RX_CTL 0x5 284*724ba675SRob Herring MX7D_PAD_EPDC_SDCE1__ENET2_RGMII_RXC 0x5 285*724ba675SRob Herring MX7D_PAD_EPDC_SDCLK__ENET2_RGMII_RD0 0x5 286*724ba675SRob Herring MX7D_PAD_EPDC_SDLE__ENET2_RGMII_RD1 0x5 287*724ba675SRob Herring MX7D_PAD_EPDC_SDOE__ENET2_RGMII_RD2 0x5 288*724ba675SRob Herring MX7D_PAD_EPDC_SDSHR__ENET2_RGMII_RD3 0x5 289*724ba675SRob Herring MX7D_PAD_EPDC_SDCE2__ENET2_RGMII_TD0 0x5 290*724ba675SRob Herring MX7D_PAD_EPDC_SDCE3__ENET2_RGMII_TD1 0x5 291*724ba675SRob Herring MX7D_PAD_EPDC_GDCLK__ENET2_RGMII_TD2 0x5 292*724ba675SRob Herring MX7D_PAD_EPDC_GDOE__ENET2_RGMII_TD3 0x5 293*724ba675SRob Herring MX7D_PAD_EPDC_GDRL__ENET2_RGMII_TX_CTL 0x5 294*724ba675SRob Herring MX7D_PAD_EPDC_GDSP__ENET2_RGMII_TXC 0x5 295*724ba675SRob Herring MX7D_PAD_GPIO1_IO09__GPIO1_IO9 0x08 296*724ba675SRob Herring >; 297*724ba675SRob Herring }; 298*724ba675SRob Herring 299*724ba675SRob Herring pinctrl_i2c2: i2c2grp { 300*724ba675SRob Herring fsl,pins = < 301*724ba675SRob Herring MX7D_PAD_I2C2_SCL__I2C2_SCL 0x40000004 302*724ba675SRob Herring MX7D_PAD_I2C2_SDA__I2C2_SDA 0x40000004 303*724ba675SRob Herring >; 304*724ba675SRob Herring }; 305*724ba675SRob Herring 306*724ba675SRob Herring pinctrl_flexcan1: flexcan1grp { 307*724ba675SRob Herring fsl,pins = < 308*724ba675SRob Herring MX7D_PAD_GPIO1_IO12__FLEXCAN1_RX 0x0b0b0 309*724ba675SRob Herring MX7D_PAD_GPIO1_IO13__FLEXCAN1_TX 0x0b0b0 310*724ba675SRob Herring >; 311*724ba675SRob Herring }; 312*724ba675SRob Herring 313*724ba675SRob Herring pinctrl_flexcan2: flexcan2grp { 314*724ba675SRob Herring fsl,pins = < 315*724ba675SRob Herring MX7D_PAD_GPIO1_IO14__FLEXCAN2_RX 0x0b0b0 316*724ba675SRob Herring MX7D_PAD_GPIO1_IO15__FLEXCAN2_TX 0x0b0b0 317*724ba675SRob Herring >; 318*724ba675SRob Herring }; 319*724ba675SRob Herring 320*724ba675SRob Herring pinctrl_lte_on: lteongrp { 321*724ba675SRob Herring fsl,pins = < 322*724ba675SRob Herring MX7D_PAD_ENET1_TX_CLK__GPIO7_IO12 0x17059 323*724ba675SRob Herring >; 324*724ba675SRob Herring }; 325*724ba675SRob Herring 326*724ba675SRob Herring pinctrl_lte_nreset: ltenresetgrp { 327*724ba675SRob Herring fsl,pins = < 328*724ba675SRob Herring MX7D_PAD_SAI2_RX_DATA__GPIO6_IO21 0x17059 329*724ba675SRob Herring >; 330*724ba675SRob Herring }; 331*724ba675SRob Herring 332*724ba675SRob Herring pinctrl_rfkill: rfkillgrp { 333*724ba675SRob Herring fsl,pins = < 334*724ba675SRob Herring MX7D_PAD_EPDC_DATA11__GPIO2_IO11 0x17059 335*724ba675SRob Herring >; 336*724ba675SRob Herring }; 337*724ba675SRob Herring 338*724ba675SRob Herring pinctrl_rtc_int: rtcintgrp { 339*724ba675SRob Herring fsl,pins = < 340*724ba675SRob Herring MX7D_PAD_EPDC_DATA15__GPIO2_IO15 0x17059 341*724ba675SRob Herring >; 342*724ba675SRob Herring }; 343*724ba675SRob Herring 344*724ba675SRob Herring pinctrl_uart1: uart1grp { 345*724ba675SRob Herring fsl,pins = < 346*724ba675SRob Herring MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX 0x74 347*724ba675SRob Herring MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX 0x7c 348*724ba675SRob Herring >; 349*724ba675SRob Herring }; 350*724ba675SRob Herring 351*724ba675SRob Herring pinctrl_uart3: uart3grp { 352*724ba675SRob Herring fsl,pins = < 353*724ba675SRob Herring MX7D_PAD_UART3_TX_DATA__UART3_DCE_TX 0x7c 354*724ba675SRob Herring MX7D_PAD_UART3_RX_DATA__UART3_DCE_RX 0x74 355*724ba675SRob Herring >; 356*724ba675SRob Herring }; 357*724ba675SRob Herring 358*724ba675SRob Herring pinctrl_usbotg1_lpsr: usbotg1grp { 359*724ba675SRob Herring fsl,pins = < 360*724ba675SRob Herring MX7D_PAD_LPSR_GPIO1_IO04__USB_OTG1_OC 0x04 361*724ba675SRob Herring >; 362*724ba675SRob Herring }; 363*724ba675SRob Herring 364*724ba675SRob Herring pinctrl_usbotg1_pwr: usbotg1-pwrgrp { 365*724ba675SRob Herring fsl,pins = < 366*724ba675SRob Herring MX7D_PAD_LPSR_GPIO1_IO05__USB_OTG1_PWR 0x04 367*724ba675SRob Herring >; 368*724ba675SRob Herring }; 369*724ba675SRob Herring 370*724ba675SRob Herring pinctrl_usbotg1_pwr_gpio: usbotg1-pwr-gpiogrp { 371*724ba675SRob Herring fsl,pins = < 372*724ba675SRob Herring MX7D_PAD_LPSR_GPIO1_IO05__GPIO1_IO5 0x04 373*724ba675SRob Herring >; 374*724ba675SRob Herring }; 375*724ba675SRob Herring 376*724ba675SRob Herring pinctrl_usbotg2: usbotg2grp { 377*724ba675SRob Herring fsl,pins = < 378*724ba675SRob Herring MX7D_PAD_UART3_RTS_B__USB_OTG2_OC 0x5c 379*724ba675SRob Herring >; 380*724ba675SRob Herring }; 381*724ba675SRob Herring 382*724ba675SRob Herring pinctrl_usdhc1: usdhc1grp { 383*724ba675SRob Herring fsl,pins = < 384*724ba675SRob Herring MX7D_PAD_SD1_CD_B__GPIO5_IO0 0x59 385*724ba675SRob Herring MX7D_PAD_SD1_CMD__SD1_CMD 0x59 386*724ba675SRob Herring MX7D_PAD_SD1_CLK__SD1_CLK 0x19 387*724ba675SRob Herring MX7D_PAD_SD1_DATA0__SD1_DATA0 0x59 388*724ba675SRob Herring MX7D_PAD_SD1_DATA1__SD1_DATA1 0x59 389*724ba675SRob Herring MX7D_PAD_SD1_DATA2__SD1_DATA2 0x59 390*724ba675SRob Herring MX7D_PAD_SD1_DATA3__SD1_DATA3 0x59 391*724ba675SRob Herring >; 392*724ba675SRob Herring }; 393*724ba675SRob Herring 394*724ba675SRob Herring pinctrl_usdhc2: usdhc2grp { 395*724ba675SRob Herring fsl,pins = < 396*724ba675SRob Herring MX7D_PAD_SD2_CLK__SD2_CLK 0x19 397*724ba675SRob Herring MX7D_PAD_SD2_CMD__SD2_CMD 0x59 398*724ba675SRob Herring MX7D_PAD_SD2_DATA0__SD2_DATA0 0x59 399*724ba675SRob Herring MX7D_PAD_SD2_DATA1__SD2_DATA1 0x59 400*724ba675SRob Herring MX7D_PAD_SD2_DATA2__SD2_DATA2 0x59 401*724ba675SRob Herring MX7D_PAD_SD2_DATA3__SD2_DATA3 0x59 402*724ba675SRob Herring MX7D_PAD_SD2_CD_B__SD2_CD_B 0x08 403*724ba675SRob Herring >; 404*724ba675SRob Herring }; 405*724ba675SRob Herring 406*724ba675SRob Herring pinctrl_usdhc3: usdhc3grp { 407*724ba675SRob Herring fsl,pins = < 408*724ba675SRob Herring MX7D_PAD_SD3_CMD__SD3_CMD 0x5d 409*724ba675SRob Herring MX7D_PAD_SD3_CLK__SD3_CLK 0x1d 410*724ba675SRob Herring MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5d 411*724ba675SRob Herring MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5d 412*724ba675SRob Herring MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5d 413*724ba675SRob Herring MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5d 414*724ba675SRob Herring MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5d 415*724ba675SRob Herring MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5d 416*724ba675SRob Herring MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5d 417*724ba675SRob Herring MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5d 418*724ba675SRob Herring MX7D_PAD_SD3_STROBE__SD3_STROBE 0x1d 419*724ba675SRob Herring >; 420*724ba675SRob Herring }; 421*724ba675SRob Herring 422*724ba675SRob Herring pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp { 423*724ba675SRob Herring fsl,pins = < 424*724ba675SRob Herring MX7D_PAD_SD3_CMD__SD3_CMD 0x5e 425*724ba675SRob Herring MX7D_PAD_SD3_CLK__SD3_CLK 0x1e 426*724ba675SRob Herring MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5e 427*724ba675SRob Herring MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5e 428*724ba675SRob Herring MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5e 429*724ba675SRob Herring MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5e 430*724ba675SRob Herring MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5e 431*724ba675SRob Herring MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5e 432*724ba675SRob Herring MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5e 433*724ba675SRob Herring MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5e 434*724ba675SRob Herring MX7D_PAD_SD3_STROBE__SD3_STROBE 0x1e 435*724ba675SRob Herring >; 436*724ba675SRob Herring }; 437*724ba675SRob Herring 438*724ba675SRob Herring pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp { 439*724ba675SRob Herring fsl,pins = < 440*724ba675SRob Herring MX7D_PAD_SD3_CMD__SD3_CMD 0x5f 441*724ba675SRob Herring MX7D_PAD_SD3_CLK__SD3_CLK 0x0f 442*724ba675SRob Herring MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5f 443*724ba675SRob Herring MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5f 444*724ba675SRob Herring MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5f 445*724ba675SRob Herring MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5f 446*724ba675SRob Herring MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5f 447*724ba675SRob Herring MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5f 448*724ba675SRob Herring MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5f 449*724ba675SRob Herring MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5f 450*724ba675SRob Herring MX7D_PAD_SD3_STROBE__SD3_STROBE 0x1f 451*724ba675SRob Herring >; 452*724ba675SRob Herring }; 453*724ba675SRob Herring 454*724ba675SRob Herring pinctrl_wifi: wifigrp { 455*724ba675SRob Herring fsl,pins = < 456*724ba675SRob Herring MX7D_PAD_EPDC_PWR_COM__GPIO2_IO30 0x04 457*724ba675SRob Herring MX7D_PAD_SD2_RESET_B__GPIO5_IO11 0x04 458*724ba675SRob Herring >; 459*724ba675SRob Herring }; 460*724ba675SRob Herring}; 461*724ba675SRob Herring 462*724ba675SRob Herring&iomuxc_lpsr { 463*724ba675SRob Herring pinctrl_wdog: wdoggrp { 464*724ba675SRob Herring fsl,pins = < 465*724ba675SRob Herring MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B 0x74 466*724ba675SRob Herring >; 467*724ba675SRob Herring }; 468*724ba675SRob Herring}; 469