xref: /linux/scripts/dtc/include-prefixes/arm/nxp/imx/imx6ull-myir-mys-6ulx.dtsi (revision 724ba6751532055db75992fc6ae21c3e322e94a7)
1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Copyright (C) 2020 Linumiz
4*724ba675SRob Herring * Author: Parthiban Nallathambi <parthiban@linumiz.com>
5*724ba675SRob Herring */
6*724ba675SRob Herring
7*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
8*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
9*724ba675SRob Herring#include <dt-bindings/pwm/pwm.h>
10*724ba675SRob Herring
11*724ba675SRob Herring/ {
12*724ba675SRob Herring	model = "MYiR MYS-6ULX Single Board Computer";
13*724ba675SRob Herring	compatible = "fsl,imx6ull";
14*724ba675SRob Herring
15*724ba675SRob Herring	chosen {
16*724ba675SRob Herring		stdout-path = &uart1;
17*724ba675SRob Herring	};
18*724ba675SRob Herring
19*724ba675SRob Herring	reg_vdd_5v: regulator-vdd-5v {
20*724ba675SRob Herring		compatible = "regulator-fixed";
21*724ba675SRob Herring		regulator-name = "VDD_5V";
22*724ba675SRob Herring		regulator-min-microvolt = <5000000>;
23*724ba675SRob Herring		regulator-max-microvolt = <5000000>;
24*724ba675SRob Herring		regulator-always-on;
25*724ba675SRob Herring		regulator-boot-on;
26*724ba675SRob Herring	};
27*724ba675SRob Herring
28*724ba675SRob Herring	reg_vdd_3v3: regulator-vdd-3v3 {
29*724ba675SRob Herring		compatible = "regulator-fixed";
30*724ba675SRob Herring		regulator-name = "VDD_3V3";
31*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
32*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
33*724ba675SRob Herring		regulator-always-on;
34*724ba675SRob Herring		vin-supply = <&reg_vdd_5v>;
35*724ba675SRob Herring	};
36*724ba675SRob Herring};
37*724ba675SRob Herring
38*724ba675SRob Herring&fec1 {
39*724ba675SRob Herring	pinctrl-names = "default";
40*724ba675SRob Herring	pinctrl-0 = <&pinctrl_enet1>;
41*724ba675SRob Herring	phy-mode = "rmii";
42*724ba675SRob Herring	phy-handle = <&ethphy0>;
43*724ba675SRob Herring	phy-supply = <&reg_vdd_3v3>;
44*724ba675SRob Herring	status = "okay";
45*724ba675SRob Herring
46*724ba675SRob Herring	mdio: mdio {
47*724ba675SRob Herring		#address-cells = <1>;
48*724ba675SRob Herring		#size-cells = <0>;
49*724ba675SRob Herring
50*724ba675SRob Herring		ethphy0: ethernet-phy@0 {
51*724ba675SRob Herring			reg = <0>;
52*724ba675SRob Herring			interrupt-parent = <&gpio5>;
53*724ba675SRob Herring			interrupts = <5 IRQ_TYPE_LEVEL_LOW>;
54*724ba675SRob Herring			clocks = <&clks IMX6UL_CLK_ENET_REF>;
55*724ba675SRob Herring			clock-names = "rmii-ref";
56*724ba675SRob Herring		};
57*724ba675SRob Herring	};
58*724ba675SRob Herring};
59*724ba675SRob Herring
60*724ba675SRob Herring&gpmi {
61*724ba675SRob Herring	pinctrl-names = "default";
62*724ba675SRob Herring	pinctrl-0 = <&pinctrl_gpmi_nand>;
63*724ba675SRob Herring	nand-on-flash-bbt;
64*724ba675SRob Herring	status = "disabled";
65*724ba675SRob Herring};
66*724ba675SRob Herring
67*724ba675SRob Herring&uart1 {
68*724ba675SRob Herring	pinctrl-names = "default";
69*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart1>;
70*724ba675SRob Herring	status = "okay";
71*724ba675SRob Herring};
72*724ba675SRob Herring
73*724ba675SRob Herring&usbotg1 {
74*724ba675SRob Herring	pinctrl-names = "default";
75*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usb_otg1_id>;
76*724ba675SRob Herring	dr_mode = "otg";
77*724ba675SRob Herring	status = "okay";
78*724ba675SRob Herring};
79*724ba675SRob Herring
80*724ba675SRob Herring&usbotg2 {
81*724ba675SRob Herring	dr_mode = "host";
82*724ba675SRob Herring	disable-over-current;
83*724ba675SRob Herring	status = "okay";
84*724ba675SRob Herring};
85*724ba675SRob Herring
86*724ba675SRob Herring&usdhc1 {
87*724ba675SRob Herring	pinctrl-names = "default", "state_100mhz", "state_200mhz";
88*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc1>;
89*724ba675SRob Herring	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
90*724ba675SRob Herring	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
91*724ba675SRob Herring	cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
92*724ba675SRob Herring	no-1-8-v;
93*724ba675SRob Herring	keep-power-in-suspend;
94*724ba675SRob Herring	wakeup-source;
95*724ba675SRob Herring	vmmc-supply = <&reg_vdd_3v3>;
96*724ba675SRob Herring	status = "okay";
97*724ba675SRob Herring};
98*724ba675SRob Herring
99*724ba675SRob Herring&usdhc2 {
100*724ba675SRob Herring	pinctrl-names = "default";
101*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc2>;
102*724ba675SRob Herring	pinctrl-1 = <&pinctrl_usdhc2_100mhz>;
103*724ba675SRob Herring	pinctrl-2 = <&pinctrl_usdhc2_200mhz>;
104*724ba675SRob Herring	bus-width = <8>;
105*724ba675SRob Herring	non-removable;
106*724ba675SRob Herring	keep-power-in-suspend;
107*724ba675SRob Herring	vmmc-supply = <&reg_vdd_3v3>;
108*724ba675SRob Herring};
109*724ba675SRob Herring
110*724ba675SRob Herring&iomuxc {
111*724ba675SRob Herring	pinctrl_enet1: enet1grp {
112*724ba675SRob Herring		fsl,pins = <
113*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO06__ENET1_MDIO	0x1b0b0
114*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO07__ENET1_MDC		0x1b0b0
115*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN	0x1b0b0
116*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER	0x1b0b0
117*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00	0x1b0b0
118*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01	0x1b0b0
119*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN	0x1b0b0
120*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00	0x1b0b0
121*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01	0x1b0b0
122*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1	0x4001b031
123*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER5__GPIO5_IO05	0x1b0b0
124*724ba675SRob Herring		>;
125*724ba675SRob Herring	};
126*724ba675SRob Herring
127*724ba675SRob Herring	pinctrl_gpmi_nand: gpminandgrp {
128*724ba675SRob Herring		fsl,pins = <
129*724ba675SRob Herring			MX6UL_PAD_NAND_CLE__RAWNAND_CLE		0x0b0b1
130*724ba675SRob Herring			MX6UL_PAD_NAND_ALE__RAWNAND_ALE		0x0b0b1
131*724ba675SRob Herring			MX6UL_PAD_NAND_WP_B__RAWNAND_WP_B	0x0b0b1
132*724ba675SRob Herring			MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B	0x0b000
133*724ba675SRob Herring			MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B	0x0b0b1
134*724ba675SRob Herring			MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B	0x0b0b1
135*724ba675SRob Herring			MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B	0x0b0b1
136*724ba675SRob Herring			MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00	0x0b0b1
137*724ba675SRob Herring			MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01	0x0b0b1
138*724ba675SRob Herring			MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02	0x0b0b1
139*724ba675SRob Herring			MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03	0x0b0b1
140*724ba675SRob Herring			MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04	0x0b0b1
141*724ba675SRob Herring			MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05	0x0b0b1
142*724ba675SRob Herring			MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06	0x0b0b1
143*724ba675SRob Herring			MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07	0x0b0b1
144*724ba675SRob Herring		>;
145*724ba675SRob Herring	};
146*724ba675SRob Herring
147*724ba675SRob Herring	pinctrl_uart1: uart1grp {
148*724ba675SRob Herring		fsl,pins = <
149*724ba675SRob Herring			MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX	0x1b0b1
150*724ba675SRob Herring			MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX	0x1b0b1
151*724ba675SRob Herring		>;
152*724ba675SRob Herring	};
153*724ba675SRob Herring
154*724ba675SRob Herring	pinctrl_usb_otg1_id: usbotg1idgrp {
155*724ba675SRob Herring		fsl,pins = <
156*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO00__ANATOP_OTG1_ID	0x17059
157*724ba675SRob Herring		>;
158*724ba675SRob Herring	};
159*724ba675SRob Herring
160*724ba675SRob Herring	pinctrl_usdhc1: usdhc1grp {
161*724ba675SRob Herring		fsl,pins = <
162*724ba675SRob Herring			MX6UL_PAD_SD1_CMD__USDHC1_CMD		0x17059
163*724ba675SRob Herring			MX6UL_PAD_SD1_CLK__USDHC1_CLK		0x10059
164*724ba675SRob Herring			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0	0x17059
165*724ba675SRob Herring			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1	0x17059
166*724ba675SRob Herring			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2	0x17059
167*724ba675SRob Herring			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3	0x17059
168*724ba675SRob Herring			MX6UL_PAD_UART1_RTS_B__GPIO1_IO19	0x17059
169*724ba675SRob Herring		>;
170*724ba675SRob Herring	};
171*724ba675SRob Herring
172*724ba675SRob Herring	pinctrl_usdhc1_100mhz: usdhc1grp100mhz {
173*724ba675SRob Herring		fsl,pins = <
174*724ba675SRob Herring			MX6UL_PAD_SD1_CMD__USDHC1_CMD		0x170b9
175*724ba675SRob Herring			MX6UL_PAD_SD1_CLK__USDHC1_CLK		0x100b9
176*724ba675SRob Herring			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0	0x170b9
177*724ba675SRob Herring			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1	0x170b9
178*724ba675SRob Herring			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2	0x170b9
179*724ba675SRob Herring			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3	0x170b9
180*724ba675SRob Herring		>;
181*724ba675SRob Herring	};
182*724ba675SRob Herring
183*724ba675SRob Herring	pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
184*724ba675SRob Herring		fsl,pins = <
185*724ba675SRob Herring			MX6UL_PAD_SD1_CMD__USDHC1_CMD		0x170f9
186*724ba675SRob Herring			MX6UL_PAD_SD1_CLK__USDHC1_CLK		0x100f9
187*724ba675SRob Herring			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0	0x170f9
188*724ba675SRob Herring			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1	0x170f9
189*724ba675SRob Herring			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2	0x170f9
190*724ba675SRob Herring			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3	0x170f9
191*724ba675SRob Herring		>;
192*724ba675SRob Herring	};
193*724ba675SRob Herring
194*724ba675SRob Herring	pinctrl_usdhc2: usdhc2grp {
195*724ba675SRob Herring		fsl,pins = <
196*724ba675SRob Herring			MX6UL_PAD_NAND_RE_B__USDHC2_CLK		0x10069
197*724ba675SRob Herring			MX6UL_PAD_NAND_WE_B__USDHC2_CMD		0x17059
198*724ba675SRob Herring			MX6UL_PAD_NAND_DATA00__USDHC2_DATA0	0x17059
199*724ba675SRob Herring			MX6UL_PAD_NAND_DATA01__USDHC2_DATA1	0x17059
200*724ba675SRob Herring			MX6UL_PAD_NAND_DATA02__USDHC2_DATA2	0x17059
201*724ba675SRob Herring			MX6UL_PAD_NAND_DATA03__USDHC2_DATA3	0x17059
202*724ba675SRob Herring			MX6UL_PAD_NAND_DATA04__USDHC2_DATA4	0x17059
203*724ba675SRob Herring			MX6UL_PAD_NAND_DATA05__USDHC2_DATA5	0x17059
204*724ba675SRob Herring			MX6UL_PAD_NAND_DATA06__USDHC2_DATA6	0x17059
205*724ba675SRob Herring			MX6UL_PAD_NAND_DATA07__USDHC2_DATA7	0x17059
206*724ba675SRob Herring		>;
207*724ba675SRob Herring	};
208*724ba675SRob Herring
209*724ba675SRob Herring	pinctrl_usdhc2_100mhz: usdhc2grp100mhz {
210*724ba675SRob Herring		fsl,pins = <
211*724ba675SRob Herring			MX6UL_PAD_NAND_RE_B__USDHC2_CLK		0x100b9
212*724ba675SRob Herring			MX6UL_PAD_NAND_WE_B__USDHC2_CMD		0x170b9
213*724ba675SRob Herring			MX6UL_PAD_NAND_DATA00__USDHC2_DATA0	0x170b9
214*724ba675SRob Herring			MX6UL_PAD_NAND_DATA01__USDHC2_DATA1	0x170b9
215*724ba675SRob Herring			MX6UL_PAD_NAND_DATA02__USDHC2_DATA2	0x170b9
216*724ba675SRob Herring			MX6UL_PAD_NAND_DATA03__USDHC2_DATA3	0x170b9
217*724ba675SRob Herring			MX6UL_PAD_NAND_DATA04__USDHC2_DATA4	0x170b9
218*724ba675SRob Herring			MX6UL_PAD_NAND_DATA05__USDHC2_DATA5	0x170b9
219*724ba675SRob Herring			MX6UL_PAD_NAND_DATA06__USDHC2_DATA6	0x170b9
220*724ba675SRob Herring			MX6UL_PAD_NAND_DATA07__USDHC2_DATA7	0x170b9
221*724ba675SRob Herring		>;
222*724ba675SRob Herring	};
223*724ba675SRob Herring
224*724ba675SRob Herring	pinctrl_usdhc2_200mhz: usdhc2grp200mhz {
225*724ba675SRob Herring		fsl,pins = <
226*724ba675SRob Herring			MX6UL_PAD_NAND_RE_B__USDHC2_CLK		0x100f9
227*724ba675SRob Herring			MX6UL_PAD_NAND_WE_B__USDHC2_CMD		0x170f9
228*724ba675SRob Herring			MX6UL_PAD_NAND_DATA00__USDHC2_DATA0	0x170f9
229*724ba675SRob Herring			MX6UL_PAD_NAND_DATA01__USDHC2_DATA1	0x170f9
230*724ba675SRob Herring			MX6UL_PAD_NAND_DATA02__USDHC2_DATA2	0x170f9
231*724ba675SRob Herring			MX6UL_PAD_NAND_DATA03__USDHC2_DATA3	0x170f9
232*724ba675SRob Herring			MX6UL_PAD_NAND_DATA04__USDHC2_DATA4	0x170f9
233*724ba675SRob Herring			MX6UL_PAD_NAND_DATA05__USDHC2_DATA5	0x170f9
234*724ba675SRob Herring			MX6UL_PAD_NAND_DATA06__USDHC2_DATA6	0x170f9
235*724ba675SRob Herring			MX6UL_PAD_NAND_DATA07__USDHC2_DATA7	0x170f9
236*724ba675SRob Herring		>;
237*724ba675SRob Herring	};
238*724ba675SRob Herring};
239