1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 OR X11 2724ba675SRob Herring/* 3724ba675SRob Herring * Copyright (C) 2016 Amarula Solutions B.V. 4724ba675SRob Herring * Copyright (C) 2016 Engicam S.r.l. 5724ba675SRob Herring */ 6724ba675SRob Herring 7724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 8724ba675SRob Herring#include <dt-bindings/input/input.h> 9724ba675SRob Herring#include "imx6ul.dtsi" 10724ba675SRob Herring 11724ba675SRob Herring/ { 12724ba675SRob Herring memory@80000000 { 13724ba675SRob Herring device_type = "memory"; 14724ba675SRob Herring reg = <0x80000000 0x20000000>; 15724ba675SRob Herring }; 16724ba675SRob Herring 17724ba675SRob Herring chosen { 18724ba675SRob Herring stdout-path = &uart1; 19724ba675SRob Herring }; 20724ba675SRob Herring 21724ba675SRob Herring backlight { 22724ba675SRob Herring compatible = "pwm-backlight"; 231b5ee99eSUwe Kleine-König pwms = <&pwm8 0 100000 0>; 24724ba675SRob Herring brightness-levels = < 0 1 2 3 4 5 6 7 8 9 25724ba675SRob Herring 10 11 12 13 14 15 16 17 18 19 26724ba675SRob Herring 20 21 22 23 24 25 26 27 28 29 27724ba675SRob Herring 30 31 32 33 34 35 36 37 38 39 28724ba675SRob Herring 40 41 42 43 44 45 46 47 48 49 29724ba675SRob Herring 50 51 52 53 54 55 56 57 58 59 30724ba675SRob Herring 60 61 62 63 64 65 66 67 68 69 31724ba675SRob Herring 70 71 72 73 74 75 76 77 78 79 32724ba675SRob Herring 80 81 82 83 84 85 86 87 88 89 33724ba675SRob Herring 90 91 92 93 94 95 96 97 98 99 34724ba675SRob Herring 100>; 35724ba675SRob Herring default-brightness-level = <100>; 36724ba675SRob Herring }; 37724ba675SRob Herring 38724ba675SRob Herring reg_1p8v: regulator-1p8v { 39724ba675SRob Herring compatible = "regulator-fixed"; 40724ba675SRob Herring regulator-name = "1P8V"; 41724ba675SRob Herring regulator-min-microvolt = <1800000>; 42724ba675SRob Herring regulator-max-microvolt = <1800000>; 43724ba675SRob Herring regulator-always-on; 44724ba675SRob Herring regulator-boot-on; 45724ba675SRob Herring }; 46724ba675SRob Herring 47724ba675SRob Herring reg_3p3v: regulator-3p3v { 48724ba675SRob Herring compatible = "regulator-fixed"; 49724ba675SRob Herring regulator-name = "3P3V"; 50724ba675SRob Herring regulator-min-microvolt = <3300000>; 51724ba675SRob Herring regulator-max-microvolt = <3300000>; 52724ba675SRob Herring regulator-always-on; 53724ba675SRob Herring regulator-boot-on; 54724ba675SRob Herring }; 55724ba675SRob Herring 56724ba675SRob Herring sound { 57724ba675SRob Herring compatible = "simple-audio-card"; 58724ba675SRob Herring simple-audio-card,name = "imx6ul-isiot-sgtl5000"; 59724ba675SRob Herring simple-audio-card,format = "i2s"; 60724ba675SRob Herring simple-audio-card,bitclock-master = <&dailink_master>; 61724ba675SRob Herring simple-audio-card,frame-master = <&dailink_master>; 62724ba675SRob Herring simple-audio-card,widgets = 63724ba675SRob Herring "Microphone", "Mic Jack", 64724ba675SRob Herring "Line", "Line In", 65724ba675SRob Herring "Line", "Line Out", 66724ba675SRob Herring "Headphone", "Headphone Jack"; 67724ba675SRob Herring simple-audio-card,routing = 68724ba675SRob Herring "MIC_IN", "Mic Jack", 69724ba675SRob Herring "Mic Jack", "Mic Bias", 70724ba675SRob Herring "Headphone Jack", "HP_OUT"; 71724ba675SRob Herring 72724ba675SRob Herring simple-audio-card,cpu { 73724ba675SRob Herring sound-dai = <&sai2>; 74724ba675SRob Herring }; 75724ba675SRob Herring 76724ba675SRob Herring dailink_master: simple-audio-card,codec { 77724ba675SRob Herring sound-dai = <&sgtl5000>; 78724ba675SRob Herring clocks = <&clks IMX6UL_CLK_SAI2>; 79724ba675SRob Herring }; 80724ba675SRob Herring }; 81724ba675SRob Herring}; 82724ba675SRob Herring 83724ba675SRob Herring&fec1 { 84724ba675SRob Herring pinctrl-names = "default"; 85724ba675SRob Herring pinctrl-0 = <&pinctrl_enet1>; 86724ba675SRob Herring phy-mode = "rmii"; 87724ba675SRob Herring phy-handle = <ðphy0>; 88724ba675SRob Herring status = "okay"; 89724ba675SRob Herring 90724ba675SRob Herring mdio { 91724ba675SRob Herring #address-cells = <1>; 92724ba675SRob Herring #size-cells = <0>; 93724ba675SRob Herring 94724ba675SRob Herring ethphy0: ethernet-phy@0 { 95724ba675SRob Herring compatible = "ethernet-phy-ieee802.3-c22"; 96724ba675SRob Herring reg = <0>; 97724ba675SRob Herring }; 98724ba675SRob Herring }; 99724ba675SRob Herring}; 100724ba675SRob Herring 101724ba675SRob Herring&gpmi { 102724ba675SRob Herring pinctrl-names = "default"; 103724ba675SRob Herring pinctrl-0 = <&pinctrl_gpmi_nand>; 104724ba675SRob Herring nand-on-flash-bbt; 105724ba675SRob Herring status = "disabled"; 106724ba675SRob Herring}; 107724ba675SRob Herring 108724ba675SRob Herring&i2c1 { 109724ba675SRob Herring clock-frequency = <100000>; 110724ba675SRob Herring pinctrl-names = "default"; 111724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 112724ba675SRob Herring status = "okay"; 113724ba675SRob Herring 114724ba675SRob Herring sgtl5000: codec@a { 115724ba675SRob Herring compatible = "fsl,sgtl5000"; 116724ba675SRob Herring reg = <0x0a>; 117724ba675SRob Herring #sound-dai-cells = <0>; 118724ba675SRob Herring clocks = <&clks IMX6UL_CLK_OSC>; 119724ba675SRob Herring clock-names = "mclk"; 120724ba675SRob Herring VDDA-supply = <®_3p3v>; 121724ba675SRob Herring VDDIO-supply = <®_3p3v>; 122724ba675SRob Herring VDDD-supply = <®_1p8v>; 123724ba675SRob Herring }; 124724ba675SRob Herring 125724ba675SRob Herring stmpe811: gpio-expander@44 { 126724ba675SRob Herring compatible = "st,stmpe811"; 127724ba675SRob Herring reg = <0x44>; 128724ba675SRob Herring pinctrl-names = "default"; 129724ba675SRob Herring pinctrl-0 = <&pinctrl_stmpe>; 130724ba675SRob Herring interrupt-parent = <&gpio1>; 131724ba675SRob Herring interrupts = <18 IRQ_TYPE_EDGE_FALLING>; 132724ba675SRob Herring interrupt-controller; 133724ba675SRob Herring #interrupt-cells = <2>; 134724ba675SRob Herring 135724ba675SRob Herring stmpe: touchscreen { 136724ba675SRob Herring compatible = "st,stmpe-ts"; 137724ba675SRob Herring st,sample-time = <4>; 138724ba675SRob Herring st,mod-12b = <1>; 139724ba675SRob Herring st,ref-sel = <0>; 140724ba675SRob Herring st,adc-freq = <1>; 141724ba675SRob Herring st,ave-ctrl = <1>; 142724ba675SRob Herring st,touch-det-delay = <2>; 143724ba675SRob Herring st,settling = <2>; 144724ba675SRob Herring st,fraction-z = <7>; 145724ba675SRob Herring st,i-drive = <1>; 146724ba675SRob Herring }; 147724ba675SRob Herring }; 148724ba675SRob Herring}; 149724ba675SRob Herring 150724ba675SRob Herring&i2c2 { 151724ba675SRob Herring clock-frequency = <100000>; 152724ba675SRob Herring pinctrl-names = "default"; 153724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c2>; 154724ba675SRob Herring status = "okay"; 155724ba675SRob Herring}; 156724ba675SRob Herring 157724ba675SRob Herring&lcdif { 158724ba675SRob Herring pinctrl-names = "default"; 159724ba675SRob Herring pinctrl-0 = <&pinctrl_lcdif_dat 160724ba675SRob Herring &pinctrl_lcdif_ctrl>; 161724ba675SRob Herring display = <&display0>; 162724ba675SRob Herring status = "okay"; 163724ba675SRob Herring 164724ba675SRob Herring display0: display0 { 165724ba675SRob Herring bits-per-pixel = <16>; 166724ba675SRob Herring bus-width = <18>; 167724ba675SRob Herring 168724ba675SRob Herring display-timings { 169724ba675SRob Herring native-mode = <&timing0>; 170724ba675SRob Herring timing0: timing0 { 171724ba675SRob Herring clock-frequency = <28000000>; 172724ba675SRob Herring hactive = <800>; 173724ba675SRob Herring vactive = <480>; 174724ba675SRob Herring hfront-porch = <30>; 175724ba675SRob Herring hback-porch = <30>; 176724ba675SRob Herring hsync-len = <64>; 177724ba675SRob Herring vback-porch = <5>; 178724ba675SRob Herring vfront-porch = <5>; 179724ba675SRob Herring vsync-len = <20>; 180724ba675SRob Herring hsync-active = <0>; 181724ba675SRob Herring vsync-active = <0>; 182724ba675SRob Herring de-active = <1>; 183724ba675SRob Herring pixelclk-active = <0>; 184724ba675SRob Herring }; 185724ba675SRob Herring }; 186724ba675SRob Herring }; 187724ba675SRob Herring}; 188724ba675SRob Herring 189724ba675SRob Herring&pwm8 { 190724ba675SRob Herring pinctrl-names = "default"; 191724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm8>; 192724ba675SRob Herring status = "okay"; 193724ba675SRob Herring}; 194724ba675SRob Herring 195724ba675SRob Herring&sai2 { 196724ba675SRob Herring pinctrl-names = "default"; 197724ba675SRob Herring pinctrl-0 = <&pinctrl_sai2>; 198724ba675SRob Herring status = "okay"; 199724ba675SRob Herring}; 200724ba675SRob Herring 201724ba675SRob Herring&uart1 { 202724ba675SRob Herring pinctrl-names = "default"; 203724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1>; 204724ba675SRob Herring status = "okay"; 205724ba675SRob Herring}; 206724ba675SRob Herring 207724ba675SRob Herring&usdhc1 { 208724ba675SRob Herring pinctrl-names = "default", "state_100mhz", "state_200mhz"; 209724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc1>; 210724ba675SRob Herring pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 211724ba675SRob Herring pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 212724ba675SRob Herring cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>; 213724ba675SRob Herring bus-width = <4>; 214724ba675SRob Herring no-1-8-v; 215724ba675SRob Herring status = "okay"; 216724ba675SRob Herring}; 217724ba675SRob Herring 218724ba675SRob Herring&usdhc2 { 219724ba675SRob Herring pinctrl-names = "default"; 220724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 221724ba675SRob Herring cd-gpios = <&gpio4 5 GPIO_ACTIVE_LOW>; 222724ba675SRob Herring bus-width = <8>; 223724ba675SRob Herring no-1-8-v; 224724ba675SRob Herring status = "disabled"; 225724ba675SRob Herring}; 226724ba675SRob Herring 227724ba675SRob Herring&iomuxc { 228724ba675SRob Herring pinctrl_enet1: enet1grp { 229724ba675SRob Herring fsl,pins = < 230724ba675SRob Herring MX6UL_PAD_ENET2_RX_DATA0__ENET1_MDIO 0x1b0b0 231724ba675SRob Herring MX6UL_PAD_ENET2_RX_DATA1__ENET1_MDC 0x1b0b0 232724ba675SRob Herring MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN 0x1b0b0 233724ba675SRob Herring MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0 234724ba675SRob Herring MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0 235724ba675SRob Herring MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN 0x1b0b0 236724ba675SRob Herring MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0 237724ba675SRob Herring MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0 238724ba675SRob Herring MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x4001b031 239724ba675SRob Herring MX6UL_PAD_ENET2_RX_EN__GPIO2_IO10 0x1b0b0 240724ba675SRob Herring >; 241724ba675SRob Herring }; 242724ba675SRob Herring 243724ba675SRob Herring pinctrl_gpmi_nand: gpminandgrp { 244724ba675SRob Herring fsl,pins = < 245724ba675SRob Herring MX6UL_PAD_NAND_CLE__RAWNAND_CLE 0xb0b1 246724ba675SRob Herring MX6UL_PAD_NAND_ALE__RAWNAND_ALE 0xb0b1 247724ba675SRob Herring MX6UL_PAD_NAND_WP_B__RAWNAND_WP_B 0xb0b1 248724ba675SRob Herring MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B 0xb000 249724ba675SRob Herring MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B 0xb0b1 250724ba675SRob Herring MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B 0xb0b1 251724ba675SRob Herring MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B 0xb0b1 252724ba675SRob Herring MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00 0xb0b1 253724ba675SRob Herring MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01 0xb0b1 254724ba675SRob Herring MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02 0xb0b1 255724ba675SRob Herring MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03 0xb0b1 256724ba675SRob Herring MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04 0xb0b1 257724ba675SRob Herring MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05 0xb0b1 258724ba675SRob Herring MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06 0xb0b1 259724ba675SRob Herring MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07 0xb0b1 260724ba675SRob Herring >; 261724ba675SRob Herring }; 262724ba675SRob Herring 263724ba675SRob Herring pinctrl_i2c1: i2c1grp { 264724ba675SRob Herring fsl,pins = < 265724ba675SRob Herring MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0 266724ba675SRob Herring MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0 267724ba675SRob Herring >; 268724ba675SRob Herring }; 269724ba675SRob Herring 270724ba675SRob Herring pinctrl_i2c2: i2c2grp { 271724ba675SRob Herring fsl,pins = < 272724ba675SRob Herring MX6UL_PAD_GPIO1_IO00__I2C2_SCL 0x4001b8b0 273724ba675SRob Herring MX6UL_PAD_GPIO1_IO01__I2C2_SDA 0x4001b8b0 274724ba675SRob Herring >; 275724ba675SRob Herring }; 276724ba675SRob Herring 277724ba675SRob Herring pinctrl_lcdif_ctrl: lcdifctrlgrp { 278724ba675SRob Herring fsl,pins = < 279724ba675SRob Herring MX6UL_PAD_LCD_CLK__LCDIF_CLK 0x79 280724ba675SRob Herring MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE 0x79 281724ba675SRob Herring MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC 0x79 282724ba675SRob Herring MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC 0x79 283724ba675SRob Herring >; 284724ba675SRob Herring }; 285724ba675SRob Herring 286724ba675SRob Herring pinctrl_lcdif_dat: lcdifdatgrp { 287724ba675SRob Herring fsl,pins = < 288724ba675SRob Herring MX6UL_PAD_LCD_DATA00__LCDIF_DATA00 0x79 289724ba675SRob Herring MX6UL_PAD_LCD_DATA01__LCDIF_DATA01 0x79 290724ba675SRob Herring MX6UL_PAD_LCD_DATA02__LCDIF_DATA02 0x79 291724ba675SRob Herring MX6UL_PAD_LCD_DATA03__LCDIF_DATA03 0x79 292724ba675SRob Herring MX6UL_PAD_LCD_DATA04__LCDIF_DATA04 0x79 293724ba675SRob Herring MX6UL_PAD_LCD_DATA05__LCDIF_DATA05 0x79 294724ba675SRob Herring MX6UL_PAD_LCD_DATA06__LCDIF_DATA06 0x79 295724ba675SRob Herring MX6UL_PAD_LCD_DATA07__LCDIF_DATA07 0x79 296724ba675SRob Herring MX6UL_PAD_LCD_DATA08__LCDIF_DATA08 0x79 297724ba675SRob Herring MX6UL_PAD_LCD_DATA09__LCDIF_DATA09 0x79 298724ba675SRob Herring MX6UL_PAD_LCD_DATA10__LCDIF_DATA10 0x79 299724ba675SRob Herring MX6UL_PAD_LCD_DATA11__LCDIF_DATA11 0x79 300724ba675SRob Herring MX6UL_PAD_LCD_DATA12__LCDIF_DATA12 0x79 301724ba675SRob Herring MX6UL_PAD_LCD_DATA13__LCDIF_DATA13 0x79 302724ba675SRob Herring MX6UL_PAD_LCD_DATA14__LCDIF_DATA14 0x79 303724ba675SRob Herring MX6UL_PAD_LCD_DATA15__LCDIF_DATA15 0x79 304724ba675SRob Herring MX6UL_PAD_LCD_DATA16__LCDIF_DATA16 0x79 305724ba675SRob Herring MX6UL_PAD_LCD_DATA17__LCDIF_DATA17 0x79 306724ba675SRob Herring >; 307724ba675SRob Herring }; 308724ba675SRob Herring 309724ba675SRob Herring pinctrl_pwm8: pwm8grp { 310724ba675SRob Herring fsl,pins = < 311724ba675SRob Herring MX6UL_PAD_ENET1_RX_ER__PWM8_OUT 0x110b0 312724ba675SRob Herring >; 313724ba675SRob Herring }; 314724ba675SRob Herring 315724ba675SRob Herring pinctrl_sai2: sai2grp { 316724ba675SRob Herring fsl,pins = < 317724ba675SRob Herring MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA 0x130b0 318724ba675SRob Herring MX6UL_PAD_JTAG_TMS__CCM_CLKO1 0x4001b031 319724ba675SRob Herring MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK 0x17088 320724ba675SRob Herring MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC 0x17088 321724ba675SRob Herring MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA 0x120b0 322724ba675SRob Herring >; 323724ba675SRob Herring }; 324724ba675SRob Herring 325724ba675SRob Herring pinctrl_stmpe: stmpegrp { 326724ba675SRob Herring fsl,pins = < 327724ba675SRob Herring MX6UL_PAD_UART1_CTS_B__GPIO1_IO18 0x1b0b0 328724ba675SRob Herring >; 329724ba675SRob Herring }; 330724ba675SRob Herring 331724ba675SRob Herring pinctrl_uart1: uart1grp { 332724ba675SRob Herring fsl,pins = < 333724ba675SRob Herring MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1 334724ba675SRob Herring MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1 335724ba675SRob Herring >; 336724ba675SRob Herring }; 337724ba675SRob Herring 338724ba675SRob Herring pinctrl_usdhc1: usdhc1grp { 339724ba675SRob Herring fsl,pins = < 340724ba675SRob Herring MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x17059 341724ba675SRob Herring MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x10059 342724ba675SRob Herring MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059 343724ba675SRob Herring MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059 344724ba675SRob Herring MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059 345724ba675SRob Herring MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059 346724ba675SRob Herring >; 347724ba675SRob Herring }; 348724ba675SRob Herring 349*a9c741d8SKrzysztof Kozlowski pinctrl_usdhc1_100mhz: usdhc1-100mhz-grp { 350724ba675SRob Herring fsl,pins = < 351724ba675SRob Herring MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170b9 352724ba675SRob Herring MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100b9 353724ba675SRob Herring MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9 354724ba675SRob Herring MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9 355724ba675SRob Herring MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9 356724ba675SRob Herring MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9 357724ba675SRob Herring >; 358724ba675SRob Herring }; 359724ba675SRob Herring 360*a9c741d8SKrzysztof Kozlowski pinctrl_usdhc1_200mhz: usdhc1-200mhz-grp { 361724ba675SRob Herring fsl,pins = < 362724ba675SRob Herring MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170f9 363724ba675SRob Herring MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100f9 364724ba675SRob Herring MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9 365724ba675SRob Herring MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9 366724ba675SRob Herring MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9 367724ba675SRob Herring MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9 368724ba675SRob Herring >; 369724ba675SRob Herring }; 370724ba675SRob Herring 371724ba675SRob Herring pinctrl_usdhc2: usdhc2grp { 372724ba675SRob Herring fsl,pins = < 373724ba675SRob Herring MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x17070 374724ba675SRob Herring MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x10070 375724ba675SRob Herring MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17070 376724ba675SRob Herring MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17070 377724ba675SRob Herring MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17070 378724ba675SRob Herring MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17070 379724ba675SRob Herring MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x17070 380724ba675SRob Herring MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x17070 381724ba675SRob Herring MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x17070 382724ba675SRob Herring MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x17070 383724ba675SRob Herring MX6UL_PAD_NAND_ALE__USDHC2_RESET_B 0x17070 384724ba675SRob Herring >; 385724ba675SRob Herring }; 386724ba675SRob Herring}; 387