xref: /linux/scripts/dtc/include-prefixes/arm/nxp/imx/imx6ul-geam.dts (revision 2b221662bfede602cd3218218dc4d3cdeb1a7588)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 OR X11
2724ba675SRob Herring/*
3724ba675SRob Herring * Copyright (C) 2016 Amarula Solutions B.V.
4724ba675SRob Herring * Copyright (C) 2016 Engicam S.r.l.
5724ba675SRob Herring */
6724ba675SRob Herring
7724ba675SRob Herring/dts-v1/;
8724ba675SRob Herring
9724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
10724ba675SRob Herring#include <dt-bindings/input/input.h>
11724ba675SRob Herring#include "imx6ul.dtsi"
12724ba675SRob Herring
13724ba675SRob Herring/ {
14724ba675SRob Herring	model = "Engicam GEAM6UL Starter Kit";
15724ba675SRob Herring	compatible = "engicam,imx6ul-geam", "fsl,imx6ul";
16724ba675SRob Herring
17724ba675SRob Herring	memory@80000000 {
18724ba675SRob Herring		device_type = "memory";
19724ba675SRob Herring		reg = <0x80000000 0x08000000>;
20724ba675SRob Herring	};
21724ba675SRob Herring
22724ba675SRob Herring	backlight {
23724ba675SRob Herring		compatible = "pwm-backlight";
24724ba675SRob Herring		pwms = <&pwm8 0 100000>;
25724ba675SRob Herring		brightness-levels = < 0  1  2  3  4  5  6  7  8  9
26724ba675SRob Herring				     10 11 12 13 14 15 16 17 18 19
27724ba675SRob Herring				     20 21 22 23 24 25 26 27 28 29
28724ba675SRob Herring				     30 31 32 33 34 35 36 37 38 39
29724ba675SRob Herring				     40 41 42 43 44 45 46 47 48 49
30724ba675SRob Herring				     50 51 52 53 54 55 56 57 58 59
31724ba675SRob Herring				     60 61 62 63 64 65 66 67 68 69
32724ba675SRob Herring				     70 71 72 73 74 75 76 77 78 79
33724ba675SRob Herring				     80 81 82 83 84 85 86 87 88 89
34724ba675SRob Herring				     90 91 92 93 94 95 96 97 98 99
35724ba675SRob Herring				    100>;
36724ba675SRob Herring		default-brightness-level = <100>;
37724ba675SRob Herring	};
38724ba675SRob Herring
39724ba675SRob Herring	chosen {
40724ba675SRob Herring		stdout-path = &uart1;
41724ba675SRob Herring	};
42724ba675SRob Herring
43724ba675SRob Herring	reg_1p8v: regulator-1p8v {
44724ba675SRob Herring		compatible = "regulator-fixed";
45724ba675SRob Herring		regulator-name = "1P8V";
46724ba675SRob Herring		regulator-min-microvolt = <1800000>;
47724ba675SRob Herring		regulator-max-microvolt = <1800000>;
48724ba675SRob Herring		regulator-always-on;
49724ba675SRob Herring		regulator-boot-on;
50724ba675SRob Herring	};
51724ba675SRob Herring
52724ba675SRob Herring	reg_3p3v: regulator-3p3v {
53724ba675SRob Herring		compatible = "regulator-fixed";
54724ba675SRob Herring		regulator-name = "3P3V";
55724ba675SRob Herring		regulator-min-microvolt = <3300000>;
56724ba675SRob Herring		regulator-max-microvolt = <3300000>;
57724ba675SRob Herring		regulator-always-on;
58724ba675SRob Herring		regulator-boot-on;
59724ba675SRob Herring	};
60724ba675SRob Herring
61724ba675SRob Herring	sound {
62724ba675SRob Herring		compatible = "simple-audio-card";
63724ba675SRob Herring		simple-audio-card,name = "imx6ul-geam-sgtl5000";
64724ba675SRob Herring		simple-audio-card,format = "i2s";
65724ba675SRob Herring		simple-audio-card,bitclock-master = <&dailink_master>;
66724ba675SRob Herring		simple-audio-card,frame-master = <&dailink_master>;
67724ba675SRob Herring		simple-audio-card,widgets =
68724ba675SRob Herring			"Microphone", "Mic Jack",
69724ba675SRob Herring			"Line", "Line In",
70724ba675SRob Herring			"Line", "Line Out",
71724ba675SRob Herring			"Headphone", "Headphone Jack";
72724ba675SRob Herring		simple-audio-card,routing =
73724ba675SRob Herring			"MIC_IN", "Mic Jack",
74724ba675SRob Herring			"Mic Jack", "Mic Bias",
75724ba675SRob Herring			"Headphone Jack", "HP_OUT";
76724ba675SRob Herring
77724ba675SRob Herring		simple-audio-card,cpu {
78724ba675SRob Herring			sound-dai = <&sai2>;
79724ba675SRob Herring		};
80724ba675SRob Herring
81724ba675SRob Herring		dailink_master: simple-audio-card,codec {
82724ba675SRob Herring			sound-dai = <&sgtl5000>;
83724ba675SRob Herring			clocks = <&clks IMX6UL_CLK_SAI2>;
84724ba675SRob Herring		};
85724ba675SRob Herring	};
86724ba675SRob Herring};
87724ba675SRob Herring
88724ba675SRob Herring&can1 {
89724ba675SRob Herring	pinctrl-names = "default";
90724ba675SRob Herring	pinctrl-0 = <&pinctrl_flexcan1>;
91724ba675SRob Herring	xceiver-supply = <&reg_3p3v>;
92724ba675SRob Herring	status = "okay";
93724ba675SRob Herring};
94724ba675SRob Herring
95724ba675SRob Herring&can2 {
96724ba675SRob Herring	pinctrl-names = "default";
97724ba675SRob Herring	pinctrl-0 = <&pinctrl_flexcan2>;
98724ba675SRob Herring	xceiver-supply = <&reg_3p3v>;
99724ba675SRob Herring	status = "okay";
100724ba675SRob Herring};
101724ba675SRob Herring
102724ba675SRob Herring&fec1 {
103724ba675SRob Herring	pinctrl-names = "default";
104724ba675SRob Herring	pinctrl-0 = <&pinctrl_enet1>;
105724ba675SRob Herring	phy-mode = "rmii";
106724ba675SRob Herring	phy-handle = <&ethphy0>;
107724ba675SRob Herring	status = "okay";
108724ba675SRob Herring};
109724ba675SRob Herring
110724ba675SRob Herring&fec2 {
111724ba675SRob Herring	pinctrl-names = "default";
112724ba675SRob Herring	pinctrl-0 = <&pinctrl_enet2>;
113724ba675SRob Herring	phy-mode = "rmii";
114724ba675SRob Herring	phy-handle = <&ethphy1>;
115724ba675SRob Herring	status = "okay";
116724ba675SRob Herring
117724ba675SRob Herring	mdio {
118724ba675SRob Herring		#address-cells = <1>;
119724ba675SRob Herring		#size-cells = <0>;
120724ba675SRob Herring
121724ba675SRob Herring		ethphy0: ethernet-phy@0 {
122724ba675SRob Herring			compatible = "ethernet-phy-ieee802.3-c22";
123724ba675SRob Herring			reg = <0>;
124724ba675SRob Herring		};
125724ba675SRob Herring
126724ba675SRob Herring		ethphy1: ethernet-phy@1 {
127724ba675SRob Herring			compatible = "ethernet-phy-ieee802.3-c22";
128724ba675SRob Herring			reg = <1>;
129724ba675SRob Herring		};
130724ba675SRob Herring	};
131724ba675SRob Herring};
132724ba675SRob Herring
133724ba675SRob Herring&gpmi {
134724ba675SRob Herring	pinctrl-names = "default";
135724ba675SRob Herring	pinctrl-0 = <&pinctrl_gpmi_nand>;
136724ba675SRob Herring	nand-on-flash-bbt;
137724ba675SRob Herring	status = "okay";
138724ba675SRob Herring};
139724ba675SRob Herring
140724ba675SRob Herring&i2c1 {
141724ba675SRob Herring	clock-frequency = <100000>;
142724ba675SRob Herring	pinctrl-names = "default";
143724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c1>;
144724ba675SRob Herring	status = "okay";
145724ba675SRob Herring
146724ba675SRob Herring	sgtl5000: codec@a {
147724ba675SRob Herring		compatible = "fsl,sgtl5000";
148724ba675SRob Herring		reg = <0x0a>;
149724ba675SRob Herring		#sound-dai-cells = <0>;
150724ba675SRob Herring		clocks = <&clks IMX6UL_CLK_OSC>;
151724ba675SRob Herring		VDDA-supply = <&reg_3p3v>;
152724ba675SRob Herring		VDDIO-supply = <&reg_3p3v>;
153724ba675SRob Herring		VDDD-supply = <&reg_1p8v>;
154724ba675SRob Herring	};
155724ba675SRob Herring};
156724ba675SRob Herring
157724ba675SRob Herring&i2c2 {
158724ba675SRob Herring	clock-frequency = <100000>;
159724ba675SRob Herring	pinctrl-names = "default";
160724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c2>;
161724ba675SRob Herring	status = "okay";
162724ba675SRob Herring};
163724ba675SRob Herring
164724ba675SRob Herring&lcdif {
165724ba675SRob Herring	pinctrl-names = "default";
166724ba675SRob Herring	pinctrl-0 = <&pinctrl_lcdif_dat
167724ba675SRob Herring		     &pinctrl_lcdif_ctrl>;
168724ba675SRob Herring	display = <&display0>;
169724ba675SRob Herring	status = "okay";
170724ba675SRob Herring
171724ba675SRob Herring	display0: display0 {
172724ba675SRob Herring		bits-per-pixel = <16>;
173724ba675SRob Herring		bus-width = <18>;
174724ba675SRob Herring
175724ba675SRob Herring		display-timings {
176724ba675SRob Herring			native-mode = <&timing0>;
177724ba675SRob Herring			timing0: timing0 {
178724ba675SRob Herring				clock-frequency = <28000000>;
179724ba675SRob Herring				hactive = <800>;
180724ba675SRob Herring				vactive = <480>;
181724ba675SRob Herring				hfront-porch = <30>;
182724ba675SRob Herring				hback-porch = <30>;
183724ba675SRob Herring				hsync-len = <64>;
184724ba675SRob Herring				vback-porch = <5>;
185724ba675SRob Herring				vfront-porch = <5>;
186724ba675SRob Herring				vsync-len = <20>;
187724ba675SRob Herring				hsync-active = <0>;
188724ba675SRob Herring				vsync-active = <0>;
189724ba675SRob Herring				de-active = <1>;
190724ba675SRob Herring				pixelclk-active = <0>;
191724ba675SRob Herring			};
192724ba675SRob Herring		};
193724ba675SRob Herring	};
194724ba675SRob Herring};
195724ba675SRob Herring
196724ba675SRob Herring&pwm8 {
197724ba675SRob Herring	#pwm-cells = <2>;
198724ba675SRob Herring	pinctrl-names = "default";
199724ba675SRob Herring	pinctrl-0 = <&pinctrl_pwm8>;
200724ba675SRob Herring	status = "okay";
201724ba675SRob Herring};
202724ba675SRob Herring
203724ba675SRob Herring&tsc {
204724ba675SRob Herring	pinctrl-names = "default";
205724ba675SRob Herring	pinctrl-0 = <&pinctrl_tsc>;
206*2b221662SSebastian Reichel	xnur-gpios = <&gpio1 3 GPIO_ACTIVE_LOW>;
207724ba675SRob Herring};
208724ba675SRob Herring
209724ba675SRob Herring&sai2 {
210724ba675SRob Herring	pinctrl-names = "default";
211724ba675SRob Herring	pinctrl-0 = <&pinctrl_sai2>;
212724ba675SRob Herring	status = "okay";
213724ba675SRob Herring};
214724ba675SRob Herring
215724ba675SRob Herring&tsc {
216724ba675SRob Herring	measure-delay-time = <0x1ffff>;
217724ba675SRob Herring	pre-charge-time = <0x1fff>;
218724ba675SRob Herring	status = "okay";
219724ba675SRob Herring};
220724ba675SRob Herring
221724ba675SRob Herring&uart1 {
222724ba675SRob Herring	pinctrl-names = "default";
223724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart1>;
224724ba675SRob Herring	status = "okay";
225724ba675SRob Herring};
226724ba675SRob Herring
227724ba675SRob Herring&uart2 {
228724ba675SRob Herring	pinctrl-names = "default";
229724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart2>;
230724ba675SRob Herring	status = "okay";
231724ba675SRob Herring};
232724ba675SRob Herring
233724ba675SRob Herring&usbotg1 {
234724ba675SRob Herring	dr_mode = "peripheral";
235724ba675SRob Herring	status = "okay";
236724ba675SRob Herring};
237724ba675SRob Herring
238724ba675SRob Herring&usbotg2 {
239724ba675SRob Herring	dr_mode = "host";
240724ba675SRob Herring	status = "okay";
241724ba675SRob Herring};
242724ba675SRob Herring
243724ba675SRob Herring&usdhc1 {
244724ba675SRob Herring	pinctrl-names = "default", "state_100mhz", "state_200mhz";
245724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc1>;
246724ba675SRob Herring	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
247724ba675SRob Herring	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
248724ba675SRob Herring	bus-width = <4>;
249724ba675SRob Herring	cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
250724ba675SRob Herring	no-1-8-v;
251724ba675SRob Herring	status = "okay";
252724ba675SRob Herring};
253724ba675SRob Herring
254724ba675SRob Herring&iomuxc {
255724ba675SRob Herring	pinctrl_enet1: enet1grp {
256724ba675SRob Herring		fsl,pins = <
257724ba675SRob Herring			MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN	0x1b0b0
258724ba675SRob Herring			MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00	0x1b0b0
259724ba675SRob Herring			MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01	0x1b0b0
260724ba675SRob Herring			MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN	0x1b0b0
261724ba675SRob Herring			MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00	0x1b0b0
262724ba675SRob Herring			MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01	0x1b0b0
263724ba675SRob Herring			MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1	0x4001b031
264724ba675SRob Herring		>;
265724ba675SRob Herring	};
266724ba675SRob Herring
267724ba675SRob Herring	pinctrl_enet2: enet2grp {
268724ba675SRob Herring		fsl,pins = <
269724ba675SRob Herring			MX6UL_PAD_GPIO1_IO07__ENET2_MDC		0x1b0b0
270724ba675SRob Herring			MX6UL_PAD_GPIO1_IO06__ENET2_MDIO	0x1b0b0
271724ba675SRob Herring			MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN	0x1b0b0
272724ba675SRob Herring			MX6UL_PAD_ENET2_RX_ER__GPIO2_IO15	0x1b0b0		/* ENET_nRST */
273724ba675SRob Herring			MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00	0x1b0b0
274724ba675SRob Herring			MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01	0x1b0b0
275724ba675SRob Herring			MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN	0x1b0b0
276724ba675SRob Herring			MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00	0x1b0b0
277724ba675SRob Herring			MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01	0x1b0b0
278724ba675SRob Herring			MX6UL_PAD_GPIO1_IO05__ENET2_REF_CLK2	0x4001b031
279724ba675SRob Herring		>;
280724ba675SRob Herring	};
281724ba675SRob Herring
282724ba675SRob Herring	pinctrl_flexcan1: flexcan1grp {
283724ba675SRob Herring		fsl,pins = <
284724ba675SRob Herring			MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX	0x1b020
285724ba675SRob Herring			MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX	0x1b020
286724ba675SRob Herring		>;
287724ba675SRob Herring	};
288724ba675SRob Herring
289724ba675SRob Herring	pinctrl_flexcan2: flexcan2grp {
290724ba675SRob Herring		fsl,pins = <
291724ba675SRob Herring			MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX	0x1b020
292724ba675SRob Herring			MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX	0x1b020
293724ba675SRob Herring		>;
294724ba675SRob Herring	};
295724ba675SRob Herring
296724ba675SRob Herring	pinctrl_gpmi_nand: gpminandgrp {
297724ba675SRob Herring		fsl,pins = <
298724ba675SRob Herring			MX6UL_PAD_NAND_CLE__RAWNAND_CLE         0xb0b1
299724ba675SRob Herring			MX6UL_PAD_NAND_ALE__RAWNAND_ALE         0xb0b1
300724ba675SRob Herring			MX6UL_PAD_NAND_WP_B__RAWNAND_WP_B       0xb0b1
301724ba675SRob Herring			MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B 0xb000
302724ba675SRob Herring			MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B     0xb0b1
303724ba675SRob Herring			MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B       0xb0b1
304724ba675SRob Herring			MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B       0xb0b1
305724ba675SRob Herring			MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00   0xb0b1
306724ba675SRob Herring			MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01   0xb0b1
307724ba675SRob Herring			MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02   0xb0b1
308724ba675SRob Herring			MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03   0xb0b1
309724ba675SRob Herring			MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04   0xb0b1
310724ba675SRob Herring			MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05   0xb0b1
311724ba675SRob Herring			MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06   0xb0b1
312724ba675SRob Herring			MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07   0xb0b1
313724ba675SRob Herring		>;
314724ba675SRob Herring	};
315724ba675SRob Herring
316724ba675SRob Herring	pinctrl_i2c1: i2c1grp {
317724ba675SRob Herring		fsl,pins = <
318724ba675SRob Herring			MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0
319724ba675SRob Herring			MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0
320724ba675SRob Herring		>;
321724ba675SRob Herring	};
322724ba675SRob Herring
323724ba675SRob Herring	pinctrl_i2c2: i2c2grp {
324724ba675SRob Herring			fsl,pins = <
325724ba675SRob Herring			MX6UL_PAD_UART5_TX_DATA__I2C2_SCL 0x4001b8b0
326724ba675SRob Herring			MX6UL_PAD_UART5_RX_DATA__I2C2_SDA 0x4001b8b0
327724ba675SRob Herring		>;
328724ba675SRob Herring	};
329724ba675SRob Herring
330724ba675SRob Herring	pinctrl_lcdif_ctrl: lcdifctrlgrp {
331724ba675SRob Herring		fsl,pins = <
332724ba675SRob Herring			MX6UL_PAD_LCD_CLK__LCDIF_CLK	    0x79
333724ba675SRob Herring			MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE  0x79
334724ba675SRob Herring			MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC    0x79
335724ba675SRob Herring			MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC    0x79
336724ba675SRob Herring		>;
337724ba675SRob Herring	};
338724ba675SRob Herring
339724ba675SRob Herring	pinctrl_lcdif_dat: lcdifdatgrp {
340724ba675SRob Herring		fsl,pins = <
341724ba675SRob Herring			MX6UL_PAD_LCD_DATA00__LCDIF_DATA00  0x79
342724ba675SRob Herring			MX6UL_PAD_LCD_DATA01__LCDIF_DATA01  0x79
343724ba675SRob Herring			MX6UL_PAD_LCD_DATA02__LCDIF_DATA02  0x79
344724ba675SRob Herring			MX6UL_PAD_LCD_DATA03__LCDIF_DATA03  0x79
345724ba675SRob Herring			MX6UL_PAD_LCD_DATA04__LCDIF_DATA04  0x79
346724ba675SRob Herring			MX6UL_PAD_LCD_DATA05__LCDIF_DATA05  0x79
347724ba675SRob Herring			MX6UL_PAD_LCD_DATA06__LCDIF_DATA06  0x79
348724ba675SRob Herring			MX6UL_PAD_LCD_DATA07__LCDIF_DATA07  0x79
349724ba675SRob Herring			MX6UL_PAD_LCD_DATA08__LCDIF_DATA08  0x79
350724ba675SRob Herring			MX6UL_PAD_LCD_DATA09__LCDIF_DATA09  0x79
351724ba675SRob Herring			MX6UL_PAD_LCD_DATA10__LCDIF_DATA10  0x79
352724ba675SRob Herring			MX6UL_PAD_LCD_DATA11__LCDIF_DATA11  0x79
353724ba675SRob Herring			MX6UL_PAD_LCD_DATA12__LCDIF_DATA12  0x79
354724ba675SRob Herring			MX6UL_PAD_LCD_DATA13__LCDIF_DATA13  0x79
355724ba675SRob Herring			MX6UL_PAD_LCD_DATA14__LCDIF_DATA14  0x79
356724ba675SRob Herring			MX6UL_PAD_LCD_DATA15__LCDIF_DATA15  0x79
357724ba675SRob Herring			MX6UL_PAD_LCD_DATA16__LCDIF_DATA16  0x79
358724ba675SRob Herring			MX6UL_PAD_LCD_DATA17__LCDIF_DATA17  0x79
359724ba675SRob Herring		>;
360724ba675SRob Herring	};
361724ba675SRob Herring
362724ba675SRob Herring	pinctrl_pwm8: pwm8grp {
363724ba675SRob Herring		fsl,pins = <
364724ba675SRob Herring			MX6UL_PAD_ENET1_RX_ER__PWM8_OUT   0x110b0
365724ba675SRob Herring		>;
366724ba675SRob Herring	};
367724ba675SRob Herring
368724ba675SRob Herring	pinctrl_tsc: tscgrp {
369724ba675SRob Herring		fsl,pin = <
370724ba675SRob Herring			MX6UL_PAD_GPIO1_IO01__GPIO1_IO01	0xb0
371724ba675SRob Herring			MX6UL_PAD_GPIO1_IO02__GPIO1_IO02	0xb0
372724ba675SRob Herring			MX6UL_PAD_GPIO1_IO03__GPIO1_IO03	0xb0
373724ba675SRob Herring			MX6UL_PAD_GPIO1_IO04__GPIO1_IO04	0xb0
374724ba675SRob Herring		>;
375724ba675SRob Herring	};
376724ba675SRob Herring
377724ba675SRob Herring	pinctrl_sai2: sai2grp {
378724ba675SRob Herring		fsl,pins = <
379724ba675SRob Herring			MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA	0x130b0
380724ba675SRob Herring			MX6UL_PAD_JTAG_TMS__CCM_CLKO1		0x4001b031
381724ba675SRob Herring			MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK	0x17088
382724ba675SRob Herring			MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC	0x17088
383724ba675SRob Herring			MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA	0x120b0
384724ba675SRob Herring		>;
385724ba675SRob Herring	};
386724ba675SRob Herring
387724ba675SRob Herring	pinctrl_uart1: uart1grp {
388724ba675SRob Herring		fsl,pins = <
389724ba675SRob Herring			MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1
390724ba675SRob Herring			MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1
391724ba675SRob Herring		>;
392724ba675SRob Herring	};
393724ba675SRob Herring
394724ba675SRob Herring	pinctrl_uart2: uart2grp {
395724ba675SRob Herring		fsl,pins = <
396724ba675SRob Herring			MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX	0x1b0b1
397724ba675SRob Herring			MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX	0x1b0b1
398724ba675SRob Herring			MX6UL_PAD_UART3_RX_DATA__UART2_DCE_RTS	0x1b0b1
399724ba675SRob Herring			MX6UL_PAD_UART3_TX_DATA__UART2_DCE_CTS	0x1b0b1
400724ba675SRob Herring		>;
401724ba675SRob Herring	};
402724ba675SRob Herring
403724ba675SRob Herring	pinctrl_usdhc1: usdhc1grp {
404724ba675SRob Herring		fsl,pins = <
405724ba675SRob Herring			MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x17059
406724ba675SRob Herring			MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x10059
407724ba675SRob Herring			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059
408724ba675SRob Herring			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059
409724ba675SRob Herring			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059
410724ba675SRob Herring			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059
411724ba675SRob Herring		>;
412724ba675SRob Herring	};
413724ba675SRob Herring
414724ba675SRob Herring	pinctrl_usdhc1_100mhz: usdhc1grp100mhz {
415724ba675SRob Herring		fsl,pins = <
416724ba675SRob Herring			MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x170b9
417724ba675SRob Herring			MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x100b9
418724ba675SRob Herring			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
419724ba675SRob Herring			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
420724ba675SRob Herring			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
421724ba675SRob Herring			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
422724ba675SRob Herring		>;
423724ba675SRob Herring	};
424724ba675SRob Herring
425724ba675SRob Herring	pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
426724ba675SRob Herring		fsl,pins = <
427724ba675SRob Herring			MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x170f9
428724ba675SRob Herring			MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x100f9
429724ba675SRob Herring			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9
430724ba675SRob Herring			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9
431724ba675SRob Herring			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9
432724ba675SRob Herring			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9
433724ba675SRob Herring		>;
434724ba675SRob Herring	};
435724ba675SRob Herring
436724ba675SRob Herring	pinctrl_usdhc2: usdhc2grp {
437724ba675SRob Herring		fsl,pins = <
438724ba675SRob Herring			MX6UL_PAD_CSI_VSYNC__USDHC2_CLK     0x17070
439724ba675SRob Herring			MX6UL_PAD_CSI_HSYNC__USDHC2_CMD     0x10070
440724ba675SRob Herring			MX6UL_PAD_CSI_DATA00__USDHC2_DATA0  0x17070
441724ba675SRob Herring			MX6UL_PAD_CSI_DATA01__USDHC2_DATA1  0x17070
442724ba675SRob Herring			MX6UL_PAD_CSI_DATA02__USDHC2_DATA2  0x17070
443724ba675SRob Herring			MX6UL_PAD_CSI_DATA03__USDHC2_DATA3  0x17070
444724ba675SRob Herring		>;
445724ba675SRob Herring	};
446724ba675SRob Herring};
447