1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2724ba675SRob Herring/* 3724ba675SRob Herring * Digi International's ConnectCore6UL SBC Pro board device tree source 4724ba675SRob Herring * 5724ba675SRob Herring * Copyright 2018 Digi International, Inc. 6724ba675SRob Herring * 7724ba675SRob Herring */ 8724ba675SRob Herring 9724ba675SRob Herring/dts-v1/; 10724ba675SRob Herring#include <dt-bindings/input/input.h> 11724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 12724ba675SRob Herring#include "imx6ul.dtsi" 13724ba675SRob Herring#include "imx6ul-ccimx6ulsom.dtsi" 14724ba675SRob Herring 15724ba675SRob Herring/ { 16724ba675SRob Herring model = "Digi International ConnectCore 6UL SBC Pro."; 17724ba675SRob Herring compatible = "digi,ccimx6ulsbcpro", "digi,ccimx6ulsom", "fsl,imx6ul"; 18724ba675SRob Herring 19724ba675SRob Herring lcd_backlight: backlight { 20724ba675SRob Herring compatible = "pwm-backlight"; 2171bc44caSUwe Kleine-König pwms = <&pwm5 0 50000 0>; 22724ba675SRob Herring brightness-levels = <0 4 8 16 32 64 128 255>; 23724ba675SRob Herring default-brightness-level = <6>; 24724ba675SRob Herring status = "okay"; 25724ba675SRob Herring }; 26724ba675SRob Herring 27724ba675SRob Herring panel { 28724ba675SRob Herring compatible = "auo,g101evn010"; 29724ba675SRob Herring power-supply = <&ldo4_ext>; 30724ba675SRob Herring backlight = <&lcd_backlight>; 31724ba675SRob Herring 32724ba675SRob Herring port { 33724ba675SRob Herring panel_in: endpoint { 34724ba675SRob Herring remote-endpoint = <&display_out>; 35724ba675SRob Herring }; 36724ba675SRob Herring }; 37724ba675SRob Herring }; 38724ba675SRob Herring 39724ba675SRob Herring reg_usb_otg1_vbus: regulator-usb-otg1 { 40724ba675SRob Herring compatible = "regulator-fixed"; 41724ba675SRob Herring regulator-name = "usb_otg1_vbus"; 42724ba675SRob Herring regulator-min-microvolt = <5000000>; 43724ba675SRob Herring regulator-max-microvolt = <5000000>; 44724ba675SRob Herring gpio = <&gpio1 4 GPIO_ACTIVE_HIGH>; 45724ba675SRob Herring enable-active-high; 46724ba675SRob Herring }; 47724ba675SRob Herring}; 48724ba675SRob Herring 49724ba675SRob Herring&adc1 { 50724ba675SRob Herring pinctrl-names = "default"; 51724ba675SRob Herring pinctrl-0 = <&pinctrl_adc1>; 52724ba675SRob Herring status = "okay"; 53724ba675SRob Herring}; 54724ba675SRob Herring 55724ba675SRob Herring&can1 { 56724ba675SRob Herring pinctrl-names = "default"; 57724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan1>; 58724ba675SRob Herring xceiver-supply = <&ext_3v3>; 59724ba675SRob Herring status = "okay"; 60724ba675SRob Herring}; 61724ba675SRob Herring 62724ba675SRob Herring/* CAN2 is multiplexed with UART2 RTS/CTS */ 63724ba675SRob Herring&can2 { 64724ba675SRob Herring pinctrl-names = "default"; 65724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan2>; 66724ba675SRob Herring xceiver-supply = <&ext_3v3>; 67724ba675SRob Herring status = "disabled"; 68724ba675SRob Herring}; 69724ba675SRob Herring 70724ba675SRob Herring&ecspi1 { 71724ba675SRob Herring cs-gpios = <&gpio3 26 GPIO_ACTIVE_LOW>; 72724ba675SRob Herring pinctrl-names = "default"; 73724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi1_master>; 74724ba675SRob Herring status = "okay"; 75724ba675SRob Herring}; 76724ba675SRob Herring 77724ba675SRob Herring&fec1 { 78724ba675SRob Herring pinctrl-names = "default"; 79724ba675SRob Herring pinctrl-0 = <&pinctrl_enet1>; 80724ba675SRob Herring phy-mode = "rmii"; 81724ba675SRob Herring phy-handle = <ðphy0>; 82724ba675SRob Herring status = "okay"; 83724ba675SRob Herring}; 84724ba675SRob Herring 85724ba675SRob Herring&fec2 { 86724ba675SRob Herring pinctrl-names = "default"; 87724ba675SRob Herring pinctrl-0 = <&pinctrl_enet2 &pinctrl_enet2_mdio>; 88724ba675SRob Herring phy-mode = "rmii"; 89724ba675SRob Herring phy-handle = <ðphy1>; 90724ba675SRob Herring phy-reset-gpios = <&gpio5 6 GPIO_ACTIVE_LOW>; 91724ba675SRob Herring phy-reset-duration = <26>; 92724ba675SRob Herring status = "okay"; 93724ba675SRob Herring 94724ba675SRob Herring mdio { 95724ba675SRob Herring #address-cells = <1>; 96724ba675SRob Herring #size-cells = <0>; 97724ba675SRob Herring 98724ba675SRob Herring ethphy0: ethernet-phy@0 { 99724ba675SRob Herring compatible = "ethernet-phy-ieee802.3-c22"; 100724ba675SRob Herring smsc,disable-energy-detect; 101724ba675SRob Herring reg = <0>; 102724ba675SRob Herring }; 103724ba675SRob Herring 104724ba675SRob Herring ethphy1: ethernet-phy@1 { 105724ba675SRob Herring compatible = "ethernet-phy-ieee802.3-c22"; 106724ba675SRob Herring smsc,disable-energy-detect; 107724ba675SRob Herring reg = <1>; 108724ba675SRob Herring }; 109724ba675SRob Herring }; 110724ba675SRob Herring}; 111724ba675SRob Herring 112724ba675SRob Herring&gpio5 { 113724ba675SRob Herring emmc-usd-mux-hog { 114724ba675SRob Herring gpio-hog; 115724ba675SRob Herring gpios = <1 GPIO_ACTIVE_LOW>; 116724ba675SRob Herring output-high; 117724ba675SRob Herring }; 118724ba675SRob Herring}; 119724ba675SRob Herring 120724ba675SRob Herring&i2c1 { 121724ba675SRob Herring touchscreen@14 { 122724ba675SRob Herring compatible = "goodix,gt911"; 123724ba675SRob Herring reg = <0x14>; 124724ba675SRob Herring pinctrl-names = "default"; 125724ba675SRob Herring pinctrl-0 = <&pinctrl_goodix_touch>; 126724ba675SRob Herring interrupt-parent = <&gpio5>; 127724ba675SRob Herring interrupts = <2 IRQ_TYPE_EDGE_RISING>; 128724ba675SRob Herring irq-gpios = <&gpio5 2 GPIO_ACTIVE_HIGH>; 129724ba675SRob Herring status = "okay"; 130724ba675SRob Herring }; 131724ba675SRob Herring}; 132724ba675SRob Herring 133724ba675SRob Herring&lcdif { 134724ba675SRob Herring pinctrl-names = "default"; 135724ba675SRob Herring pinctrl-0 = <&pinctrl_lcdif_dat0_17 136724ba675SRob Herring &pinctrl_lcdif_clken 137724ba675SRob Herring &pinctrl_lcdif_hvsync>; 138724ba675SRob Herring lcd-supply = <&ldo4_ext>; /* BU90T82 LVDS bridge power */ 139724ba675SRob Herring status = "okay"; 140724ba675SRob Herring 141724ba675SRob Herring port { 142724ba675SRob Herring display_out: endpoint { 143724ba675SRob Herring remote-endpoint = <&panel_in>; 144724ba675SRob Herring }; 145724ba675SRob Herring }; 146724ba675SRob Herring}; 147724ba675SRob Herring 148724ba675SRob Herring&ldo4_ext { 149724ba675SRob Herring regulator-max-microvolt = <1800000>; 150724ba675SRob Herring}; 151724ba675SRob Herring 152724ba675SRob Herring&pwm1 { 153724ba675SRob Herring status = "okay"; 154724ba675SRob Herring}; 155724ba675SRob Herring 156724ba675SRob Herring&pwm2 { 157724ba675SRob Herring status = "okay"; 158724ba675SRob Herring}; 159724ba675SRob Herring 160724ba675SRob Herring&pwm3 { 161724ba675SRob Herring status = "okay"; 162724ba675SRob Herring}; 163724ba675SRob Herring 164724ba675SRob Herring&pwm4 { 165724ba675SRob Herring pinctrl-names = "default"; 166724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm4>; 167724ba675SRob Herring status = "okay"; 168724ba675SRob Herring}; 169724ba675SRob Herring 170724ba675SRob Herring&pwm5 { 171724ba675SRob Herring pinctrl-names = "default"; 172724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm5>; 173724ba675SRob Herring status = "okay"; 174724ba675SRob Herring}; 175724ba675SRob Herring 176724ba675SRob Herring&pwm6 { 177724ba675SRob Herring status = "okay"; 178724ba675SRob Herring}; 179724ba675SRob Herring 180724ba675SRob Herring&pwm7 { 181724ba675SRob Herring status = "okay"; 182724ba675SRob Herring}; 183724ba675SRob Herring 184724ba675SRob Herring&pwm8 { 185724ba675SRob Herring status = "okay"; 186724ba675SRob Herring}; 187724ba675SRob Herring 188724ba675SRob Herring&sai2 { 189724ba675SRob Herring pinctrl-names = "default", "sleep"; 190724ba675SRob Herring pinctrl-0 = <&pinctrl_sai2>; 191724ba675SRob Herring pinctrl-1 = <&pinctrl_sai2_sleep>; 192724ba675SRob Herring assigned-clocks = <&clks IMX6UL_CLK_SAI2_SEL>, 193724ba675SRob Herring <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>, 194724ba675SRob Herring <&clks IMX6UL_CLK_SAI2>; 195724ba675SRob Herring assigned-clock-rates = <0>, <786432000>, <12288000>; 196724ba675SRob Herring assigned-clock-parents = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>; 197724ba675SRob Herring status = "okay"; 198724ba675SRob Herring}; 199724ba675SRob Herring 200724ba675SRob Herring/* UART2 RTS/CTS muxed with CAN2 */ 201724ba675SRob Herring&uart2 { 202724ba675SRob Herring pinctrl-names = "default"; 203724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2_4wires>; 204724ba675SRob Herring uart-has-rtscts; 205724ba675SRob Herring status = "okay"; 206724ba675SRob Herring}; 207724ba675SRob Herring 208724ba675SRob Herring/* UART3 RTS/CTS muxed with CAN 1 */ 209724ba675SRob Herring&uart3 { 210724ba675SRob Herring pinctrl-names = "default"; 211724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3_2wires>; 212724ba675SRob Herring status = "okay"; 213724ba675SRob Herring}; 214724ba675SRob Herring 215724ba675SRob Herring&uart5 { 216724ba675SRob Herring pinctrl-names = "default"; 217724ba675SRob Herring pinctrl-0 = <&pinctrl_uart5>; 218724ba675SRob Herring status = "okay"; 219724ba675SRob Herring}; 220724ba675SRob Herring 221724ba675SRob Herring&usbotg1 { 222724ba675SRob Herring dr_mode = "otg"; 223724ba675SRob Herring vbus-supply = <®_usb_otg1_vbus>; 224724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg1>; 225724ba675SRob Herring status = "okay"; 226724ba675SRob Herring}; 227724ba675SRob Herring 228724ba675SRob Herring&usbotg2 { 229724ba675SRob Herring dr_mode = "host"; 230724ba675SRob Herring disable-over-current; 231724ba675SRob Herring status = "okay"; 232724ba675SRob Herring}; 233724ba675SRob Herring 234724ba675SRob Herring/* USDHC2 (microSD conflicts with eMMC) */ 235724ba675SRob Herring&usdhc2 { 236724ba675SRob Herring pinctrl-names = "default"; 237724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 238724ba675SRob Herring no-1-8-v; 239724ba675SRob Herring broken-cd; /* no carrier detect line (use polling) */ 240724ba675SRob Herring status = "okay"; 241724ba675SRob Herring}; 242724ba675SRob Herring 243724ba675SRob Herring&iomuxc { 244724ba675SRob Herring pinctrl_adc1: adc1grp { 245724ba675SRob Herring fsl,pins = < 246724ba675SRob Herring /* EXP_GPIO_2 -> GPIO1_3/ADC1_IN3 */ 247724ba675SRob Herring MX6UL_PAD_GPIO1_IO03__GPIO1_IO03 0xb0 248724ba675SRob Herring >; 249724ba675SRob Herring }; 250724ba675SRob Herring 251*a9c741d8SKrzysztof Kozlowski pinctrl_ecspi1_master: ecspi1-1-grp { 252724ba675SRob Herring fsl,pins = < 253724ba675SRob Herring MX6UL_PAD_LCD_DATA20__ECSPI1_SCLK 0x10b0 254724ba675SRob Herring MX6UL_PAD_LCD_DATA22__ECSPI1_MOSI 0x10b0 255724ba675SRob Herring MX6UL_PAD_LCD_DATA23__ECSPI1_MISO 0x10b0 256724ba675SRob Herring MX6UL_PAD_LCD_DATA21__GPIO3_IO26 0x10b0 257724ba675SRob Herring >; 258724ba675SRob Herring }; 259724ba675SRob Herring 260724ba675SRob Herring pinctrl_enet1: enet1grp { 261724ba675SRob Herring fsl,pins = < 262724ba675SRob Herring MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN 0x1b0b0 263724ba675SRob Herring MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER 0x1b0b0 264724ba675SRob Herring MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0 265724ba675SRob Herring MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0 266724ba675SRob Herring MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN 0x1b0b0 267724ba675SRob Herring MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0 268724ba675SRob Herring MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0 269724ba675SRob Herring MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x40017051 270724ba675SRob Herring >; 271724ba675SRob Herring }; 272724ba675SRob Herring 273724ba675SRob Herring pinctrl_enet2: enet2grp { 274724ba675SRob Herring fsl,pins = < 275724ba675SRob Herring MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN 0x1b0b0 276724ba675SRob Herring MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER 0x1b0b0 277724ba675SRob Herring MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0 278724ba675SRob Herring MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0 279724ba675SRob Herring MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN 0x1b0b0 280724ba675SRob Herring MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0 281724ba675SRob Herring MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0 282724ba675SRob Herring MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x40017051 283724ba675SRob Herring >; 284724ba675SRob Herring }; 285724ba675SRob Herring 286724ba675SRob Herring pinctrl_enet2_mdio: mdioenet2grp { 287724ba675SRob Herring fsl,pins = < 288724ba675SRob Herring MX6UL_PAD_GPIO1_IO07__ENET2_MDC 0x1b0b0 289724ba675SRob Herring MX6UL_PAD_GPIO1_IO06__ENET2_MDIO 0x1b0b0 290724ba675SRob Herring >; 291724ba675SRob Herring }; 292724ba675SRob Herring 293724ba675SRob Herring pinctrl_flexcan1: flexcan1grp { 294724ba675SRob Herring fsl,pins = < 295724ba675SRob Herring MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX 0x1b020 296724ba675SRob Herring MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX 0x1b020 297724ba675SRob Herring >; 298724ba675SRob Herring }; 299724ba675SRob Herring pinctrl_flexcan2: flexcan2grp { 300724ba675SRob Herring fsl,pins = < 301724ba675SRob Herring MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX 0x1b020 302724ba675SRob Herring MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX 0x1b020 303724ba675SRob Herring >; 304724ba675SRob Herring }; 305724ba675SRob Herring 306724ba675SRob Herring pinctrl_goodix_touch: goodixgrp { 307724ba675SRob Herring fsl,pins = < 308724ba675SRob Herring MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x1020 309724ba675SRob Herring >; 310724ba675SRob Herring }; 311724ba675SRob Herring 312*a9c741d8SKrzysztof Kozlowski pinctrl_lcdif_dat0_17: lcdifdat0-17-grp { 313724ba675SRob Herring fsl,pins = < 314724ba675SRob Herring MX6UL_PAD_LCD_DATA00__LCDIF_DATA00 0x79 315724ba675SRob Herring MX6UL_PAD_LCD_DATA01__LCDIF_DATA01 0x79 316724ba675SRob Herring MX6UL_PAD_LCD_DATA02__LCDIF_DATA02 0x79 317724ba675SRob Herring MX6UL_PAD_LCD_DATA03__LCDIF_DATA03 0x79 318724ba675SRob Herring MX6UL_PAD_LCD_DATA04__LCDIF_DATA04 0x79 319724ba675SRob Herring MX6UL_PAD_LCD_DATA05__LCDIF_DATA05 0x79 320724ba675SRob Herring MX6UL_PAD_LCD_DATA06__LCDIF_DATA06 0x79 321724ba675SRob Herring MX6UL_PAD_LCD_DATA07__LCDIF_DATA07 0x79 322724ba675SRob Herring MX6UL_PAD_LCD_DATA08__LCDIF_DATA08 0x79 323724ba675SRob Herring MX6UL_PAD_LCD_DATA09__LCDIF_DATA09 0x79 324724ba675SRob Herring MX6UL_PAD_LCD_DATA10__LCDIF_DATA10 0x79 325724ba675SRob Herring MX6UL_PAD_LCD_DATA11__LCDIF_DATA11 0x79 326724ba675SRob Herring MX6UL_PAD_LCD_DATA12__LCDIF_DATA12 0x79 327724ba675SRob Herring MX6UL_PAD_LCD_DATA13__LCDIF_DATA13 0x79 328724ba675SRob Herring MX6UL_PAD_LCD_DATA14__LCDIF_DATA14 0x79 329724ba675SRob Herring MX6UL_PAD_LCD_DATA15__LCDIF_DATA15 0x79 330724ba675SRob Herring MX6UL_PAD_LCD_DATA16__LCDIF_DATA16 0x79 331724ba675SRob Herring MX6UL_PAD_LCD_DATA17__LCDIF_DATA17 0x79 332724ba675SRob Herring >; 333724ba675SRob Herring }; 334724ba675SRob Herring 335*a9c741d8SKrzysztof Kozlowski pinctrl_lcdif_clken: lcdifctrl-1-grp { 336724ba675SRob Herring fsl,pins = < 337724ba675SRob Herring MX6UL_PAD_LCD_CLK__LCDIF_CLK 0x17050 338724ba675SRob Herring MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE 0x79 339724ba675SRob Herring >; 340724ba675SRob Herring }; 341724ba675SRob Herring 342*a9c741d8SKrzysztof Kozlowski pinctrl_lcdif_hvsync: lcdifctrl-2-grp { 343724ba675SRob Herring fsl,pins = < 344724ba675SRob Herring MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC 0x79 345724ba675SRob Herring MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC 0x79 346724ba675SRob Herring >; 347724ba675SRob Herring }; 348724ba675SRob Herring 349724ba675SRob Herring pinctrl_pwm4: pwm4grp { 350724ba675SRob Herring fsl,pins = < 351724ba675SRob Herring MX6UL_PAD_GPIO1_IO05__PWM4_OUT 0x110b0 352724ba675SRob Herring >; 353724ba675SRob Herring }; 354724ba675SRob Herring 355724ba675SRob Herring pinctrl_pwm5: pwm5grp { 356724ba675SRob Herring fsl,pins = < 357724ba675SRob Herring MX6UL_PAD_NAND_DQS__PWM5_OUT 0x110b0 358724ba675SRob Herring >; 359724ba675SRob Herring }; 360724ba675SRob Herring 361724ba675SRob Herring pinctrl_sai2: sai2grp { 362724ba675SRob Herring fsl,pins = < 363724ba675SRob Herring MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA 0x11088 364724ba675SRob Herring MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA 0x11088 365724ba675SRob Herring MX6UL_PAD_JTAG_TMS__SAI2_MCLK 0x17088 366724ba675SRob Herring MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK 0x17088 367724ba675SRob Herring MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC 0x17088 368724ba675SRob Herring /* Interrupt */ 369724ba675SRob Herring MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07 0x10b0 370724ba675SRob Herring >; 371724ba675SRob Herring }; 372724ba675SRob Herring 373*a9c741d8SKrzysztof Kozlowski pinctrl_sai2_sleep: sai2-sleep-grp { 374724ba675SRob Herring fsl,pins = < 375724ba675SRob Herring MX6UL_PAD_JTAG_TRST_B__GPIO1_IO15 0x3000 376724ba675SRob Herring MX6UL_PAD_JTAG_TCK__GPIO1_IO14 0x3000 377724ba675SRob Herring MX6UL_PAD_JTAG_TMS__GPIO1_IO11 0x3000 378724ba675SRob Herring MX6UL_PAD_JTAG_TDO__GPIO1_IO12 0x3000 379724ba675SRob Herring /* Interrupt */ 380724ba675SRob Herring MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07 0x3000 381724ba675SRob Herring >; 382724ba675SRob Herring }; 383724ba675SRob Herring 384*a9c741d8SKrzysztof Kozlowski pinctrl_uart2_4wires: uart2-4wires-grp { 385724ba675SRob Herring fsl,pins = < 386724ba675SRob Herring MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX 0x1b0b1 387724ba675SRob Herring MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX 0x1b0b1 388724ba675SRob Herring MX6UL_PAD_UART2_CTS_B__UART2_DCE_CTS 0x1b0b1 389724ba675SRob Herring MX6UL_PAD_UART2_RTS_B__UART2_DCE_RTS 0x1b0b1 390724ba675SRob Herring >; 391724ba675SRob Herring }; 392724ba675SRob Herring 393*a9c741d8SKrzysztof Kozlowski pinctrl_uart3_2wires: uart3-2wires-grp { 394724ba675SRob Herring fsl,pins = < 395724ba675SRob Herring MX6UL_PAD_UART3_TX_DATA__UART3_DCE_TX 0x1b0b1 396724ba675SRob Herring MX6UL_PAD_UART3_RX_DATA__UART3_DCE_RX 0x1b0b1 397724ba675SRob Herring >; 398724ba675SRob Herring }; 399724ba675SRob Herring 400724ba675SRob Herring pinctrl_uart5: uart5grp { 401724ba675SRob Herring fsl,pins = < 402724ba675SRob Herring MX6UL_PAD_UART5_TX_DATA__UART5_DCE_TX 0x1b0b1 403724ba675SRob Herring MX6UL_PAD_UART5_RX_DATA__UART5_DCE_RX 0x1b0b1 404724ba675SRob Herring >; 405724ba675SRob Herring }; 406724ba675SRob Herring 407724ba675SRob Herring pinctrl_usdhc2: usdhc2grp { 408724ba675SRob Herring fsl,pins = < 409724ba675SRob Herring MX6UL_PAD_CSI_HSYNC__USDHC2_CMD 0x17059 410724ba675SRob Herring MX6UL_PAD_CSI_VSYNC__USDHC2_CLK 0x10039 411724ba675SRob Herring MX6UL_PAD_CSI_DATA00__USDHC2_DATA0 0x17059 412724ba675SRob Herring MX6UL_PAD_CSI_DATA01__USDHC2_DATA1 0x17059 413724ba675SRob Herring MX6UL_PAD_CSI_DATA02__USDHC2_DATA2 0x17059 414724ba675SRob Herring MX6UL_PAD_CSI_DATA03__USDHC2_DATA3 0x17059 415724ba675SRob Herring /* Mux selector between eMMC/SD# */ 416724ba675SRob Herring MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x79 417724ba675SRob Herring >; 418724ba675SRob Herring }; 419724ba675SRob Herring 420724ba675SRob Herring pinctrl_usbotg1: usbotg1grp { 421724ba675SRob Herring fsl,pins = < 422724ba675SRob Herring MX6UL_PAD_GPIO1_IO00__ANATOP_OTG1_ID 0x17059 423724ba675SRob Herring MX6UL_PAD_GPIO1_IO04__GPIO1_IO04 0x17059 424724ba675SRob Herring MX6UL_PAD_GPIO1_IO01__USB_OTG1_OC 0x17059 425724ba675SRob Herring >; 426724ba675SRob Herring }; 427724ba675SRob Herring}; 428