1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 OR X11 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright (C) 2016 Boundary Devices, Inc. 4*724ba675SRob Herring */ 5*724ba675SRob Herring 6*724ba675SRob Herring/dts-v1/; 7*724ba675SRob Herring 8*724ba675SRob Herring#include "imx6sx.dtsi" 9*724ba675SRob Herring 10*724ba675SRob Herring/ { 11*724ba675SRob Herring model = "Boundary Devices i.MX6 SoloX Nitrogen6sx Board"; 12*724ba675SRob Herring compatible = "boundary,imx6sx-nitrogen6sx", "fsl,imx6sx"; 13*724ba675SRob Herring 14*724ba675SRob Herring memory@80000000 { 15*724ba675SRob Herring device_type = "memory"; 16*724ba675SRob Herring reg = <0x80000000 0x40000000>; 17*724ba675SRob Herring }; 18*724ba675SRob Herring 19*724ba675SRob Herring backlight-lvds { 20*724ba675SRob Herring compatible = "pwm-backlight"; 21*724ba675SRob Herring pwms = <&pwm4 0 5000000>; 22*724ba675SRob Herring brightness-levels = <0 4 8 16 32 64 128 255>; 23*724ba675SRob Herring default-brightness-level = <6>; 24*724ba675SRob Herring power-supply = <®_3p3v>; 25*724ba675SRob Herring }; 26*724ba675SRob Herring 27*724ba675SRob Herring reg_1p8v: regulator-1p8v { 28*724ba675SRob Herring compatible = "regulator-fixed"; 29*724ba675SRob Herring regulator-name = "1P8V"; 30*724ba675SRob Herring regulator-min-microvolt = <1800000>; 31*724ba675SRob Herring regulator-max-microvolt = <1800000>; 32*724ba675SRob Herring regulator-always-on; 33*724ba675SRob Herring }; 34*724ba675SRob Herring 35*724ba675SRob Herring reg_3p3v: regulator-3p3v { 36*724ba675SRob Herring compatible = "regulator-fixed"; 37*724ba675SRob Herring regulator-name = "3P3V"; 38*724ba675SRob Herring regulator-min-microvolt = <3300000>; 39*724ba675SRob Herring regulator-max-microvolt = <3300000>; 40*724ba675SRob Herring regulator-always-on; 41*724ba675SRob Herring }; 42*724ba675SRob Herring 43*724ba675SRob Herring reg_can1_3v3: regulator-can1-3v3 { 44*724ba675SRob Herring compatible = "regulator-fixed"; 45*724ba675SRob Herring regulator-name = "can1-3v3"; 46*724ba675SRob Herring regulator-min-microvolt = <3300000>; 47*724ba675SRob Herring regulator-max-microvolt = <3300000>; 48*724ba675SRob Herring gpio = <&gpio4 27 GPIO_ACTIVE_LOW>; 49*724ba675SRob Herring }; 50*724ba675SRob Herring 51*724ba675SRob Herring reg_can2_3v3: regulator-can2-3v3 { 52*724ba675SRob Herring compatible = "regulator-fixed"; 53*724ba675SRob Herring regulator-name = "can2-3v3"; 54*724ba675SRob Herring regulator-min-microvolt = <3300000>; 55*724ba675SRob Herring regulator-max-microvolt = <3300000>; 56*724ba675SRob Herring gpio = <&gpio4 24 GPIO_ACTIVE_LOW>; 57*724ba675SRob Herring }; 58*724ba675SRob Herring 59*724ba675SRob Herring reg_usb_otg1_vbus: regulator-usb-otg1-vbus { 60*724ba675SRob Herring pinctrl-names = "default"; 61*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg1_vbus>; 62*724ba675SRob Herring compatible = "regulator-fixed"; 63*724ba675SRob Herring regulator-name = "usb_otg1_vbus"; 64*724ba675SRob Herring regulator-min-microvolt = <5000000>; 65*724ba675SRob Herring regulator-max-microvolt = <5000000>; 66*724ba675SRob Herring gpio = <&gpio1 9 GPIO_ACTIVE_HIGH>; 67*724ba675SRob Herring enable-active-high; 68*724ba675SRob Herring }; 69*724ba675SRob Herring 70*724ba675SRob Herring reg_wlan: regulator-wlan { 71*724ba675SRob Herring pinctrl-names = "default"; 72*724ba675SRob Herring pinctrl-0 = <&pinctrl_reg_wlan>; 73*724ba675SRob Herring compatible = "regulator-fixed"; 74*724ba675SRob Herring clocks = <&clks IMX6SX_CLK_CKO>; 75*724ba675SRob Herring clock-names = "slow"; 76*724ba675SRob Herring regulator-name = "wlan-en"; 77*724ba675SRob Herring regulator-min-microvolt = <3300000>; 78*724ba675SRob Herring regulator-max-microvolt = <3300000>; 79*724ba675SRob Herring startup-delay-us = <70000>; 80*724ba675SRob Herring gpio = <&gpio7 6 GPIO_ACTIVE_HIGH>; 81*724ba675SRob Herring enable-active-high; 82*724ba675SRob Herring }; 83*724ba675SRob Herring 84*724ba675SRob Herring sound { 85*724ba675SRob Herring compatible = "fsl,imx-audio-sgtl5000"; 86*724ba675SRob Herring model = "imx6sx-nitrogen6sx-sgtl5000"; 87*724ba675SRob Herring cpu-dai = <&ssi1>; 88*724ba675SRob Herring audio-codec = <&codec>; 89*724ba675SRob Herring audio-routing = 90*724ba675SRob Herring "MIC_IN", "Mic Jack", 91*724ba675SRob Herring "Mic Jack", "Mic Bias", 92*724ba675SRob Herring "Headphone Jack", "HP_OUT"; 93*724ba675SRob Herring mux-int-port = <1>; 94*724ba675SRob Herring mux-ext-port = <5>; 95*724ba675SRob Herring }; 96*724ba675SRob Herring}; 97*724ba675SRob Herring 98*724ba675SRob Herring&audmux { 99*724ba675SRob Herring pinctrl-names = "default"; 100*724ba675SRob Herring pinctrl-0 = <&pinctrl_audmux>; 101*724ba675SRob Herring status = "okay"; 102*724ba675SRob Herring}; 103*724ba675SRob Herring 104*724ba675SRob Herring&ecspi1 { 105*724ba675SRob Herring cs-gpios = <&gpio2 16 GPIO_ACTIVE_LOW>; 106*724ba675SRob Herring pinctrl-names = "default"; 107*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi1>; 108*724ba675SRob Herring status = "okay"; 109*724ba675SRob Herring 110*724ba675SRob Herring flash: flash@0 { 111*724ba675SRob Herring compatible = "microchip,sst25vf016b"; 112*724ba675SRob Herring spi-max-frequency = <20000000>; 113*724ba675SRob Herring reg = <0>; 114*724ba675SRob Herring #address-cells = <1>; 115*724ba675SRob Herring #size-cells = <1>; 116*724ba675SRob Herring 117*724ba675SRob Herring partition@0 { 118*724ba675SRob Herring label = "U-Boot"; 119*724ba675SRob Herring reg = <0x0 0xc0000>; 120*724ba675SRob Herring read-only; 121*724ba675SRob Herring }; 122*724ba675SRob Herring 123*724ba675SRob Herring partition@c0000 { 124*724ba675SRob Herring label = "env"; 125*724ba675SRob Herring reg = <0xc0000 0x2000>; 126*724ba675SRob Herring read-only; 127*724ba675SRob Herring }; 128*724ba675SRob Herring 129*724ba675SRob Herring partition@c2000 { 130*724ba675SRob Herring label = "Kernel"; 131*724ba675SRob Herring reg = <0xc2000 0x11e000>; 132*724ba675SRob Herring }; 133*724ba675SRob Herring 134*724ba675SRob Herring partition@1e0000 { 135*724ba675SRob Herring label = "M4"; 136*724ba675SRob Herring reg = <0x1e0000 0x20000>; 137*724ba675SRob Herring }; 138*724ba675SRob Herring }; 139*724ba675SRob Herring}; 140*724ba675SRob Herring 141*724ba675SRob Herring&fec1 { 142*724ba675SRob Herring pinctrl-names = "default"; 143*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet1>; 144*724ba675SRob Herring phy-mode = "rgmii"; 145*724ba675SRob Herring phy-handle = <ðphy1>; 146*724ba675SRob Herring phy-supply = <®_3p3v>; 147*724ba675SRob Herring fsl,magic-packet; 148*724ba675SRob Herring status = "okay"; 149*724ba675SRob Herring 150*724ba675SRob Herring mdio { 151*724ba675SRob Herring #address-cells = <1>; 152*724ba675SRob Herring #size-cells = <0>; 153*724ba675SRob Herring 154*724ba675SRob Herring ethphy1: ethernet-phy@4 { 155*724ba675SRob Herring reg = <4>; 156*724ba675SRob Herring }; 157*724ba675SRob Herring 158*724ba675SRob Herring ethphy2: ethernet-phy@5 { 159*724ba675SRob Herring reg = <5>; 160*724ba675SRob Herring }; 161*724ba675SRob Herring }; 162*724ba675SRob Herring}; 163*724ba675SRob Herring 164*724ba675SRob Herring&fec2 { 165*724ba675SRob Herring pinctrl-names = "default"; 166*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet2>; 167*724ba675SRob Herring phy-mode = "rgmii"; 168*724ba675SRob Herring phy-handle = <ðphy2>; 169*724ba675SRob Herring phy-supply = <®_3p3v>; 170*724ba675SRob Herring fsl,magic-packet; 171*724ba675SRob Herring status = "okay"; 172*724ba675SRob Herring}; 173*724ba675SRob Herring 174*724ba675SRob Herring&flexcan1 { 175*724ba675SRob Herring pinctrl-names = "default"; 176*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan1>; 177*724ba675SRob Herring xceiver-supply = <®_can1_3v3>; 178*724ba675SRob Herring status = "okay"; 179*724ba675SRob Herring}; 180*724ba675SRob Herring 181*724ba675SRob Herring&flexcan2 { 182*724ba675SRob Herring pinctrl-names = "default"; 183*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan2>; 184*724ba675SRob Herring xceiver-supply = <®_can2_3v3>; 185*724ba675SRob Herring status = "okay"; 186*724ba675SRob Herring}; 187*724ba675SRob Herring 188*724ba675SRob Herring&i2c1 { 189*724ba675SRob Herring clock-frequency = <100000>; 190*724ba675SRob Herring pinctrl-names = "default"; 191*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 192*724ba675SRob Herring status = "okay"; 193*724ba675SRob Herring 194*724ba675SRob Herring codec: sgtl5000@a { 195*724ba675SRob Herring compatible = "fsl,sgtl5000"; 196*724ba675SRob Herring pinctrl-names = "default"; 197*724ba675SRob Herring pinctrl-0 = <&pinctrl_sgtl5000>; 198*724ba675SRob Herring reg = <0x0a>; 199*724ba675SRob Herring clocks = <&clks IMX6SX_CLK_CKO2>; 200*724ba675SRob Herring VDDA-supply = <®_1p8v>; 201*724ba675SRob Herring VDDIO-supply = <®_1p8v>; 202*724ba675SRob Herring VDDD-supply = <®_1p8v>; 203*724ba675SRob Herring assigned-clocks = <&clks IMX6SX_CLK_CKO2_SEL>, 204*724ba675SRob Herring <&clks IMX6SX_CLK_CKO2>; 205*724ba675SRob Herring assigned-clock-parents = <&clks IMX6SX_CLK_OSC>; 206*724ba675SRob Herring assigned-clock-rates = <0>, <24000000>; 207*724ba675SRob Herring }; 208*724ba675SRob Herring}; 209*724ba675SRob Herring 210*724ba675SRob Herring&i2c2 { 211*724ba675SRob Herring clock-frequency = <100000>; 212*724ba675SRob Herring pinctrl-names = "default"; 213*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c2>; 214*724ba675SRob Herring status = "okay"; 215*724ba675SRob Herring}; 216*724ba675SRob Herring 217*724ba675SRob Herring&i2c3 { 218*724ba675SRob Herring clock-frequency = <100000>; 219*724ba675SRob Herring pinctrl-names = "default"; 220*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c3>; 221*724ba675SRob Herring status = "okay"; 222*724ba675SRob Herring}; 223*724ba675SRob Herring 224*724ba675SRob Herring&pcie { 225*724ba675SRob Herring pinctrl-names = "default"; 226*724ba675SRob Herring pinctrl-0 = <&pinctrl_pcie>; 227*724ba675SRob Herring reset-gpio = <&gpio4 10 GPIO_ACTIVE_LOW>; 228*724ba675SRob Herring status = "okay"; 229*724ba675SRob Herring}; 230*724ba675SRob Herring 231*724ba675SRob Herring&pwm4 { 232*724ba675SRob Herring #pwm-cells = <2>; 233*724ba675SRob Herring pinctrl-names = "default"; 234*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm4>; 235*724ba675SRob Herring status = "okay"; 236*724ba675SRob Herring}; 237*724ba675SRob Herring 238*724ba675SRob Herring&ssi1 { 239*724ba675SRob Herring status = "okay"; 240*724ba675SRob Herring}; 241*724ba675SRob Herring 242*724ba675SRob Herring&uart1 { 243*724ba675SRob Herring pinctrl-names = "default"; 244*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1>; 245*724ba675SRob Herring status = "okay"; 246*724ba675SRob Herring}; 247*724ba675SRob Herring 248*724ba675SRob Herring&uart2 { 249*724ba675SRob Herring pinctrl-names = "default"; 250*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2>; 251*724ba675SRob Herring status = "okay"; 252*724ba675SRob Herring}; 253*724ba675SRob Herring 254*724ba675SRob Herring&uart3 { 255*724ba675SRob Herring pinctrl-names = "default"; 256*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3>; 257*724ba675SRob Herring uart-has-rtscts; 258*724ba675SRob Herring status = "okay"; 259*724ba675SRob Herring}; 260*724ba675SRob Herring 261*724ba675SRob Herring&uart5 { 262*724ba675SRob Herring pinctrl-names = "default"; 263*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart5>; 264*724ba675SRob Herring status = "okay"; 265*724ba675SRob Herring}; 266*724ba675SRob Herring 267*724ba675SRob Herring&usbotg1 { 268*724ba675SRob Herring vbus-supply = <®_usb_otg1_vbus>; 269*724ba675SRob Herring pinctrl-names = "default"; 270*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg1>; 271*724ba675SRob Herring status = "okay"; 272*724ba675SRob Herring}; 273*724ba675SRob Herring 274*724ba675SRob Herring&usbotg2 { 275*724ba675SRob Herring pinctrl-names = "default"; 276*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg2>; 277*724ba675SRob Herring dr_mode = "host"; 278*724ba675SRob Herring disable-over-current; 279*724ba675SRob Herring reset-gpios = <&gpio4 26 GPIO_ACTIVE_LOW>; 280*724ba675SRob Herring status = "okay"; 281*724ba675SRob Herring}; 282*724ba675SRob Herring 283*724ba675SRob Herring&usdhc2 { 284*724ba675SRob Herring pinctrl-names = "default"; 285*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 286*724ba675SRob Herring bus-width = <4>; 287*724ba675SRob Herring cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>; 288*724ba675SRob Herring keep-power-in-suspend; 289*724ba675SRob Herring wakeup-source; 290*724ba675SRob Herring status = "okay"; 291*724ba675SRob Herring}; 292*724ba675SRob Herring 293*724ba675SRob Herring&usdhc3 { 294*724ba675SRob Herring #address-cells = <1>; 295*724ba675SRob Herring #size-cells = <0>; 296*724ba675SRob Herring pinctrl-names = "default"; 297*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 298*724ba675SRob Herring bus-width = <4>; 299*724ba675SRob Herring non-removable; 300*724ba675SRob Herring keep-power-in-suspend; 301*724ba675SRob Herring vmmc-supply = <®_wlan>; 302*724ba675SRob Herring cap-power-off-card; 303*724ba675SRob Herring cap-sdio-irq; 304*724ba675SRob Herring status = "okay"; 305*724ba675SRob Herring 306*724ba675SRob Herring brcmf: wifi@1 { 307*724ba675SRob Herring reg = <1>; 308*724ba675SRob Herring compatible = "brcm,bcm4329-fmac"; 309*724ba675SRob Herring interrupt-parent = <&gpio7>; 310*724ba675SRob Herring interrupts = <7 IRQ_TYPE_LEVEL_LOW>; 311*724ba675SRob Herring }; 312*724ba675SRob Herring 313*724ba675SRob Herring wlcore: wlcore@2 { 314*724ba675SRob Herring compatible = "ti,wl1271"; 315*724ba675SRob Herring reg = <2>; 316*724ba675SRob Herring interrupt-parent = <&gpio7>; 317*724ba675SRob Herring interrupts = <7 IRQ_TYPE_LEVEL_LOW>; 318*724ba675SRob Herring ref-clock-frequency = <38400000>; 319*724ba675SRob Herring }; 320*724ba675SRob Herring}; 321*724ba675SRob Herring 322*724ba675SRob Herring&usdhc4 { 323*724ba675SRob Herring pinctrl-names = "default", "state_100mhz", "state_200mhz"; 324*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc4_50mhz>; 325*724ba675SRob Herring pinctrl-1 = <&pinctrl_usdhc4_100mhz>; 326*724ba675SRob Herring pinctrl-2 = <&pinctrl_usdhc4_200mhz>; 327*724ba675SRob Herring bus-width = <8>; 328*724ba675SRob Herring non-removable; 329*724ba675SRob Herring vmmc-supply = <®_1p8v>; 330*724ba675SRob Herring keep-power-in-suspend; 331*724ba675SRob Herring status = "okay"; 332*724ba675SRob Herring}; 333*724ba675SRob Herring 334*724ba675SRob Herring&iomuxc { 335*724ba675SRob Herring pinctrl-names = "default"; 336*724ba675SRob Herring pinctrl-0 = <&pinctrl_hog>; 337*724ba675SRob Herring 338*724ba675SRob Herring pinctrl_audmux: audmuxgrp { 339*724ba675SRob Herring fsl,pins = < 340*724ba675SRob Herring MX6SX_PAD_SD1_DATA0__AUDMUX_AUD5_RXD 0x1b0b0 341*724ba675SRob Herring MX6SX_PAD_SD1_DATA1__AUDMUX_AUD5_TXC 0x1b0b0 342*724ba675SRob Herring MX6SX_PAD_SD1_DATA2__AUDMUX_AUD5_TXFS 0x1b0b0 343*724ba675SRob Herring MX6SX_PAD_SD1_DATA3__AUDMUX_AUD5_TXD 0x1b0b0 344*724ba675SRob Herring >; 345*724ba675SRob Herring }; 346*724ba675SRob Herring 347*724ba675SRob Herring pinctrl_ecspi1: ecspi1grp { 348*724ba675SRob Herring fsl,pins = < 349*724ba675SRob Herring MX6SX_PAD_KEY_COL1__ECSPI1_MISO 0x100b1 350*724ba675SRob Herring MX6SX_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1 351*724ba675SRob Herring MX6SX_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1 352*724ba675SRob Herring MX6SX_PAD_KEY_ROW1__GPIO2_IO_16 0x0b0b1 353*724ba675SRob Herring >; 354*724ba675SRob Herring }; 355*724ba675SRob Herring 356*724ba675SRob Herring pinctrl_enet1: enet1grp { 357*724ba675SRob Herring fsl,pins = < 358*724ba675SRob Herring MX6SX_PAD_ENET1_MDIO__ENET1_MDIO 0x1b0b0 359*724ba675SRob Herring MX6SX_PAD_ENET1_MDC__ENET1_MDC 0x1b0b0 360*724ba675SRob Herring MX6SX_PAD_RGMII1_TD0__ENET1_TX_DATA_0 0x30b1 361*724ba675SRob Herring MX6SX_PAD_RGMII1_TD1__ENET1_TX_DATA_1 0x30b1 362*724ba675SRob Herring MX6SX_PAD_RGMII1_TD2__ENET1_TX_DATA_2 0x30b1 363*724ba675SRob Herring MX6SX_PAD_RGMII1_TD3__ENET1_TX_DATA_3 0x30b1 364*724ba675SRob Herring MX6SX_PAD_RGMII1_TXC__ENET1_RGMII_TXC 0x30b1 365*724ba675SRob Herring MX6SX_PAD_RGMII1_TX_CTL__ENET1_TX_EN 0x30b1 366*724ba675SRob Herring MX6SX_PAD_RGMII1_RD0__ENET1_RX_DATA_0 0x3081 367*724ba675SRob Herring MX6SX_PAD_RGMII1_RD1__ENET1_RX_DATA_1 0x3081 368*724ba675SRob Herring MX6SX_PAD_RGMII1_RX_CTL__ENET1_RX_EN 0x3081 369*724ba675SRob Herring MX6SX_PAD_RGMII1_RD2__ENET1_RX_DATA_2 0x3081 370*724ba675SRob Herring MX6SX_PAD_RGMII1_RD3__ENET1_RX_DATA_3 0x3081 371*724ba675SRob Herring MX6SX_PAD_RGMII1_RXC__ENET1_RX_CLK 0x3081 372*724ba675SRob Herring MX6SX_PAD_ENET2_CRS__GPIO2_IO_7 0xb0b0 373*724ba675SRob Herring MX6SX_PAD_ENET1_RX_CLK__GPIO2_IO_4 0xb0b0 374*724ba675SRob Herring MX6SX_PAD_ENET1_TX_CLK__GPIO2_IO_5 0xb0b0 375*724ba675SRob Herring >; 376*724ba675SRob Herring }; 377*724ba675SRob Herring 378*724ba675SRob Herring pinctrl_enet2: enet2grp { 379*724ba675SRob Herring fsl,pins = < 380*724ba675SRob Herring MX6SX_PAD_RGMII2_TD0__ENET2_TX_DATA_0 0x30b1 381*724ba675SRob Herring MX6SX_PAD_RGMII2_TD1__ENET2_TX_DATA_1 0x30b1 382*724ba675SRob Herring MX6SX_PAD_RGMII2_TD2__ENET2_TX_DATA_2 0x30b1 383*724ba675SRob Herring MX6SX_PAD_RGMII2_TD3__ENET2_TX_DATA_3 0x30b1 384*724ba675SRob Herring MX6SX_PAD_RGMII2_TXC__ENET2_RGMII_TXC 0x30b1 385*724ba675SRob Herring MX6SX_PAD_RGMII2_TX_CTL__ENET2_TX_EN 0x30b1 386*724ba675SRob Herring MX6SX_PAD_RGMII2_RD0__ENET2_RX_DATA_0 0x3081 387*724ba675SRob Herring MX6SX_PAD_RGMII2_RD1__ENET2_RX_DATA_1 0x3081 388*724ba675SRob Herring MX6SX_PAD_RGMII2_RX_CTL__ENET2_RX_EN 0x3081 389*724ba675SRob Herring MX6SX_PAD_RGMII2_RD2__ENET2_RX_DATA_2 0x3081 390*724ba675SRob Herring MX6SX_PAD_RGMII2_RD3__ENET2_RX_DATA_3 0x3081 391*724ba675SRob Herring MX6SX_PAD_RGMII2_RXC__ENET2_RX_CLK 0x3081 392*724ba675SRob Herring MX6SX_PAD_ENET2_COL__GPIO2_IO_6 0xb0b0 393*724ba675SRob Herring MX6SX_PAD_ENET2_RX_CLK__GPIO2_IO_8 0xb0b0 394*724ba675SRob Herring MX6SX_PAD_ENET2_TX_CLK__GPIO2_IO_9 0xb0b0 395*724ba675SRob Herring >; 396*724ba675SRob Herring }; 397*724ba675SRob Herring 398*724ba675SRob Herring pinctrl_flexcan1: flexcan1grp { 399*724ba675SRob Herring fsl,pins = < 400*724ba675SRob Herring MX6SX_PAD_QSPI1B_DQS__CAN1_TX 0x1b0b0 401*724ba675SRob Herring MX6SX_PAD_QSPI1A_SS1_B__CAN1_RX 0x1b0b0 402*724ba675SRob Herring MX6SX_PAD_QSPI1B_DATA3__GPIO4_IO_27 0x1b0b0 403*724ba675SRob Herring MX6SX_PAD_QSPI1B_DATA3__GPIO4_IO_27 0x0b0b0 404*724ba675SRob Herring >; 405*724ba675SRob Herring }; 406*724ba675SRob Herring 407*724ba675SRob Herring pinctrl_flexcan2: flexcan2grp { 408*724ba675SRob Herring fsl,pins = < 409*724ba675SRob Herring MX6SX_PAD_QSPI1A_DQS__CAN2_TX 0x1b0b0 410*724ba675SRob Herring MX6SX_PAD_QSPI1B_SS1_B__CAN2_RX 0x1b0b0 411*724ba675SRob Herring MX6SX_PAD_QSPI1B_DATA0__GPIO4_IO_24 0x0b0b0 412*724ba675SRob Herring >; 413*724ba675SRob Herring }; 414*724ba675SRob Herring 415*724ba675SRob Herring pinctrl_hog: hoggrp { 416*724ba675SRob Herring fsl,pins = < 417*724ba675SRob Herring MX6SX_PAD_NAND_CE0_B__GPIO4_IO_1 0x1b0b0 418*724ba675SRob Herring MX6SX_PAD_NAND_CLE__GPIO4_IO_3 0x1b0b0 419*724ba675SRob Herring MX6SX_PAD_NAND_RE_B__GPIO4_IO_12 0x1b0b0 420*724ba675SRob Herring MX6SX_PAD_NAND_WE_B__GPIO4_IO_14 0x1b0b0 421*724ba675SRob Herring MX6SX_PAD_NAND_WP_B__GPIO4_IO_15 0x1b0b0 422*724ba675SRob Herring MX6SX_PAD_NAND_READY_B__GPIO4_IO_13 0x1b0b0 423*724ba675SRob Herring MX6SX_PAD_QSPI1A_DATA0__GPIO4_IO_16 0x1b0b0 424*724ba675SRob Herring MX6SX_PAD_QSPI1A_DATA1__GPIO4_IO_17 0x1b0b0 425*724ba675SRob Herring MX6SX_PAD_QSPI1A_DATA2__GPIO4_IO_18 0x1b0b0 426*724ba675SRob Herring MX6SX_PAD_QSPI1A_DATA3__GPIO4_IO_19 0x1b0b0 427*724ba675SRob Herring MX6SX_PAD_SD1_CMD__CCM_CLKO1 0x000b0 428*724ba675SRob Herring MX6SX_PAD_SD3_DATA5__GPIO7_IO_7 0x1b0b0 429*724ba675SRob Herring /* Test points */ 430*724ba675SRob Herring MX6SX_PAD_NAND_DATA04__GPIO4_IO_8 0x1b0b0 431*724ba675SRob Herring MX6SX_PAD_QSPI1B_DATA1__GPIO4_IO_25 0x1b0b0 432*724ba675SRob Herring >; 433*724ba675SRob Herring }; 434*724ba675SRob Herring 435*724ba675SRob Herring pinctrl_i2c1: i2c1grp { 436*724ba675SRob Herring fsl,pins = < 437*724ba675SRob Herring MX6SX_PAD_GPIO1_IO00__I2C1_SCL 0x4001b8b1 438*724ba675SRob Herring MX6SX_PAD_GPIO1_IO01__I2C1_SDA 0x4001b8b1 439*724ba675SRob Herring >; 440*724ba675SRob Herring }; 441*724ba675SRob Herring 442*724ba675SRob Herring pinctrl_i2c2: i2c2grp { 443*724ba675SRob Herring fsl,pins = < 444*724ba675SRob Herring MX6SX_PAD_GPIO1_IO02__I2C2_SCL 0x4001b8b1 445*724ba675SRob Herring MX6SX_PAD_GPIO1_IO03__I2C2_SDA 0x4001b8b1 446*724ba675SRob Herring >; 447*724ba675SRob Herring }; 448*724ba675SRob Herring 449*724ba675SRob Herring pinctrl_i2c3: i2c3grp { 450*724ba675SRob Herring fsl,pins = < 451*724ba675SRob Herring MX6SX_PAD_KEY_COL4__I2C3_SCL 0x4001b8b1 452*724ba675SRob Herring MX6SX_PAD_KEY_ROW4__I2C3_SDA 0x4001b8b1 453*724ba675SRob Herring >; 454*724ba675SRob Herring }; 455*724ba675SRob Herring 456*724ba675SRob Herring pinctrl_pcie: pciegrp { 457*724ba675SRob Herring fsl,pins = < 458*724ba675SRob Herring MX6SX_PAD_NAND_DATA05__GPIO4_IO_9 0xb0b0 459*724ba675SRob Herring MX6SX_PAD_NAND_DATA06__GPIO4_IO_10 0xb0b0 460*724ba675SRob Herring MX6SX_PAD_NAND_DATA07__GPIO4_IO_11 0xb0b0 461*724ba675SRob Herring >; 462*724ba675SRob Herring }; 463*724ba675SRob Herring 464*724ba675SRob Herring pinctrl_pwm4: pwm4grp { 465*724ba675SRob Herring fsl,pins = < 466*724ba675SRob Herring MX6SX_PAD_GPIO1_IO13__PWM4_OUT 0x110b0 467*724ba675SRob Herring >; 468*724ba675SRob Herring }; 469*724ba675SRob Herring 470*724ba675SRob Herring pinctrl_reg_wlan: reg-wlangrp { 471*724ba675SRob Herring fsl,pins = < 472*724ba675SRob Herring MX6SX_PAD_SD3_DATA4__GPIO7_IO_6 0x1b0b0 473*724ba675SRob Herring MX6SX_PAD_GPIO1_IO11__CCM_CLKO1 0x000b0 474*724ba675SRob Herring >; 475*724ba675SRob Herring }; 476*724ba675SRob Herring 477*724ba675SRob Herring pinctrl_sgtl5000: sgtl5000grp { 478*724ba675SRob Herring fsl,pins = < 479*724ba675SRob Herring MX6SX_PAD_GPIO1_IO12__CCM_CLKO2 0x000b0 480*724ba675SRob Herring MX6SX_PAD_ENET1_COL__GPIO2_IO_0 0x1b0b0 481*724ba675SRob Herring MX6SX_PAD_ENET1_CRS__GPIO2_IO_1 0x1b0b0 482*724ba675SRob Herring MX6SX_PAD_QSPI1A_SS0_B__GPIO4_IO_22 0xb0b0 483*724ba675SRob Herring >; 484*724ba675SRob Herring }; 485*724ba675SRob Herring 486*724ba675SRob Herring pinctrl_uart1: uart1grp { 487*724ba675SRob Herring fsl,pins = < 488*724ba675SRob Herring MX6SX_PAD_GPIO1_IO04__UART1_DCE_TX 0x1b0b1 489*724ba675SRob Herring MX6SX_PAD_GPIO1_IO05__UART1_DCE_RX 0x1b0b1 490*724ba675SRob Herring >; 491*724ba675SRob Herring }; 492*724ba675SRob Herring 493*724ba675SRob Herring pinctrl_uart2: uart2grp { 494*724ba675SRob Herring fsl,pins = < 495*724ba675SRob Herring MX6SX_PAD_GPIO1_IO06__UART2_DCE_TX 0x1b0b1 496*724ba675SRob Herring MX6SX_PAD_GPIO1_IO07__UART2_DCE_RX 0x1b0b1 497*724ba675SRob Herring >; 498*724ba675SRob Herring }; 499*724ba675SRob Herring 500*724ba675SRob Herring pinctrl_uart3: uart3grp { 501*724ba675SRob Herring fsl,pins = < 502*724ba675SRob Herring MX6SX_PAD_QSPI1B_SS0_B__UART3_DCE_TX 0x1b0b1 503*724ba675SRob Herring MX6SX_PAD_QSPI1B_SCLK__UART3_DCE_RX 0x1b0b1 504*724ba675SRob Herring >; 505*724ba675SRob Herring }; 506*724ba675SRob Herring 507*724ba675SRob Herring pinctrl_uart5: uart5grp { 508*724ba675SRob Herring fsl,pins = < 509*724ba675SRob Herring MX6SX_PAD_KEY_COL3__UART5_DCE_TX 0x1b0b1 510*724ba675SRob Herring MX6SX_PAD_KEY_ROW3__UART5_DCE_RX 0x1b0b1 511*724ba675SRob Herring MX6SX_PAD_SD3_DATA6__UART3_DCE_RTS 0x1b0b1 512*724ba675SRob Herring MX6SX_PAD_SD3_DATA7__UART3_DCE_CTS 0x1b0b1 513*724ba675SRob Herring >; 514*724ba675SRob Herring }; 515*724ba675SRob Herring 516*724ba675SRob Herring pinctrl_usbotg1: usbotg1grp { 517*724ba675SRob Herring fsl,pins = < 518*724ba675SRob Herring MX6SX_PAD_GPIO1_IO08__USB_OTG1_OC 0x1b0b0 519*724ba675SRob Herring MX6SX_PAD_GPIO1_IO10__ANATOP_OTG1_ID 0x170b1 520*724ba675SRob Herring >; 521*724ba675SRob Herring }; 522*724ba675SRob Herring 523*724ba675SRob Herring pinctrl_usbotg1_vbus: usbotg1-vbusgrp { 524*724ba675SRob Herring fsl,pins = < 525*724ba675SRob Herring MX6SX_PAD_GPIO1_IO09__GPIO1_IO_9 0x1b0b0 526*724ba675SRob Herring >; 527*724ba675SRob Herring }; 528*724ba675SRob Herring 529*724ba675SRob Herring pinctrl_usbotg2: usbotg2grp { 530*724ba675SRob Herring fsl,pins = < 531*724ba675SRob Herring MX6SX_PAD_QSPI1B_DATA2__GPIO4_IO_26 0xb0b0 532*724ba675SRob Herring >; 533*724ba675SRob Herring }; 534*724ba675SRob Herring 535*724ba675SRob Herring pinctrl_usdhc2: usdhc2grp { 536*724ba675SRob Herring fsl,pins = < 537*724ba675SRob Herring MX6SX_PAD_SD2_CMD__USDHC2_CMD 0x17059 538*724ba675SRob Herring MX6SX_PAD_SD2_CLK__USDHC2_CLK 0x10059 539*724ba675SRob Herring MX6SX_PAD_SD2_DATA0__USDHC2_DATA0 0x17059 540*724ba675SRob Herring MX6SX_PAD_SD2_DATA1__USDHC2_DATA1 0x17059 541*724ba675SRob Herring MX6SX_PAD_SD2_DATA2__USDHC2_DATA2 0x17059 542*724ba675SRob Herring MX6SX_PAD_SD2_DATA3__USDHC2_DATA3 0x17059 543*724ba675SRob Herring MX6SX_PAD_KEY_COL2__GPIO2_IO_12 0x1b0b0 544*724ba675SRob Herring >; 545*724ba675SRob Herring }; 546*724ba675SRob Herring 547*724ba675SRob Herring pinctrl_usdhc3: usdhc3grp { 548*724ba675SRob Herring fsl,pins = < 549*724ba675SRob Herring MX6SX_PAD_SD3_CLK__USDHC3_CLK 0x10071 550*724ba675SRob Herring MX6SX_PAD_SD3_CMD__USDHC3_CMD 0x17071 551*724ba675SRob Herring MX6SX_PAD_SD3_DATA0__USDHC3_DATA0 0x17071 552*724ba675SRob Herring MX6SX_PAD_SD3_DATA1__USDHC3_DATA1 0x17071 553*724ba675SRob Herring MX6SX_PAD_SD3_DATA2__USDHC3_DATA2 0x17071 554*724ba675SRob Herring MX6SX_PAD_SD3_DATA3__USDHC3_DATA3 0x17071 555*724ba675SRob Herring >; 556*724ba675SRob Herring }; 557*724ba675SRob Herring 558*724ba675SRob Herring pinctrl_usdhc4_50mhz: usdhc4-50mhzgrp { 559*724ba675SRob Herring fsl,pins = < 560*724ba675SRob Herring MX6SX_PAD_SD4_CLK__USDHC4_CLK 0x10071 561*724ba675SRob Herring MX6SX_PAD_SD4_CMD__USDHC4_CMD 0x17071 562*724ba675SRob Herring MX6SX_PAD_SD4_RESET_B__USDHC4_RESET_B 0x17071 563*724ba675SRob Herring MX6SX_PAD_SD4_DATA0__USDHC4_DATA0 0x17071 564*724ba675SRob Herring MX6SX_PAD_SD4_DATA1__USDHC4_DATA1 0x17071 565*724ba675SRob Herring MX6SX_PAD_SD4_DATA2__USDHC4_DATA2 0x17071 566*724ba675SRob Herring MX6SX_PAD_SD4_DATA3__USDHC4_DATA3 0x17071 567*724ba675SRob Herring MX6SX_PAD_SD4_DATA4__USDHC4_DATA4 0x17071 568*724ba675SRob Herring MX6SX_PAD_SD4_DATA5__USDHC4_DATA5 0x17071 569*724ba675SRob Herring MX6SX_PAD_SD4_DATA6__USDHC4_DATA6 0x17071 570*724ba675SRob Herring MX6SX_PAD_SD4_DATA7__USDHC4_DATA7 0x17071 571*724ba675SRob Herring >; 572*724ba675SRob Herring }; 573*724ba675SRob Herring 574*724ba675SRob Herring pinctrl_usdhc4_100mhz: usdhc4-100mhzgrp { 575*724ba675SRob Herring fsl,pins = < 576*724ba675SRob Herring MX6SX_PAD_SD4_CLK__USDHC4_CLK 0x100b9 577*724ba675SRob Herring MX6SX_PAD_SD4_CMD__USDHC4_CMD 0x170b9 578*724ba675SRob Herring MX6SX_PAD_SD4_DATA0__USDHC4_DATA0 0x170b9 579*724ba675SRob Herring MX6SX_PAD_SD4_DATA1__USDHC4_DATA1 0x170b9 580*724ba675SRob Herring MX6SX_PAD_SD4_DATA2__USDHC4_DATA2 0x170b9 581*724ba675SRob Herring MX6SX_PAD_SD4_DATA3__USDHC4_DATA3 0x170b9 582*724ba675SRob Herring MX6SX_PAD_SD4_DATA4__USDHC4_DATA4 0x170b9 583*724ba675SRob Herring MX6SX_PAD_SD4_DATA5__USDHC4_DATA5 0x170b9 584*724ba675SRob Herring MX6SX_PAD_SD4_DATA6__USDHC4_DATA6 0x170b9 585*724ba675SRob Herring MX6SX_PAD_SD4_DATA7__USDHC4_DATA7 0x170b9 586*724ba675SRob Herring >; 587*724ba675SRob Herring }; 588*724ba675SRob Herring 589*724ba675SRob Herring pinctrl_usdhc4_200mhz: usdhc4-200mhzgrp { 590*724ba675SRob Herring fsl,pins = < 591*724ba675SRob Herring MX6SX_PAD_SD4_CLK__USDHC4_CLK 0x100f9 592*724ba675SRob Herring MX6SX_PAD_SD4_CMD__USDHC4_CMD 0x170f9 593*724ba675SRob Herring MX6SX_PAD_SD4_DATA0__USDHC4_DATA0 0x170f9 594*724ba675SRob Herring MX6SX_PAD_SD4_DATA1__USDHC4_DATA1 0x170f9 595*724ba675SRob Herring MX6SX_PAD_SD4_DATA2__USDHC4_DATA2 0x170f9 596*724ba675SRob Herring MX6SX_PAD_SD4_DATA3__USDHC4_DATA3 0x170f9 597*724ba675SRob Herring MX6SX_PAD_SD4_DATA4__USDHC4_DATA4 0x170f9 598*724ba675SRob Herring MX6SX_PAD_SD4_DATA5__USDHC4_DATA5 0x170f9 599*724ba675SRob Herring MX6SX_PAD_SD4_DATA6__USDHC4_DATA6 0x170f9 600*724ba675SRob Herring MX6SX_PAD_SD4_DATA7__USDHC4_DATA7 0x170f9 601*724ba675SRob Herring >; 602*724ba675SRob Herring }; 603*724ba675SRob Herring}; 604