1724ba675SRob Herring// SPDX-License-Identifier: (GPL-2.0 OR MIT) 2724ba675SRob Herring/* 3724ba675SRob Herring * Copyright 2016 Freescale Semiconductor, Inc. 4724ba675SRob Herring * Copyright 2017-2018 NXP. 5724ba675SRob Herring * 6724ba675SRob Herring */ 7724ba675SRob Herring 8724ba675SRob Herring#include <dt-bindings/clock/imx6sll-clock.h> 9724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 10724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 11724ba675SRob Herring#include "imx6sll-pinfunc.h" 12724ba675SRob Herring 13724ba675SRob Herring/ { 14724ba675SRob Herring #address-cells = <1>; 15724ba675SRob Herring #size-cells = <1>; 16724ba675SRob Herring 17724ba675SRob Herring aliases { 18724ba675SRob Herring gpio0 = &gpio1; 19724ba675SRob Herring gpio1 = &gpio2; 20724ba675SRob Herring gpio2 = &gpio3; 21724ba675SRob Herring gpio3 = &gpio4; 22724ba675SRob Herring gpio4 = &gpio5; 23724ba675SRob Herring gpio5 = &gpio6; 24724ba675SRob Herring i2c0 = &i2c1; 25724ba675SRob Herring i2c1 = &i2c2; 26724ba675SRob Herring i2c2 = &i2c3; 27724ba675SRob Herring mmc0 = &usdhc1; 28724ba675SRob Herring mmc1 = &usdhc2; 29724ba675SRob Herring mmc2 = &usdhc3; 30724ba675SRob Herring serial0 = &uart1; 31724ba675SRob Herring serial1 = &uart2; 32724ba675SRob Herring serial2 = &uart3; 33724ba675SRob Herring serial3 = &uart4; 34724ba675SRob Herring serial4 = &uart5; 35724ba675SRob Herring spi0 = &ecspi1; 36724ba675SRob Herring spi1 = &ecspi2; 37724ba675SRob Herring spi3 = &ecspi3; 38724ba675SRob Herring spi4 = &ecspi4; 39724ba675SRob Herring usb0 = &usbotg1; 40724ba675SRob Herring usb1 = &usbotg2; 41724ba675SRob Herring usbphy0 = &usbphy1; 42724ba675SRob Herring usbphy1 = &usbphy2; 43724ba675SRob Herring }; 44724ba675SRob Herring 45724ba675SRob Herring cpus { 46724ba675SRob Herring #address-cells = <1>; 47724ba675SRob Herring #size-cells = <0>; 48724ba675SRob Herring 49724ba675SRob Herring cpu0: cpu@0 { 50724ba675SRob Herring compatible = "arm,cortex-a9"; 51724ba675SRob Herring device_type = "cpu"; 52724ba675SRob Herring reg = <0>; 53724ba675SRob Herring next-level-cache = <&L2>; 54724ba675SRob Herring operating-points = 55724ba675SRob Herring /* kHz uV */ 56724ba675SRob Herring <996000 1275000>, 57724ba675SRob Herring <792000 1175000>, 58724ba675SRob Herring <396000 1075000>, 59724ba675SRob Herring <198000 975000>; 60724ba675SRob Herring fsl,soc-operating-points = 61724ba675SRob Herring /* ARM kHz SOC-PU uV */ 62724ba675SRob Herring <996000 1175000>, 63724ba675SRob Herring <792000 1175000>, 64724ba675SRob Herring <396000 1175000>, 65724ba675SRob Herring <198000 1175000>; 66724ba675SRob Herring clock-latency = <61036>; /* two CLK32 periods */ 67724ba675SRob Herring #cooling-cells = <2>; 68724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_ARM>, 69724ba675SRob Herring <&clks IMX6SLL_CLK_PLL2_PFD2>, 70724ba675SRob Herring <&clks IMX6SLL_CLK_STEP>, 71724ba675SRob Herring <&clks IMX6SLL_CLK_PLL1_SW>, 72724ba675SRob Herring <&clks IMX6SLL_CLK_PLL1_SYS>; 73724ba675SRob Herring clock-names = "arm", "pll2_pfd2_396m", "step", 74724ba675SRob Herring "pll1_sw", "pll1_sys"; 75724ba675SRob Herring nvmem-cells = <&cpu_speed_grade>; 76724ba675SRob Herring nvmem-cell-names = "speed_grade"; 77724ba675SRob Herring }; 78724ba675SRob Herring }; 79724ba675SRob Herring 80724ba675SRob Herring ckil: clock-ckil { 81724ba675SRob Herring compatible = "fixed-clock"; 82724ba675SRob Herring #clock-cells = <0>; 83724ba675SRob Herring clock-frequency = <32768>; 84724ba675SRob Herring clock-output-names = "ckil"; 85724ba675SRob Herring }; 86724ba675SRob Herring 87724ba675SRob Herring osc: clock-osc-24m { 88724ba675SRob Herring compatible = "fixed-clock"; 89724ba675SRob Herring #clock-cells = <0>; 90724ba675SRob Herring clock-frequency = <24000000>; 91724ba675SRob Herring clock-output-names = "osc"; 92724ba675SRob Herring }; 93724ba675SRob Herring 94724ba675SRob Herring ipp_di0: clock-ipp-di0 { 95724ba675SRob Herring compatible = "fixed-clock"; 96724ba675SRob Herring #clock-cells = <0>; 97724ba675SRob Herring clock-frequency = <0>; 98724ba675SRob Herring clock-output-names = "ipp_di0"; 99724ba675SRob Herring }; 100724ba675SRob Herring 101724ba675SRob Herring ipp_di1: clock-ipp-di1 { 102724ba675SRob Herring compatible = "fixed-clock"; 103724ba675SRob Herring #clock-cells = <0>; 104724ba675SRob Herring clock-frequency = <0>; 105724ba675SRob Herring clock-output-names = "ipp_di1"; 106724ba675SRob Herring }; 107724ba675SRob Herring 108724ba675SRob Herring soc { 109724ba675SRob Herring #address-cells = <1>; 110724ba675SRob Herring #size-cells = <1>; 111724ba675SRob Herring compatible = "simple-bus"; 112724ba675SRob Herring interrupt-parent = <&gpc>; 113724ba675SRob Herring ranges; 114724ba675SRob Herring 115724ba675SRob Herring ocram: sram@900000 { 116724ba675SRob Herring compatible = "mmio-sram"; 117724ba675SRob Herring reg = <0x00900000 0x20000>; 118724ba675SRob Herring ranges = <0 0x00900000 0x20000>; 119724ba675SRob Herring #address-cells = <1>; 120724ba675SRob Herring #size-cells = <1>; 121724ba675SRob Herring }; 122724ba675SRob Herring 123724ba675SRob Herring intc: interrupt-controller@a01000 { 124724ba675SRob Herring compatible = "arm,cortex-a9-gic"; 125724ba675SRob Herring #interrupt-cells = <3>; 126724ba675SRob Herring interrupt-controller; 127724ba675SRob Herring reg = <0x00a01000 0x1000>, 128724ba675SRob Herring <0x00a00100 0x100>; 129724ba675SRob Herring interrupt-parent = <&intc>; 130724ba675SRob Herring }; 131724ba675SRob Herring 132724ba675SRob Herring L2: cache-controller@a02000 { 133724ba675SRob Herring compatible = "arm,pl310-cache"; 134724ba675SRob Herring reg = <0x00a02000 0x1000>; 135724ba675SRob Herring interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 136724ba675SRob Herring cache-unified; 137724ba675SRob Herring cache-level = <2>; 138724ba675SRob Herring arm,tag-latency = <4 2 3>; 139724ba675SRob Herring arm,data-latency = <4 2 3>; 140724ba675SRob Herring }; 141724ba675SRob Herring 142724ba675SRob Herring aips1: bus@2000000 { 143724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 144724ba675SRob Herring #address-cells = <1>; 145724ba675SRob Herring #size-cells = <1>; 146724ba675SRob Herring reg = <0x02000000 0x100000>; 147724ba675SRob Herring ranges; 148724ba675SRob Herring 149724ba675SRob Herring spba: spba-bus@2000000 { 150724ba675SRob Herring compatible = "fsl,spba-bus", "simple-bus"; 151724ba675SRob Herring #address-cells = <1>; 152724ba675SRob Herring #size-cells = <1>; 153724ba675SRob Herring reg = <0x02000000 0x40000>; 154724ba675SRob Herring ranges; 155724ba675SRob Herring 156724ba675SRob Herring spdif: spdif@2004000 { 157724ba675SRob Herring compatible = "fsl,imx6sl-spdif", "fsl,imx35-spdif"; 158724ba675SRob Herring reg = <0x02004000 0x4000>; 159724ba675SRob Herring interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 160724ba675SRob Herring dmas = <&sdma 14 18 0>, <&sdma 15 18 0>; 161724ba675SRob Herring dma-names = "rx", "tx"; 162724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_SPDIF_GCLK>, 163724ba675SRob Herring <&clks IMX6SLL_CLK_OSC>, 164724ba675SRob Herring <&clks IMX6SLL_CLK_SPDIF>, 165724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>, 166724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>, 167724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>, 168724ba675SRob Herring <&clks IMX6SLL_CLK_IPG>, 169724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>, 170724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>, 171724ba675SRob Herring <&clks IMX6SLL_CLK_SPBA>; 172724ba675SRob Herring clock-names = "core", "rxtx0", 173724ba675SRob Herring "rxtx1", "rxtx2", 174724ba675SRob Herring "rxtx3", "rxtx4", 175724ba675SRob Herring "rxtx5", "rxtx6", 176724ba675SRob Herring "rxtx7", "dma"; 177724ba675SRob Herring status = "disabled"; 178724ba675SRob Herring }; 179724ba675SRob Herring 180724ba675SRob Herring ecspi1: spi@2008000 { 181724ba675SRob Herring compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi"; 182724ba675SRob Herring reg = <0x02008000 0x4000>; 183724ba675SRob Herring interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 184724ba675SRob Herring dmas = <&sdma 3 7 1>, <&sdma 4 7 2>; 185724ba675SRob Herring dma-names = "rx", "tx"; 186724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_ECSPI1>, 187724ba675SRob Herring <&clks IMX6SLL_CLK_ECSPI1>; 188724ba675SRob Herring clock-names = "ipg", "per"; 189724ba675SRob Herring status = "disabled"; 190724ba675SRob Herring }; 191724ba675SRob Herring 192724ba675SRob Herring ecspi2: spi@200c000 { 193724ba675SRob Herring compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi"; 194724ba675SRob Herring reg = <0x0200c000 0x4000>; 195724ba675SRob Herring interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 196724ba675SRob Herring dmas = <&sdma 5 7 1>, <&sdma 6 7 2>; 197724ba675SRob Herring dma-names = "rx", "tx"; 198724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_ECSPI2>, 199724ba675SRob Herring <&clks IMX6SLL_CLK_ECSPI2>; 200724ba675SRob Herring clock-names = "ipg", "per"; 201724ba675SRob Herring status = "disabled"; 202724ba675SRob Herring }; 203724ba675SRob Herring 204724ba675SRob Herring ecspi3: spi@2010000 { 205724ba675SRob Herring compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi"; 206724ba675SRob Herring reg = <0x02010000 0x4000>; 207724ba675SRob Herring interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 208724ba675SRob Herring dmas = <&sdma 7 7 1>, <&sdma 8 7 2>; 209724ba675SRob Herring dma-names = "rx", "tx"; 210724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_ECSPI3>, 211724ba675SRob Herring <&clks IMX6SLL_CLK_ECSPI3>; 212724ba675SRob Herring clock-names = "ipg", "per"; 213724ba675SRob Herring status = "disabled"; 214724ba675SRob Herring }; 215724ba675SRob Herring 216724ba675SRob Herring ecspi4: spi@2014000 { 217724ba675SRob Herring compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi"; 218724ba675SRob Herring reg = <0x02014000 0x4000>; 219724ba675SRob Herring interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 220724ba675SRob Herring dmas = <&sdma 9 7 1>, <&sdma 10 7 2>; 221724ba675SRob Herring dma-names = "rx", "tx"; 222724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_ECSPI4>, 223724ba675SRob Herring <&clks IMX6SLL_CLK_ECSPI4>; 224724ba675SRob Herring clock-names = "ipg", "per"; 225724ba675SRob Herring status = "disabled"; 226724ba675SRob Herring }; 227724ba675SRob Herring 228724ba675SRob Herring uart4: serial@2018000 { 229724ba675SRob Herring compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart", 230724ba675SRob Herring "fsl,imx21-uart"; 231724ba675SRob Herring reg = <0x02018000 0x4000>; 232724ba675SRob Herring interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 233724ba675SRob Herring dmas = <&sdma 31 4 0>, <&sdma 32 4 0>; 234724ba675SRob Herring dma-names = "rx", "tx"; 235724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_UART4_IPG>, 236724ba675SRob Herring <&clks IMX6SLL_CLK_UART4_SERIAL>; 237724ba675SRob Herring clock-names = "ipg", "per"; 238724ba675SRob Herring status = "disabled"; 239724ba675SRob Herring }; 240724ba675SRob Herring 241724ba675SRob Herring uart1: serial@2020000 { 242724ba675SRob Herring compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart", 243724ba675SRob Herring "fsl,imx21-uart"; 244724ba675SRob Herring reg = <0x02020000 0x4000>; 245724ba675SRob Herring interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 246724ba675SRob Herring dmas = <&sdma 25 4 0>, <&sdma 26 4 0>; 247724ba675SRob Herring dma-names = "rx", "tx"; 248724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_UART1_IPG>, 249724ba675SRob Herring <&clks IMX6SLL_CLK_UART1_SERIAL>; 250724ba675SRob Herring clock-names = "ipg", "per"; 251724ba675SRob Herring status = "disabled"; 252724ba675SRob Herring }; 253724ba675SRob Herring 254724ba675SRob Herring uart2: serial@2024000 { 255724ba675SRob Herring compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart", 256724ba675SRob Herring "fsl,imx21-uart"; 257724ba675SRob Herring reg = <0x02024000 0x4000>; 258724ba675SRob Herring interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 259724ba675SRob Herring dmas = <&sdma 27 4 0>, <&sdma 28 4 0>; 260724ba675SRob Herring dma-names = "rx", "tx"; 261724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_UART2_IPG>, 262724ba675SRob Herring <&clks IMX6SLL_CLK_UART2_SERIAL>; 263724ba675SRob Herring clock-names = "ipg", "per"; 264724ba675SRob Herring status = "disabled"; 265724ba675SRob Herring }; 266724ba675SRob Herring 267724ba675SRob Herring ssi1: ssi@2028000 { 268724ba675SRob Herring compatible = "fsl,imx6sl-ssi", "fsl,imx51-ssi"; 269724ba675SRob Herring reg = <0x02028000 0x4000>; 270724ba675SRob Herring interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 271724ba675SRob Herring dmas = <&sdma 37 22 0>, <&sdma 38 22 0>; 272724ba675SRob Herring dma-names = "rx", "tx"; 273724ba675SRob Herring fsl,fifo-depth = <15>; 274724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_SSI1_IPG>, 275724ba675SRob Herring <&clks IMX6SLL_CLK_SSI1>; 276724ba675SRob Herring clock-names = "ipg", "baud"; 277724ba675SRob Herring status = "disabled"; 278724ba675SRob Herring }; 279724ba675SRob Herring 280724ba675SRob Herring ssi2: ssi@202c000 { 281724ba675SRob Herring compatible = "fsl,imx6sl-ssi", "fsl,imx51-ssi"; 282724ba675SRob Herring reg = <0x0202c000 0x4000>; 283724ba675SRob Herring interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 284724ba675SRob Herring dmas = <&sdma 41 22 0>, <&sdma 42 22 0>; 285724ba675SRob Herring dma-names = "rx", "tx"; 286724ba675SRob Herring fsl,fifo-depth = <15>; 287724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_SSI2_IPG>, 288724ba675SRob Herring <&clks IMX6SLL_CLK_SSI2>; 289724ba675SRob Herring clock-names = "ipg", "baud"; 290724ba675SRob Herring status = "disabled"; 291724ba675SRob Herring }; 292724ba675SRob Herring 293724ba675SRob Herring ssi3: ssi@2030000 { 294724ba675SRob Herring compatible = "fsl,imx6sl-ssi", "fsl,imx51-ssi"; 295724ba675SRob Herring reg = <0x02030000 0x4000>; 296724ba675SRob Herring interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 297724ba675SRob Herring dmas = <&sdma 45 22 0>, <&sdma 46 22 0>; 298724ba675SRob Herring dma-names = "rx", "tx"; 299724ba675SRob Herring fsl,fifo-depth = <15>; 300724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_SSI3_IPG>, 301724ba675SRob Herring <&clks IMX6SLL_CLK_SSI3>; 302724ba675SRob Herring clock-names = "ipg", "baud"; 303724ba675SRob Herring status = "disabled"; 304724ba675SRob Herring }; 305724ba675SRob Herring 306724ba675SRob Herring uart3: serial@2034000 { 307724ba675SRob Herring compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart", 308724ba675SRob Herring "fsl,imx21-uart"; 309724ba675SRob Herring reg = <0x02034000 0x4000>; 310724ba675SRob Herring interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 311724ba675SRob Herring dmas = <&sdma 29 4 0>, <&sdma 30 4 0>; 312724ba675SRob Herring dma-name = "rx", "tx"; 313724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_UART3_IPG>, 314724ba675SRob Herring <&clks IMX6SLL_CLK_UART3_SERIAL>; 315724ba675SRob Herring clock-names = "ipg", "per"; 316724ba675SRob Herring status = "disabled"; 317724ba675SRob Herring }; 318724ba675SRob Herring }; 319724ba675SRob Herring 320724ba675SRob Herring pwm1: pwm@2080000 { 321724ba675SRob Herring compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm"; 322724ba675SRob Herring reg = <0x02080000 0x4000>; 323724ba675SRob Herring interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 324724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PWM1>, 325724ba675SRob Herring <&clks IMX6SLL_CLK_PWM1>; 326724ba675SRob Herring clock-names = "ipg", "per"; 327724ba675SRob Herring #pwm-cells = <3>; 328724ba675SRob Herring }; 329724ba675SRob Herring 330724ba675SRob Herring pwm2: pwm@2084000 { 331724ba675SRob Herring compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm"; 332724ba675SRob Herring reg = <0x02084000 0x4000>; 333724ba675SRob Herring interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 334724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PWM2>, 335724ba675SRob Herring <&clks IMX6SLL_CLK_PWM2>; 336724ba675SRob Herring clock-names = "ipg", "per"; 337724ba675SRob Herring #pwm-cells = <3>; 338724ba675SRob Herring }; 339724ba675SRob Herring 340724ba675SRob Herring pwm3: pwm@2088000 { 341724ba675SRob Herring compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm"; 342724ba675SRob Herring reg = <0x02088000 0x4000>; 343724ba675SRob Herring interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 344724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PWM3>, 345724ba675SRob Herring <&clks IMX6SLL_CLK_PWM3>; 346724ba675SRob Herring clock-names = "ipg", "per"; 347724ba675SRob Herring #pwm-cells = <3>; 348724ba675SRob Herring }; 349724ba675SRob Herring 350724ba675SRob Herring pwm4: pwm@208c000 { 351724ba675SRob Herring compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm"; 352724ba675SRob Herring reg = <0x0208c000 0x4000>; 353724ba675SRob Herring interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 354724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PWM4>, 355724ba675SRob Herring <&clks IMX6SLL_CLK_PWM4>; 356724ba675SRob Herring clock-names = "ipg", "per"; 357724ba675SRob Herring #pwm-cells = <3>; 358724ba675SRob Herring }; 359724ba675SRob Herring 360724ba675SRob Herring gpt1: timer@2098000 { 361724ba675SRob Herring compatible = "fsl,imx6sl-gpt"; 362724ba675SRob Herring reg = <0x02098000 0x4000>; 363724ba675SRob Herring interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 364724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPT_BUS>, 365724ba675SRob Herring <&clks IMX6SLL_CLK_GPT_SERIAL>; 366724ba675SRob Herring clock-names = "ipg", "per"; 367724ba675SRob Herring }; 368724ba675SRob Herring 369724ba675SRob Herring gpio1: gpio@209c000 { 370724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 371724ba675SRob Herring reg = <0x0209c000 0x4000>; 372724ba675SRob Herring interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 373724ba675SRob Herring <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 374724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO1>; 375724ba675SRob Herring gpio-controller; 376724ba675SRob Herring #gpio-cells = <2>; 377724ba675SRob Herring interrupt-controller; 378724ba675SRob Herring #interrupt-cells = <2>; 379724ba675SRob Herring gpio-ranges = <&iomuxc 0 94 7>, <&iomuxc 7 25 25>; 380724ba675SRob Herring }; 381724ba675SRob Herring 382724ba675SRob Herring gpio2: gpio@20a0000 { 383724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 384724ba675SRob Herring reg = <0x020a0000 0x4000>; 385724ba675SRob Herring interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 386724ba675SRob Herring <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 387724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO2>; 388724ba675SRob Herring gpio-controller; 389724ba675SRob Herring #gpio-cells = <2>; 390724ba675SRob Herring interrupt-controller; 391724ba675SRob Herring #interrupt-cells = <2>; 392724ba675SRob Herring gpio-ranges = <&iomuxc 0 50 32>; 393724ba675SRob Herring }; 394724ba675SRob Herring 395724ba675SRob Herring gpio3: gpio@20a4000 { 396724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 397724ba675SRob Herring reg = <0x020a4000 0x4000>; 398724ba675SRob Herring interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 399724ba675SRob Herring <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 400724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO3>; 401724ba675SRob Herring gpio-controller; 402724ba675SRob Herring #gpio-cells = <2>; 403724ba675SRob Herring interrupt-controller; 404724ba675SRob Herring #interrupt-cells = <2>; 405724ba675SRob Herring gpio-ranges = <&iomuxc 0 82 12>, <&iomuxc 12 103 4>, 406724ba675SRob Herring <&iomuxc 16 101 2>, <&iomuxc 18 5 1>, 407724ba675SRob Herring <&iomuxc 21 6 11>; 408724ba675SRob Herring }; 409724ba675SRob Herring 410724ba675SRob Herring gpio4: gpio@20a8000 { 411724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 412724ba675SRob Herring reg = <0x020a8000 0x4000>; 413724ba675SRob Herring interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 414724ba675SRob Herring <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 415724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO4>; 416724ba675SRob Herring gpio-controller; 417724ba675SRob Herring #gpio-cells = <2>; 418724ba675SRob Herring interrupt-controller; 419724ba675SRob Herring #interrupt-cells = <2>; 420724ba675SRob Herring gpio-ranges = <&iomuxc 0 17 8>, <&iomuxc 8 107 8>, 421724ba675SRob Herring <&iomuxc 16 151 1>, <&iomuxc 17 149 1>, 422724ba675SRob Herring <&iomuxc 18 146 1>, <&iomuxc 19 144 1>, 423724ba675SRob Herring <&iomuxc 20 142 1>, <&iomuxc 21 143 1>, 424724ba675SRob Herring <&iomuxc 22 150 1>, <&iomuxc 23 148 1>, 425724ba675SRob Herring <&iomuxc 24 147 1>, <&iomuxc 25 145 1>, 426724ba675SRob Herring <&iomuxc 26 152 1>, <&iomuxc 27 125 1>, 427724ba675SRob Herring <&iomuxc 28 131 1>, <&iomuxc 29 134 1>, 428724ba675SRob Herring <&iomuxc 30 129 1>, <&iomuxc 31 133 1>; 429724ba675SRob Herring }; 430724ba675SRob Herring 431724ba675SRob Herring gpio5: gpio@20ac000 { 432724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 433724ba675SRob Herring reg = <0x020ac000 0x4000>; 434724ba675SRob Herring interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 435724ba675SRob Herring <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 436724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO5>; 437724ba675SRob Herring gpio-controller; 438724ba675SRob Herring #gpio-cells = <2>; 439724ba675SRob Herring interrupt-controller; 440724ba675SRob Herring #interrupt-cells = <2>; 441724ba675SRob Herring gpio-ranges = <&iomuxc 0 135 1>, <&iomuxc 1 128 1>, 442724ba675SRob Herring <&iomuxc 2 132 1>, <&iomuxc 3 130 1>, 443724ba675SRob Herring <&iomuxc 4 127 1>, <&iomuxc 5 126 1>, 444724ba675SRob Herring <&iomuxc 6 120 1>, <&iomuxc 7 123 1>, 445724ba675SRob Herring <&iomuxc 8 118 1>, <&iomuxc 9 122 1>, 446724ba675SRob Herring <&iomuxc 10 124 1>, <&iomuxc 11 117 1>, 447724ba675SRob Herring <&iomuxc 12 121 1>, <&iomuxc 13 119 1>, 448724ba675SRob Herring <&iomuxc 14 116 1>, <&iomuxc 15 115 1>, 449724ba675SRob Herring <&iomuxc 16 140 2>, <&iomuxc 18 136 1>, 450724ba675SRob Herring <&iomuxc 19 138 1>, <&iomuxc 20 139 1>, 451724ba675SRob Herring <&iomuxc 21 137 1>; 452724ba675SRob Herring }; 453724ba675SRob Herring 454724ba675SRob Herring gpio6: gpio@20b0000 { 455724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 456724ba675SRob Herring reg = <0x020b0000 0x4000>; 457724ba675SRob Herring interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 458724ba675SRob Herring <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 459724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO6>; 460724ba675SRob Herring gpio-controller; 461724ba675SRob Herring #gpio-cells = <2>; 462724ba675SRob Herring interrupt-controller; 463724ba675SRob Herring #interrupt-cells = <2>; 464724ba675SRob Herring }; 465724ba675SRob Herring 466724ba675SRob Herring kpp: keypad@20b8000 { 467724ba675SRob Herring compatible = "fsl,imx6sll-kpp", "fsl,imx21-kpp"; 468724ba675SRob Herring reg = <0x020b8000 0x4000>; 469724ba675SRob Herring interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 470724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_KPP>; 471724ba675SRob Herring status = "disabled"; 472724ba675SRob Herring }; 473724ba675SRob Herring 474724ba675SRob Herring wdog1: watchdog@20bc000 { 475724ba675SRob Herring compatible = "fsl,imx6sll-wdt", "fsl,imx21-wdt"; 476724ba675SRob Herring reg = <0x020bc000 0x4000>; 477724ba675SRob Herring interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 478724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_WDOG1>; 479724ba675SRob Herring }; 480724ba675SRob Herring 481724ba675SRob Herring wdog2: watchdog@20c0000 { 482724ba675SRob Herring compatible = "fsl,imx6sll-wdt", "fsl,imx21-wdt"; 483724ba675SRob Herring reg = <0x020c0000 0x4000>; 484724ba675SRob Herring interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 485724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_WDOG2>; 486724ba675SRob Herring status = "disabled"; 487724ba675SRob Herring }; 488724ba675SRob Herring 489724ba675SRob Herring clks: clock-controller@20c4000 { 490724ba675SRob Herring compatible = "fsl,imx6sll-ccm"; 491724ba675SRob Herring reg = <0x020c4000 0x4000>; 492724ba675SRob Herring interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 493724ba675SRob Herring <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 494724ba675SRob Herring #clock-cells = <1>; 495724ba675SRob Herring clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>; 496724ba675SRob Herring clock-names = "ckil", "osc", "ipp_di0", "ipp_di1"; 497724ba675SRob Herring 498724ba675SRob Herring assigned-clocks = <&clks IMX6SLL_CLK_PERCLK_SEL>; 499724ba675SRob Herring assigned-clock-parents = <&clks IMX6SLL_CLK_OSC>; 500724ba675SRob Herring }; 501724ba675SRob Herring 502724ba675SRob Herring anatop: anatop@20c8000 { 503724ba675SRob Herring compatible = "fsl,imx6sll-anatop", 504724ba675SRob Herring "fsl,imx6q-anatop", 505724ba675SRob Herring "syscon", "simple-mfd"; 506724ba675SRob Herring reg = <0x020c8000 0x4000>; 507724ba675SRob Herring interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 508724ba675SRob Herring <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 509724ba675SRob Herring <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 510724ba675SRob Herring #address-cells = <1>; 511724ba675SRob Herring #size-cells = <0>; 512724ba675SRob Herring 513724ba675SRob Herring reg_3p0: regulator-3p0@20c8120 { 514724ba675SRob Herring compatible = "fsl,anatop-regulator"; 515724ba675SRob Herring reg = <0x20c8120>; 516724ba675SRob Herring regulator-name = "vdd3p0"; 517724ba675SRob Herring regulator-min-microvolt = <2625000>; 518724ba675SRob Herring regulator-max-microvolt = <3400000>; 519724ba675SRob Herring anatop-reg-offset = <0x120>; 520724ba675SRob Herring anatop-vol-bit-shift = <8>; 521724ba675SRob Herring anatop-vol-bit-width = <5>; 522724ba675SRob Herring anatop-min-bit-val = <0>; 523724ba675SRob Herring anatop-min-voltage = <2625000>; 524724ba675SRob Herring anatop-max-voltage = <3400000>; 525724ba675SRob Herring anatop-enable-bit = <0>; 526724ba675SRob Herring }; 527724ba675SRob Herring 528724ba675SRob Herring tempmon: temperature-sensor { 529724ba675SRob Herring compatible = "fsl,imx6sll-tempmon", "fsl,imx6sx-tempmon"; 530724ba675SRob Herring interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 531724ba675SRob Herring interrupt-parent = <&gpc>; 532724ba675SRob Herring fsl,tempmon = <&anatop>; 533724ba675SRob Herring nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>; 534724ba675SRob Herring nvmem-cell-names = "calib", "temp_grade"; 535724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PLL3_USB_OTG>; 536724ba675SRob Herring }; 537724ba675SRob Herring }; 538724ba675SRob Herring 539724ba675SRob Herring usbphy1: usb-phy@20c9000 { 540724ba675SRob Herring compatible = "fsl,imx6sll-usbphy", "fsl,imx6ul-usbphy", 541724ba675SRob Herring "fsl,imx23-usbphy"; 542724ba675SRob Herring reg = <0x020c9000 0x1000>; 543724ba675SRob Herring interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 544724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USBPHY1>; 545724ba675SRob Herring phy-3p0-supply = <®_3p0>; 546724ba675SRob Herring fsl,anatop = <&anatop>; 547724ba675SRob Herring }; 548724ba675SRob Herring 549724ba675SRob Herring usbphy2: usb-phy@20ca000 { 550724ba675SRob Herring compatible = "fsl,imx6sll-usbphy", "fsl,imx6ul-usbphy", 551724ba675SRob Herring "fsl,imx23-usbphy"; 552724ba675SRob Herring reg = <0x020ca000 0x1000>; 553724ba675SRob Herring interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 554724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USBPHY2>; 555*ee70b908SXu Yang phy-3p0-supply = <®_3p0>; 556724ba675SRob Herring fsl,anatop = <&anatop>; 557724ba675SRob Herring }; 558724ba675SRob Herring 559724ba675SRob Herring snvs: snvs@20cc000 { 560724ba675SRob Herring compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd"; 561724ba675SRob Herring reg = <0x020cc000 0x4000>; 562724ba675SRob Herring 563724ba675SRob Herring snvs_rtc: snvs-rtc-lp { 564724ba675SRob Herring compatible = "fsl,sec-v4.0-mon-rtc-lp"; 565724ba675SRob Herring regmap = <&snvs>; 566724ba675SRob Herring offset = <0x34>; 567724ba675SRob Herring interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 568724ba675SRob Herring <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 569724ba675SRob Herring }; 570724ba675SRob Herring 571724ba675SRob Herring snvs_poweroff: snvs-poweroff { 572724ba675SRob Herring compatible = "syscon-poweroff"; 573724ba675SRob Herring regmap = <&snvs>; 574724ba675SRob Herring offset = <0x38>; 575724ba675SRob Herring mask = <0x61>; 576724ba675SRob Herring status = "disabled"; 577724ba675SRob Herring }; 578724ba675SRob Herring 579724ba675SRob Herring snvs_pwrkey: snvs-powerkey { 580724ba675SRob Herring compatible = "fsl,sec-v4.0-pwrkey"; 581724ba675SRob Herring regmap = <&snvs>; 582724ba675SRob Herring interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 583724ba675SRob Herring linux,keycode = <KEY_POWER>; 584724ba675SRob Herring wakeup-source; 585724ba675SRob Herring status = "disabled"; 586724ba675SRob Herring }; 587724ba675SRob Herring }; 588724ba675SRob Herring 589724ba675SRob Herring src: reset-controller@20d8000 { 590724ba675SRob Herring compatible = "fsl,imx6sll-src", "fsl,imx51-src"; 591724ba675SRob Herring reg = <0x020d8000 0x4000>; 592724ba675SRob Herring interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>, 593724ba675SRob Herring <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 594724ba675SRob Herring #reset-cells = <1>; 595724ba675SRob Herring }; 596724ba675SRob Herring 597724ba675SRob Herring gpc: interrupt-controller@20dc000 { 598724ba675SRob Herring compatible = "fsl,imx6sll-gpc", "fsl,imx6q-gpc"; 599724ba675SRob Herring reg = <0x020dc000 0x4000>; 600724ba675SRob Herring interrupt-controller; 601724ba675SRob Herring #interrupt-cells = <3>; 602724ba675SRob Herring interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 603724ba675SRob Herring interrupt-parent = <&intc>; 604724ba675SRob Herring }; 605724ba675SRob Herring 606724ba675SRob Herring iomuxc: pinctrl@20e0000 { 607724ba675SRob Herring compatible = "fsl,imx6sll-iomuxc"; 608724ba675SRob Herring reg = <0x020e0000 0x4000>; 609724ba675SRob Herring }; 610724ba675SRob Herring 611724ba675SRob Herring gpr: iomuxc-gpr@20e4000 { 612724ba675SRob Herring compatible = "fsl,imx6sll-iomuxc-gpr", 613724ba675SRob Herring "fsl,imx6q-iomuxc-gpr", "syscon"; 614724ba675SRob Herring reg = <0x020e4000 0x4000>; 615724ba675SRob Herring }; 616724ba675SRob Herring 617724ba675SRob Herring csi: csi@20e8000 { 618724ba675SRob Herring compatible = "fsl,imx6sll-csi", "fsl,imx6s-csi"; 619724ba675SRob Herring reg = <0x020e8000 0x4000>; 620724ba675SRob Herring interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 621724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_DUMMY>, 622724ba675SRob Herring <&clks IMX6SLL_CLK_CSI>, 623724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>; 624724ba675SRob Herring clock-names = "disp-axi", "csi_mclk", "disp_dcic"; 625724ba675SRob Herring status = "disabled"; 626724ba675SRob Herring }; 627724ba675SRob Herring 628724ba675SRob Herring sdma: dma-controller@20ec000 { 629724ba675SRob Herring compatible = "fsl,imx6sll-sdma", "fsl,imx6ul-sdma"; 630724ba675SRob Herring reg = <0x020ec000 0x4000>; 631724ba675SRob Herring interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 632724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_IPG>, 633724ba675SRob Herring <&clks IMX6SLL_CLK_SDMA>; 634724ba675SRob Herring clock-names = "ipg", "ahb"; 635724ba675SRob Herring #dma-cells = <3>; 636724ba675SRob Herring iram = <&ocram>; 637724ba675SRob Herring fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin"; 638724ba675SRob Herring }; 639724ba675SRob Herring 640724ba675SRob Herring pxp: pxp@20f0000 { 641724ba675SRob Herring compatible = "fsl,imx6sll-pxp", "fsl,imx6ull-pxp"; 642724ba675SRob Herring reg = <0x20f0000 0x4000>; 643724ba675SRob Herring interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 644724ba675SRob Herring <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 645724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PXP>; 646724ba675SRob Herring clock-names = "axi"; 647724ba675SRob Herring }; 648724ba675SRob Herring 649724ba675SRob Herring lcdif: lcd-controller@20f8000 { 650724ba675SRob Herring compatible = "fsl,imx6sll-lcdif", "fsl,imx28-lcdif"; 651724ba675SRob Herring reg = <0x020f8000 0x4000>; 652724ba675SRob Herring interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 653724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_LCDIF_PIX>, 654724ba675SRob Herring <&clks IMX6SLL_CLK_LCDIF_APB>, 655724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>; 656724ba675SRob Herring clock-names = "pix", "axi", "disp_axi"; 657724ba675SRob Herring status = "disabled"; 658724ba675SRob Herring }; 659724ba675SRob Herring 660724ba675SRob Herring dcp: crypto@20fc000 { 661724ba675SRob Herring compatible = "fsl,imx28-dcp"; 662724ba675SRob Herring reg = <0x020fc000 0x4000>; 663724ba675SRob Herring interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 664724ba675SRob Herring <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 665724ba675SRob Herring <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 666724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_DCP>; 667724ba675SRob Herring clock-names = "dcp"; 668724ba675SRob Herring }; 669724ba675SRob Herring }; 670724ba675SRob Herring 671724ba675SRob Herring aips2: bus@2100000 { 672724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 673724ba675SRob Herring #address-cells = <1>; 674724ba675SRob Herring #size-cells = <1>; 675724ba675SRob Herring reg = <0x02100000 0x100000>; 676724ba675SRob Herring ranges; 677724ba675SRob Herring 678724ba675SRob Herring usbotg1: usb@2184000 { 679724ba675SRob Herring compatible = "fsl,imx6sll-usb", "fsl,imx6ul-usb", 680724ba675SRob Herring "fsl,imx27-usb"; 681724ba675SRob Herring reg = <0x02184000 0x200>; 682724ba675SRob Herring interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 683724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USBOH3>; 684724ba675SRob Herring fsl,usbphy = <&usbphy1>; 685724ba675SRob Herring fsl,usbmisc = <&usbmisc 0>; 686724ba675SRob Herring fsl,anatop = <&anatop>; 687724ba675SRob Herring ahb-burst-config = <0x0>; 688724ba675SRob Herring tx-burst-size-dword = <0x10>; 689724ba675SRob Herring rx-burst-size-dword = <0x10>; 690724ba675SRob Herring status = "disabled"; 691724ba675SRob Herring }; 692724ba675SRob Herring 693724ba675SRob Herring usbotg2: usb@2184200 { 694724ba675SRob Herring compatible = "fsl,imx6sll-usb", "fsl,imx6ul-usb", 695724ba675SRob Herring "fsl,imx27-usb"; 696724ba675SRob Herring reg = <0x02184200 0x200>; 697724ba675SRob Herring interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 698724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USBOH3>; 699724ba675SRob Herring fsl,usbphy = <&usbphy2>; 700724ba675SRob Herring fsl,usbmisc = <&usbmisc 1>; 701724ba675SRob Herring ahb-burst-config = <0x0>; 702724ba675SRob Herring tx-burst-size-dword = <0x10>; 703724ba675SRob Herring rx-burst-size-dword = <0x10>; 704724ba675SRob Herring status = "disabled"; 705724ba675SRob Herring }; 706724ba675SRob Herring 707724ba675SRob Herring usbmisc: usbmisc@2184800 { 708724ba675SRob Herring #index-cells = <1>; 709724ba675SRob Herring compatible = "fsl,imx6sll-usbmisc", "fsl,imx6ul-usbmisc", 710724ba675SRob Herring "fsl,imx6q-usbmisc"; 711724ba675SRob Herring reg = <0x02184800 0x200>; 712724ba675SRob Herring }; 713724ba675SRob Herring 714724ba675SRob Herring usdhc1: mmc@2190000 { 715724ba675SRob Herring compatible = "fsl,imx6sll-usdhc", "fsl,imx6sx-usdhc"; 716724ba675SRob Herring reg = <0x02190000 0x4000>; 717724ba675SRob Herring interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 718724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USDHC1>, 719724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC1>, 720724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC1>; 721724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 722724ba675SRob Herring bus-width = <4>; 723724ba675SRob Herring fsl,tuning-step = <2>; 724724ba675SRob Herring fsl,tuning-start-tap = <20>; 725724ba675SRob Herring status = "disabled"; 726724ba675SRob Herring }; 727724ba675SRob Herring 728724ba675SRob Herring usdhc2: mmc@2194000 { 729724ba675SRob Herring compatible = "fsl,imx6sll-usdhc", "fsl,imx6sx-usdhc"; 730724ba675SRob Herring reg = <0x02194000 0x4000>; 731724ba675SRob Herring interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 732724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USDHC2>, 733724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC2>, 734724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC2>; 735724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 736724ba675SRob Herring bus-width = <4>; 737724ba675SRob Herring fsl,tuning-step = <2>; 738724ba675SRob Herring fsl,tuning-start-tap = <20>; 739724ba675SRob Herring status = "disabled"; 740724ba675SRob Herring }; 741724ba675SRob Herring 742724ba675SRob Herring usdhc3: mmc@2198000 { 743724ba675SRob Herring compatible = "fsl,imx6sll-usdhc", "fsl,imx6sx-usdhc"; 744724ba675SRob Herring reg = <0x02198000 0x4000>; 745724ba675SRob Herring interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 746724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USDHC3>, 747724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC3>, 748724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC3>; 749724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 750724ba675SRob Herring bus-width = <4>; 751724ba675SRob Herring fsl,tuning-step = <2>; 752724ba675SRob Herring fsl,tuning-start-tap = <20>; 753724ba675SRob Herring status = "disabled"; 754724ba675SRob Herring }; 755724ba675SRob Herring 756724ba675SRob Herring i2c1: i2c@21a0000 { 757724ba675SRob Herring #address-cells = <1>; 758724ba675SRob Herring #size-cells = <0>; 759724ba675SRob Herring compatible = "fsl,imx6sll-i2c", "fsl,imx21-i2c"; 760724ba675SRob Herring reg = <0x021a0000 0x4000>; 761724ba675SRob Herring interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 762724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_I2C1>; 763724ba675SRob Herring status = "disabled"; 764724ba675SRob Herring }; 765724ba675SRob Herring 766724ba675SRob Herring i2c2: i2c@21a4000 { 767724ba675SRob Herring #address-cells = <1>; 768724ba675SRob Herring #size-cells = <0>; 769724ba675SRob Herring compatible = "fsl,imx6sll-i2c", "fsl,imx21-i2c"; 770724ba675SRob Herring reg = <0x021a4000 0x4000>; 771724ba675SRob Herring interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 772724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_I2C2>; 773724ba675SRob Herring status = "disabled"; 774724ba675SRob Herring }; 775724ba675SRob Herring 776724ba675SRob Herring i2c3: i2c@21a8000 { 777724ba675SRob Herring #address-cells = <1>; 778724ba675SRob Herring #size-cells = <0>; 779724ba675SRob Herring compatible = "fsl,imx6sll-i2c", "fsl,imx21-i2c"; 780724ba675SRob Herring reg = <0x021a8000 0x4000>; 781724ba675SRob Herring interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 782724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_I2C3>; 783724ba675SRob Herring status = "disabled"; 784724ba675SRob Herring }; 785724ba675SRob Herring 786724ba675SRob Herring mmdc: memory-controller@21b0000 { 787724ba675SRob Herring compatible = "fsl,imx6sll-mmdc", "fsl,imx6q-mmdc"; 788724ba675SRob Herring reg = <0x021b0000 0x4000>; 789724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_MMDC_P0_IPG>; 790724ba675SRob Herring }; 791724ba675SRob Herring 792724ba675SRob Herring rngb: rng@21b4000 { 793724ba675SRob Herring compatible = "fsl,imx6sll-rngb", "fsl,imx25-rngb"; 794724ba675SRob Herring reg = <0x021b4000 0x4000>; 795724ba675SRob Herring interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 796724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_DUMMY>; 797724ba675SRob Herring }; 798724ba675SRob Herring 799724ba675SRob Herring ocotp: efuse@21bc000 { 800724ba675SRob Herring #address-cells = <1>; 801724ba675SRob Herring #size-cells = <1>; 802724ba675SRob Herring compatible = "fsl,imx6sll-ocotp", "syscon"; 803724ba675SRob Herring reg = <0x021bc000 0x4000>; 804724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_OCOTP>; 805724ba675SRob Herring 806724ba675SRob Herring cpu_speed_grade: speed-grade@10 { 807724ba675SRob Herring reg = <0x10 4>; 808724ba675SRob Herring }; 809724ba675SRob Herring 810724ba675SRob Herring tempmon_calib: calib@38 { 811724ba675SRob Herring reg = <0x38 4>; 812724ba675SRob Herring }; 813724ba675SRob Herring 814724ba675SRob Herring tempmon_temp_grade: temp-grade@20 { 815724ba675SRob Herring reg = <0x20 4>; 816724ba675SRob Herring }; 817724ba675SRob Herring }; 818724ba675SRob Herring 819724ba675SRob Herring audmux: audmux@21d8000 { 820724ba675SRob Herring compatible = "fsl,imx6sll-audmux", "fsl,imx31-audmux"; 821724ba675SRob Herring reg = <0x021d8000 0x4000>; 822724ba675SRob Herring status = "disabled"; 823724ba675SRob Herring }; 824724ba675SRob Herring 825724ba675SRob Herring uart5: serial@21f4000 { 826724ba675SRob Herring compatible = "fsl,imx6sll-uart", "fsl,imx6q-uart", 827724ba675SRob Herring "fsl,imx21-uart"; 828724ba675SRob Herring reg = <0x021f4000 0x4000>; 829724ba675SRob Herring interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 830724ba675SRob Herring dmas = <&sdma 33 4 0>, <&sdma 34 4 0>; 831724ba675SRob Herring dma-names = "rx", "tx"; 832724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_UART5_IPG>, 833724ba675SRob Herring <&clks IMX6SLL_CLK_UART5_SERIAL>; 834724ba675SRob Herring clock-names = "ipg", "per"; 835724ba675SRob Herring status = "disabled"; 836724ba675SRob Herring }; 837724ba675SRob Herring }; 838724ba675SRob Herring }; 839724ba675SRob Herring}; 840