1*724ba675SRob Herring// SPDX-License-Identifier: (GPL-2.0 OR MIT) 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright 2016 Freescale Semiconductor, Inc. 4*724ba675SRob Herring * Copyright 2017-2018 NXP. 5*724ba675SRob Herring * 6*724ba675SRob Herring */ 7*724ba675SRob Herring 8*724ba675SRob Herring#include <dt-bindings/clock/imx6sll-clock.h> 9*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 10*724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 11*724ba675SRob Herring#include "imx6sll-pinfunc.h" 12*724ba675SRob Herring 13*724ba675SRob Herring/ { 14*724ba675SRob Herring #address-cells = <1>; 15*724ba675SRob Herring #size-cells = <1>; 16*724ba675SRob Herring 17*724ba675SRob Herring aliases { 18*724ba675SRob Herring gpio0 = &gpio1; 19*724ba675SRob Herring gpio1 = &gpio2; 20*724ba675SRob Herring gpio2 = &gpio3; 21*724ba675SRob Herring gpio3 = &gpio4; 22*724ba675SRob Herring gpio4 = &gpio5; 23*724ba675SRob Herring gpio5 = &gpio6; 24*724ba675SRob Herring i2c0 = &i2c1; 25*724ba675SRob Herring i2c1 = &i2c2; 26*724ba675SRob Herring i2c2 = &i2c3; 27*724ba675SRob Herring mmc0 = &usdhc1; 28*724ba675SRob Herring mmc1 = &usdhc2; 29*724ba675SRob Herring mmc2 = &usdhc3; 30*724ba675SRob Herring serial0 = &uart1; 31*724ba675SRob Herring serial1 = &uart2; 32*724ba675SRob Herring serial2 = &uart3; 33*724ba675SRob Herring serial3 = &uart4; 34*724ba675SRob Herring serial4 = &uart5; 35*724ba675SRob Herring spi0 = &ecspi1; 36*724ba675SRob Herring spi1 = &ecspi2; 37*724ba675SRob Herring spi3 = &ecspi3; 38*724ba675SRob Herring spi4 = &ecspi4; 39*724ba675SRob Herring usb0 = &usbotg1; 40*724ba675SRob Herring usb1 = &usbotg2; 41*724ba675SRob Herring usbphy0 = &usbphy1; 42*724ba675SRob Herring usbphy1 = &usbphy2; 43*724ba675SRob Herring }; 44*724ba675SRob Herring 45*724ba675SRob Herring cpus { 46*724ba675SRob Herring #address-cells = <1>; 47*724ba675SRob Herring #size-cells = <0>; 48*724ba675SRob Herring 49*724ba675SRob Herring cpu0: cpu@0 { 50*724ba675SRob Herring compatible = "arm,cortex-a9"; 51*724ba675SRob Herring device_type = "cpu"; 52*724ba675SRob Herring reg = <0>; 53*724ba675SRob Herring next-level-cache = <&L2>; 54*724ba675SRob Herring operating-points = 55*724ba675SRob Herring /* kHz uV */ 56*724ba675SRob Herring <996000 1275000>, 57*724ba675SRob Herring <792000 1175000>, 58*724ba675SRob Herring <396000 1075000>, 59*724ba675SRob Herring <198000 975000>; 60*724ba675SRob Herring fsl,soc-operating-points = 61*724ba675SRob Herring /* ARM kHz SOC-PU uV */ 62*724ba675SRob Herring <996000 1175000>, 63*724ba675SRob Herring <792000 1175000>, 64*724ba675SRob Herring <396000 1175000>, 65*724ba675SRob Herring <198000 1175000>; 66*724ba675SRob Herring clock-latency = <61036>; /* two CLK32 periods */ 67*724ba675SRob Herring #cooling-cells = <2>; 68*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_ARM>, 69*724ba675SRob Herring <&clks IMX6SLL_CLK_PLL2_PFD2>, 70*724ba675SRob Herring <&clks IMX6SLL_CLK_STEP>, 71*724ba675SRob Herring <&clks IMX6SLL_CLK_PLL1_SW>, 72*724ba675SRob Herring <&clks IMX6SLL_CLK_PLL1_SYS>; 73*724ba675SRob Herring clock-names = "arm", "pll2_pfd2_396m", "step", 74*724ba675SRob Herring "pll1_sw", "pll1_sys"; 75*724ba675SRob Herring nvmem-cells = <&cpu_speed_grade>; 76*724ba675SRob Herring nvmem-cell-names = "speed_grade"; 77*724ba675SRob Herring }; 78*724ba675SRob Herring }; 79*724ba675SRob Herring 80*724ba675SRob Herring ckil: clock-ckil { 81*724ba675SRob Herring compatible = "fixed-clock"; 82*724ba675SRob Herring #clock-cells = <0>; 83*724ba675SRob Herring clock-frequency = <32768>; 84*724ba675SRob Herring clock-output-names = "ckil"; 85*724ba675SRob Herring }; 86*724ba675SRob Herring 87*724ba675SRob Herring osc: clock-osc-24m { 88*724ba675SRob Herring compatible = "fixed-clock"; 89*724ba675SRob Herring #clock-cells = <0>; 90*724ba675SRob Herring clock-frequency = <24000000>; 91*724ba675SRob Herring clock-output-names = "osc"; 92*724ba675SRob Herring }; 93*724ba675SRob Herring 94*724ba675SRob Herring ipp_di0: clock-ipp-di0 { 95*724ba675SRob Herring compatible = "fixed-clock"; 96*724ba675SRob Herring #clock-cells = <0>; 97*724ba675SRob Herring clock-frequency = <0>; 98*724ba675SRob Herring clock-output-names = "ipp_di0"; 99*724ba675SRob Herring }; 100*724ba675SRob Herring 101*724ba675SRob Herring ipp_di1: clock-ipp-di1 { 102*724ba675SRob Herring compatible = "fixed-clock"; 103*724ba675SRob Herring #clock-cells = <0>; 104*724ba675SRob Herring clock-frequency = <0>; 105*724ba675SRob Herring clock-output-names = "ipp_di1"; 106*724ba675SRob Herring }; 107*724ba675SRob Herring 108*724ba675SRob Herring soc { 109*724ba675SRob Herring #address-cells = <1>; 110*724ba675SRob Herring #size-cells = <1>; 111*724ba675SRob Herring compatible = "simple-bus"; 112*724ba675SRob Herring interrupt-parent = <&gpc>; 113*724ba675SRob Herring ranges; 114*724ba675SRob Herring 115*724ba675SRob Herring ocram: sram@900000 { 116*724ba675SRob Herring compatible = "mmio-sram"; 117*724ba675SRob Herring reg = <0x00900000 0x20000>; 118*724ba675SRob Herring ranges = <0 0x00900000 0x20000>; 119*724ba675SRob Herring #address-cells = <1>; 120*724ba675SRob Herring #size-cells = <1>; 121*724ba675SRob Herring }; 122*724ba675SRob Herring 123*724ba675SRob Herring intc: interrupt-controller@a01000 { 124*724ba675SRob Herring compatible = "arm,cortex-a9-gic"; 125*724ba675SRob Herring #interrupt-cells = <3>; 126*724ba675SRob Herring interrupt-controller; 127*724ba675SRob Herring reg = <0x00a01000 0x1000>, 128*724ba675SRob Herring <0x00a00100 0x100>; 129*724ba675SRob Herring interrupt-parent = <&intc>; 130*724ba675SRob Herring }; 131*724ba675SRob Herring 132*724ba675SRob Herring L2: cache-controller@a02000 { 133*724ba675SRob Herring compatible = "arm,pl310-cache"; 134*724ba675SRob Herring reg = <0x00a02000 0x1000>; 135*724ba675SRob Herring interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 136*724ba675SRob Herring cache-unified; 137*724ba675SRob Herring cache-level = <2>; 138*724ba675SRob Herring arm,tag-latency = <4 2 3>; 139*724ba675SRob Herring arm,data-latency = <4 2 3>; 140*724ba675SRob Herring }; 141*724ba675SRob Herring 142*724ba675SRob Herring aips1: bus@2000000 { 143*724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 144*724ba675SRob Herring #address-cells = <1>; 145*724ba675SRob Herring #size-cells = <1>; 146*724ba675SRob Herring reg = <0x02000000 0x100000>; 147*724ba675SRob Herring ranges; 148*724ba675SRob Herring 149*724ba675SRob Herring spba: spba-bus@2000000 { 150*724ba675SRob Herring compatible = "fsl,spba-bus", "simple-bus"; 151*724ba675SRob Herring #address-cells = <1>; 152*724ba675SRob Herring #size-cells = <1>; 153*724ba675SRob Herring reg = <0x02000000 0x40000>; 154*724ba675SRob Herring ranges; 155*724ba675SRob Herring 156*724ba675SRob Herring spdif: spdif@2004000 { 157*724ba675SRob Herring compatible = "fsl,imx6sl-spdif", "fsl,imx35-spdif"; 158*724ba675SRob Herring reg = <0x02004000 0x4000>; 159*724ba675SRob Herring interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 160*724ba675SRob Herring dmas = <&sdma 14 18 0>, <&sdma 15 18 0>; 161*724ba675SRob Herring dma-names = "rx", "tx"; 162*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_SPDIF_GCLK>, 163*724ba675SRob Herring <&clks IMX6SLL_CLK_OSC>, 164*724ba675SRob Herring <&clks IMX6SLL_CLK_SPDIF>, 165*724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>, 166*724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>, 167*724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>, 168*724ba675SRob Herring <&clks IMX6SLL_CLK_IPG>, 169*724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>, 170*724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>, 171*724ba675SRob Herring <&clks IMX6SLL_CLK_SPBA>; 172*724ba675SRob Herring clock-names = "core", "rxtx0", 173*724ba675SRob Herring "rxtx1", "rxtx2", 174*724ba675SRob Herring "rxtx3", "rxtx4", 175*724ba675SRob Herring "rxtx5", "rxtx6", 176*724ba675SRob Herring "rxtx7", "dma"; 177*724ba675SRob Herring status = "disabled"; 178*724ba675SRob Herring }; 179*724ba675SRob Herring 180*724ba675SRob Herring ecspi1: spi@2008000 { 181*724ba675SRob Herring compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi"; 182*724ba675SRob Herring reg = <0x02008000 0x4000>; 183*724ba675SRob Herring interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 184*724ba675SRob Herring dmas = <&sdma 3 7 1>, <&sdma 4 7 2>; 185*724ba675SRob Herring dma-names = "rx", "tx"; 186*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_ECSPI1>, 187*724ba675SRob Herring <&clks IMX6SLL_CLK_ECSPI1>; 188*724ba675SRob Herring clock-names = "ipg", "per"; 189*724ba675SRob Herring status = "disabled"; 190*724ba675SRob Herring }; 191*724ba675SRob Herring 192*724ba675SRob Herring ecspi2: spi@200c000 { 193*724ba675SRob Herring compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi"; 194*724ba675SRob Herring reg = <0x0200c000 0x4000>; 195*724ba675SRob Herring interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 196*724ba675SRob Herring dmas = <&sdma 5 7 1>, <&sdma 6 7 2>; 197*724ba675SRob Herring dma-names = "rx", "tx"; 198*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_ECSPI2>, 199*724ba675SRob Herring <&clks IMX6SLL_CLK_ECSPI2>; 200*724ba675SRob Herring clock-names = "ipg", "per"; 201*724ba675SRob Herring status = "disabled"; 202*724ba675SRob Herring }; 203*724ba675SRob Herring 204*724ba675SRob Herring ecspi3: spi@2010000 { 205*724ba675SRob Herring compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi"; 206*724ba675SRob Herring reg = <0x02010000 0x4000>; 207*724ba675SRob Herring interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 208*724ba675SRob Herring dmas = <&sdma 7 7 1>, <&sdma 8 7 2>; 209*724ba675SRob Herring dma-names = "rx", "tx"; 210*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_ECSPI3>, 211*724ba675SRob Herring <&clks IMX6SLL_CLK_ECSPI3>; 212*724ba675SRob Herring clock-names = "ipg", "per"; 213*724ba675SRob Herring status = "disabled"; 214*724ba675SRob Herring }; 215*724ba675SRob Herring 216*724ba675SRob Herring ecspi4: spi@2014000 { 217*724ba675SRob Herring compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi"; 218*724ba675SRob Herring reg = <0x02014000 0x4000>; 219*724ba675SRob Herring interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 220*724ba675SRob Herring dmas = <&sdma 9 7 1>, <&sdma 10 7 2>; 221*724ba675SRob Herring dma-names = "rx", "tx"; 222*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_ECSPI4>, 223*724ba675SRob Herring <&clks IMX6SLL_CLK_ECSPI4>; 224*724ba675SRob Herring clock-names = "ipg", "per"; 225*724ba675SRob Herring status = "disabled"; 226*724ba675SRob Herring }; 227*724ba675SRob Herring 228*724ba675SRob Herring uart4: serial@2018000 { 229*724ba675SRob Herring compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart", 230*724ba675SRob Herring "fsl,imx21-uart"; 231*724ba675SRob Herring reg = <0x02018000 0x4000>; 232*724ba675SRob Herring interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 233*724ba675SRob Herring dmas = <&sdma 31 4 0>, <&sdma 32 4 0>; 234*724ba675SRob Herring dma-names = "rx", "tx"; 235*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_UART4_IPG>, 236*724ba675SRob Herring <&clks IMX6SLL_CLK_UART4_SERIAL>; 237*724ba675SRob Herring clock-names = "ipg", "per"; 238*724ba675SRob Herring status = "disabled"; 239*724ba675SRob Herring }; 240*724ba675SRob Herring 241*724ba675SRob Herring uart1: serial@2020000 { 242*724ba675SRob Herring compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart", 243*724ba675SRob Herring "fsl,imx21-uart"; 244*724ba675SRob Herring reg = <0x02020000 0x4000>; 245*724ba675SRob Herring interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 246*724ba675SRob Herring dmas = <&sdma 25 4 0>, <&sdma 26 4 0>; 247*724ba675SRob Herring dma-names = "rx", "tx"; 248*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_UART1_IPG>, 249*724ba675SRob Herring <&clks IMX6SLL_CLK_UART1_SERIAL>; 250*724ba675SRob Herring clock-names = "ipg", "per"; 251*724ba675SRob Herring status = "disabled"; 252*724ba675SRob Herring }; 253*724ba675SRob Herring 254*724ba675SRob Herring uart2: serial@2024000 { 255*724ba675SRob Herring compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart", 256*724ba675SRob Herring "fsl,imx21-uart"; 257*724ba675SRob Herring reg = <0x02024000 0x4000>; 258*724ba675SRob Herring interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 259*724ba675SRob Herring dmas = <&sdma 27 4 0>, <&sdma 28 4 0>; 260*724ba675SRob Herring dma-names = "rx", "tx"; 261*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_UART2_IPG>, 262*724ba675SRob Herring <&clks IMX6SLL_CLK_UART2_SERIAL>; 263*724ba675SRob Herring clock-names = "ipg", "per"; 264*724ba675SRob Herring status = "disabled"; 265*724ba675SRob Herring }; 266*724ba675SRob Herring 267*724ba675SRob Herring ssi1: ssi@2028000 { 268*724ba675SRob Herring compatible = "fsl,imx6sl-ssi", "fsl,imx51-ssi"; 269*724ba675SRob Herring reg = <0x02028000 0x4000>; 270*724ba675SRob Herring interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 271*724ba675SRob Herring dmas = <&sdma 37 22 0>, <&sdma 38 22 0>; 272*724ba675SRob Herring dma-names = "rx", "tx"; 273*724ba675SRob Herring fsl,fifo-depth = <15>; 274*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_SSI1_IPG>, 275*724ba675SRob Herring <&clks IMX6SLL_CLK_SSI1>; 276*724ba675SRob Herring clock-names = "ipg", "baud"; 277*724ba675SRob Herring status = "disabled"; 278*724ba675SRob Herring }; 279*724ba675SRob Herring 280*724ba675SRob Herring ssi2: ssi@202c000 { 281*724ba675SRob Herring compatible = "fsl,imx6sl-ssi", "fsl,imx51-ssi"; 282*724ba675SRob Herring reg = <0x0202c000 0x4000>; 283*724ba675SRob Herring interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 284*724ba675SRob Herring dmas = <&sdma 41 22 0>, <&sdma 42 22 0>; 285*724ba675SRob Herring dma-names = "rx", "tx"; 286*724ba675SRob Herring fsl,fifo-depth = <15>; 287*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_SSI2_IPG>, 288*724ba675SRob Herring <&clks IMX6SLL_CLK_SSI2>; 289*724ba675SRob Herring clock-names = "ipg", "baud"; 290*724ba675SRob Herring status = "disabled"; 291*724ba675SRob Herring }; 292*724ba675SRob Herring 293*724ba675SRob Herring ssi3: ssi@2030000 { 294*724ba675SRob Herring compatible = "fsl,imx6sl-ssi", "fsl,imx51-ssi"; 295*724ba675SRob Herring reg = <0x02030000 0x4000>; 296*724ba675SRob Herring interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 297*724ba675SRob Herring dmas = <&sdma 45 22 0>, <&sdma 46 22 0>; 298*724ba675SRob Herring dma-names = "rx", "tx"; 299*724ba675SRob Herring fsl,fifo-depth = <15>; 300*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_SSI3_IPG>, 301*724ba675SRob Herring <&clks IMX6SLL_CLK_SSI3>; 302*724ba675SRob Herring clock-names = "ipg", "baud"; 303*724ba675SRob Herring status = "disabled"; 304*724ba675SRob Herring }; 305*724ba675SRob Herring 306*724ba675SRob Herring uart3: serial@2034000 { 307*724ba675SRob Herring compatible = "fsl,imx6sl-uart", "fsl,imx6q-uart", 308*724ba675SRob Herring "fsl,imx21-uart"; 309*724ba675SRob Herring reg = <0x02034000 0x4000>; 310*724ba675SRob Herring interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 311*724ba675SRob Herring dmas = <&sdma 29 4 0>, <&sdma 30 4 0>; 312*724ba675SRob Herring dma-name = "rx", "tx"; 313*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_UART3_IPG>, 314*724ba675SRob Herring <&clks IMX6SLL_CLK_UART3_SERIAL>; 315*724ba675SRob Herring clock-names = "ipg", "per"; 316*724ba675SRob Herring status = "disabled"; 317*724ba675SRob Herring }; 318*724ba675SRob Herring }; 319*724ba675SRob Herring 320*724ba675SRob Herring pwm1: pwm@2080000 { 321*724ba675SRob Herring compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm"; 322*724ba675SRob Herring reg = <0x02080000 0x4000>; 323*724ba675SRob Herring interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 324*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PWM1>, 325*724ba675SRob Herring <&clks IMX6SLL_CLK_PWM1>; 326*724ba675SRob Herring clock-names = "ipg", "per"; 327*724ba675SRob Herring #pwm-cells = <3>; 328*724ba675SRob Herring }; 329*724ba675SRob Herring 330*724ba675SRob Herring pwm2: pwm@2084000 { 331*724ba675SRob Herring compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm"; 332*724ba675SRob Herring reg = <0x02084000 0x4000>; 333*724ba675SRob Herring interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 334*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PWM2>, 335*724ba675SRob Herring <&clks IMX6SLL_CLK_PWM2>; 336*724ba675SRob Herring clock-names = "ipg", "per"; 337*724ba675SRob Herring #pwm-cells = <3>; 338*724ba675SRob Herring }; 339*724ba675SRob Herring 340*724ba675SRob Herring pwm3: pwm@2088000 { 341*724ba675SRob Herring compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm"; 342*724ba675SRob Herring reg = <0x02088000 0x4000>; 343*724ba675SRob Herring interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 344*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PWM3>, 345*724ba675SRob Herring <&clks IMX6SLL_CLK_PWM3>; 346*724ba675SRob Herring clock-names = "ipg", "per"; 347*724ba675SRob Herring #pwm-cells = <3>; 348*724ba675SRob Herring }; 349*724ba675SRob Herring 350*724ba675SRob Herring pwm4: pwm@208c000 { 351*724ba675SRob Herring compatible = "fsl,imx6sll-pwm", "fsl,imx27-pwm"; 352*724ba675SRob Herring reg = <0x0208c000 0x4000>; 353*724ba675SRob Herring interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 354*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PWM4>, 355*724ba675SRob Herring <&clks IMX6SLL_CLK_PWM4>; 356*724ba675SRob Herring clock-names = "ipg", "per"; 357*724ba675SRob Herring #pwm-cells = <3>; 358*724ba675SRob Herring }; 359*724ba675SRob Herring 360*724ba675SRob Herring gpt1: timer@2098000 { 361*724ba675SRob Herring compatible = "fsl,imx6sl-gpt"; 362*724ba675SRob Herring reg = <0x02098000 0x4000>; 363*724ba675SRob Herring interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 364*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPT_BUS>, 365*724ba675SRob Herring <&clks IMX6SLL_CLK_GPT_SERIAL>; 366*724ba675SRob Herring clock-names = "ipg", "per"; 367*724ba675SRob Herring }; 368*724ba675SRob Herring 369*724ba675SRob Herring gpio1: gpio@209c000 { 370*724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 371*724ba675SRob Herring reg = <0x0209c000 0x4000>; 372*724ba675SRob Herring interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 373*724ba675SRob Herring <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 374*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO1>; 375*724ba675SRob Herring gpio-controller; 376*724ba675SRob Herring #gpio-cells = <2>; 377*724ba675SRob Herring interrupt-controller; 378*724ba675SRob Herring #interrupt-cells = <2>; 379*724ba675SRob Herring gpio-ranges = <&iomuxc 0 94 7>, <&iomuxc 7 25 25>; 380*724ba675SRob Herring }; 381*724ba675SRob Herring 382*724ba675SRob Herring gpio2: gpio@20a0000 { 383*724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 384*724ba675SRob Herring reg = <0x020a0000 0x4000>; 385*724ba675SRob Herring interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 386*724ba675SRob Herring <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 387*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO2>; 388*724ba675SRob Herring gpio-controller; 389*724ba675SRob Herring #gpio-cells = <2>; 390*724ba675SRob Herring interrupt-controller; 391*724ba675SRob Herring #interrupt-cells = <2>; 392*724ba675SRob Herring gpio-ranges = <&iomuxc 0 50 32>; 393*724ba675SRob Herring }; 394*724ba675SRob Herring 395*724ba675SRob Herring gpio3: gpio@20a4000 { 396*724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 397*724ba675SRob Herring reg = <0x020a4000 0x4000>; 398*724ba675SRob Herring interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 399*724ba675SRob Herring <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 400*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO3>; 401*724ba675SRob Herring gpio-controller; 402*724ba675SRob Herring #gpio-cells = <2>; 403*724ba675SRob Herring interrupt-controller; 404*724ba675SRob Herring #interrupt-cells = <2>; 405*724ba675SRob Herring gpio-ranges = <&iomuxc 0 82 12>, <&iomuxc 12 103 4>, 406*724ba675SRob Herring <&iomuxc 16 101 2>, <&iomuxc 18 5 1>, 407*724ba675SRob Herring <&iomuxc 21 6 11>; 408*724ba675SRob Herring }; 409*724ba675SRob Herring 410*724ba675SRob Herring gpio4: gpio@20a8000 { 411*724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 412*724ba675SRob Herring reg = <0x020a8000 0x4000>; 413*724ba675SRob Herring interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 414*724ba675SRob Herring <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 415*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO4>; 416*724ba675SRob Herring gpio-controller; 417*724ba675SRob Herring #gpio-cells = <2>; 418*724ba675SRob Herring interrupt-controller; 419*724ba675SRob Herring #interrupt-cells = <2>; 420*724ba675SRob Herring gpio-ranges = <&iomuxc 0 17 8>, <&iomuxc 8 107 8>, 421*724ba675SRob Herring <&iomuxc 16 151 1>, <&iomuxc 17 149 1>, 422*724ba675SRob Herring <&iomuxc 18 146 1>, <&iomuxc 19 144 1>, 423*724ba675SRob Herring <&iomuxc 20 142 1>, <&iomuxc 21 143 1>, 424*724ba675SRob Herring <&iomuxc 22 150 1>, <&iomuxc 23 148 1>, 425*724ba675SRob Herring <&iomuxc 24 147 1>, <&iomuxc 25 145 1>, 426*724ba675SRob Herring <&iomuxc 26 152 1>, <&iomuxc 27 125 1>, 427*724ba675SRob Herring <&iomuxc 28 131 1>, <&iomuxc 29 134 1>, 428*724ba675SRob Herring <&iomuxc 30 129 1>, <&iomuxc 31 133 1>; 429*724ba675SRob Herring }; 430*724ba675SRob Herring 431*724ba675SRob Herring gpio5: gpio@20ac000 { 432*724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 433*724ba675SRob Herring reg = <0x020ac000 0x4000>; 434*724ba675SRob Herring interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 435*724ba675SRob Herring <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 436*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO5>; 437*724ba675SRob Herring gpio-controller; 438*724ba675SRob Herring #gpio-cells = <2>; 439*724ba675SRob Herring interrupt-controller; 440*724ba675SRob Herring #interrupt-cells = <2>; 441*724ba675SRob Herring gpio-ranges = <&iomuxc 0 135 1>, <&iomuxc 1 128 1>, 442*724ba675SRob Herring <&iomuxc 2 132 1>, <&iomuxc 3 130 1>, 443*724ba675SRob Herring <&iomuxc 4 127 1>, <&iomuxc 5 126 1>, 444*724ba675SRob Herring <&iomuxc 6 120 1>, <&iomuxc 7 123 1>, 445*724ba675SRob Herring <&iomuxc 8 118 1>, <&iomuxc 9 122 1>, 446*724ba675SRob Herring <&iomuxc 10 124 1>, <&iomuxc 11 117 1>, 447*724ba675SRob Herring <&iomuxc 12 121 1>, <&iomuxc 13 119 1>, 448*724ba675SRob Herring <&iomuxc 14 116 1>, <&iomuxc 15 115 1>, 449*724ba675SRob Herring <&iomuxc 16 140 2>, <&iomuxc 18 136 1>, 450*724ba675SRob Herring <&iomuxc 19 138 1>, <&iomuxc 20 139 1>, 451*724ba675SRob Herring <&iomuxc 21 137 1>; 452*724ba675SRob Herring }; 453*724ba675SRob Herring 454*724ba675SRob Herring gpio6: gpio@20b0000 { 455*724ba675SRob Herring compatible = "fsl,imx6sll-gpio", "fsl,imx35-gpio"; 456*724ba675SRob Herring reg = <0x020b0000 0x4000>; 457*724ba675SRob Herring interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 458*724ba675SRob Herring <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 459*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_GPIO6>; 460*724ba675SRob Herring gpio-controller; 461*724ba675SRob Herring #gpio-cells = <2>; 462*724ba675SRob Herring interrupt-controller; 463*724ba675SRob Herring #interrupt-cells = <2>; 464*724ba675SRob Herring }; 465*724ba675SRob Herring 466*724ba675SRob Herring kpp: keypad@20b8000 { 467*724ba675SRob Herring compatible = "fsl,imx6sll-kpp", "fsl,imx21-kpp"; 468*724ba675SRob Herring reg = <0x020b8000 0x4000>; 469*724ba675SRob Herring interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 470*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_KPP>; 471*724ba675SRob Herring status = "disabled"; 472*724ba675SRob Herring }; 473*724ba675SRob Herring 474*724ba675SRob Herring wdog1: watchdog@20bc000 { 475*724ba675SRob Herring compatible = "fsl,imx6sll-wdt", "fsl,imx21-wdt"; 476*724ba675SRob Herring reg = <0x020bc000 0x4000>; 477*724ba675SRob Herring interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 478*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_WDOG1>; 479*724ba675SRob Herring }; 480*724ba675SRob Herring 481*724ba675SRob Herring wdog2: watchdog@20c0000 { 482*724ba675SRob Herring compatible = "fsl,imx6sll-wdt", "fsl,imx21-wdt"; 483*724ba675SRob Herring reg = <0x020c0000 0x4000>; 484*724ba675SRob Herring interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 485*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_WDOG2>; 486*724ba675SRob Herring status = "disabled"; 487*724ba675SRob Herring }; 488*724ba675SRob Herring 489*724ba675SRob Herring clks: clock-controller@20c4000 { 490*724ba675SRob Herring compatible = "fsl,imx6sll-ccm"; 491*724ba675SRob Herring reg = <0x020c4000 0x4000>; 492*724ba675SRob Herring interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 493*724ba675SRob Herring <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 494*724ba675SRob Herring #clock-cells = <1>; 495*724ba675SRob Herring clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>; 496*724ba675SRob Herring clock-names = "ckil", "osc", "ipp_di0", "ipp_di1"; 497*724ba675SRob Herring 498*724ba675SRob Herring assigned-clocks = <&clks IMX6SLL_CLK_PERCLK_SEL>; 499*724ba675SRob Herring assigned-clock-parents = <&clks IMX6SLL_CLK_OSC>; 500*724ba675SRob Herring }; 501*724ba675SRob Herring 502*724ba675SRob Herring anatop: anatop@20c8000 { 503*724ba675SRob Herring compatible = "fsl,imx6sll-anatop", 504*724ba675SRob Herring "fsl,imx6q-anatop", 505*724ba675SRob Herring "syscon", "simple-mfd"; 506*724ba675SRob Herring reg = <0x020c8000 0x4000>; 507*724ba675SRob Herring interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 508*724ba675SRob Herring <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 509*724ba675SRob Herring <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 510*724ba675SRob Herring #address-cells = <1>; 511*724ba675SRob Herring #size-cells = <0>; 512*724ba675SRob Herring 513*724ba675SRob Herring reg_3p0: regulator-3p0@20c8120 { 514*724ba675SRob Herring compatible = "fsl,anatop-regulator"; 515*724ba675SRob Herring reg = <0x20c8120>; 516*724ba675SRob Herring regulator-name = "vdd3p0"; 517*724ba675SRob Herring regulator-min-microvolt = <2625000>; 518*724ba675SRob Herring regulator-max-microvolt = <3400000>; 519*724ba675SRob Herring anatop-reg-offset = <0x120>; 520*724ba675SRob Herring anatop-vol-bit-shift = <8>; 521*724ba675SRob Herring anatop-vol-bit-width = <5>; 522*724ba675SRob Herring anatop-min-bit-val = <0>; 523*724ba675SRob Herring anatop-min-voltage = <2625000>; 524*724ba675SRob Herring anatop-max-voltage = <3400000>; 525*724ba675SRob Herring anatop-enable-bit = <0>; 526*724ba675SRob Herring }; 527*724ba675SRob Herring 528*724ba675SRob Herring tempmon: temperature-sensor { 529*724ba675SRob Herring compatible = "fsl,imx6sll-tempmon", "fsl,imx6sx-tempmon"; 530*724ba675SRob Herring interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 531*724ba675SRob Herring interrupt-parent = <&gpc>; 532*724ba675SRob Herring fsl,tempmon = <&anatop>; 533*724ba675SRob Herring nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>; 534*724ba675SRob Herring nvmem-cell-names = "calib", "temp_grade"; 535*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PLL3_USB_OTG>; 536*724ba675SRob Herring }; 537*724ba675SRob Herring }; 538*724ba675SRob Herring 539*724ba675SRob Herring usbphy1: usb-phy@20c9000 { 540*724ba675SRob Herring compatible = "fsl,imx6sll-usbphy", "fsl,imx6ul-usbphy", 541*724ba675SRob Herring "fsl,imx23-usbphy"; 542*724ba675SRob Herring reg = <0x020c9000 0x1000>; 543*724ba675SRob Herring interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 544*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USBPHY1>; 545*724ba675SRob Herring phy-3p0-supply = <®_3p0>; 546*724ba675SRob Herring fsl,anatop = <&anatop>; 547*724ba675SRob Herring }; 548*724ba675SRob Herring 549*724ba675SRob Herring usbphy2: usb-phy@20ca000 { 550*724ba675SRob Herring compatible = "fsl,imx6sll-usbphy", "fsl,imx6ul-usbphy", 551*724ba675SRob Herring "fsl,imx23-usbphy"; 552*724ba675SRob Herring reg = <0x020ca000 0x1000>; 553*724ba675SRob Herring interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 554*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USBPHY2>; 555*724ba675SRob Herring phy-reg_3p0-supply = <®_3p0>; 556*724ba675SRob Herring fsl,anatop = <&anatop>; 557*724ba675SRob Herring }; 558*724ba675SRob Herring 559*724ba675SRob Herring snvs: snvs@20cc000 { 560*724ba675SRob Herring compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd"; 561*724ba675SRob Herring reg = <0x020cc000 0x4000>; 562*724ba675SRob Herring 563*724ba675SRob Herring snvs_rtc: snvs-rtc-lp { 564*724ba675SRob Herring compatible = "fsl,sec-v4.0-mon-rtc-lp"; 565*724ba675SRob Herring regmap = <&snvs>; 566*724ba675SRob Herring offset = <0x34>; 567*724ba675SRob Herring interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 568*724ba675SRob Herring <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 569*724ba675SRob Herring }; 570*724ba675SRob Herring 571*724ba675SRob Herring snvs_poweroff: snvs-poweroff { 572*724ba675SRob Herring compatible = "syscon-poweroff"; 573*724ba675SRob Herring regmap = <&snvs>; 574*724ba675SRob Herring offset = <0x38>; 575*724ba675SRob Herring mask = <0x61>; 576*724ba675SRob Herring status = "disabled"; 577*724ba675SRob Herring }; 578*724ba675SRob Herring 579*724ba675SRob Herring snvs_pwrkey: snvs-powerkey { 580*724ba675SRob Herring compatible = "fsl,sec-v4.0-pwrkey"; 581*724ba675SRob Herring regmap = <&snvs>; 582*724ba675SRob Herring interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 583*724ba675SRob Herring linux,keycode = <KEY_POWER>; 584*724ba675SRob Herring wakeup-source; 585*724ba675SRob Herring status = "disabled"; 586*724ba675SRob Herring }; 587*724ba675SRob Herring }; 588*724ba675SRob Herring 589*724ba675SRob Herring src: reset-controller@20d8000 { 590*724ba675SRob Herring compatible = "fsl,imx6sll-src", "fsl,imx51-src"; 591*724ba675SRob Herring reg = <0x020d8000 0x4000>; 592*724ba675SRob Herring interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>, 593*724ba675SRob Herring <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 594*724ba675SRob Herring #reset-cells = <1>; 595*724ba675SRob Herring }; 596*724ba675SRob Herring 597*724ba675SRob Herring gpc: interrupt-controller@20dc000 { 598*724ba675SRob Herring compatible = "fsl,imx6sll-gpc", "fsl,imx6q-gpc"; 599*724ba675SRob Herring reg = <0x020dc000 0x4000>; 600*724ba675SRob Herring interrupt-controller; 601*724ba675SRob Herring #interrupt-cells = <3>; 602*724ba675SRob Herring interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 603*724ba675SRob Herring interrupt-parent = <&intc>; 604*724ba675SRob Herring }; 605*724ba675SRob Herring 606*724ba675SRob Herring iomuxc: pinctrl@20e0000 { 607*724ba675SRob Herring compatible = "fsl,imx6sll-iomuxc"; 608*724ba675SRob Herring reg = <0x020e0000 0x4000>; 609*724ba675SRob Herring }; 610*724ba675SRob Herring 611*724ba675SRob Herring gpr: iomuxc-gpr@20e4000 { 612*724ba675SRob Herring compatible = "fsl,imx6sll-iomuxc-gpr", 613*724ba675SRob Herring "fsl,imx6q-iomuxc-gpr", "syscon"; 614*724ba675SRob Herring reg = <0x020e4000 0x4000>; 615*724ba675SRob Herring }; 616*724ba675SRob Herring 617*724ba675SRob Herring csi: csi@20e8000 { 618*724ba675SRob Herring compatible = "fsl,imx6sll-csi", "fsl,imx6s-csi"; 619*724ba675SRob Herring reg = <0x020e8000 0x4000>; 620*724ba675SRob Herring interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 621*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_DUMMY>, 622*724ba675SRob Herring <&clks IMX6SLL_CLK_CSI>, 623*724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>; 624*724ba675SRob Herring clock-names = "disp-axi", "csi_mclk", "disp_dcic"; 625*724ba675SRob Herring status = "disabled"; 626*724ba675SRob Herring }; 627*724ba675SRob Herring 628*724ba675SRob Herring sdma: dma-controller@20ec000 { 629*724ba675SRob Herring compatible = "fsl,imx6sll-sdma", "fsl,imx6ul-sdma"; 630*724ba675SRob Herring reg = <0x020ec000 0x4000>; 631*724ba675SRob Herring interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 632*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_IPG>, 633*724ba675SRob Herring <&clks IMX6SLL_CLK_SDMA>; 634*724ba675SRob Herring clock-names = "ipg", "ahb"; 635*724ba675SRob Herring #dma-cells = <3>; 636*724ba675SRob Herring iram = <&ocram>; 637*724ba675SRob Herring fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin"; 638*724ba675SRob Herring }; 639*724ba675SRob Herring 640*724ba675SRob Herring pxp: pxp@20f0000 { 641*724ba675SRob Herring compatible = "fsl,imx6sll-pxp", "fsl,imx6ull-pxp"; 642*724ba675SRob Herring reg = <0x20f0000 0x4000>; 643*724ba675SRob Herring interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 644*724ba675SRob Herring <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 645*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_PXP>; 646*724ba675SRob Herring clock-names = "axi"; 647*724ba675SRob Herring }; 648*724ba675SRob Herring 649*724ba675SRob Herring lcdif: lcd-controller@20f8000 { 650*724ba675SRob Herring compatible = "fsl,imx6sll-lcdif", "fsl,imx28-lcdif"; 651*724ba675SRob Herring reg = <0x020f8000 0x4000>; 652*724ba675SRob Herring interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 653*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_LCDIF_PIX>, 654*724ba675SRob Herring <&clks IMX6SLL_CLK_LCDIF_APB>, 655*724ba675SRob Herring <&clks IMX6SLL_CLK_DUMMY>; 656*724ba675SRob Herring clock-names = "pix", "axi", "disp_axi"; 657*724ba675SRob Herring status = "disabled"; 658*724ba675SRob Herring }; 659*724ba675SRob Herring 660*724ba675SRob Herring dcp: crypto@20fc000 { 661*724ba675SRob Herring compatible = "fsl,imx28-dcp"; 662*724ba675SRob Herring reg = <0x020fc000 0x4000>; 663*724ba675SRob Herring interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 664*724ba675SRob Herring <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 665*724ba675SRob Herring <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 666*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_DCP>; 667*724ba675SRob Herring clock-names = "dcp"; 668*724ba675SRob Herring }; 669*724ba675SRob Herring }; 670*724ba675SRob Herring 671*724ba675SRob Herring aips2: bus@2100000 { 672*724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 673*724ba675SRob Herring #address-cells = <1>; 674*724ba675SRob Herring #size-cells = <1>; 675*724ba675SRob Herring reg = <0x02100000 0x100000>; 676*724ba675SRob Herring ranges; 677*724ba675SRob Herring 678*724ba675SRob Herring usbotg1: usb@2184000 { 679*724ba675SRob Herring compatible = "fsl,imx6sll-usb", "fsl,imx6ul-usb", 680*724ba675SRob Herring "fsl,imx27-usb"; 681*724ba675SRob Herring reg = <0x02184000 0x200>; 682*724ba675SRob Herring interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 683*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USBOH3>; 684*724ba675SRob Herring fsl,usbphy = <&usbphy1>; 685*724ba675SRob Herring fsl,usbmisc = <&usbmisc 0>; 686*724ba675SRob Herring fsl,anatop = <&anatop>; 687*724ba675SRob Herring ahb-burst-config = <0x0>; 688*724ba675SRob Herring tx-burst-size-dword = <0x10>; 689*724ba675SRob Herring rx-burst-size-dword = <0x10>; 690*724ba675SRob Herring status = "disabled"; 691*724ba675SRob Herring }; 692*724ba675SRob Herring 693*724ba675SRob Herring usbotg2: usb@2184200 { 694*724ba675SRob Herring compatible = "fsl,imx6sll-usb", "fsl,imx6ul-usb", 695*724ba675SRob Herring "fsl,imx27-usb"; 696*724ba675SRob Herring reg = <0x02184200 0x200>; 697*724ba675SRob Herring interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 698*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USBOH3>; 699*724ba675SRob Herring fsl,usbphy = <&usbphy2>; 700*724ba675SRob Herring fsl,usbmisc = <&usbmisc 1>; 701*724ba675SRob Herring ahb-burst-config = <0x0>; 702*724ba675SRob Herring tx-burst-size-dword = <0x10>; 703*724ba675SRob Herring rx-burst-size-dword = <0x10>; 704*724ba675SRob Herring status = "disabled"; 705*724ba675SRob Herring }; 706*724ba675SRob Herring 707*724ba675SRob Herring usbmisc: usbmisc@2184800 { 708*724ba675SRob Herring #index-cells = <1>; 709*724ba675SRob Herring compatible = "fsl,imx6sll-usbmisc", "fsl,imx6ul-usbmisc", 710*724ba675SRob Herring "fsl,imx6q-usbmisc"; 711*724ba675SRob Herring reg = <0x02184800 0x200>; 712*724ba675SRob Herring }; 713*724ba675SRob Herring 714*724ba675SRob Herring usdhc1: mmc@2190000 { 715*724ba675SRob Herring compatible = "fsl,imx6sll-usdhc", "fsl,imx6sx-usdhc"; 716*724ba675SRob Herring reg = <0x02190000 0x4000>; 717*724ba675SRob Herring interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 718*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USDHC1>, 719*724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC1>, 720*724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC1>; 721*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 722*724ba675SRob Herring bus-width = <4>; 723*724ba675SRob Herring fsl,tuning-step = <2>; 724*724ba675SRob Herring fsl,tuning-start-tap = <20>; 725*724ba675SRob Herring status = "disabled"; 726*724ba675SRob Herring }; 727*724ba675SRob Herring 728*724ba675SRob Herring usdhc2: mmc@2194000 { 729*724ba675SRob Herring compatible = "fsl,imx6sll-usdhc", "fsl,imx6sx-usdhc"; 730*724ba675SRob Herring reg = <0x02194000 0x4000>; 731*724ba675SRob Herring interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 732*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USDHC2>, 733*724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC2>, 734*724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC2>; 735*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 736*724ba675SRob Herring bus-width = <4>; 737*724ba675SRob Herring fsl,tuning-step = <2>; 738*724ba675SRob Herring fsl,tuning-start-tap = <20>; 739*724ba675SRob Herring status = "disabled"; 740*724ba675SRob Herring }; 741*724ba675SRob Herring 742*724ba675SRob Herring usdhc3: mmc@2198000 { 743*724ba675SRob Herring compatible = "fsl,imx6sll-usdhc", "fsl,imx6sx-usdhc"; 744*724ba675SRob Herring reg = <0x02198000 0x4000>; 745*724ba675SRob Herring interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 746*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_USDHC3>, 747*724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC3>, 748*724ba675SRob Herring <&clks IMX6SLL_CLK_USDHC3>; 749*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 750*724ba675SRob Herring bus-width = <4>; 751*724ba675SRob Herring fsl,tuning-step = <2>; 752*724ba675SRob Herring fsl,tuning-start-tap = <20>; 753*724ba675SRob Herring status = "disabled"; 754*724ba675SRob Herring }; 755*724ba675SRob Herring 756*724ba675SRob Herring i2c1: i2c@21a0000 { 757*724ba675SRob Herring #address-cells = <1>; 758*724ba675SRob Herring #size-cells = <0>; 759*724ba675SRob Herring compatible = "fsl,imx6sll-i2c", "fsl,imx21-i2c"; 760*724ba675SRob Herring reg = <0x021a0000 0x4000>; 761*724ba675SRob Herring interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 762*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_I2C1>; 763*724ba675SRob Herring status = "disabled"; 764*724ba675SRob Herring }; 765*724ba675SRob Herring 766*724ba675SRob Herring i2c2: i2c@21a4000 { 767*724ba675SRob Herring #address-cells = <1>; 768*724ba675SRob Herring #size-cells = <0>; 769*724ba675SRob Herring compatible = "fsl,imx6sll-i2c", "fsl,imx21-i2c"; 770*724ba675SRob Herring reg = <0x021a4000 0x4000>; 771*724ba675SRob Herring interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 772*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_I2C2>; 773*724ba675SRob Herring status = "disabled"; 774*724ba675SRob Herring }; 775*724ba675SRob Herring 776*724ba675SRob Herring i2c3: i2c@21a8000 { 777*724ba675SRob Herring #address-cells = <1>; 778*724ba675SRob Herring #size-cells = <0>; 779*724ba675SRob Herring compatible = "fsl,imx6sll-i2c", "fsl,imx21-i2c"; 780*724ba675SRob Herring reg = <0x021a8000 0x4000>; 781*724ba675SRob Herring interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 782*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_I2C3>; 783*724ba675SRob Herring status = "disabled"; 784*724ba675SRob Herring }; 785*724ba675SRob Herring 786*724ba675SRob Herring mmdc: memory-controller@21b0000 { 787*724ba675SRob Herring compatible = "fsl,imx6sll-mmdc", "fsl,imx6q-mmdc"; 788*724ba675SRob Herring reg = <0x021b0000 0x4000>; 789*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_MMDC_P0_IPG>; 790*724ba675SRob Herring }; 791*724ba675SRob Herring 792*724ba675SRob Herring rngb: rng@21b4000 { 793*724ba675SRob Herring compatible = "fsl,imx6sll-rngb", "fsl,imx25-rngb"; 794*724ba675SRob Herring reg = <0x021b4000 0x4000>; 795*724ba675SRob Herring interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 796*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_DUMMY>; 797*724ba675SRob Herring }; 798*724ba675SRob Herring 799*724ba675SRob Herring ocotp: efuse@21bc000 { 800*724ba675SRob Herring #address-cells = <1>; 801*724ba675SRob Herring #size-cells = <1>; 802*724ba675SRob Herring compatible = "fsl,imx6sll-ocotp", "syscon"; 803*724ba675SRob Herring reg = <0x021bc000 0x4000>; 804*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_OCOTP>; 805*724ba675SRob Herring 806*724ba675SRob Herring cpu_speed_grade: speed-grade@10 { 807*724ba675SRob Herring reg = <0x10 4>; 808*724ba675SRob Herring }; 809*724ba675SRob Herring 810*724ba675SRob Herring tempmon_calib: calib@38 { 811*724ba675SRob Herring reg = <0x38 4>; 812*724ba675SRob Herring }; 813*724ba675SRob Herring 814*724ba675SRob Herring tempmon_temp_grade: temp-grade@20 { 815*724ba675SRob Herring reg = <0x20 4>; 816*724ba675SRob Herring }; 817*724ba675SRob Herring }; 818*724ba675SRob Herring 819*724ba675SRob Herring audmux: audmux@21d8000 { 820*724ba675SRob Herring compatible = "fsl,imx6sll-audmux", "fsl,imx31-audmux"; 821*724ba675SRob Herring reg = <0x021d8000 0x4000>; 822*724ba675SRob Herring status = "disabled"; 823*724ba675SRob Herring }; 824*724ba675SRob Herring 825*724ba675SRob Herring uart5: serial@21f4000 { 826*724ba675SRob Herring compatible = "fsl,imx6sll-uart", "fsl,imx6q-uart", 827*724ba675SRob Herring "fsl,imx21-uart"; 828*724ba675SRob Herring reg = <0x021f4000 0x4000>; 829*724ba675SRob Herring interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 830*724ba675SRob Herring dmas = <&sdma 33 4 0>, <&sdma 34 4 0>; 831*724ba675SRob Herring dma-names = "rx", "tx"; 832*724ba675SRob Herring clocks = <&clks IMX6SLL_CLK_UART5_IPG>, 833*724ba675SRob Herring <&clks IMX6SLL_CLK_UART5_SERIAL>; 834*724ba675SRob Herring clock-names = "ipg", "per"; 835*724ba675SRob Herring status = "disabled"; 836*724ba675SRob Herring }; 837*724ba675SRob Herring }; 838*724ba675SRob Herring }; 839*724ba675SRob Herring}; 840