xref: /linux/scripts/dtc/include-prefixes/arm/nxp/imx/imx6sll-kobo-clarahd.dts (revision 724ba6751532055db75992fc6ae21c3e322e94a7)
1*724ba675SRob Herring// SPDX-License-Identifier: (GPL-2.0)
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Device tree for the Kobo Clara HD ebook reader
4*724ba675SRob Herring *
5*724ba675SRob Herring * Name on mainboard is: 37NB-E60K00+4A4
6*724ba675SRob Herring * Serials start with: E60K02 (a number also seen in
7*724ba675SRob Herring * vendor kernel sources)
8*724ba675SRob Herring *
9*724ba675SRob Herring * This mainboard seems to be equipped with different SoCs.
10*724ba675SRob Herring * In the Kobo Clara HD ebook reader it is an i.MX6SLL
11*724ba675SRob Herring *
12*724ba675SRob Herring * Copyright 2019 Andreas Kemnade
13*724ba675SRob Herring * based on works
14*724ba675SRob Herring * Copyright 2016 Freescale Semiconductor, Inc.
15*724ba675SRob Herring */
16*724ba675SRob Herring
17*724ba675SRob Herring/dts-v1/;
18*724ba675SRob Herring
19*724ba675SRob Herring#include <dt-bindings/input/input.h>
20*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
21*724ba675SRob Herring#include "imx6sll.dtsi"
22*724ba675SRob Herring#include "e60k02.dtsi"
23*724ba675SRob Herring
24*724ba675SRob Herring/ {
25*724ba675SRob Herring	model = "Kobo Clara HD";
26*724ba675SRob Herring	compatible = "kobo,clarahd", "fsl,imx6sll";
27*724ba675SRob Herring};
28*724ba675SRob Herring
29*724ba675SRob Herring&clks {
30*724ba675SRob Herring	assigned-clocks = <&clks IMX6SLL_CLK_PLL4_AUDIO_DIV>;
31*724ba675SRob Herring	assigned-clock-rates = <393216000>;
32*724ba675SRob Herring};
33*724ba675SRob Herring
34*724ba675SRob Herring&cpu0 {
35*724ba675SRob Herring	arm-supply = <&dcdc3_reg>;
36*724ba675SRob Herring	soc-supply = <&dcdc1_reg>;
37*724ba675SRob Herring};
38*724ba675SRob Herring
39*724ba675SRob Herring&gpio_keys {
40*724ba675SRob Herring	pinctrl-names = "default";
41*724ba675SRob Herring	pinctrl-0 = <&pinctrl_gpio_keys>;
42*724ba675SRob Herring};
43*724ba675SRob Herring
44*724ba675SRob Herring&i2c1 {
45*724ba675SRob Herring	pinctrl-names = "default","sleep";
46*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c1>;
47*724ba675SRob Herring	pinctrl-1 = <&pinctrl_i2c1_sleep>;
48*724ba675SRob Herring};
49*724ba675SRob Herring
50*724ba675SRob Herring&i2c2 {
51*724ba675SRob Herring	pinctrl-names = "default","sleep";
52*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c2>;
53*724ba675SRob Herring	pinctrl-1 = <&pinctrl_i2c2_sleep>;
54*724ba675SRob Herring};
55*724ba675SRob Herring
56*724ba675SRob Herring&i2c3 {
57*724ba675SRob Herring	pinctrl-names = "default";
58*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c3>;
59*724ba675SRob Herring};
60*724ba675SRob Herring
61*724ba675SRob Herring&iomuxc {
62*724ba675SRob Herring	pinctrl-names = "default";
63*724ba675SRob Herring	pinctrl-0 = <&pinctrl_hog>;
64*724ba675SRob Herring
65*724ba675SRob Herring	pinctrl_cyttsp5_gpio: cyttsp5-gpiogrp {
66*724ba675SRob Herring		fsl,pins = <
67*724ba675SRob Herring			MX6SLL_PAD_SD1_DATA3__GPIO5_IO06                0x17059 /* TP_INT */
68*724ba675SRob Herring			MX6SLL_PAD_SD1_DATA2__GPIO5_IO13                0x10059 /* TP_RST */
69*724ba675SRob Herring		>;
70*724ba675SRob Herring	};
71*724ba675SRob Herring
72*724ba675SRob Herring	pinctrl_gpio_keys: gpio-keysgrp {
73*724ba675SRob Herring		fsl,pins = <
74*724ba675SRob Herring			MX6SLL_PAD_SD1_DATA1__GPIO5_IO08	0x17059	/* PWR_SW */
75*724ba675SRob Herring			MX6SLL_PAD_SD1_DATA4__GPIO5_IO12	0x17059	/* HALL_EN */
76*724ba675SRob Herring		>;
77*724ba675SRob Herring	};
78*724ba675SRob Herring
79*724ba675SRob Herring	pinctrl_hog: hoggrp {
80*724ba675SRob Herring		fsl,pins = <
81*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA00__GPIO2_IO20	0x79
82*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA01__GPIO2_IO21	0x79
83*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA02__GPIO2_IO22	0x79
84*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA03__GPIO2_IO23	0x79
85*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA04__GPIO2_IO24	0x79
86*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA05__GPIO2_IO25	0x79
87*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA06__GPIO2_IO26	0x79
88*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA07__GPIO2_IO27	0x79
89*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA08__GPIO2_IO28	0x79
90*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA09__GPIO2_IO29	0x79
91*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA10__GPIO2_IO30	0x79
92*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA11__GPIO2_IO31	0x79
93*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA12__GPIO3_IO00	0x79
94*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA13__GPIO3_IO01	0x79
95*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA14__GPIO3_IO02	0x79
96*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA15__GPIO3_IO03	0x79
97*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA16__GPIO3_IO04	0x79
98*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA17__GPIO3_IO05	0x79
99*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA18__GPIO3_IO06	0x79
100*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA19__GPIO3_IO07	0x79
101*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA20__GPIO3_IO08	0x79
102*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA21__GPIO3_IO09	0x79
103*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA22__GPIO3_IO10	0x79
104*724ba675SRob Herring			MX6SLL_PAD_LCD_DATA23__GPIO3_IO11	0x79
105*724ba675SRob Herring			MX6SLL_PAD_LCD_CLK__GPIO2_IO15		0x79
106*724ba675SRob Herring			MX6SLL_PAD_LCD_ENABLE__GPIO2_IO16	0x79
107*724ba675SRob Herring			MX6SLL_PAD_LCD_HSYNC__GPIO2_IO17	0x79
108*724ba675SRob Herring			MX6SLL_PAD_LCD_VSYNC__GPIO2_IO18	0x79
109*724ba675SRob Herring			MX6SLL_PAD_LCD_RESET__GPIO2_IO19	0x79
110*724ba675SRob Herring			MX6SLL_PAD_KEY_COL3__GPIO3_IO30		0x79
111*724ba675SRob Herring			MX6SLL_PAD_KEY_ROW7__GPIO4_IO07		0x79
112*724ba675SRob Herring			MX6SLL_PAD_ECSPI2_MOSI__GPIO4_IO13	0x79
113*724ba675SRob Herring			MX6SLL_PAD_KEY_COL5__GPIO4_IO02		0x79
114*724ba675SRob Herring		>;
115*724ba675SRob Herring	};
116*724ba675SRob Herring
117*724ba675SRob Herring	pinctrl_i2c1: i2c1grp {
118*724ba675SRob Herring		fsl,pins = <
119*724ba675SRob Herring			MX6SLL_PAD_I2C1_SCL__I2C1_SCL	0x4001f8b1
120*724ba675SRob Herring			MX6SLL_PAD_I2C1_SDA__I2C1_SDA	0x4001f8b1
121*724ba675SRob Herring		>;
122*724ba675SRob Herring	};
123*724ba675SRob Herring
124*724ba675SRob Herring	pinctrl_i2c1_sleep: i2c1grp-sleep {
125*724ba675SRob Herring		fsl,pins = <
126*724ba675SRob Herring			MX6SLL_PAD_I2C1_SCL__I2C1_SCL	0x400108b1
127*724ba675SRob Herring			MX6SLL_PAD_I2C1_SDA__I2C1_SDA	0x400108b1
128*724ba675SRob Herring		>;
129*724ba675SRob Herring	};
130*724ba675SRob Herring
131*724ba675SRob Herring	pinctrl_i2c2: i2c2grp {
132*724ba675SRob Herring		fsl,pins = <
133*724ba675SRob Herring			MX6SLL_PAD_I2C2_SCL__I2C2_SCL	0x4001f8b1
134*724ba675SRob Herring			MX6SLL_PAD_I2C2_SDA__I2C2_SDA	0x4001f8b1
135*724ba675SRob Herring		>;
136*724ba675SRob Herring	};
137*724ba675SRob Herring
138*724ba675SRob Herring	pinctrl_i2c2_sleep: i2c2grp-sleep {
139*724ba675SRob Herring		fsl,pins = <
140*724ba675SRob Herring			MX6SLL_PAD_I2C2_SCL__I2C2_SCL	0x400108b1
141*724ba675SRob Herring			MX6SLL_PAD_I2C2_SDA__I2C2_SDA	0x400108b1
142*724ba675SRob Herring		>;
143*724ba675SRob Herring	};
144*724ba675SRob Herring
145*724ba675SRob Herring	pinctrl_i2c3: i2c3grp {
146*724ba675SRob Herring		fsl,pins = <
147*724ba675SRob Herring			MX6SLL_PAD_REF_CLK_24M__I2C3_SCL 0x4001f8b1
148*724ba675SRob Herring			MX6SLL_PAD_REF_CLK_32K__I2C3_SDA 0x4001f8b1
149*724ba675SRob Herring		>;
150*724ba675SRob Herring	};
151*724ba675SRob Herring
152*724ba675SRob Herring	pinctrl_led: ledgrp {
153*724ba675SRob Herring		fsl,pins = <
154*724ba675SRob Herring			MX6SLL_PAD_SD1_DATA6__GPIO5_IO07 0x17059
155*724ba675SRob Herring		>;
156*724ba675SRob Herring	};
157*724ba675SRob Herring
158*724ba675SRob Herring	pinctrl_lm3630a_bl_gpio: lm3630a-bl-gpiogrp {
159*724ba675SRob Herring		fsl,pins = <
160*724ba675SRob Herring			MX6SLL_PAD_EPDC_PWR_CTRL3__GPIO2_IO10	0x10059 /* HWEN */
161*724ba675SRob Herring		>;
162*724ba675SRob Herring	};
163*724ba675SRob Herring
164*724ba675SRob Herring	pinctrl_ricoh_gpio: ricoh-gpiogrp {
165*724ba675SRob Herring		fsl,pins = <
166*724ba675SRob Herring			MX6SLL_PAD_SD1_CLK__GPIO5_IO15	0x1b8b1 /* ricoh619 chg */
167*724ba675SRob Herring			MX6SLL_PAD_SD1_DATA0__GPIO5_IO11 0x1b8b1 /* ricoh619 irq */
168*724ba675SRob Herring			MX6SLL_PAD_KEY_COL2__GPIO3_IO28	0x1b8b1 /* ricoh619 bat_low_int */
169*724ba675SRob Herring		>;
170*724ba675SRob Herring	};
171*724ba675SRob Herring
172*724ba675SRob Herring	pinctrl_uart1: uart1grp {
173*724ba675SRob Herring		fsl,pins = <
174*724ba675SRob Herring			MX6SLL_PAD_UART1_TXD__UART1_DCE_TX 0x1b0b1
175*724ba675SRob Herring			MX6SLL_PAD_UART1_RXD__UART1_DCE_RX 0x1b0b1
176*724ba675SRob Herring		>;
177*724ba675SRob Herring	};
178*724ba675SRob Herring
179*724ba675SRob Herring	pinctrl_uart4: uart4grp {
180*724ba675SRob Herring		fsl,pins = <
181*724ba675SRob Herring			MX6SLL_PAD_KEY_ROW6__UART4_DCE_TX 0x1b0b1
182*724ba675SRob Herring			MX6SLL_PAD_KEY_COL6__UART4_DCE_RX 0x1b0b1
183*724ba675SRob Herring		>;
184*724ba675SRob Herring	};
185*724ba675SRob Herring
186*724ba675SRob Herring	pinctrl_usbotg1: usbotg1grp {
187*724ba675SRob Herring		fsl,pins = <
188*724ba675SRob Herring			MX6SLL_PAD_EPDC_PWR_COM__USB_OTG1_ID 0x17059
189*724ba675SRob Herring		>;
190*724ba675SRob Herring	};
191*724ba675SRob Herring
192*724ba675SRob Herring	pinctrl_usdhc2: usdhc2grp {
193*724ba675SRob Herring		fsl,pins = <
194*724ba675SRob Herring			MX6SLL_PAD_SD2_CMD__SD2_CMD		0x17059
195*724ba675SRob Herring			MX6SLL_PAD_SD2_CLK__SD2_CLK		0x13059
196*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA0__SD2_DATA0		0x17059
197*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA1__SD2_DATA1		0x17059
198*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA2__SD2_DATA2		0x17059
199*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA3__SD2_DATA3		0x17059
200*724ba675SRob Herring		>;
201*724ba675SRob Herring	};
202*724ba675SRob Herring
203*724ba675SRob Herring	pinctrl_usdhc2_100mhz: usdhc2grp-100mhz {
204*724ba675SRob Herring		fsl,pins = <
205*724ba675SRob Herring			MX6SLL_PAD_SD2_CMD__SD2_CMD		0x170b9
206*724ba675SRob Herring			MX6SLL_PAD_SD2_CLK__SD2_CLK		0x130b9
207*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA0__SD2_DATA0		0x170b9
208*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA1__SD2_DATA1		0x170b9
209*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA2__SD2_DATA2		0x170b9
210*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA3__SD2_DATA3		0x170b9
211*724ba675SRob Herring		>;
212*724ba675SRob Herring	};
213*724ba675SRob Herring
214*724ba675SRob Herring	pinctrl_usdhc2_200mhz: usdhc2grp-200mhz {
215*724ba675SRob Herring		fsl,pins = <
216*724ba675SRob Herring			MX6SLL_PAD_SD2_CMD__SD2_CMD		0x170f9
217*724ba675SRob Herring			MX6SLL_PAD_SD2_CLK__SD2_CLK		0x130f9
218*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA0__SD2_DATA0		0x170f9
219*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA1__SD2_DATA1		0x170f9
220*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA2__SD2_DATA2		0x170f9
221*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA3__SD2_DATA3		0x170f9
222*724ba675SRob Herring		>;
223*724ba675SRob Herring	};
224*724ba675SRob Herring
225*724ba675SRob Herring	pinctrl_usdhc2_sleep: usdhc2grp-sleep {
226*724ba675SRob Herring		fsl,pins = <
227*724ba675SRob Herring			MX6SLL_PAD_SD2_CMD__GPIO5_IO04		0x100f9
228*724ba675SRob Herring			MX6SLL_PAD_SD2_CLK__GPIO5_IO05		0x100f9
229*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA0__GPIO5_IO01	0x100f9
230*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA1__GPIO4_IO30	0x100f9
231*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA2__GPIO5_IO03	0x100f9
232*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA3__GPIO4_IO28	0x100f9
233*724ba675SRob Herring		>;
234*724ba675SRob Herring	};
235*724ba675SRob Herring
236*724ba675SRob Herring	pinctrl_usdhc3: usdhc3grp {
237*724ba675SRob Herring		fsl,pins = <
238*724ba675SRob Herring			MX6SLL_PAD_SD3_CMD__SD3_CMD	0x11059
239*724ba675SRob Herring			MX6SLL_PAD_SD3_CLK__SD3_CLK	0x11059
240*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA0__SD3_DATA0	0x11059
241*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA1__SD3_DATA1	0x11059
242*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA2__SD3_DATA2	0x11059
243*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA3__SD3_DATA3	0x11059
244*724ba675SRob Herring		>;
245*724ba675SRob Herring	};
246*724ba675SRob Herring
247*724ba675SRob Herring	pinctrl_usdhc3_100mhz: usdhc3grp-100mhz {
248*724ba675SRob Herring		fsl,pins = <
249*724ba675SRob Herring			MX6SLL_PAD_SD3_CMD__SD3_CMD	0x170b9
250*724ba675SRob Herring			MX6SLL_PAD_SD3_CLK__SD3_CLK	0x170b9
251*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA0__SD3_DATA0	0x170b9
252*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA1__SD3_DATA1	0x170b9
253*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA2__SD3_DATA2	0x170b9
254*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA3__SD3_DATA3	0x170b9
255*724ba675SRob Herring		>;
256*724ba675SRob Herring	};
257*724ba675SRob Herring
258*724ba675SRob Herring	pinctrl_usdhc3_200mhz: usdhc3grp-200mhz {
259*724ba675SRob Herring		fsl,pins = <
260*724ba675SRob Herring			MX6SLL_PAD_SD3_CMD__SD3_CMD	0x170f9
261*724ba675SRob Herring			MX6SLL_PAD_SD3_CLK__SD3_CLK	0x170f9
262*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA0__SD3_DATA0	0x170f9
263*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA1__SD3_DATA1	0x170f9
264*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA2__SD3_DATA2	0x170f9
265*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA3__SD3_DATA3	0x170f9
266*724ba675SRob Herring		>;
267*724ba675SRob Herring	};
268*724ba675SRob Herring
269*724ba675SRob Herring	pinctrl_usdhc3_sleep: usdhc3grp-sleep {
270*724ba675SRob Herring		fsl,pins = <
271*724ba675SRob Herring			MX6SLL_PAD_SD3_CMD__GPIO5_IO21	0x100c1
272*724ba675SRob Herring			MX6SLL_PAD_SD3_CLK__GPIO5_IO18	0x100c1
273*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA0__GPIO5_IO19	0x100c1
274*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA1__GPIO5_IO20	0x100c1
275*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA2__GPIO5_IO16	0x100c1
276*724ba675SRob Herring			MX6SLL_PAD_SD3_DATA3__GPIO5_IO17	0x100c1
277*724ba675SRob Herring		>;
278*724ba675SRob Herring	};
279*724ba675SRob Herring
280*724ba675SRob Herring	pinctrl_wifi_power: wifi-powergrp {
281*724ba675SRob Herring		fsl,pins = <
282*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA6__GPIO4_IO29	0x10059		/* WIFI_3V3_ON */
283*724ba675SRob Herring		>;
284*724ba675SRob Herring	};
285*724ba675SRob Herring
286*724ba675SRob Herring	pinctrl_wifi_reset: wifi-resetgrp {
287*724ba675SRob Herring		fsl,pins = <
288*724ba675SRob Herring			MX6SLL_PAD_SD2_DATA7__GPIO5_IO00	0x10059		/* WIFI_RST */
289*724ba675SRob Herring		>;
290*724ba675SRob Herring	};
291*724ba675SRob Herring};
292*724ba675SRob Herring
293*724ba675SRob Herring&leds {
294*724ba675SRob Herring	pinctrl-names = "default";
295*724ba675SRob Herring	pinctrl-0 = <&pinctrl_led>;
296*724ba675SRob Herring};
297*724ba675SRob Herring
298*724ba675SRob Herring&lm3630a {
299*724ba675SRob Herring	pinctrl-names = "default";
300*724ba675SRob Herring	pinctrl-0 = <&pinctrl_lm3630a_bl_gpio>;
301*724ba675SRob Herring};
302*724ba675SRob Herring
303*724ba675SRob Herring&reg_wifi {
304*724ba675SRob Herring	pinctrl-names = "default";
305*724ba675SRob Herring	pinctrl-0 = <&pinctrl_wifi_power>;
306*724ba675SRob Herring};
307*724ba675SRob Herring
308*724ba675SRob Herring&ricoh619 {
309*724ba675SRob Herring	pinctrl-names = "default";
310*724ba675SRob Herring	pinctrl-0 = <&pinctrl_ricoh_gpio>;
311*724ba675SRob Herring};
312*724ba675SRob Herring
313*724ba675SRob Herring&uart1 {
314*724ba675SRob Herring	pinctrl-names = "default";
315*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart1>;
316*724ba675SRob Herring};
317*724ba675SRob Herring
318*724ba675SRob Herring&uart4 {
319*724ba675SRob Herring	pinctrl-names = "default";
320*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart4>;
321*724ba675SRob Herring};
322*724ba675SRob Herring
323*724ba675SRob Herring&usdhc2 {
324*724ba675SRob Herring	pinctrl-names = "default", "state_100mhz", "state_200mhz","sleep";
325*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc2>;
326*724ba675SRob Herring	pinctrl-1 = <&pinctrl_usdhc2_100mhz>;
327*724ba675SRob Herring	pinctrl-2 = <&pinctrl_usdhc2_200mhz>;
328*724ba675SRob Herring	pinctrl-3 = <&pinctrl_usdhc2_sleep>;
329*724ba675SRob Herring};
330*724ba675SRob Herring
331*724ba675SRob Herring&usdhc3 {
332*724ba675SRob Herring	pinctrl-names = "default", "state_100mhz", "state_200mhz","sleep";
333*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc3>;
334*724ba675SRob Herring	pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
335*724ba675SRob Herring	pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
336*724ba675SRob Herring	pinctrl-3 = <&pinctrl_usdhc3_sleep>;
337*724ba675SRob Herring};
338*724ba675SRob Herring
339*724ba675SRob Herring&wifi_pwrseq {
340*724ba675SRob Herring	pinctrl-names = "default";
341*724ba675SRob Herring	pinctrl-0 = <&pinctrl_wifi_reset>;
342*724ba675SRob Herring};
343