1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2*724ba675SRob Herring// 3*724ba675SRob Herring// Copyright 2013 Freescale Semiconductor, Inc. 4*724ba675SRob Herring 5*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 6*724ba675SRob Herring#include "imx6sl-pinfunc.h" 7*724ba675SRob Herring#include <dt-bindings/clock/imx6sl-clock.h> 8*724ba675SRob Herring 9*724ba675SRob Herring/ { 10*724ba675SRob Herring #address-cells = <1>; 11*724ba675SRob Herring #size-cells = <1>; 12*724ba675SRob Herring /* 13*724ba675SRob Herring * The decompressor and also some bootloaders rely on a 14*724ba675SRob Herring * pre-existing /chosen node to be available to insert the 15*724ba675SRob Herring * command line and merge other ATAGS info. 16*724ba675SRob Herring */ 17*724ba675SRob Herring chosen {}; 18*724ba675SRob Herring 19*724ba675SRob Herring aliases { 20*724ba675SRob Herring ethernet0 = &fec; 21*724ba675SRob Herring gpio0 = &gpio1; 22*724ba675SRob Herring gpio1 = &gpio2; 23*724ba675SRob Herring gpio2 = &gpio3; 24*724ba675SRob Herring gpio3 = &gpio4; 25*724ba675SRob Herring gpio4 = &gpio5; 26*724ba675SRob Herring i2c0 = &i2c1; 27*724ba675SRob Herring i2c1 = &i2c2; 28*724ba675SRob Herring i2c2 = &i2c3; 29*724ba675SRob Herring mmc0 = &usdhc1; 30*724ba675SRob Herring mmc1 = &usdhc2; 31*724ba675SRob Herring mmc2 = &usdhc3; 32*724ba675SRob Herring mmc3 = &usdhc4; 33*724ba675SRob Herring serial0 = &uart1; 34*724ba675SRob Herring serial1 = &uart2; 35*724ba675SRob Herring serial2 = &uart3; 36*724ba675SRob Herring serial3 = &uart4; 37*724ba675SRob Herring serial4 = &uart5; 38*724ba675SRob Herring spi0 = &ecspi1; 39*724ba675SRob Herring spi1 = &ecspi2; 40*724ba675SRob Herring spi2 = &ecspi3; 41*724ba675SRob Herring spi3 = &ecspi4; 42*724ba675SRob Herring usb0 = &usbotg1; 43*724ba675SRob Herring usb1 = &usbotg2; 44*724ba675SRob Herring usb2 = &usbh; 45*724ba675SRob Herring usbphy0 = &usbphy1; 46*724ba675SRob Herring usbphy1 = &usbphy2; 47*724ba675SRob Herring }; 48*724ba675SRob Herring 49*724ba675SRob Herring cpus { 50*724ba675SRob Herring #address-cells = <1>; 51*724ba675SRob Herring #size-cells = <0>; 52*724ba675SRob Herring 53*724ba675SRob Herring cpu0: cpu@0 { 54*724ba675SRob Herring compatible = "arm,cortex-a9"; 55*724ba675SRob Herring device_type = "cpu"; 56*724ba675SRob Herring reg = <0x0>; 57*724ba675SRob Herring next-level-cache = <&L2>; 58*724ba675SRob Herring operating-points = 59*724ba675SRob Herring /* kHz uV */ 60*724ba675SRob Herring <996000 1275000>, 61*724ba675SRob Herring <792000 1175000>, 62*724ba675SRob Herring <396000 975000>; 63*724ba675SRob Herring fsl,soc-operating-points = 64*724ba675SRob Herring /* ARM kHz SOC-PU uV */ 65*724ba675SRob Herring <996000 1225000>, 66*724ba675SRob Herring <792000 1175000>, 67*724ba675SRob Herring <396000 1175000>; 68*724ba675SRob Herring clock-latency = <61036>; /* two CLK32 periods */ 69*724ba675SRob Herring #cooling-cells = <2>; 70*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_ARM>, <&clks IMX6SL_CLK_PLL2_PFD2>, 71*724ba675SRob Herring <&clks IMX6SL_CLK_STEP>, <&clks IMX6SL_CLK_PLL1_SW>, 72*724ba675SRob Herring <&clks IMX6SL_CLK_PLL1_SYS>; 73*724ba675SRob Herring clock-names = "arm", "pll2_pfd2_396m", "step", 74*724ba675SRob Herring "pll1_sw", "pll1_sys"; 75*724ba675SRob Herring arm-supply = <®_arm>; 76*724ba675SRob Herring pu-supply = <®_pu>; 77*724ba675SRob Herring soc-supply = <®_soc>; 78*724ba675SRob Herring nvmem-cells = <&cpu_speed_grade>; 79*724ba675SRob Herring nvmem-cell-names = "speed_grade"; 80*724ba675SRob Herring }; 81*724ba675SRob Herring }; 82*724ba675SRob Herring 83*724ba675SRob Herring clocks { 84*724ba675SRob Herring ckil { 85*724ba675SRob Herring compatible = "fixed-clock"; 86*724ba675SRob Herring #clock-cells = <0>; 87*724ba675SRob Herring clock-frequency = <32768>; 88*724ba675SRob Herring }; 89*724ba675SRob Herring 90*724ba675SRob Herring osc { 91*724ba675SRob Herring compatible = "fixed-clock"; 92*724ba675SRob Herring #clock-cells = <0>; 93*724ba675SRob Herring clock-frequency = <24000000>; 94*724ba675SRob Herring }; 95*724ba675SRob Herring }; 96*724ba675SRob Herring 97*724ba675SRob Herring pmu { 98*724ba675SRob Herring compatible = "arm,cortex-a9-pmu"; 99*724ba675SRob Herring interrupt-parent = <&gpc>; 100*724ba675SRob Herring interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>; 101*724ba675SRob Herring }; 102*724ba675SRob Herring 103*724ba675SRob Herring usbphynop1: usbphynop1 { 104*724ba675SRob Herring compatible = "usb-nop-xceiv"; 105*724ba675SRob Herring #phy-cells = <0>; 106*724ba675SRob Herring }; 107*724ba675SRob Herring 108*724ba675SRob Herring soc { 109*724ba675SRob Herring #address-cells = <1>; 110*724ba675SRob Herring #size-cells = <1>; 111*724ba675SRob Herring compatible = "simple-bus"; 112*724ba675SRob Herring interrupt-parent = <&gpc>; 113*724ba675SRob Herring ranges; 114*724ba675SRob Herring 115*724ba675SRob Herring ocram: sram@900000 { 116*724ba675SRob Herring compatible = "mmio-sram"; 117*724ba675SRob Herring reg = <0x00900000 0x20000>; 118*724ba675SRob Herring ranges = <0 0x00900000 0x20000>; 119*724ba675SRob Herring #address-cells = <1>; 120*724ba675SRob Herring #size-cells = <1>; 121*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_OCRAM>; 122*724ba675SRob Herring }; 123*724ba675SRob Herring 124*724ba675SRob Herring intc: interrupt-controller@a01000 { 125*724ba675SRob Herring compatible = "arm,cortex-a9-gic"; 126*724ba675SRob Herring #interrupt-cells = <3>; 127*724ba675SRob Herring interrupt-controller; 128*724ba675SRob Herring reg = <0x00a01000 0x1000>, 129*724ba675SRob Herring <0x00a00100 0x100>; 130*724ba675SRob Herring interrupt-parent = <&intc>; 131*724ba675SRob Herring }; 132*724ba675SRob Herring 133*724ba675SRob Herring L2: cache-controller@a02000 { 134*724ba675SRob Herring compatible = "arm,pl310-cache"; 135*724ba675SRob Herring reg = <0x00a02000 0x1000>; 136*724ba675SRob Herring interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>; 137*724ba675SRob Herring cache-unified; 138*724ba675SRob Herring cache-level = <2>; 139*724ba675SRob Herring arm,tag-latency = <4 2 3>; 140*724ba675SRob Herring arm,data-latency = <4 2 3>; 141*724ba675SRob Herring }; 142*724ba675SRob Herring 143*724ba675SRob Herring aips1: bus@2000000 { 144*724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 145*724ba675SRob Herring #address-cells = <1>; 146*724ba675SRob Herring #size-cells = <1>; 147*724ba675SRob Herring reg = <0x02000000 0x100000>; 148*724ba675SRob Herring ranges; 149*724ba675SRob Herring 150*724ba675SRob Herring spba: spba-bus@2000000 { 151*724ba675SRob Herring compatible = "fsl,spba-bus", "simple-bus"; 152*724ba675SRob Herring #address-cells = <1>; 153*724ba675SRob Herring #size-cells = <1>; 154*724ba675SRob Herring reg = <0x02000000 0x40000>; 155*724ba675SRob Herring ranges; 156*724ba675SRob Herring 157*724ba675SRob Herring spdif: spdif@2004000 { 158*724ba675SRob Herring compatible = "fsl,imx6sl-spdif", 159*724ba675SRob Herring "fsl,imx35-spdif"; 160*724ba675SRob Herring reg = <0x02004000 0x4000>; 161*724ba675SRob Herring interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>; 162*724ba675SRob Herring dmas = <&sdma 14 18 0>, 163*724ba675SRob Herring <&sdma 15 18 0>; 164*724ba675SRob Herring dma-names = "rx", "tx"; 165*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_SPDIF_GCLK>, <&clks IMX6SL_CLK_OSC>, 166*724ba675SRob Herring <&clks IMX6SL_CLK_SPDIF>, <&clks IMX6SL_CLK_DUMMY>, 167*724ba675SRob Herring <&clks IMX6SL_CLK_DUMMY>, <&clks IMX6SL_CLK_DUMMY>, 168*724ba675SRob Herring <&clks IMX6SL_CLK_IPG>, <&clks IMX6SL_CLK_DUMMY>, 169*724ba675SRob Herring <&clks IMX6SL_CLK_DUMMY>, <&clks IMX6SL_CLK_SPBA>; 170*724ba675SRob Herring clock-names = "core", "rxtx0", 171*724ba675SRob Herring "rxtx1", "rxtx2", 172*724ba675SRob Herring "rxtx3", "rxtx4", 173*724ba675SRob Herring "rxtx5", "rxtx6", 174*724ba675SRob Herring "rxtx7", "spba"; 175*724ba675SRob Herring status = "disabled"; 176*724ba675SRob Herring }; 177*724ba675SRob Herring 178*724ba675SRob Herring ecspi1: spi@2008000 { 179*724ba675SRob Herring #address-cells = <1>; 180*724ba675SRob Herring #size-cells = <0>; 181*724ba675SRob Herring compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi"; 182*724ba675SRob Herring reg = <0x02008000 0x4000>; 183*724ba675SRob Herring interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>; 184*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_ECSPI1>, 185*724ba675SRob Herring <&clks IMX6SL_CLK_ECSPI1>; 186*724ba675SRob Herring clock-names = "ipg", "per"; 187*724ba675SRob Herring status = "disabled"; 188*724ba675SRob Herring }; 189*724ba675SRob Herring 190*724ba675SRob Herring ecspi2: spi@200c000 { 191*724ba675SRob Herring #address-cells = <1>; 192*724ba675SRob Herring #size-cells = <0>; 193*724ba675SRob Herring compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi"; 194*724ba675SRob Herring reg = <0x0200c000 0x4000>; 195*724ba675SRob Herring interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>; 196*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_ECSPI2>, 197*724ba675SRob Herring <&clks IMX6SL_CLK_ECSPI2>; 198*724ba675SRob Herring clock-names = "ipg", "per"; 199*724ba675SRob Herring status = "disabled"; 200*724ba675SRob Herring }; 201*724ba675SRob Herring 202*724ba675SRob Herring ecspi3: spi@2010000 { 203*724ba675SRob Herring #address-cells = <1>; 204*724ba675SRob Herring #size-cells = <0>; 205*724ba675SRob Herring compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi"; 206*724ba675SRob Herring reg = <0x02010000 0x4000>; 207*724ba675SRob Herring interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>; 208*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_ECSPI3>, 209*724ba675SRob Herring <&clks IMX6SL_CLK_ECSPI3>; 210*724ba675SRob Herring clock-names = "ipg", "per"; 211*724ba675SRob Herring status = "disabled"; 212*724ba675SRob Herring }; 213*724ba675SRob Herring 214*724ba675SRob Herring ecspi4: spi@2014000 { 215*724ba675SRob Herring #address-cells = <1>; 216*724ba675SRob Herring #size-cells = <0>; 217*724ba675SRob Herring compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi"; 218*724ba675SRob Herring reg = <0x02014000 0x4000>; 219*724ba675SRob Herring interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>; 220*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_ECSPI4>, 221*724ba675SRob Herring <&clks IMX6SL_CLK_ECSPI4>; 222*724ba675SRob Herring clock-names = "ipg", "per"; 223*724ba675SRob Herring status = "disabled"; 224*724ba675SRob Herring }; 225*724ba675SRob Herring 226*724ba675SRob Herring uart5: serial@2018000 { 227*724ba675SRob Herring compatible = "fsl,imx6sl-uart", 228*724ba675SRob Herring "fsl,imx6q-uart", "fsl,imx21-uart"; 229*724ba675SRob Herring reg = <0x02018000 0x4000>; 230*724ba675SRob Herring interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>; 231*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_UART>, 232*724ba675SRob Herring <&clks IMX6SL_CLK_UART_SERIAL>; 233*724ba675SRob Herring clock-names = "ipg", "per"; 234*724ba675SRob Herring dmas = <&sdma 33 4 0>, <&sdma 34 4 0>; 235*724ba675SRob Herring dma-names = "rx", "tx"; 236*724ba675SRob Herring status = "disabled"; 237*724ba675SRob Herring }; 238*724ba675SRob Herring 239*724ba675SRob Herring uart1: serial@2020000 { 240*724ba675SRob Herring compatible = "fsl,imx6sl-uart", 241*724ba675SRob Herring "fsl,imx6q-uart", "fsl,imx21-uart"; 242*724ba675SRob Herring reg = <0x02020000 0x4000>; 243*724ba675SRob Herring interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>; 244*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_UART>, 245*724ba675SRob Herring <&clks IMX6SL_CLK_UART_SERIAL>; 246*724ba675SRob Herring clock-names = "ipg", "per"; 247*724ba675SRob Herring dmas = <&sdma 25 4 0>, <&sdma 26 4 0>; 248*724ba675SRob Herring dma-names = "rx", "tx"; 249*724ba675SRob Herring status = "disabled"; 250*724ba675SRob Herring }; 251*724ba675SRob Herring 252*724ba675SRob Herring uart2: serial@2024000 { 253*724ba675SRob Herring compatible = "fsl,imx6sl-uart", 254*724ba675SRob Herring "fsl,imx6q-uart", "fsl,imx21-uart"; 255*724ba675SRob Herring reg = <0x02024000 0x4000>; 256*724ba675SRob Herring interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>; 257*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_UART>, 258*724ba675SRob Herring <&clks IMX6SL_CLK_UART_SERIAL>; 259*724ba675SRob Herring clock-names = "ipg", "per"; 260*724ba675SRob Herring dmas = <&sdma 27 4 0>, <&sdma 28 4 0>; 261*724ba675SRob Herring dma-names = "rx", "tx"; 262*724ba675SRob Herring status = "disabled"; 263*724ba675SRob Herring }; 264*724ba675SRob Herring 265*724ba675SRob Herring ssi1: ssi@2028000 { 266*724ba675SRob Herring #sound-dai-cells = <0>; 267*724ba675SRob Herring compatible = "fsl,imx6sl-ssi", 268*724ba675SRob Herring "fsl,imx51-ssi"; 269*724ba675SRob Herring reg = <0x02028000 0x4000>; 270*724ba675SRob Herring interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>; 271*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_SSI1_IPG>, 272*724ba675SRob Herring <&clks IMX6SL_CLK_SSI1>; 273*724ba675SRob Herring clock-names = "ipg", "baud"; 274*724ba675SRob Herring dmas = <&sdma 37 1 0>, 275*724ba675SRob Herring <&sdma 38 1 0>; 276*724ba675SRob Herring dma-names = "rx", "tx"; 277*724ba675SRob Herring fsl,fifo-depth = <15>; 278*724ba675SRob Herring status = "disabled"; 279*724ba675SRob Herring }; 280*724ba675SRob Herring 281*724ba675SRob Herring ssi2: ssi@202c000 { 282*724ba675SRob Herring #sound-dai-cells = <0>; 283*724ba675SRob Herring compatible = "fsl,imx6sl-ssi", 284*724ba675SRob Herring "fsl,imx51-ssi"; 285*724ba675SRob Herring reg = <0x0202c000 0x4000>; 286*724ba675SRob Herring interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>; 287*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_SSI2_IPG>, 288*724ba675SRob Herring <&clks IMX6SL_CLK_SSI2>; 289*724ba675SRob Herring clock-names = "ipg", "baud"; 290*724ba675SRob Herring dmas = <&sdma 41 1 0>, 291*724ba675SRob Herring <&sdma 42 1 0>; 292*724ba675SRob Herring dma-names = "rx", "tx"; 293*724ba675SRob Herring fsl,fifo-depth = <15>; 294*724ba675SRob Herring status = "disabled"; 295*724ba675SRob Herring }; 296*724ba675SRob Herring 297*724ba675SRob Herring ssi3: ssi@2030000 { 298*724ba675SRob Herring #sound-dai-cells = <0>; 299*724ba675SRob Herring compatible = "fsl,imx6sl-ssi", 300*724ba675SRob Herring "fsl,imx51-ssi"; 301*724ba675SRob Herring reg = <0x02030000 0x4000>; 302*724ba675SRob Herring interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>; 303*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_SSI3_IPG>, 304*724ba675SRob Herring <&clks IMX6SL_CLK_SSI3>; 305*724ba675SRob Herring clock-names = "ipg", "baud"; 306*724ba675SRob Herring dmas = <&sdma 45 1 0>, 307*724ba675SRob Herring <&sdma 46 1 0>; 308*724ba675SRob Herring dma-names = "rx", "tx"; 309*724ba675SRob Herring fsl,fifo-depth = <15>; 310*724ba675SRob Herring status = "disabled"; 311*724ba675SRob Herring }; 312*724ba675SRob Herring 313*724ba675SRob Herring uart3: serial@2034000 { 314*724ba675SRob Herring compatible = "fsl,imx6sl-uart", 315*724ba675SRob Herring "fsl,imx6q-uart", "fsl,imx21-uart"; 316*724ba675SRob Herring reg = <0x02034000 0x4000>; 317*724ba675SRob Herring interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>; 318*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_UART>, 319*724ba675SRob Herring <&clks IMX6SL_CLK_UART_SERIAL>; 320*724ba675SRob Herring clock-names = "ipg", "per"; 321*724ba675SRob Herring dmas = <&sdma 29 4 0>, <&sdma 30 4 0>; 322*724ba675SRob Herring dma-names = "rx", "tx"; 323*724ba675SRob Herring status = "disabled"; 324*724ba675SRob Herring }; 325*724ba675SRob Herring 326*724ba675SRob Herring uart4: serial@2038000 { 327*724ba675SRob Herring compatible = "fsl,imx6sl-uart", 328*724ba675SRob Herring "fsl,imx6q-uart", "fsl,imx21-uart"; 329*724ba675SRob Herring reg = <0x02038000 0x4000>; 330*724ba675SRob Herring interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>; 331*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_UART>, 332*724ba675SRob Herring <&clks IMX6SL_CLK_UART_SERIAL>; 333*724ba675SRob Herring clock-names = "ipg", "per"; 334*724ba675SRob Herring dmas = <&sdma 31 4 0>, <&sdma 32 4 0>; 335*724ba675SRob Herring dma-names = "rx", "tx"; 336*724ba675SRob Herring status = "disabled"; 337*724ba675SRob Herring }; 338*724ba675SRob Herring }; 339*724ba675SRob Herring 340*724ba675SRob Herring pwm1: pwm@2080000 { 341*724ba675SRob Herring #pwm-cells = <3>; 342*724ba675SRob Herring compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm"; 343*724ba675SRob Herring reg = <0x02080000 0x4000>; 344*724ba675SRob Herring interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>; 345*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_PERCLK>, 346*724ba675SRob Herring <&clks IMX6SL_CLK_PWM1>; 347*724ba675SRob Herring clock-names = "ipg", "per"; 348*724ba675SRob Herring }; 349*724ba675SRob Herring 350*724ba675SRob Herring pwm2: pwm@2084000 { 351*724ba675SRob Herring #pwm-cells = <3>; 352*724ba675SRob Herring compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm"; 353*724ba675SRob Herring reg = <0x02084000 0x4000>; 354*724ba675SRob Herring interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>; 355*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_PERCLK>, 356*724ba675SRob Herring <&clks IMX6SL_CLK_PWM2>; 357*724ba675SRob Herring clock-names = "ipg", "per"; 358*724ba675SRob Herring }; 359*724ba675SRob Herring 360*724ba675SRob Herring pwm3: pwm@2088000 { 361*724ba675SRob Herring #pwm-cells = <3>; 362*724ba675SRob Herring compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm"; 363*724ba675SRob Herring reg = <0x02088000 0x4000>; 364*724ba675SRob Herring interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>; 365*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_PERCLK>, 366*724ba675SRob Herring <&clks IMX6SL_CLK_PWM3>; 367*724ba675SRob Herring clock-names = "ipg", "per"; 368*724ba675SRob Herring }; 369*724ba675SRob Herring 370*724ba675SRob Herring pwm4: pwm@208c000 { 371*724ba675SRob Herring #pwm-cells = <3>; 372*724ba675SRob Herring compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm"; 373*724ba675SRob Herring reg = <0x0208c000 0x4000>; 374*724ba675SRob Herring interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>; 375*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_PERCLK>, 376*724ba675SRob Herring <&clks IMX6SL_CLK_PWM4>; 377*724ba675SRob Herring clock-names = "ipg", "per"; 378*724ba675SRob Herring }; 379*724ba675SRob Herring 380*724ba675SRob Herring gpt: timer@2098000 { 381*724ba675SRob Herring compatible = "fsl,imx6sl-gpt"; 382*724ba675SRob Herring reg = <0x02098000 0x4000>; 383*724ba675SRob Herring interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>; 384*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_GPT>, 385*724ba675SRob Herring <&clks IMX6SL_CLK_GPT_SERIAL>; 386*724ba675SRob Herring clock-names = "ipg", "per"; 387*724ba675SRob Herring }; 388*724ba675SRob Herring 389*724ba675SRob Herring gpio1: gpio@209c000 { 390*724ba675SRob Herring compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio"; 391*724ba675SRob Herring reg = <0x0209c000 0x4000>; 392*724ba675SRob Herring interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>, 393*724ba675SRob Herring <0 67 IRQ_TYPE_LEVEL_HIGH>; 394*724ba675SRob Herring gpio-controller; 395*724ba675SRob Herring #gpio-cells = <2>; 396*724ba675SRob Herring interrupt-controller; 397*724ba675SRob Herring #interrupt-cells = <2>; 398*724ba675SRob Herring gpio-ranges = <&iomuxc 0 22 1>, <&iomuxc 1 20 2>, 399*724ba675SRob Herring <&iomuxc 3 23 1>, <&iomuxc 4 25 1>, 400*724ba675SRob Herring <&iomuxc 5 24 1>, <&iomuxc 6 19 1>, 401*724ba675SRob Herring <&iomuxc 7 36 2>, <&iomuxc 9 44 8>, 402*724ba675SRob Herring <&iomuxc 17 38 6>, <&iomuxc 23 68 4>, 403*724ba675SRob Herring <&iomuxc 27 64 4>, <&iomuxc 31 52 1>; 404*724ba675SRob Herring }; 405*724ba675SRob Herring 406*724ba675SRob Herring gpio2: gpio@20a0000 { 407*724ba675SRob Herring compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio"; 408*724ba675SRob Herring reg = <0x020a0000 0x4000>; 409*724ba675SRob Herring interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>, 410*724ba675SRob Herring <0 69 IRQ_TYPE_LEVEL_HIGH>; 411*724ba675SRob Herring gpio-controller; 412*724ba675SRob Herring #gpio-cells = <2>; 413*724ba675SRob Herring interrupt-controller; 414*724ba675SRob Herring #interrupt-cells = <2>; 415*724ba675SRob Herring gpio-ranges = <&iomuxc 0 53 3>, <&iomuxc 3 72 2>, 416*724ba675SRob Herring <&iomuxc 5 34 2>, <&iomuxc 7 57 4>, 417*724ba675SRob Herring <&iomuxc 11 56 1>, <&iomuxc 12 61 3>, 418*724ba675SRob Herring <&iomuxc 15 107 1>, <&iomuxc 16 132 2>, 419*724ba675SRob Herring <&iomuxc 18 135 1>, <&iomuxc 19 134 1>, 420*724ba675SRob Herring <&iomuxc 20 108 2>, <&iomuxc 22 120 1>, 421*724ba675SRob Herring <&iomuxc 23 125 7>, <&iomuxc 30 110 2>; 422*724ba675SRob Herring }; 423*724ba675SRob Herring 424*724ba675SRob Herring gpio3: gpio@20a4000 { 425*724ba675SRob Herring compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio"; 426*724ba675SRob Herring reg = <0x020a4000 0x4000>; 427*724ba675SRob Herring interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>, 428*724ba675SRob Herring <0 71 IRQ_TYPE_LEVEL_HIGH>; 429*724ba675SRob Herring gpio-controller; 430*724ba675SRob Herring #gpio-cells = <2>; 431*724ba675SRob Herring interrupt-controller; 432*724ba675SRob Herring #interrupt-cells = <2>; 433*724ba675SRob Herring gpio-ranges = <&iomuxc 0 112 8>, <&iomuxc 8 121 4>, 434*724ba675SRob Herring <&iomuxc 12 97 4>, <&iomuxc 16 166 3>, 435*724ba675SRob Herring <&iomuxc 19 85 2>, <&iomuxc 21 137 2>, 436*724ba675SRob Herring <&iomuxc 23 136 1>, <&iomuxc 24 91 1>, 437*724ba675SRob Herring <&iomuxc 25 99 1>, <&iomuxc 26 92 1>, 438*724ba675SRob Herring <&iomuxc 27 100 1>, <&iomuxc 28 93 1>, 439*724ba675SRob Herring <&iomuxc 29 101 1>, <&iomuxc 30 94 1>, 440*724ba675SRob Herring <&iomuxc 31 102 1>; 441*724ba675SRob Herring }; 442*724ba675SRob Herring 443*724ba675SRob Herring gpio4: gpio@20a8000 { 444*724ba675SRob Herring compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio"; 445*724ba675SRob Herring reg = <0x020a8000 0x4000>; 446*724ba675SRob Herring interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>, 447*724ba675SRob Herring <0 73 IRQ_TYPE_LEVEL_HIGH>; 448*724ba675SRob Herring gpio-controller; 449*724ba675SRob Herring #gpio-cells = <2>; 450*724ba675SRob Herring interrupt-controller; 451*724ba675SRob Herring #interrupt-cells = <2>; 452*724ba675SRob Herring gpio-ranges = <&iomuxc 0 95 1>, <&iomuxc 1 103 1>, 453*724ba675SRob Herring <&iomuxc 2 96 1>, <&iomuxc 3 104 1>, 454*724ba675SRob Herring <&iomuxc 4 97 1>, <&iomuxc 5 105 1>, 455*724ba675SRob Herring <&iomuxc 6 98 1>, <&iomuxc 7 106 1>, 456*724ba675SRob Herring <&iomuxc 8 28 1>, <&iomuxc 9 27 1>, 457*724ba675SRob Herring <&iomuxc 10 26 1>, <&iomuxc 11 29 1>, 458*724ba675SRob Herring <&iomuxc 12 32 1>, <&iomuxc 13 31 1>, 459*724ba675SRob Herring <&iomuxc 14 30 1>, <&iomuxc 15 33 1>, 460*724ba675SRob Herring <&iomuxc 16 84 1>, <&iomuxc 17 79 2>, 461*724ba675SRob Herring <&iomuxc 19 78 1>, <&iomuxc 20 76 1>, 462*724ba675SRob Herring <&iomuxc 21 81 2>, <&iomuxc 23 75 1>, 463*724ba675SRob Herring <&iomuxc 24 83 1>, <&iomuxc 25 74 1>, 464*724ba675SRob Herring <&iomuxc 26 77 1>, <&iomuxc 27 159 1>, 465*724ba675SRob Herring <&iomuxc 28 154 1>, <&iomuxc 29 157 1>, 466*724ba675SRob Herring <&iomuxc 30 152 1>, <&iomuxc 31 156 1>; 467*724ba675SRob Herring }; 468*724ba675SRob Herring 469*724ba675SRob Herring gpio5: gpio@20ac000 { 470*724ba675SRob Herring compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio"; 471*724ba675SRob Herring reg = <0x020ac000 0x4000>; 472*724ba675SRob Herring interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>, 473*724ba675SRob Herring <0 75 IRQ_TYPE_LEVEL_HIGH>; 474*724ba675SRob Herring gpio-controller; 475*724ba675SRob Herring #gpio-cells = <2>; 476*724ba675SRob Herring interrupt-controller; 477*724ba675SRob Herring #interrupt-cells = <2>; 478*724ba675SRob Herring gpio-ranges = <&iomuxc 0 158 1>, <&iomuxc 1 151 1>, 479*724ba675SRob Herring <&iomuxc 2 155 1>, <&iomuxc 3 153 1>, 480*724ba675SRob Herring <&iomuxc 4 150 1>, <&iomuxc 5 149 1>, 481*724ba675SRob Herring <&iomuxc 6 144 1>, <&iomuxc 7 147 1>, 482*724ba675SRob Herring <&iomuxc 8 142 1>, <&iomuxc 9 146 1>, 483*724ba675SRob Herring <&iomuxc 10 148 1>, <&iomuxc 11 141 1>, 484*724ba675SRob Herring <&iomuxc 12 145 1>, <&iomuxc 13 143 1>, 485*724ba675SRob Herring <&iomuxc 14 140 1>, <&iomuxc 15 139 1>, 486*724ba675SRob Herring <&iomuxc 16 164 2>, <&iomuxc 18 160 1>, 487*724ba675SRob Herring <&iomuxc 19 162 1>, <&iomuxc 20 163 1>, 488*724ba675SRob Herring <&iomuxc 21 161 1>; 489*724ba675SRob Herring }; 490*724ba675SRob Herring 491*724ba675SRob Herring kpp: keypad@20b8000 { 492*724ba675SRob Herring compatible = "fsl,imx6sl-kpp", "fsl,imx21-kpp"; 493*724ba675SRob Herring reg = <0x020b8000 0x4000>; 494*724ba675SRob Herring interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>; 495*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_IPG>; 496*724ba675SRob Herring status = "disabled"; 497*724ba675SRob Herring }; 498*724ba675SRob Herring 499*724ba675SRob Herring wdog1: watchdog@20bc000 { 500*724ba675SRob Herring compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt"; 501*724ba675SRob Herring reg = <0x020bc000 0x4000>; 502*724ba675SRob Herring interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>; 503*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_IPG>; 504*724ba675SRob Herring }; 505*724ba675SRob Herring 506*724ba675SRob Herring wdog2: watchdog@20c0000 { 507*724ba675SRob Herring compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt"; 508*724ba675SRob Herring reg = <0x020c0000 0x4000>; 509*724ba675SRob Herring interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>; 510*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_IPG>; 511*724ba675SRob Herring status = "disabled"; 512*724ba675SRob Herring }; 513*724ba675SRob Herring 514*724ba675SRob Herring clks: clock-controller@20c4000 { 515*724ba675SRob Herring compatible = "fsl,imx6sl-ccm"; 516*724ba675SRob Herring reg = <0x020c4000 0x4000>; 517*724ba675SRob Herring interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>, 518*724ba675SRob Herring <0 88 IRQ_TYPE_LEVEL_HIGH>; 519*724ba675SRob Herring #clock-cells = <1>; 520*724ba675SRob Herring }; 521*724ba675SRob Herring 522*724ba675SRob Herring anatop: anatop@20c8000 { 523*724ba675SRob Herring compatible = "fsl,imx6sl-anatop", 524*724ba675SRob Herring "fsl,imx6q-anatop", 525*724ba675SRob Herring "syscon", "simple-mfd"; 526*724ba675SRob Herring reg = <0x020c8000 0x1000>; 527*724ba675SRob Herring interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>, 528*724ba675SRob Herring <0 54 IRQ_TYPE_LEVEL_HIGH>, 529*724ba675SRob Herring <0 127 IRQ_TYPE_LEVEL_HIGH>; 530*724ba675SRob Herring 531*724ba675SRob Herring reg_vdd1p1: regulator-1p1 { 532*724ba675SRob Herring compatible = "fsl,anatop-regulator"; 533*724ba675SRob Herring regulator-name = "vdd1p1"; 534*724ba675SRob Herring regulator-min-microvolt = <1000000>; 535*724ba675SRob Herring regulator-max-microvolt = <1200000>; 536*724ba675SRob Herring regulator-always-on; 537*724ba675SRob Herring anatop-reg-offset = <0x110>; 538*724ba675SRob Herring anatop-vol-bit-shift = <8>; 539*724ba675SRob Herring anatop-vol-bit-width = <5>; 540*724ba675SRob Herring anatop-min-bit-val = <4>; 541*724ba675SRob Herring anatop-min-voltage = <800000>; 542*724ba675SRob Herring anatop-max-voltage = <1375000>; 543*724ba675SRob Herring anatop-enable-bit = <0>; 544*724ba675SRob Herring }; 545*724ba675SRob Herring 546*724ba675SRob Herring reg_vdd3p0: regulator-3p0 { 547*724ba675SRob Herring compatible = "fsl,anatop-regulator"; 548*724ba675SRob Herring regulator-name = "vdd3p0"; 549*724ba675SRob Herring regulator-min-microvolt = <2800000>; 550*724ba675SRob Herring regulator-max-microvolt = <3150000>; 551*724ba675SRob Herring regulator-always-on; 552*724ba675SRob Herring anatop-reg-offset = <0x120>; 553*724ba675SRob Herring anatop-vol-bit-shift = <8>; 554*724ba675SRob Herring anatop-vol-bit-width = <5>; 555*724ba675SRob Herring anatop-min-bit-val = <0>; 556*724ba675SRob Herring anatop-min-voltage = <2625000>; 557*724ba675SRob Herring anatop-max-voltage = <3400000>; 558*724ba675SRob Herring anatop-enable-bit = <0>; 559*724ba675SRob Herring }; 560*724ba675SRob Herring 561*724ba675SRob Herring reg_vdd2p5: regulator-2p5 { 562*724ba675SRob Herring compatible = "fsl,anatop-regulator"; 563*724ba675SRob Herring regulator-name = "vdd2p5"; 564*724ba675SRob Herring regulator-min-microvolt = <2250000>; 565*724ba675SRob Herring regulator-max-microvolt = <2750000>; 566*724ba675SRob Herring regulator-always-on; 567*724ba675SRob Herring anatop-reg-offset = <0x130>; 568*724ba675SRob Herring anatop-vol-bit-shift = <8>; 569*724ba675SRob Herring anatop-vol-bit-width = <5>; 570*724ba675SRob Herring anatop-min-bit-val = <0>; 571*724ba675SRob Herring anatop-min-voltage = <2100000>; 572*724ba675SRob Herring anatop-max-voltage = <2850000>; 573*724ba675SRob Herring anatop-enable-bit = <0>; 574*724ba675SRob Herring }; 575*724ba675SRob Herring 576*724ba675SRob Herring reg_arm: regulator-vddcore { 577*724ba675SRob Herring compatible = "fsl,anatop-regulator"; 578*724ba675SRob Herring regulator-name = "vddarm"; 579*724ba675SRob Herring regulator-min-microvolt = <725000>; 580*724ba675SRob Herring regulator-max-microvolt = <1450000>; 581*724ba675SRob Herring regulator-always-on; 582*724ba675SRob Herring anatop-reg-offset = <0x140>; 583*724ba675SRob Herring anatop-vol-bit-shift = <0>; 584*724ba675SRob Herring anatop-vol-bit-width = <5>; 585*724ba675SRob Herring anatop-delay-reg-offset = <0x170>; 586*724ba675SRob Herring anatop-delay-bit-shift = <24>; 587*724ba675SRob Herring anatop-delay-bit-width = <2>; 588*724ba675SRob Herring anatop-min-bit-val = <1>; 589*724ba675SRob Herring anatop-min-voltage = <725000>; 590*724ba675SRob Herring anatop-max-voltage = <1450000>; 591*724ba675SRob Herring }; 592*724ba675SRob Herring 593*724ba675SRob Herring reg_pu: regulator-vddpu { 594*724ba675SRob Herring compatible = "fsl,anatop-regulator"; 595*724ba675SRob Herring regulator-name = "vddpu"; 596*724ba675SRob Herring regulator-min-microvolt = <725000>; 597*724ba675SRob Herring regulator-max-microvolt = <1450000>; 598*724ba675SRob Herring anatop-reg-offset = <0x140>; 599*724ba675SRob Herring anatop-vol-bit-shift = <9>; 600*724ba675SRob Herring anatop-vol-bit-width = <5>; 601*724ba675SRob Herring anatop-delay-reg-offset = <0x170>; 602*724ba675SRob Herring anatop-delay-bit-shift = <26>; 603*724ba675SRob Herring anatop-delay-bit-width = <2>; 604*724ba675SRob Herring anatop-min-bit-val = <1>; 605*724ba675SRob Herring anatop-min-voltage = <725000>; 606*724ba675SRob Herring anatop-max-voltage = <1450000>; 607*724ba675SRob Herring }; 608*724ba675SRob Herring 609*724ba675SRob Herring reg_soc: regulator-vddsoc { 610*724ba675SRob Herring compatible = "fsl,anatop-regulator"; 611*724ba675SRob Herring regulator-name = "vddsoc"; 612*724ba675SRob Herring regulator-min-microvolt = <725000>; 613*724ba675SRob Herring regulator-max-microvolt = <1450000>; 614*724ba675SRob Herring regulator-always-on; 615*724ba675SRob Herring anatop-reg-offset = <0x140>; 616*724ba675SRob Herring anatop-vol-bit-shift = <18>; 617*724ba675SRob Herring anatop-vol-bit-width = <5>; 618*724ba675SRob Herring anatop-delay-reg-offset = <0x170>; 619*724ba675SRob Herring anatop-delay-bit-shift = <28>; 620*724ba675SRob Herring anatop-delay-bit-width = <2>; 621*724ba675SRob Herring anatop-min-bit-val = <1>; 622*724ba675SRob Herring anatop-min-voltage = <725000>; 623*724ba675SRob Herring anatop-max-voltage = <1450000>; 624*724ba675SRob Herring }; 625*724ba675SRob Herring 626*724ba675SRob Herring tempmon: tempmon { 627*724ba675SRob Herring compatible = "fsl,imx6q-tempmon"; 628*724ba675SRob Herring interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>; 629*724ba675SRob Herring interrupt-parent = <&gpc>; 630*724ba675SRob Herring fsl,tempmon = <&anatop>; 631*724ba675SRob Herring nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>; 632*724ba675SRob Herring nvmem-cell-names = "calib", "temp_grade"; 633*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_PLL3_USB_OTG>; 634*724ba675SRob Herring }; 635*724ba675SRob Herring }; 636*724ba675SRob Herring 637*724ba675SRob Herring usbphy1: usbphy@20c9000 { 638*724ba675SRob Herring compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy"; 639*724ba675SRob Herring reg = <0x020c9000 0x1000>; 640*724ba675SRob Herring interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>; 641*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_USBPHY1>; 642*724ba675SRob Herring fsl,anatop = <&anatop>; 643*724ba675SRob Herring }; 644*724ba675SRob Herring 645*724ba675SRob Herring usbphy2: usbphy@20ca000 { 646*724ba675SRob Herring compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy"; 647*724ba675SRob Herring reg = <0x020ca000 0x1000>; 648*724ba675SRob Herring interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>; 649*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_USBPHY2>; 650*724ba675SRob Herring fsl,anatop = <&anatop>; 651*724ba675SRob Herring }; 652*724ba675SRob Herring 653*724ba675SRob Herring snvs: snvs@20cc000 { 654*724ba675SRob Herring compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd"; 655*724ba675SRob Herring reg = <0x020cc000 0x4000>; 656*724ba675SRob Herring 657*724ba675SRob Herring snvs_rtc: snvs-rtc-lp { 658*724ba675SRob Herring compatible = "fsl,sec-v4.0-mon-rtc-lp"; 659*724ba675SRob Herring regmap = <&snvs>; 660*724ba675SRob Herring offset = <0x34>; 661*724ba675SRob Herring interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>, 662*724ba675SRob Herring <0 20 IRQ_TYPE_LEVEL_HIGH>; 663*724ba675SRob Herring }; 664*724ba675SRob Herring 665*724ba675SRob Herring snvs_poweroff: snvs-poweroff { 666*724ba675SRob Herring compatible = "syscon-poweroff"; 667*724ba675SRob Herring regmap = <&snvs>; 668*724ba675SRob Herring offset = <0x38>; 669*724ba675SRob Herring value = <0x60>; 670*724ba675SRob Herring mask = <0x60>; 671*724ba675SRob Herring status = "disabled"; 672*724ba675SRob Herring }; 673*724ba675SRob Herring }; 674*724ba675SRob Herring 675*724ba675SRob Herring epit1: epit@20d0000 { 676*724ba675SRob Herring reg = <0x020d0000 0x4000>; 677*724ba675SRob Herring interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>; 678*724ba675SRob Herring }; 679*724ba675SRob Herring 680*724ba675SRob Herring epit2: epit@20d4000 { 681*724ba675SRob Herring reg = <0x020d4000 0x4000>; 682*724ba675SRob Herring interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>; 683*724ba675SRob Herring }; 684*724ba675SRob Herring 685*724ba675SRob Herring src: reset-controller@20d8000 { 686*724ba675SRob Herring compatible = "fsl,imx6sl-src", "fsl,imx51-src"; 687*724ba675SRob Herring reg = <0x020d8000 0x4000>; 688*724ba675SRob Herring interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>, 689*724ba675SRob Herring <0 96 IRQ_TYPE_LEVEL_HIGH>; 690*724ba675SRob Herring #reset-cells = <1>; 691*724ba675SRob Herring }; 692*724ba675SRob Herring 693*724ba675SRob Herring gpc: gpc@20dc000 { 694*724ba675SRob Herring compatible = "fsl,imx6sl-gpc", "fsl,imx6q-gpc"; 695*724ba675SRob Herring reg = <0x020dc000 0x4000>; 696*724ba675SRob Herring interrupt-controller; 697*724ba675SRob Herring #interrupt-cells = <3>; 698*724ba675SRob Herring interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>; 699*724ba675SRob Herring interrupt-parent = <&intc>; 700*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_IPG>; 701*724ba675SRob Herring clock-names = "ipg"; 702*724ba675SRob Herring 703*724ba675SRob Herring pgc { 704*724ba675SRob Herring #address-cells = <1>; 705*724ba675SRob Herring #size-cells = <0>; 706*724ba675SRob Herring 707*724ba675SRob Herring power-domain@0 { 708*724ba675SRob Herring reg = <0>; 709*724ba675SRob Herring #power-domain-cells = <0>; 710*724ba675SRob Herring }; 711*724ba675SRob Herring 712*724ba675SRob Herring pd_pu: power-domain@1 { 713*724ba675SRob Herring reg = <1>; 714*724ba675SRob Herring #power-domain-cells = <0>; 715*724ba675SRob Herring power-supply = <®_pu>; 716*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_GPU2D_OVG>, 717*724ba675SRob Herring <&clks IMX6SL_CLK_GPU2D_PODF>; 718*724ba675SRob Herring }; 719*724ba675SRob Herring 720*724ba675SRob Herring pd_disp: power-domain@2 { 721*724ba675SRob Herring reg = <2>; 722*724ba675SRob Herring #power-domain-cells = <0>; 723*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_LCDIF_AXI>, 724*724ba675SRob Herring <&clks IMX6SL_CLK_LCDIF_PIX>, 725*724ba675SRob Herring <&clks IMX6SL_CLK_EPDC_AXI>, 726*724ba675SRob Herring <&clks IMX6SL_CLK_EPDC_PIX>, 727*724ba675SRob Herring <&clks IMX6SL_CLK_PXP_AXI>; 728*724ba675SRob Herring }; 729*724ba675SRob Herring }; 730*724ba675SRob Herring }; 731*724ba675SRob Herring 732*724ba675SRob Herring gpr: iomuxc-gpr@20e0000 { 733*724ba675SRob Herring compatible = "fsl,imx6sl-iomuxc-gpr", 734*724ba675SRob Herring "fsl,imx6q-iomuxc-gpr", "syscon"; 735*724ba675SRob Herring reg = <0x020e0000 0x38>; 736*724ba675SRob Herring }; 737*724ba675SRob Herring 738*724ba675SRob Herring iomuxc: pinctrl@20e0000 { 739*724ba675SRob Herring compatible = "fsl,imx6sl-iomuxc"; 740*724ba675SRob Herring reg = <0x020e0000 0x4000>; 741*724ba675SRob Herring }; 742*724ba675SRob Herring 743*724ba675SRob Herring csi: csi@20e4000 { 744*724ba675SRob Herring reg = <0x020e4000 0x4000>; 745*724ba675SRob Herring interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>; 746*724ba675SRob Herring }; 747*724ba675SRob Herring 748*724ba675SRob Herring spdc: spdc@20e8000 { 749*724ba675SRob Herring reg = <0x020e8000 0x4000>; 750*724ba675SRob Herring interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>; 751*724ba675SRob Herring }; 752*724ba675SRob Herring 753*724ba675SRob Herring sdma: dma-controller@20ec000 { 754*724ba675SRob Herring compatible = "fsl,imx6sl-sdma", "fsl,imx6q-sdma"; 755*724ba675SRob Herring reg = <0x020ec000 0x4000>; 756*724ba675SRob Herring interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>; 757*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_SDMA>, 758*724ba675SRob Herring <&clks IMX6SL_CLK_AHB>; 759*724ba675SRob Herring clock-names = "ipg", "ahb"; 760*724ba675SRob Herring #dma-cells = <3>; 761*724ba675SRob Herring /* imx6sl reuses imx6q sdma firmware */ 762*724ba675SRob Herring fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin"; 763*724ba675SRob Herring }; 764*724ba675SRob Herring 765*724ba675SRob Herring pxp: pxp@20f0000 { 766*724ba675SRob Herring reg = <0x020f0000 0x4000>; 767*724ba675SRob Herring interrupts = <0 98 IRQ_TYPE_LEVEL_HIGH>; 768*724ba675SRob Herring }; 769*724ba675SRob Herring 770*724ba675SRob Herring epdc: epdc@20f4000 { 771*724ba675SRob Herring reg = <0x020f4000 0x4000>; 772*724ba675SRob Herring interrupts = <0 97 IRQ_TYPE_LEVEL_HIGH>; 773*724ba675SRob Herring }; 774*724ba675SRob Herring 775*724ba675SRob Herring lcdif: lcdif@20f8000 { 776*724ba675SRob Herring compatible = "fsl,imx6sl-lcdif", "fsl,imx28-lcdif"; 777*724ba675SRob Herring reg = <0x020f8000 0x4000>; 778*724ba675SRob Herring interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>; 779*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_LCDIF_PIX>, 780*724ba675SRob Herring <&clks IMX6SL_CLK_LCDIF_AXI>, 781*724ba675SRob Herring <&clks IMX6SL_CLK_DUMMY>; 782*724ba675SRob Herring clock-names = "pix", "axi", "disp_axi"; 783*724ba675SRob Herring status = "disabled"; 784*724ba675SRob Herring power-domains = <&pd_disp>; 785*724ba675SRob Herring }; 786*724ba675SRob Herring 787*724ba675SRob Herring dcp: crypto@20fc000 { 788*724ba675SRob Herring compatible = "fsl,imx6sl-dcp", "fsl,imx28-dcp"; 789*724ba675SRob Herring reg = <0x020fc000 0x4000>; 790*724ba675SRob Herring interrupts = <0 99 IRQ_TYPE_LEVEL_HIGH>, 791*724ba675SRob Herring <0 100 IRQ_TYPE_LEVEL_HIGH>, 792*724ba675SRob Herring <0 101 IRQ_TYPE_LEVEL_HIGH>; 793*724ba675SRob Herring }; 794*724ba675SRob Herring }; 795*724ba675SRob Herring 796*724ba675SRob Herring aips2: bus@2100000 { 797*724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 798*724ba675SRob Herring #address-cells = <1>; 799*724ba675SRob Herring #size-cells = <1>; 800*724ba675SRob Herring reg = <0x02100000 0x100000>; 801*724ba675SRob Herring ranges; 802*724ba675SRob Herring 803*724ba675SRob Herring usbotg1: usb@2184000 { 804*724ba675SRob Herring compatible = "fsl,imx6sl-usb", "fsl,imx27-usb"; 805*724ba675SRob Herring reg = <0x02184000 0x200>; 806*724ba675SRob Herring interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>; 807*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_USBOH3>; 808*724ba675SRob Herring fsl,usbphy = <&usbphy1>; 809*724ba675SRob Herring fsl,usbmisc = <&usbmisc 0>; 810*724ba675SRob Herring ahb-burst-config = <0x0>; 811*724ba675SRob Herring tx-burst-size-dword = <0x10>; 812*724ba675SRob Herring rx-burst-size-dword = <0x10>; 813*724ba675SRob Herring status = "disabled"; 814*724ba675SRob Herring }; 815*724ba675SRob Herring 816*724ba675SRob Herring usbotg2: usb@2184200 { 817*724ba675SRob Herring compatible = "fsl,imx6sl-usb", "fsl,imx27-usb"; 818*724ba675SRob Herring reg = <0x02184200 0x200>; 819*724ba675SRob Herring interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>; 820*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_USBOH3>; 821*724ba675SRob Herring fsl,usbphy = <&usbphy2>; 822*724ba675SRob Herring fsl,usbmisc = <&usbmisc 1>; 823*724ba675SRob Herring ahb-burst-config = <0x0>; 824*724ba675SRob Herring tx-burst-size-dword = <0x10>; 825*724ba675SRob Herring rx-burst-size-dword = <0x10>; 826*724ba675SRob Herring status = "disabled"; 827*724ba675SRob Herring }; 828*724ba675SRob Herring 829*724ba675SRob Herring usbh: usb@2184400 { 830*724ba675SRob Herring compatible = "fsl,imx6sl-usb", "fsl,imx27-usb"; 831*724ba675SRob Herring reg = <0x02184400 0x200>; 832*724ba675SRob Herring interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>; 833*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_USBOH3>; 834*724ba675SRob Herring fsl,usbphy = <&usbphynop1>; 835*724ba675SRob Herring phy_type = "hsic"; 836*724ba675SRob Herring fsl,usbmisc = <&usbmisc 2>; 837*724ba675SRob Herring dr_mode = "host"; 838*724ba675SRob Herring ahb-burst-config = <0x0>; 839*724ba675SRob Herring tx-burst-size-dword = <0x10>; 840*724ba675SRob Herring rx-burst-size-dword = <0x10>; 841*724ba675SRob Herring status = "disabled"; 842*724ba675SRob Herring }; 843*724ba675SRob Herring 844*724ba675SRob Herring usbmisc: usbmisc@2184800 { 845*724ba675SRob Herring #index-cells = <1>; 846*724ba675SRob Herring compatible = "fsl,imx6sl-usbmisc", "fsl,imx6q-usbmisc"; 847*724ba675SRob Herring reg = <0x02184800 0x200>; 848*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_USBOH3>; 849*724ba675SRob Herring }; 850*724ba675SRob Herring 851*724ba675SRob Herring fec: ethernet@2188000 { 852*724ba675SRob Herring compatible = "fsl,imx6sl-fec", "fsl,imx25-fec"; 853*724ba675SRob Herring reg = <0x02188000 0x4000>; 854*724ba675SRob Herring interrupts = <0 114 IRQ_TYPE_LEVEL_HIGH>; 855*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_ENET>, 856*724ba675SRob Herring <&clks IMX6SL_CLK_ENET_REF>; 857*724ba675SRob Herring clock-names = "ipg", "ahb"; 858*724ba675SRob Herring status = "disabled"; 859*724ba675SRob Herring }; 860*724ba675SRob Herring 861*724ba675SRob Herring usdhc1: mmc@2190000 { 862*724ba675SRob Herring compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc"; 863*724ba675SRob Herring reg = <0x02190000 0x4000>; 864*724ba675SRob Herring interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>; 865*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_USDHC1>, 866*724ba675SRob Herring <&clks IMX6SL_CLK_USDHC1>, 867*724ba675SRob Herring <&clks IMX6SL_CLK_USDHC1>; 868*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 869*724ba675SRob Herring bus-width = <4>; 870*724ba675SRob Herring status = "disabled"; 871*724ba675SRob Herring }; 872*724ba675SRob Herring 873*724ba675SRob Herring usdhc2: mmc@2194000 { 874*724ba675SRob Herring compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc"; 875*724ba675SRob Herring reg = <0x02194000 0x4000>; 876*724ba675SRob Herring interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>; 877*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_USDHC2>, 878*724ba675SRob Herring <&clks IMX6SL_CLK_USDHC2>, 879*724ba675SRob Herring <&clks IMX6SL_CLK_USDHC2>; 880*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 881*724ba675SRob Herring bus-width = <4>; 882*724ba675SRob Herring status = "disabled"; 883*724ba675SRob Herring }; 884*724ba675SRob Herring 885*724ba675SRob Herring usdhc3: mmc@2198000 { 886*724ba675SRob Herring compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc"; 887*724ba675SRob Herring reg = <0x02198000 0x4000>; 888*724ba675SRob Herring interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>; 889*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_USDHC3>, 890*724ba675SRob Herring <&clks IMX6SL_CLK_USDHC3>, 891*724ba675SRob Herring <&clks IMX6SL_CLK_USDHC3>; 892*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 893*724ba675SRob Herring bus-width = <4>; 894*724ba675SRob Herring status = "disabled"; 895*724ba675SRob Herring }; 896*724ba675SRob Herring 897*724ba675SRob Herring usdhc4: mmc@219c000 { 898*724ba675SRob Herring compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc"; 899*724ba675SRob Herring reg = <0x0219c000 0x4000>; 900*724ba675SRob Herring interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>; 901*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_USDHC4>, 902*724ba675SRob Herring <&clks IMX6SL_CLK_USDHC4>, 903*724ba675SRob Herring <&clks IMX6SL_CLK_USDHC4>; 904*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 905*724ba675SRob Herring bus-width = <4>; 906*724ba675SRob Herring status = "disabled"; 907*724ba675SRob Herring }; 908*724ba675SRob Herring 909*724ba675SRob Herring i2c1: i2c@21a0000 { 910*724ba675SRob Herring #address-cells = <1>; 911*724ba675SRob Herring #size-cells = <0>; 912*724ba675SRob Herring compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c"; 913*724ba675SRob Herring reg = <0x021a0000 0x4000>; 914*724ba675SRob Herring interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>; 915*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_I2C1>; 916*724ba675SRob Herring status = "disabled"; 917*724ba675SRob Herring }; 918*724ba675SRob Herring 919*724ba675SRob Herring i2c2: i2c@21a4000 { 920*724ba675SRob Herring #address-cells = <1>; 921*724ba675SRob Herring #size-cells = <0>; 922*724ba675SRob Herring compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c"; 923*724ba675SRob Herring reg = <0x021a4000 0x4000>; 924*724ba675SRob Herring interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>; 925*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_I2C2>; 926*724ba675SRob Herring status = "disabled"; 927*724ba675SRob Herring }; 928*724ba675SRob Herring 929*724ba675SRob Herring i2c3: i2c@21a8000 { 930*724ba675SRob Herring #address-cells = <1>; 931*724ba675SRob Herring #size-cells = <0>; 932*724ba675SRob Herring compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c"; 933*724ba675SRob Herring reg = <0x021a8000 0x4000>; 934*724ba675SRob Herring interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>; 935*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_I2C3>; 936*724ba675SRob Herring status = "disabled"; 937*724ba675SRob Herring }; 938*724ba675SRob Herring 939*724ba675SRob Herring memory-controller@21b0000 { 940*724ba675SRob Herring compatible = "fsl,imx6sl-mmdc", "fsl,imx6q-mmdc"; 941*724ba675SRob Herring reg = <0x021b0000 0x4000>; 942*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_MMDC_P0_IPG>; 943*724ba675SRob Herring }; 944*724ba675SRob Herring 945*724ba675SRob Herring rngb: rngb@21b4000 { 946*724ba675SRob Herring compatible = "fsl,imx6sl-rngb", "fsl,imx25-rngb"; 947*724ba675SRob Herring reg = <0x021b4000 0x4000>; 948*724ba675SRob Herring interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>; 949*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_DUMMY>; 950*724ba675SRob Herring }; 951*724ba675SRob Herring 952*724ba675SRob Herring weim: weim@21b8000 { 953*724ba675SRob Herring #address-cells = <2>; 954*724ba675SRob Herring #size-cells = <1>; 955*724ba675SRob Herring reg = <0x021b8000 0x4000>; 956*724ba675SRob Herring interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>; 957*724ba675SRob Herring fsl,weim-cs-gpr = <&gpr>; 958*724ba675SRob Herring status = "disabled"; 959*724ba675SRob Herring }; 960*724ba675SRob Herring 961*724ba675SRob Herring ocotp: efuse@21bc000 { 962*724ba675SRob Herring compatible = "fsl,imx6sl-ocotp", "syscon"; 963*724ba675SRob Herring reg = <0x021bc000 0x4000>; 964*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_OCOTP>; 965*724ba675SRob Herring #address-cells = <1>; 966*724ba675SRob Herring #size-cells = <1>; 967*724ba675SRob Herring 968*724ba675SRob Herring cpu_speed_grade: speed-grade@10 { 969*724ba675SRob Herring reg = <0x10 4>; 970*724ba675SRob Herring }; 971*724ba675SRob Herring 972*724ba675SRob Herring tempmon_calib: calib@38 { 973*724ba675SRob Herring reg = <0x38 4>; 974*724ba675SRob Herring }; 975*724ba675SRob Herring 976*724ba675SRob Herring tempmon_temp_grade: temp-grade@20 { 977*724ba675SRob Herring reg = <0x20 4>; 978*724ba675SRob Herring }; 979*724ba675SRob Herring }; 980*724ba675SRob Herring 981*724ba675SRob Herring audmux: audmux@21d8000 { 982*724ba675SRob Herring compatible = "fsl,imx6sl-audmux", "fsl,imx31-audmux"; 983*724ba675SRob Herring reg = <0x021d8000 0x4000>; 984*724ba675SRob Herring status = "disabled"; 985*724ba675SRob Herring }; 986*724ba675SRob Herring }; 987*724ba675SRob Herring 988*724ba675SRob Herring gpu_2d: gpu@2200000 { 989*724ba675SRob Herring compatible = "vivante,gc"; 990*724ba675SRob Herring reg = <0x02200000 0x4000>; 991*724ba675SRob Herring interrupts = <0 10 IRQ_TYPE_LEVEL_HIGH>; 992*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_MMDC_ROOT>, 993*724ba675SRob Herring <&clks IMX6SL_CLK_GPU2D_OVG>; 994*724ba675SRob Herring clock-names = "bus", "core"; 995*724ba675SRob Herring power-domains = <&pd_pu>; 996*724ba675SRob Herring }; 997*724ba675SRob Herring 998*724ba675SRob Herring gpu_vg: gpu@2204000 { 999*724ba675SRob Herring compatible = "vivante,gc"; 1000*724ba675SRob Herring reg = <0x02204000 0x4000>; 1001*724ba675SRob Herring interrupts = <0 11 IRQ_TYPE_LEVEL_HIGH>; 1002*724ba675SRob Herring clocks = <&clks IMX6SL_CLK_MMDC_ROOT>, 1003*724ba675SRob Herring <&clks IMX6SL_CLK_GPU2D_OVG>; 1004*724ba675SRob Herring clock-names = "bus", "core"; 1005*724ba675SRob Herring power-domains = <&pd_pu>; 1006*724ba675SRob Herring }; 1007*724ba675SRob Herring }; 1008*724ba675SRob Herring}; 1009