1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-or-later OR MIT 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright (c) 2018 Protonic Holland 4*724ba675SRob Herring * Copyright (c) 2020 Oleksij Rempel <kernel@pengutronix.de>, Pengutronix 5*724ba675SRob Herring */ 6*724ba675SRob Herring 7*724ba675SRob Herring/dts-v1/; 8*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 9*724ba675SRob Herring#include "imx6qp.dtsi" 10*724ba675SRob Herring 11*724ba675SRob Herring/ { 12*724ba675SRob Herring model = "Protonic WD3 board"; 13*724ba675SRob Herring compatible = "prt,prtwd3", "fsl,imx6qp"; 14*724ba675SRob Herring 15*724ba675SRob Herring chosen { 16*724ba675SRob Herring stdout-path = &uart4; 17*724ba675SRob Herring }; 18*724ba675SRob Herring 19*724ba675SRob Herring memory@10000000 { 20*724ba675SRob Herring device_type = "memory"; 21*724ba675SRob Herring reg = <0x10000000 0x20000000>; 22*724ba675SRob Herring }; 23*724ba675SRob Herring 24*724ba675SRob Herring memory@80000000 { 25*724ba675SRob Herring device_type = "memory"; 26*724ba675SRob Herring reg = <0x80000000 0x20000000>; 27*724ba675SRob Herring }; 28*724ba675SRob Herring 29*724ba675SRob Herring clock_ksz8081: clock-ksz8081 { 30*724ba675SRob Herring compatible = "fixed-clock"; 31*724ba675SRob Herring #clock-cells = <0>; 32*724ba675SRob Herring clock-frequency = <50000000>; 33*724ba675SRob Herring }; 34*724ba675SRob Herring 35*724ba675SRob Herring clock_ksz9031: clock-ksz9031 { 36*724ba675SRob Herring compatible = "fixed-clock"; 37*724ba675SRob Herring #clock-cells = <0>; 38*724ba675SRob Herring clock-frequency = <25000000>; 39*724ba675SRob Herring }; 40*724ba675SRob Herring 41*724ba675SRob Herring clock_mcp251xfd: clock-mcp251xfd { 42*724ba675SRob Herring compatible = "fixed-clock"; 43*724ba675SRob Herring #clock-cells = <0>; 44*724ba675SRob Herring clock-frequency = <20000000>; 45*724ba675SRob Herring }; 46*724ba675SRob Herring 47*724ba675SRob Herring clock_sja1105: clock-sja1105 { 48*724ba675SRob Herring compatible = "fixed-clock"; 49*724ba675SRob Herring #clock-cells = <0>; 50*724ba675SRob Herring clock-frequency = <25000000>; 51*724ba675SRob Herring }; 52*724ba675SRob Herring 53*724ba675SRob Herring mdio { 54*724ba675SRob Herring compatible = "virtual,mdio-gpio"; 55*724ba675SRob Herring pinctrl-names = "default"; 56*724ba675SRob Herring pinctrl-0 = <&pinctrl_mdio>; 57*724ba675SRob Herring 58*724ba675SRob Herring #address-cells = <1>; 59*724ba675SRob Herring #size-cells = <0>; 60*724ba675SRob Herring gpios = <&gpio5 6 GPIO_ACTIVE_HIGH 61*724ba675SRob Herring &gpio5 7 GPIO_ACTIVE_HIGH>; 62*724ba675SRob Herring 63*724ba675SRob Herring /* Microchip KSZ8081 */ 64*724ba675SRob Herring usbeth_phy: ethernet-phy@3 { 65*724ba675SRob Herring reg = <0x3>; 66*724ba675SRob Herring 67*724ba675SRob Herring interrupts-extended = <&gpio5 12 IRQ_TYPE_LEVEL_LOW>; 68*724ba675SRob Herring reset-gpios = <&gpio5 11 GPIO_ACTIVE_LOW>; 69*724ba675SRob Herring reset-assert-us = <500>; 70*724ba675SRob Herring reset-deassert-us = <1000>; 71*724ba675SRob Herring clocks = <&clock_ksz8081>; 72*724ba675SRob Herring clock-names = "rmii-ref"; 73*724ba675SRob Herring micrel,led-mode = <0>; 74*724ba675SRob Herring }; 75*724ba675SRob Herring 76*724ba675SRob Herring tja1102_phy0: ethernet-phy@4 { 77*724ba675SRob Herring reg = <0x4>; 78*724ba675SRob Herring 79*724ba675SRob Herring interrupts-extended = <&gpio5 8 IRQ_TYPE_LEVEL_LOW>; 80*724ba675SRob Herring reset-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>; 81*724ba675SRob Herring reset-assert-us = <20>; 82*724ba675SRob Herring reset-deassert-us = <2000>; 83*724ba675SRob Herring #address-cells = <1>; 84*724ba675SRob Herring #size-cells = <0>; 85*724ba675SRob Herring 86*724ba675SRob Herring tja1102_phy1: ethernet-phy@5 { 87*724ba675SRob Herring reg = <0x5>; 88*724ba675SRob Herring 89*724ba675SRob Herring interrupts-extended = <&gpio5 8 IRQ_TYPE_LEVEL_LOW>; 90*724ba675SRob Herring }; 91*724ba675SRob Herring }; 92*724ba675SRob Herring }; 93*724ba675SRob Herring 94*724ba675SRob Herring reg_5v0: regulator-5v0 { 95*724ba675SRob Herring compatible = "regulator-fixed"; 96*724ba675SRob Herring regulator-name = "5v0"; 97*724ba675SRob Herring regulator-min-microvolt = <5000000>; 98*724ba675SRob Herring regulator-max-microvolt = <5000000>; 99*724ba675SRob Herring }; 100*724ba675SRob Herring 101*724ba675SRob Herring reg_otg_vbus: regulator-otg-vbus { 102*724ba675SRob Herring compatible = "regulator-fixed"; 103*724ba675SRob Herring regulator-name = "otg-vbus"; 104*724ba675SRob Herring regulator-min-microvolt = <5000000>; 105*724ba675SRob Herring regulator-max-microvolt = <5000000>; 106*724ba675SRob Herring gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 107*724ba675SRob Herring enable-active-high; 108*724ba675SRob Herring }; 109*724ba675SRob Herring 110*724ba675SRob Herring usdhc2_wifi_pwrseq: usdhc2-wifi-pwrseq { 111*724ba675SRob Herring compatible = "mmc-pwrseq-simple"; 112*724ba675SRob Herring pinctrl-names = "default"; 113*724ba675SRob Herring pinctrl-0 = <&pinctrl_wifi_npd>; 114*724ba675SRob Herring reset-gpios = <&gpio6 10 GPIO_ACTIVE_LOW>; 115*724ba675SRob Herring }; 116*724ba675SRob Herring}; 117*724ba675SRob Herring 118*724ba675SRob Herring&can1 { 119*724ba675SRob Herring pinctrl-names = "default"; 120*724ba675SRob Herring pinctrl-0 = <&pinctrl_can1>; 121*724ba675SRob Herring xceiver-supply = <®_5v0>; 122*724ba675SRob Herring status = "okay"; 123*724ba675SRob Herring}; 124*724ba675SRob Herring 125*724ba675SRob Herring&ecspi2 { 126*724ba675SRob Herring cs-gpios = <&gpio2 26 GPIO_ACTIVE_LOW>; 127*724ba675SRob Herring pinctrl-names = "default"; 128*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi2>; 129*724ba675SRob Herring status = "okay"; 130*724ba675SRob Herring 131*724ba675SRob Herring switch@0 { 132*724ba675SRob Herring compatible = "nxp,sja1105q"; 133*724ba675SRob Herring reg = <0>; 134*724ba675SRob Herring spi-max-frequency = <4000000>; 135*724ba675SRob Herring spi-rx-delay-us = <1>; 136*724ba675SRob Herring spi-tx-delay-us = <1>; 137*724ba675SRob Herring spi-cpha; 138*724ba675SRob Herring 139*724ba675SRob Herring reset-gpios = <&gpio5 5 GPIO_ACTIVE_LOW>; 140*724ba675SRob Herring 141*724ba675SRob Herring clocks = <&clock_sja1105>; 142*724ba675SRob Herring 143*724ba675SRob Herring ports { 144*724ba675SRob Herring #address-cells = <1>; 145*724ba675SRob Herring #size-cells = <0>; 146*724ba675SRob Herring 147*724ba675SRob Herring port@0 { 148*724ba675SRob Herring reg = <0>; 149*724ba675SRob Herring label = "usb"; 150*724ba675SRob Herring phy-handle = <&usbeth_phy>; 151*724ba675SRob Herring phy-mode = "rmii"; 152*724ba675SRob Herring }; 153*724ba675SRob Herring 154*724ba675SRob Herring port@1 { 155*724ba675SRob Herring reg = <1>; 156*724ba675SRob Herring label = "t1slave"; 157*724ba675SRob Herring phy-handle = <&tja1102_phy1>; 158*724ba675SRob Herring phy-mode = "rmii"; 159*724ba675SRob Herring }; 160*724ba675SRob Herring 161*724ba675SRob Herring port@2 { 162*724ba675SRob Herring reg = <2>; 163*724ba675SRob Herring label = "t1master"; 164*724ba675SRob Herring phy-handle = <&tja1102_phy0>; 165*724ba675SRob Herring phy-mode = "rmii"; 166*724ba675SRob Herring 167*724ba675SRob Herring }; 168*724ba675SRob Herring 169*724ba675SRob Herring port@3 { 170*724ba675SRob Herring reg = <3>; 171*724ba675SRob Herring label = "rj45"; 172*724ba675SRob Herring phy-handle = <&rgmii_phy>; 173*724ba675SRob Herring phy-mode = "rgmii-id"; 174*724ba675SRob Herring }; 175*724ba675SRob Herring 176*724ba675SRob Herring port@4 { 177*724ba675SRob Herring reg = <4>; 178*724ba675SRob Herring label = "cpu"; 179*724ba675SRob Herring ethernet = <&fec>; 180*724ba675SRob Herring phy-mode = "rgmii-id"; 181*724ba675SRob Herring rx-internal-delay-ps = <2000>; 182*724ba675SRob Herring tx-internal-delay-ps = <2000>; 183*724ba675SRob Herring 184*724ba675SRob Herring fixed-link { 185*724ba675SRob Herring speed = <100>; 186*724ba675SRob Herring full-duplex; 187*724ba675SRob Herring }; 188*724ba675SRob Herring }; 189*724ba675SRob Herring }; 190*724ba675SRob Herring }; 191*724ba675SRob Herring}; 192*724ba675SRob Herring 193*724ba675SRob Herring&ecspi3 { 194*724ba675SRob Herring cs-gpios = <&gpio4 24 GPIO_ACTIVE_LOW>; 195*724ba675SRob Herring pinctrl-names = "default"; 196*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi3>; 197*724ba675SRob Herring status = "okay"; 198*724ba675SRob Herring 199*724ba675SRob Herring can@0 { 200*724ba675SRob Herring compatible = "microchip,mcp251xfd"; 201*724ba675SRob Herring pinctrl-names = "default"; 202*724ba675SRob Herring pinctrl-0 = <&pinctrl_can2>; 203*724ba675SRob Herring reg = <0>; 204*724ba675SRob Herring clocks = <&clock_mcp251xfd>; 205*724ba675SRob Herring spi-max-frequency = <10000000>; 206*724ba675SRob Herring interrupts-extended = <&gpio4 25 IRQ_TYPE_LEVEL_LOW>; 207*724ba675SRob Herring }; 208*724ba675SRob Herring}; 209*724ba675SRob Herring 210*724ba675SRob Herring&fec { 211*724ba675SRob Herring pinctrl-names = "default"; 212*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet>; 213*724ba675SRob Herring assigned-clocks = <&clks IMX6QDL_CLK_ENET_REF>; 214*724ba675SRob Herring assigned-clock-rates = <125000000>; 215*724ba675SRob Herring status = "okay"; 216*724ba675SRob Herring 217*724ba675SRob Herring phy-mode = "rgmii"; 218*724ba675SRob Herring 219*724ba675SRob Herring fixed-link { 220*724ba675SRob Herring speed = <100>; 221*724ba675SRob Herring full-duplex; 222*724ba675SRob Herring }; 223*724ba675SRob Herring 224*724ba675SRob Herring mdio { 225*724ba675SRob Herring #address-cells = <1>; 226*724ba675SRob Herring #size-cells = <0>; 227*724ba675SRob Herring 228*724ba675SRob Herring /* Microchip KSZ9031 */ 229*724ba675SRob Herring rgmii_phy: ethernet-phy@2 { 230*724ba675SRob Herring reg = <2>; 231*724ba675SRob Herring 232*724ba675SRob Herring interrupts-extended = <&gpio1 28 IRQ_TYPE_EDGE_FALLING>; 233*724ba675SRob Herring reset-gpios = <&gpio1 25 GPIO_ACTIVE_LOW>; 234*724ba675SRob Herring reset-assert-us = <10000>; 235*724ba675SRob Herring reset-deassert-us = <1000>; 236*724ba675SRob Herring 237*724ba675SRob Herring clocks = <&clock_ksz9031>; 238*724ba675SRob Herring }; 239*724ba675SRob Herring }; 240*724ba675SRob Herring}; 241*724ba675SRob Herring 242*724ba675SRob Herring&gpio1 { 243*724ba675SRob Herring gpio-line-names = 244*724ba675SRob Herring "", "SD1_CD", "", "", "", "", "", "", 245*724ba675SRob Herring "", "", "", "", "", "", "", "", 246*724ba675SRob Herring "", "", "", "", "", "", "", "", 247*724ba675SRob Herring "", "PHY3_RESET", "", "", "PHY3_INT", "", "", ""; 248*724ba675SRob Herring}; 249*724ba675SRob Herring 250*724ba675SRob Herring&gpio2 { 251*724ba675SRob Herring gpio-line-names = 252*724ba675SRob Herring "", "", "", "", "", "", "", "", 253*724ba675SRob Herring "REV_ID0", "REV_ID1", "REV_ID2", "REV_ID3", "BOARD_ID3", 254*724ba675SRob Herring "BOARD_ID0", "BOARD_ID1", "BOARD_ID2", 255*724ba675SRob Herring "", "", "", "", "", "", "", "", 256*724ba675SRob Herring "", "", "ECSPI2_SS0", "", "", "", "", ""; 257*724ba675SRob Herring}; 258*724ba675SRob Herring 259*724ba675SRob Herring&gpio3 { 260*724ba675SRob Herring gpio-line-names = 261*724ba675SRob Herring "", "", "", "", "", "", "", "", 262*724ba675SRob Herring "", "", "", "", "", "", "", "", 263*724ba675SRob Herring "", "", "", "", "", "USB_OTG_OC", "USB_OTG_PWR", "", 264*724ba675SRob Herring "", "", "", "", "", "", "", ""; 265*724ba675SRob Herring}; 266*724ba675SRob Herring 267*724ba675SRob Herring&gpio4 { 268*724ba675SRob Herring gpio-line-names = 269*724ba675SRob Herring "", "", "", "", "", "", "", "", 270*724ba675SRob Herring "", "", "", "", "CAN1_SR", "CAN2_SR", "", "", 271*724ba675SRob Herring "", "", "", "", "", "", "", "", 272*724ba675SRob Herring "ECSPI3_SS0", "CANFD_INT", "USB_ETH_RESET", "", "", "", "", ""; 273*724ba675SRob Herring}; 274*724ba675SRob Herring 275*724ba675SRob Herring&gpio5 { 276*724ba675SRob Herring gpio-line-names = 277*724ba675SRob Herring "", "", "", "", "", "SW_RESET", "", "", 278*724ba675SRob Herring "PHY12_INT", "PHY12_RESET", "PHY12_EN", "PHY0_RESET", 279*724ba675SRob Herring "PHY0_INT", "", "", "", 280*724ba675SRob Herring "", "", "DISP1_EN", "DISP1_LR", "DISP1_TS_IRQ", "LVDS1_PD", 281*724ba675SRob Herring "", "", 282*724ba675SRob Herring "", "LVDS1_INT", "", "", "DISP0_LR", "DISP0_TS_IRQ", 283*724ba675SRob Herring "DISP0_EN", "CAM_GPIO0"; 284*724ba675SRob Herring}; 285*724ba675SRob Herring 286*724ba675SRob Herring&gpio6 { 287*724ba675SRob Herring gpio-line-names = 288*724ba675SRob Herring "LVDS0_INT", "LVDS0_PD", "CAM_INT", "CAM_GPIO1", "CAM_PD", 289*724ba675SRob Herring "CAM_LOCK", "", "POWER_TG", 290*724ba675SRob Herring "POWER_VSEL", "", "WLAN_REG_ON", "USB_ETH_CHG", "", "", 291*724ba675SRob Herring "USB_ETH_CHG_ID0", "USB_ETH_CHG_ID1", 292*724ba675SRob Herring "USB_ETH_CHG_ID2", "", "", "", "", "", "", "", 293*724ba675SRob Herring "", "", "", "", "", "", "", ""; 294*724ba675SRob Herring}; 295*724ba675SRob Herring 296*724ba675SRob Herring&i2c1 { 297*724ba675SRob Herring clock-frequency = <100000>; 298*724ba675SRob Herring pinctrl-names = "default"; 299*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 300*724ba675SRob Herring status = "okay"; 301*724ba675SRob Herring 302*724ba675SRob Herring /* additional i2c devices are added automatically by the boot loader */ 303*724ba675SRob Herring}; 304*724ba675SRob Herring 305*724ba675SRob Herring&i2c3 { 306*724ba675SRob Herring adc@49 { 307*724ba675SRob Herring compatible = "ti,ads1015"; 308*724ba675SRob Herring reg = <0x49>; 309*724ba675SRob Herring #address-cells = <1>; 310*724ba675SRob Herring #size-cells = <0>; 311*724ba675SRob Herring 312*724ba675SRob Herring /* VIN */ 313*724ba675SRob Herring channel@4 { 314*724ba675SRob Herring reg = <4>; 315*724ba675SRob Herring ti,gain = <1>; 316*724ba675SRob Herring ti,datarate = <3>; 317*724ba675SRob Herring }; 318*724ba675SRob Herring 319*724ba675SRob Herring /* VBUS */ 320*724ba675SRob Herring channel@5 { 321*724ba675SRob Herring reg = <5>; 322*724ba675SRob Herring ti,gain = <1>; 323*724ba675SRob Herring ti,datarate = <3>; 324*724ba675SRob Herring }; 325*724ba675SRob Herring 326*724ba675SRob Herring /* ICHG */ 327*724ba675SRob Herring channel@6 { 328*724ba675SRob Herring reg = <6>; 329*724ba675SRob Herring ti,gain = <1>; 330*724ba675SRob Herring ti,datarate = <3>; 331*724ba675SRob Herring }; 332*724ba675SRob Herring 333*724ba675SRob Herring channel@7 { 334*724ba675SRob Herring reg = <7>; 335*724ba675SRob Herring ti,gain = <1>; 336*724ba675SRob Herring ti,datarate = <3>; 337*724ba675SRob Herring }; 338*724ba675SRob Herring }; 339*724ba675SRob Herring}; 340*724ba675SRob Herring 341*724ba675SRob Herring&uart4 { 342*724ba675SRob Herring pinctrl-names = "default"; 343*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart4>; 344*724ba675SRob Herring status = "okay"; 345*724ba675SRob Herring}; 346*724ba675SRob Herring 347*724ba675SRob Herring&usbotg { 348*724ba675SRob Herring vbus-supply = <®_otg_vbus>; 349*724ba675SRob Herring pinctrl-names = "default"; 350*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg>; 351*724ba675SRob Herring phy_type = "utmi"; 352*724ba675SRob Herring dr_mode = "host"; 353*724ba675SRob Herring over-current-active-low; 354*724ba675SRob Herring status = "okay"; 355*724ba675SRob Herring}; 356*724ba675SRob Herring 357*724ba675SRob Herring&usbphynop1 { 358*724ba675SRob Herring status = "disabled"; 359*724ba675SRob Herring}; 360*724ba675SRob Herring 361*724ba675SRob Herring&usbphynop2 { 362*724ba675SRob Herring status = "disabled"; 363*724ba675SRob Herring}; 364*724ba675SRob Herring 365*724ba675SRob Herring&usdhc1 { 366*724ba675SRob Herring pinctrl-names = "default"; 367*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc1>; 368*724ba675SRob Herring cd-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>; 369*724ba675SRob Herring no-1-8-v; 370*724ba675SRob Herring disable-wp; 371*724ba675SRob Herring cap-sd-highspeed; 372*724ba675SRob Herring no-mmc; 373*724ba675SRob Herring no-sdio; 374*724ba675SRob Herring status = "okay"; 375*724ba675SRob Herring}; 376*724ba675SRob Herring 377*724ba675SRob Herring&usdhc2 { 378*724ba675SRob Herring pinctrl-names = "default"; 379*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 380*724ba675SRob Herring no-1-8-v; 381*724ba675SRob Herring non-removable; 382*724ba675SRob Herring mmc-pwrseq = <&usdhc2_wifi_pwrseq>; 383*724ba675SRob Herring status = "okay"; 384*724ba675SRob Herring #address-cells = <1>; 385*724ba675SRob Herring #size-cells = <0>; 386*724ba675SRob Herring 387*724ba675SRob Herring brcmf: bcrmf@1 { 388*724ba675SRob Herring reg = <1>; 389*724ba675SRob Herring compatible = "brcm,bcm4329-fmac"; 390*724ba675SRob Herring }; 391*724ba675SRob Herring}; 392*724ba675SRob Herring 393*724ba675SRob Herring&usdhc3 { 394*724ba675SRob Herring pinctrl-names = "default"; 395*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 396*724ba675SRob Herring bus-width = <8>; 397*724ba675SRob Herring no-1-8-v; 398*724ba675SRob Herring non-removable; 399*724ba675SRob Herring no-sd; 400*724ba675SRob Herring no-sdio; 401*724ba675SRob Herring status = "okay"; 402*724ba675SRob Herring}; 403*724ba675SRob Herring 404*724ba675SRob Herring&iomuxc { 405*724ba675SRob Herring pinctrl_can1: can1grp { 406*724ba675SRob Herring fsl,pins = < 407*724ba675SRob Herring MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b000 408*724ba675SRob Herring MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x3008 409*724ba675SRob Herring /* CAN1_SR */ 410*724ba675SRob Herring MX6QDL_PAD_KEY_COL3__GPIO4_IO12 0x13008 411*724ba675SRob Herring >; 412*724ba675SRob Herring }; 413*724ba675SRob Herring 414*724ba675SRob Herring pinctrl_can2: can2grp { 415*724ba675SRob Herring fsl,pins = < 416*724ba675SRob Herring /* CAN2_nINT */ 417*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25 0x1b0b1 418*724ba675SRob Herring /* CAN2_SR */ 419*724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__GPIO4_IO13 0x13070 420*724ba675SRob Herring >; 421*724ba675SRob Herring }; 422*724ba675SRob Herring 423*724ba675SRob Herring pinctrl_ecspi2: ecspi2grp { 424*724ba675SRob Herring fsl,pins = < 425*724ba675SRob Herring MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1 426*724ba675SRob Herring MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1 427*724ba675SRob Herring MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1 428*724ba675SRob Herring MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x000b1 429*724ba675SRob Herring >; 430*724ba675SRob Herring }; 431*724ba675SRob Herring 432*724ba675SRob Herring pinctrl_ecspi3: ecspi3grp { 433*724ba675SRob Herring fsl,pins = < 434*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1 435*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1 436*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1 437*724ba675SRob Herring /* CS */ 438*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24 0x000b1 439*724ba675SRob Herring >; 440*724ba675SRob Herring }; 441*724ba675SRob Herring 442*724ba675SRob Herring pinctrl_enet: enetgrp { 443*724ba675SRob Herring fsl,pins = < 444*724ba675SRob Herring MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 445*724ba675SRob Herring MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 446*724ba675SRob Herring MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 447*724ba675SRob Herring MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 448*724ba675SRob Herring MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 449*724ba675SRob Herring MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 450*724ba675SRob Herring MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x10030 451*724ba675SRob Herring MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x10030 452*724ba675SRob Herring MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x10030 453*724ba675SRob Herring MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x10030 454*724ba675SRob Herring MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x10030 455*724ba675SRob Herring MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x10030 456*724ba675SRob Herring 457*724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x10030 458*724ba675SRob Herring MX6QDL_PAD_ENET_MDC__ENET_MDC 0x10030 459*724ba675SRob Herring 460*724ba675SRob Herring /* Configure clock provider for RGMII ref clock */ 461*724ba675SRob Herring MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0b0 462*724ba675SRob Herring /* Configure clock consumer for RGMII ref clock */ 463*724ba675SRob Herring MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x10030 464*724ba675SRob Herring 465*724ba675SRob Herring /* SJA1105Q switch reset */ 466*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT11__GPIO5_IO05 0x10030 467*724ba675SRob Herring 468*724ba675SRob Herring /* phy3/rgmii_phy reset */ 469*724ba675SRob Herring MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x10030 470*724ba675SRob Herring /* phy3/rgmii_phy int */ 471*724ba675SRob Herring MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x40010000 472*724ba675SRob Herring >; 473*724ba675SRob Herring }; 474*724ba675SRob Herring 475*724ba675SRob Herring pinctrl_i2c1: i2c1grp { 476*724ba675SRob Herring fsl,pins = < 477*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001f8b1 478*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001f8b1 479*724ba675SRob Herring >; 480*724ba675SRob Herring }; 481*724ba675SRob Herring 482*724ba675SRob Herring pinctrl_mdio: mdiogrp { 483*724ba675SRob Herring fsl,pins = < 484*724ba675SRob Herring /* phy0/usbeth_phy reset */ 485*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT17__GPIO5_IO11 0x10030 486*724ba675SRob Herring /* phy0/usbeth_phy int */ 487*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x100b1 488*724ba675SRob Herring 489*724ba675SRob Herring /* phy12/tja1102_phy0 reset */ 490*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT15__GPIO5_IO09 0x10030 491*724ba675SRob Herring /* phy12/tja1102_phy0 int */ 492*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT14__GPIO5_IO08 0x100b1 493*724ba675SRob Herring /* phy12/tja1102_phy0 enable. Set 100K pull-up */ 494*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT16__GPIO5_IO10 0x1f030 495*724ba675SRob Herring >; 496*724ba675SRob Herring }; 497*724ba675SRob Herring 498*724ba675SRob Herring pinctrl_uart4: uart4grp { 499*724ba675SRob Herring fsl,pins = < 500*724ba675SRob Herring MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 501*724ba675SRob Herring MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1 502*724ba675SRob Herring >; 503*724ba675SRob Herring }; 504*724ba675SRob Herring 505*724ba675SRob Herring pinctrl_usbotg: usbotggrp { 506*724ba675SRob Herring fsl,pins = < 507*724ba675SRob Herring MX6QDL_PAD_EIM_D21__USB_OTG_OC 0x1b0b0 508*724ba675SRob Herring MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 509*724ba675SRob Herring >; 510*724ba675SRob Herring }; 511*724ba675SRob Herring 512*724ba675SRob Herring pinctrl_usdhc1: usdhc1grp { 513*724ba675SRob Herring fsl,pins = < 514*724ba675SRob Herring MX6QDL_PAD_SD1_CMD__SD1_CMD 0x170f9 515*724ba675SRob Herring MX6QDL_PAD_SD1_CLK__SD1_CLK 0x100f9 516*724ba675SRob Herring MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x170f9 517*724ba675SRob Herring MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x170f9 518*724ba675SRob Herring MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x170f9 519*724ba675SRob Herring MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x170f9 520*724ba675SRob Herring MX6QDL_PAD_GPIO_1__GPIO1_IO01 0x1b0b0 521*724ba675SRob Herring >; 522*724ba675SRob Herring }; 523*724ba675SRob Herring 524*724ba675SRob Herring pinctrl_usdhc2: usdhc2grp { 525*724ba675SRob Herring fsl,pins = < 526*724ba675SRob Herring MX6QDL_PAD_SD2_CMD__SD2_CMD 0x170b9 527*724ba675SRob Herring MX6QDL_PAD_SD2_CLK__SD2_CLK 0x100b9 528*724ba675SRob Herring MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x170b9 529*724ba675SRob Herring MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x170b9 530*724ba675SRob Herring MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x170b9 531*724ba675SRob Herring MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x170b9 532*724ba675SRob Herring >; 533*724ba675SRob Herring }; 534*724ba675SRob Herring 535*724ba675SRob Herring pinctrl_usdhc3: usdhc3grp { 536*724ba675SRob Herring fsl,pins = < 537*724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17099 538*724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10099 539*724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17099 540*724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17099 541*724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17099 542*724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17099 543*724ba675SRob Herring MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17099 544*724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17099 545*724ba675SRob Herring MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17099 546*724ba675SRob Herring MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17099 547*724ba675SRob Herring MX6QDL_PAD_SD3_RST__SD3_RESET 0x1b0b1 548*724ba675SRob Herring >; 549*724ba675SRob Herring }; 550*724ba675SRob Herring 551*724ba675SRob Herring pinctrl_wifi_npd: wifinpd { 552*724ba675SRob Herring fsl,pins = < 553*724ba675SRob Herring /* WL_REG_ON */ 554*724ba675SRob Herring MX6QDL_PAD_NANDF_RB0__GPIO6_IO10 0x13069 555*724ba675SRob Herring >; 556*724ba675SRob Herring }; 557*724ba675SRob Herring}; 558