xref: /linux/scripts/dtc/include-prefixes/arm/nxp/imx/imx6qp-prtwd3.dts (revision ec71f661a572a770d7c861cd52a50cbbb0e1a8d1)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-or-later OR MIT
2724ba675SRob Herring/*
3724ba675SRob Herring * Copyright (c) 2018 Protonic Holland
4724ba675SRob Herring * Copyright (c) 2020 Oleksij Rempel <kernel@pengutronix.de>, Pengutronix
5724ba675SRob Herring */
6724ba675SRob Herring
7724ba675SRob Herring/dts-v1/;
8724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
9724ba675SRob Herring#include "imx6qp.dtsi"
10724ba675SRob Herring
11724ba675SRob Herring/ {
12724ba675SRob Herring	model = "Protonic WD3 board";
13724ba675SRob Herring	compatible = "prt,prtwd3", "fsl,imx6qp";
14724ba675SRob Herring
15724ba675SRob Herring	chosen {
16724ba675SRob Herring		stdout-path = &uart4;
17724ba675SRob Herring	};
18724ba675SRob Herring
19724ba675SRob Herring	memory@10000000 {
20724ba675SRob Herring		device_type = "memory";
21724ba675SRob Herring		reg = <0x10000000 0x20000000>;
22724ba675SRob Herring	};
23724ba675SRob Herring
24724ba675SRob Herring	memory@80000000 {
25724ba675SRob Herring		device_type = "memory";
26724ba675SRob Herring		reg = <0x80000000 0x20000000>;
27724ba675SRob Herring	};
28724ba675SRob Herring
29724ba675SRob Herring	clock_ksz8081: clock-ksz8081 {
30724ba675SRob Herring		compatible = "fixed-clock";
31724ba675SRob Herring		#clock-cells = <0>;
32724ba675SRob Herring		clock-frequency = <50000000>;
33724ba675SRob Herring	};
34724ba675SRob Herring
35724ba675SRob Herring	clock_ksz9031: clock-ksz9031 {
36724ba675SRob Herring		compatible = "fixed-clock";
37724ba675SRob Herring		#clock-cells = <0>;
38724ba675SRob Herring		clock-frequency = <25000000>;
39724ba675SRob Herring	};
40724ba675SRob Herring
41724ba675SRob Herring	clock_mcp251xfd: clock-mcp251xfd {
42724ba675SRob Herring		compatible = "fixed-clock";
43724ba675SRob Herring		#clock-cells = <0>;
44724ba675SRob Herring		clock-frequency = <20000000>;
45724ba675SRob Herring	};
46724ba675SRob Herring
47724ba675SRob Herring	clock_sja1105: clock-sja1105 {
48724ba675SRob Herring		compatible = "fixed-clock";
49724ba675SRob Herring		#clock-cells = <0>;
50724ba675SRob Herring		clock-frequency = <25000000>;
51724ba675SRob Herring	};
52724ba675SRob Herring
53724ba675SRob Herring	mdio {
54724ba675SRob Herring		compatible = "virtual,mdio-gpio";
55724ba675SRob Herring		pinctrl-names = "default";
56724ba675SRob Herring		pinctrl-0 = <&pinctrl_mdio>;
57724ba675SRob Herring
58724ba675SRob Herring		#address-cells = <1>;
59724ba675SRob Herring		#size-cells = <0>;
60724ba675SRob Herring		gpios = <&gpio5 6 GPIO_ACTIVE_HIGH
61724ba675SRob Herring			 &gpio5 7 GPIO_ACTIVE_HIGH>;
62724ba675SRob Herring
63724ba675SRob Herring		/* Microchip KSZ8081 */
64724ba675SRob Herring		usbeth_phy: ethernet-phy@3 {
65724ba675SRob Herring			reg = <0x3>;
66724ba675SRob Herring
67724ba675SRob Herring			interrupts-extended = <&gpio5 12 IRQ_TYPE_LEVEL_LOW>;
68724ba675SRob Herring			reset-gpios = <&gpio5 11 GPIO_ACTIVE_LOW>;
69724ba675SRob Herring			reset-assert-us = <500>;
70724ba675SRob Herring			reset-deassert-us = <1000>;
71724ba675SRob Herring			clocks = <&clock_ksz8081>;
72724ba675SRob Herring			clock-names = "rmii-ref";
73724ba675SRob Herring			micrel,led-mode = <0>;
74724ba675SRob Herring		};
75724ba675SRob Herring
76724ba675SRob Herring		tja1102_phy0: ethernet-phy@4 {
77724ba675SRob Herring			reg = <0x4>;
78724ba675SRob Herring
79724ba675SRob Herring			interrupts-extended = <&gpio5 8 IRQ_TYPE_LEVEL_LOW>;
80724ba675SRob Herring			reset-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>;
81724ba675SRob Herring			reset-assert-us = <20>;
82724ba675SRob Herring			reset-deassert-us = <2000>;
83724ba675SRob Herring			#address-cells = <1>;
84724ba675SRob Herring			#size-cells = <0>;
85724ba675SRob Herring
86724ba675SRob Herring			tja1102_phy1: ethernet-phy@5 {
87724ba675SRob Herring				reg = <0x5>;
88724ba675SRob Herring
89724ba675SRob Herring				interrupts-extended = <&gpio5 8 IRQ_TYPE_LEVEL_LOW>;
90724ba675SRob Herring			};
91724ba675SRob Herring		};
92724ba675SRob Herring	};
93724ba675SRob Herring
94724ba675SRob Herring	reg_5v0: regulator-5v0 {
95724ba675SRob Herring		compatible = "regulator-fixed";
96724ba675SRob Herring		regulator-name = "5v0";
97724ba675SRob Herring		regulator-min-microvolt = <5000000>;
98724ba675SRob Herring		regulator-max-microvolt = <5000000>;
99724ba675SRob Herring	};
100724ba675SRob Herring
101724ba675SRob Herring	reg_otg_vbus: regulator-otg-vbus {
102724ba675SRob Herring		compatible = "regulator-fixed";
103724ba675SRob Herring		regulator-name = "otg-vbus";
104724ba675SRob Herring		regulator-min-microvolt = <5000000>;
105724ba675SRob Herring		regulator-max-microvolt = <5000000>;
106724ba675SRob Herring		gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
107724ba675SRob Herring		enable-active-high;
108724ba675SRob Herring	};
109724ba675SRob Herring
110724ba675SRob Herring	usdhc2_wifi_pwrseq: usdhc2-wifi-pwrseq {
111724ba675SRob Herring		compatible = "mmc-pwrseq-simple";
112724ba675SRob Herring		pinctrl-names = "default";
113724ba675SRob Herring		pinctrl-0 = <&pinctrl_wifi_npd>;
114724ba675SRob Herring		reset-gpios = <&gpio6 10 GPIO_ACTIVE_LOW>;
115724ba675SRob Herring	};
116724ba675SRob Herring};
117724ba675SRob Herring
118724ba675SRob Herring&can1 {
119724ba675SRob Herring	pinctrl-names = "default";
120724ba675SRob Herring	pinctrl-0 = <&pinctrl_can1>;
121724ba675SRob Herring	xceiver-supply = <&reg_5v0>;
122724ba675SRob Herring	status = "okay";
123724ba675SRob Herring};
124724ba675SRob Herring
125724ba675SRob Herring&ecspi2 {
126724ba675SRob Herring	cs-gpios = <&gpio2 26 GPIO_ACTIVE_LOW>;
127724ba675SRob Herring	pinctrl-names = "default";
128724ba675SRob Herring	pinctrl-0 = <&pinctrl_ecspi2>;
129724ba675SRob Herring	status = "okay";
130724ba675SRob Herring
131724ba675SRob Herring	switch@0 {
132724ba675SRob Herring		compatible = "nxp,sja1105q";
133724ba675SRob Herring		reg = <0>;
134724ba675SRob Herring		spi-max-frequency = <4000000>;
135724ba675SRob Herring		spi-rx-delay-us = <1>;
136724ba675SRob Herring		spi-tx-delay-us = <1>;
137724ba675SRob Herring		spi-cpha;
138724ba675SRob Herring
139724ba675SRob Herring		reset-gpios = <&gpio5 5 GPIO_ACTIVE_LOW>;
140724ba675SRob Herring
141724ba675SRob Herring		clocks = <&clock_sja1105>;
142724ba675SRob Herring
143724ba675SRob Herring		ports {
144724ba675SRob Herring			#address-cells = <1>;
145724ba675SRob Herring			#size-cells = <0>;
146724ba675SRob Herring
147724ba675SRob Herring			port@0 {
148724ba675SRob Herring				reg = <0>;
149724ba675SRob Herring				label = "usb";
150724ba675SRob Herring				phy-handle = <&usbeth_phy>;
151724ba675SRob Herring				phy-mode = "rmii";
152724ba675SRob Herring			};
153724ba675SRob Herring
154724ba675SRob Herring			port@1 {
155724ba675SRob Herring				reg = <1>;
156724ba675SRob Herring				label = "t1slave";
157724ba675SRob Herring				phy-handle = <&tja1102_phy1>;
158724ba675SRob Herring				phy-mode = "rmii";
159724ba675SRob Herring			};
160724ba675SRob Herring
161724ba675SRob Herring			port@2 {
162724ba675SRob Herring				reg = <2>;
163724ba675SRob Herring				label = "t1master";
164724ba675SRob Herring				phy-handle = <&tja1102_phy0>;
165724ba675SRob Herring				phy-mode = "rmii";
166724ba675SRob Herring
167724ba675SRob Herring			};
168724ba675SRob Herring
169724ba675SRob Herring			port@3 {
170724ba675SRob Herring				reg = <3>;
171724ba675SRob Herring				label = "rj45";
172724ba675SRob Herring				phy-handle = <&rgmii_phy>;
173724ba675SRob Herring				phy-mode = "rgmii-id";
174724ba675SRob Herring			};
175724ba675SRob Herring
176724ba675SRob Herring			port@4 {
177724ba675SRob Herring				reg = <4>;
178724ba675SRob Herring				label = "cpu";
179724ba675SRob Herring				ethernet = <&fec>;
180724ba675SRob Herring				phy-mode = "rgmii-id";
181724ba675SRob Herring				rx-internal-delay-ps = <2000>;
182724ba675SRob Herring				tx-internal-delay-ps = <2000>;
183724ba675SRob Herring
184724ba675SRob Herring				fixed-link {
185724ba675SRob Herring					speed = <100>;
186724ba675SRob Herring					full-duplex;
187724ba675SRob Herring				};
188724ba675SRob Herring			};
189724ba675SRob Herring		};
190724ba675SRob Herring	};
191724ba675SRob Herring};
192724ba675SRob Herring
193724ba675SRob Herring&ecspi3 {
194724ba675SRob Herring	cs-gpios = <&gpio4 24 GPIO_ACTIVE_LOW>;
195724ba675SRob Herring	pinctrl-names = "default";
196724ba675SRob Herring	pinctrl-0 = <&pinctrl_ecspi3>;
197724ba675SRob Herring	status = "okay";
198724ba675SRob Herring
199724ba675SRob Herring	can@0 {
200724ba675SRob Herring		compatible = "microchip,mcp251xfd";
201724ba675SRob Herring		pinctrl-names = "default";
202724ba675SRob Herring		pinctrl-0 = <&pinctrl_can2>;
203724ba675SRob Herring		reg = <0>;
204724ba675SRob Herring		clocks = <&clock_mcp251xfd>;
205724ba675SRob Herring		spi-max-frequency = <10000000>;
206724ba675SRob Herring		interrupts-extended = <&gpio4 25 IRQ_TYPE_LEVEL_LOW>;
207724ba675SRob Herring	};
208724ba675SRob Herring};
209724ba675SRob Herring
210724ba675SRob Herring&fec {
211724ba675SRob Herring	pinctrl-names = "default";
212724ba675SRob Herring	pinctrl-0 = <&pinctrl_enet>;
213724ba675SRob Herring	assigned-clocks = <&clks IMX6QDL_CLK_ENET_REF>;
214724ba675SRob Herring	assigned-clock-rates = <125000000>;
215724ba675SRob Herring	status = "okay";
216724ba675SRob Herring
217724ba675SRob Herring	phy-mode = "rgmii";
218724ba675SRob Herring
219724ba675SRob Herring	fixed-link {
220724ba675SRob Herring		speed = <100>;
221724ba675SRob Herring		full-duplex;
222724ba675SRob Herring	};
223724ba675SRob Herring
224724ba675SRob Herring	mdio {
225724ba675SRob Herring		#address-cells = <1>;
226724ba675SRob Herring		#size-cells = <0>;
227724ba675SRob Herring
228724ba675SRob Herring		/* Microchip KSZ9031 */
229724ba675SRob Herring		rgmii_phy: ethernet-phy@2 {
230724ba675SRob Herring			reg = <2>;
231724ba675SRob Herring
232724ba675SRob Herring			interrupts-extended = <&gpio1 28 IRQ_TYPE_EDGE_FALLING>;
233724ba675SRob Herring			reset-gpios = <&gpio1 25 GPIO_ACTIVE_LOW>;
234724ba675SRob Herring			reset-assert-us = <10000>;
235724ba675SRob Herring			reset-deassert-us = <1000>;
236724ba675SRob Herring
237724ba675SRob Herring			clocks = <&clock_ksz9031>;
238724ba675SRob Herring		};
239724ba675SRob Herring	};
240724ba675SRob Herring};
241724ba675SRob Herring
242724ba675SRob Herring&gpio1 {
243724ba675SRob Herring	gpio-line-names =
244724ba675SRob Herring		"", "SD1_CD", "", "", "", "", "", "",
245724ba675SRob Herring		"", "", "", "", "", "", "", "",
246724ba675SRob Herring		"", "", "", "", "", "", "", "",
247724ba675SRob Herring		"", "PHY3_RESET", "", "", "PHY3_INT", "", "", "";
248724ba675SRob Herring};
249724ba675SRob Herring
250724ba675SRob Herring&gpio2 {
251724ba675SRob Herring	gpio-line-names =
252724ba675SRob Herring		"", "", "", "", "", "", "", "",
253724ba675SRob Herring		"REV_ID0", "REV_ID1", "REV_ID2", "REV_ID3", "BOARD_ID3",
254724ba675SRob Herring			"BOARD_ID0", "BOARD_ID1", "BOARD_ID2",
255724ba675SRob Herring		"", "", "", "", "", "", "", "",
256724ba675SRob Herring		"", "", "ECSPI2_SS0", "", "", "", "", "";
257724ba675SRob Herring};
258724ba675SRob Herring
259724ba675SRob Herring&gpio3 {
260724ba675SRob Herring	gpio-line-names =
261724ba675SRob Herring		"", "", "", "", "", "", "", "",
262724ba675SRob Herring		"", "", "", "", "", "", "", "",
263724ba675SRob Herring		"", "", "", "", "", "USB_OTG_OC", "USB_OTG_PWR", "",
264724ba675SRob Herring		"", "", "", "", "", "", "", "";
265724ba675SRob Herring};
266724ba675SRob Herring
267724ba675SRob Herring&gpio4 {
268724ba675SRob Herring	gpio-line-names =
269724ba675SRob Herring		"", "", "", "", "", "", "", "",
270724ba675SRob Herring		"", "", "", "", "CAN1_SR", "CAN2_SR", "", "",
271724ba675SRob Herring		"", "", "", "", "", "", "", "",
272724ba675SRob Herring		"ECSPI3_SS0", "CANFD_INT", "USB_ETH_RESET", "", "", "", "", "";
273724ba675SRob Herring};
274724ba675SRob Herring
275724ba675SRob Herring&gpio5 {
276724ba675SRob Herring	gpio-line-names =
277724ba675SRob Herring		"", "", "", "", "", "SW_RESET", "", "",
278724ba675SRob Herring		"PHY12_INT", "PHY12_RESET", "PHY12_EN", "PHY0_RESET",
279724ba675SRob Herring			"PHY0_INT", "", "", "",
280724ba675SRob Herring		"", "", "DISP1_EN", "DISP1_LR", "DISP1_TS_IRQ", "LVDS1_PD",
281724ba675SRob Herring			"", "",
282724ba675SRob Herring		"", "LVDS1_INT", "", "", "DISP0_LR", "DISP0_TS_IRQ",
283724ba675SRob Herring			"DISP0_EN", "CAM_GPIO0";
284724ba675SRob Herring};
285724ba675SRob Herring
286724ba675SRob Herring&gpio6 {
287724ba675SRob Herring	gpio-line-names =
288724ba675SRob Herring		"LVDS0_INT", "LVDS0_PD", "CAM_INT", "CAM_GPIO1", "CAM_PD",
289724ba675SRob Herring			"CAM_LOCK", "", "POWER_TG",
290724ba675SRob Herring		"POWER_VSEL", "", "WLAN_REG_ON", "USB_ETH_CHG", "", "",
291724ba675SRob Herring			"USB_ETH_CHG_ID0", "USB_ETH_CHG_ID1",
292724ba675SRob Herring		"USB_ETH_CHG_ID2", "", "", "", "", "", "", "",
293724ba675SRob Herring		"", "", "", "", "", "", "", "";
294724ba675SRob Herring};
295724ba675SRob Herring
296724ba675SRob Herring&i2c1 {
297724ba675SRob Herring	clock-frequency = <100000>;
298724ba675SRob Herring	pinctrl-names = "default";
299724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c1>;
300724ba675SRob Herring	status = "okay";
301724ba675SRob Herring
302724ba675SRob Herring	/* additional i2c devices are added automatically by the boot loader */
303724ba675SRob Herring};
304724ba675SRob Herring
305724ba675SRob Herring&i2c3 {
306724ba675SRob Herring	adc@49 {
307724ba675SRob Herring		compatible = "ti,ads1015";
308724ba675SRob Herring		reg = <0x49>;
309724ba675SRob Herring		#address-cells = <1>;
310724ba675SRob Herring		#size-cells = <0>;
311724ba675SRob Herring
312724ba675SRob Herring		/* VIN */
313724ba675SRob Herring		channel@4 {
314724ba675SRob Herring			reg = <4>;
315724ba675SRob Herring			ti,gain = <1>;
316724ba675SRob Herring			ti,datarate = <3>;
317724ba675SRob Herring		};
318724ba675SRob Herring
319724ba675SRob Herring		/* VBUS */
320724ba675SRob Herring		channel@5 {
321724ba675SRob Herring			reg = <5>;
322724ba675SRob Herring			ti,gain = <1>;
323724ba675SRob Herring			ti,datarate = <3>;
324724ba675SRob Herring		};
325724ba675SRob Herring
326724ba675SRob Herring		/* ICHG */
327724ba675SRob Herring		channel@6 {
328724ba675SRob Herring			reg = <6>;
329724ba675SRob Herring			ti,gain = <1>;
330724ba675SRob Herring			ti,datarate = <3>;
331724ba675SRob Herring		};
332724ba675SRob Herring
333724ba675SRob Herring		channel@7 {
334724ba675SRob Herring			reg = <7>;
335724ba675SRob Herring			ti,gain = <1>;
336724ba675SRob Herring			ti,datarate = <3>;
337724ba675SRob Herring		};
338724ba675SRob Herring	};
339724ba675SRob Herring};
340724ba675SRob Herring
341724ba675SRob Herring&uart4 {
342724ba675SRob Herring	pinctrl-names = "default";
343724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart4>;
344724ba675SRob Herring	status = "okay";
345724ba675SRob Herring};
346724ba675SRob Herring
347724ba675SRob Herring&usbotg {
348724ba675SRob Herring	vbus-supply = <&reg_otg_vbus>;
349724ba675SRob Herring	pinctrl-names = "default";
350724ba675SRob Herring	pinctrl-0 = <&pinctrl_usbotg>;
351724ba675SRob Herring	phy_type = "utmi";
352724ba675SRob Herring	dr_mode = "host";
353724ba675SRob Herring	over-current-active-low;
354724ba675SRob Herring	status = "okay";
355724ba675SRob Herring};
356724ba675SRob Herring
357724ba675SRob Herring&usbphynop1 {
358724ba675SRob Herring	status = "disabled";
359724ba675SRob Herring};
360724ba675SRob Herring
361724ba675SRob Herring&usbphynop2 {
362724ba675SRob Herring	status = "disabled";
363724ba675SRob Herring};
364724ba675SRob Herring
365724ba675SRob Herring&usdhc1 {
366724ba675SRob Herring	pinctrl-names = "default";
367724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc1>;
368724ba675SRob Herring	cd-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>;
369724ba675SRob Herring	no-1-8-v;
370724ba675SRob Herring	disable-wp;
371724ba675SRob Herring	cap-sd-highspeed;
372724ba675SRob Herring	no-mmc;
373724ba675SRob Herring	no-sdio;
374724ba675SRob Herring	status = "okay";
375724ba675SRob Herring};
376724ba675SRob Herring
377724ba675SRob Herring&usdhc2 {
378724ba675SRob Herring	pinctrl-names = "default";
379724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc2>;
380724ba675SRob Herring	no-1-8-v;
381724ba675SRob Herring	non-removable;
382724ba675SRob Herring	mmc-pwrseq = <&usdhc2_wifi_pwrseq>;
383724ba675SRob Herring	status = "okay";
384724ba675SRob Herring	#address-cells = <1>;
385724ba675SRob Herring	#size-cells = <0>;
386724ba675SRob Herring
387*c7e5d6b4SKrzysztof Kozlowski	brcmf: wifi@1 {
388724ba675SRob Herring		reg = <1>;
389724ba675SRob Herring		compatible = "brcm,bcm4329-fmac";
390724ba675SRob Herring	};
391724ba675SRob Herring};
392724ba675SRob Herring
393724ba675SRob Herring&usdhc3 {
394724ba675SRob Herring	pinctrl-names = "default";
395724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc3>;
396724ba675SRob Herring	bus-width = <8>;
397724ba675SRob Herring	no-1-8-v;
398724ba675SRob Herring	non-removable;
399724ba675SRob Herring	no-sd;
400724ba675SRob Herring	no-sdio;
401724ba675SRob Herring	status = "okay";
402724ba675SRob Herring};
403724ba675SRob Herring
404724ba675SRob Herring&iomuxc {
405724ba675SRob Herring	pinctrl_can1: can1grp {
406724ba675SRob Herring		fsl,pins = <
407724ba675SRob Herring			MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX		0x1b000
408724ba675SRob Herring			MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX		0x3008
409724ba675SRob Herring			/* CAN1_SR */
410724ba675SRob Herring			MX6QDL_PAD_KEY_COL3__GPIO4_IO12			0x13008
411724ba675SRob Herring		>;
412724ba675SRob Herring	};
413724ba675SRob Herring
414724ba675SRob Herring	pinctrl_can2: can2grp {
415724ba675SRob Herring		fsl,pins = <
416724ba675SRob Herring			/* CAN2_nINT */
417724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25		0x1b0b1
418724ba675SRob Herring			/* CAN2_SR */
419724ba675SRob Herring			MX6QDL_PAD_KEY_ROW3__GPIO4_IO13			0x13070
420724ba675SRob Herring		>;
421724ba675SRob Herring	};
422724ba675SRob Herring
423724ba675SRob Herring	pinctrl_ecspi2: ecspi2grp {
424724ba675SRob Herring		fsl,pins = <
425724ba675SRob Herring			MX6QDL_PAD_EIM_OE__ECSPI2_MISO			0x100b1
426724ba675SRob Herring			MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK			0x100b1
427724ba675SRob Herring			MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI			0x100b1
428724ba675SRob Herring			MX6QDL_PAD_EIM_RW__GPIO2_IO26			0x000b1
429724ba675SRob Herring		>;
430724ba675SRob Herring	};
431724ba675SRob Herring
432724ba675SRob Herring	pinctrl_ecspi3: ecspi3grp {
433724ba675SRob Herring		fsl,pins = <
434724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK		0x100b1
435724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI		0x100b1
436724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO		0x100b1
437724ba675SRob Herring			/* CS */
438724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24		0x000b1
439724ba675SRob Herring		>;
440724ba675SRob Herring	};
441724ba675SRob Herring
442724ba675SRob Herring	pinctrl_enet: enetgrp {
443724ba675SRob Herring		fsl,pins = <
444724ba675SRob Herring			MX6QDL_PAD_RGMII_RXC__RGMII_RXC			0x1b030
445724ba675SRob Herring			MX6QDL_PAD_RGMII_RD0__RGMII_RD0			0x1b030
446724ba675SRob Herring			MX6QDL_PAD_RGMII_RD1__RGMII_RD1			0x1b030
447724ba675SRob Herring			MX6QDL_PAD_RGMII_RD2__RGMII_RD2			0x1b030
448724ba675SRob Herring			MX6QDL_PAD_RGMII_RD3__RGMII_RD3			0x1b030
449724ba675SRob Herring			MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL		0x1b030
450724ba675SRob Herring			MX6QDL_PAD_RGMII_TXC__RGMII_TXC			0x10030
451724ba675SRob Herring			MX6QDL_PAD_RGMII_TD0__RGMII_TD0			0x10030
452724ba675SRob Herring			MX6QDL_PAD_RGMII_TD1__RGMII_TD1			0x10030
453724ba675SRob Herring			MX6QDL_PAD_RGMII_TD2__RGMII_TD2			0x10030
454724ba675SRob Herring			MX6QDL_PAD_RGMII_TD3__RGMII_TD3			0x10030
455724ba675SRob Herring			MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL		0x10030
456724ba675SRob Herring
457724ba675SRob Herring			MX6QDL_PAD_ENET_MDIO__ENET_MDIO			0x10030
458724ba675SRob Herring			MX6QDL_PAD_ENET_MDC__ENET_MDC			0x10030
459724ba675SRob Herring
460724ba675SRob Herring			/* Configure clock provider for RGMII ref clock */
461724ba675SRob Herring			MX6QDL_PAD_GPIO_16__ENET_REF_CLK		0x4001b0b0
462724ba675SRob Herring			/* Configure clock consumer for RGMII ref clock */
463724ba675SRob Herring			MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK		0x10030
464724ba675SRob Herring
465724ba675SRob Herring			/* SJA1105Q switch reset */
466724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT11__GPIO5_IO05		0x10030
467724ba675SRob Herring
468724ba675SRob Herring			/* phy3/rgmii_phy reset */
469724ba675SRob Herring			MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25		0x10030
470724ba675SRob Herring			/* phy3/rgmii_phy int */
471724ba675SRob Herring			MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28		0x40010000
472724ba675SRob Herring		>;
473724ba675SRob Herring	};
474724ba675SRob Herring
475724ba675SRob Herring	pinctrl_i2c1: i2c1grp {
476724ba675SRob Herring		fsl,pins = <
477724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT8__I2C1_SDA			0x4001f8b1
478724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT9__I2C1_SCL			0x4001f8b1
479724ba675SRob Herring		>;
480724ba675SRob Herring	};
481724ba675SRob Herring
482724ba675SRob Herring	pinctrl_mdio: mdiogrp {
483724ba675SRob Herring		fsl,pins = <
484724ba675SRob Herring			/* phy0/usbeth_phy reset */
485724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT17__GPIO5_IO11		0x10030
486724ba675SRob Herring			/* phy0/usbeth_phy int */
487724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12		0x100b1
488724ba675SRob Herring
489724ba675SRob Herring			/* phy12/tja1102_phy0 reset */
490724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT15__GPIO5_IO09		0x10030
491724ba675SRob Herring			/* phy12/tja1102_phy0 int */
492724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT14__GPIO5_IO08		0x100b1
493724ba675SRob Herring			/* phy12/tja1102_phy0 enable. Set 100K pull-up */
494724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT16__GPIO5_IO10		0x1f030
495724ba675SRob Herring		>;
496724ba675SRob Herring	};
497724ba675SRob Herring
498724ba675SRob Herring	pinctrl_uart4: uart4grp {
499724ba675SRob Herring		fsl,pins = <
500724ba675SRob Herring			MX6QDL_PAD_KEY_COL0__UART4_TX_DATA		0x1b0b1
501724ba675SRob Herring			MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA		0x1b0b1
502724ba675SRob Herring		>;
503724ba675SRob Herring	};
504724ba675SRob Herring
505724ba675SRob Herring	pinctrl_usbotg: usbotggrp {
506724ba675SRob Herring		fsl,pins = <
507724ba675SRob Herring			MX6QDL_PAD_EIM_D21__USB_OTG_OC			0x1b0b0
508724ba675SRob Herring			MX6QDL_PAD_EIM_D22__GPIO3_IO22			0x1b0b0
509724ba675SRob Herring		>;
510724ba675SRob Herring	};
511724ba675SRob Herring
512724ba675SRob Herring	pinctrl_usdhc1: usdhc1grp {
513724ba675SRob Herring		fsl,pins = <
514724ba675SRob Herring			MX6QDL_PAD_SD1_CMD__SD1_CMD			0x170f9
515724ba675SRob Herring			MX6QDL_PAD_SD1_CLK__SD1_CLK			0x100f9
516724ba675SRob Herring			MX6QDL_PAD_SD1_DAT0__SD1_DATA0			0x170f9
517724ba675SRob Herring			MX6QDL_PAD_SD1_DAT1__SD1_DATA1			0x170f9
518724ba675SRob Herring			MX6QDL_PAD_SD1_DAT2__SD1_DATA2			0x170f9
519724ba675SRob Herring			MX6QDL_PAD_SD1_DAT3__SD1_DATA3			0x170f9
520724ba675SRob Herring			MX6QDL_PAD_GPIO_1__GPIO1_IO01			0x1b0b0
521724ba675SRob Herring		>;
522724ba675SRob Herring	};
523724ba675SRob Herring
524724ba675SRob Herring	pinctrl_usdhc2: usdhc2grp {
525724ba675SRob Herring		fsl,pins = <
526724ba675SRob Herring			MX6QDL_PAD_SD2_CMD__SD2_CMD			0x170b9
527724ba675SRob Herring			MX6QDL_PAD_SD2_CLK__SD2_CLK			0x100b9
528724ba675SRob Herring			MX6QDL_PAD_SD2_DAT0__SD2_DATA0			0x170b9
529724ba675SRob Herring			MX6QDL_PAD_SD2_DAT1__SD2_DATA1			0x170b9
530724ba675SRob Herring			MX6QDL_PAD_SD2_DAT2__SD2_DATA2			0x170b9
531724ba675SRob Herring			MX6QDL_PAD_SD2_DAT3__SD2_DATA3			0x170b9
532724ba675SRob Herring		>;
533724ba675SRob Herring	};
534724ba675SRob Herring
535724ba675SRob Herring	pinctrl_usdhc3: usdhc3grp {
536724ba675SRob Herring		fsl,pins = <
537724ba675SRob Herring			MX6QDL_PAD_SD3_CMD__SD3_CMD			0x17099
538724ba675SRob Herring			MX6QDL_PAD_SD3_CLK__SD3_CLK			0x10099
539724ba675SRob Herring			MX6QDL_PAD_SD3_DAT0__SD3_DATA0			0x17099
540724ba675SRob Herring			MX6QDL_PAD_SD3_DAT1__SD3_DATA1			0x17099
541724ba675SRob Herring			MX6QDL_PAD_SD3_DAT2__SD3_DATA2			0x17099
542724ba675SRob Herring			MX6QDL_PAD_SD3_DAT3__SD3_DATA3			0x17099
543724ba675SRob Herring			MX6QDL_PAD_SD3_DAT4__SD3_DATA4			0x17099
544724ba675SRob Herring			MX6QDL_PAD_SD3_DAT5__SD3_DATA5			0x17099
545724ba675SRob Herring			MX6QDL_PAD_SD3_DAT6__SD3_DATA6			0x17099
546724ba675SRob Herring			MX6QDL_PAD_SD3_DAT7__SD3_DATA7			0x17099
547724ba675SRob Herring			MX6QDL_PAD_SD3_RST__SD3_RESET			0x1b0b1
548724ba675SRob Herring		>;
549724ba675SRob Herring	};
550724ba675SRob Herring
551fcf19dc5SMarek Vasut	pinctrl_wifi_npd: wifinpdgrp {
552724ba675SRob Herring		fsl,pins = <
553724ba675SRob Herring			/* WL_REG_ON */
554724ba675SRob Herring			MX6QDL_PAD_NANDF_RB0__GPIO6_IO10		0x13069
555724ba675SRob Herring		>;
556724ba675SRob Herring	};
557724ba675SRob Herring};
558