1*724ba675SRob Herring/* 2*724ba675SRob Herring * Copyright 2014-2017 Lothar Waßmann <LW@KARO-electronics.de> 3*724ba675SRob Herring * 4*724ba675SRob Herring * This file is dual-licensed: you can use it either under the terms 5*724ba675SRob Herring * of the GPL or the X11 license, at your option. Note that this dual 6*724ba675SRob Herring * licensing only applies to this file, and not this project as a 7*724ba675SRob Herring * whole. 8*724ba675SRob Herring * 9*724ba675SRob Herring * a) This file is free software; you can redistribute it and/or 10*724ba675SRob Herring * modify it under the terms of the GNU General Public License 11*724ba675SRob Herring * version 2 as published by the Free Software Foundation. 12*724ba675SRob Herring * 13*724ba675SRob Herring * This file is distributed in the hope that it will be useful, 14*724ba675SRob Herring * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*724ba675SRob Herring * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*724ba675SRob Herring * GNU General Public License for more details. 17*724ba675SRob Herring * 18*724ba675SRob Herring * Or, alternatively, 19*724ba675SRob Herring * 20*724ba675SRob Herring * b) Permission is hereby granted, free of charge, to any person 21*724ba675SRob Herring * obtaining a copy of this software and associated documentation 22*724ba675SRob Herring * files (the "Software"), to deal in the Software without 23*724ba675SRob Herring * restriction, including without limitation the rights to use, 24*724ba675SRob Herring * copy, modify, merge, publish, distribute, sublicense, and/or 25*724ba675SRob Herring * sell copies of the Software, and to permit persons to whom the 26*724ba675SRob Herring * Software is furnished to do so, subject to the following 27*724ba675SRob Herring * conditions: 28*724ba675SRob Herring * 29*724ba675SRob Herring * The above copyright notice and this permission notice shall be 30*724ba675SRob Herring * included in all copies or substantial portions of the Software. 31*724ba675SRob Herring * 32*724ba675SRob Herring * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 33*724ba675SRob Herring * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 34*724ba675SRob Herring * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 35*724ba675SRob Herring * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 36*724ba675SRob Herring * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 37*724ba675SRob Herring * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 38*724ba675SRob Herring * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 39*724ba675SRob Herring * OTHER DEALINGS IN THE SOFTWARE. 40*724ba675SRob Herring */ 41*724ba675SRob Herring 42*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 43*724ba675SRob Herring#include <dt-bindings/input/input.h> 44*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 45*724ba675SRob Herring#include <dt-bindings/pwm/pwm.h> 46*724ba675SRob Herring#include <dt-bindings/sound/fsl-imx-audmux.h> 47*724ba675SRob Herring 48*724ba675SRob Herring/ { 49*724ba675SRob Herring aliases { 50*724ba675SRob Herring can0 = &can2; 51*724ba675SRob Herring can1 = &can1; 52*724ba675SRob Herring ethernet0 = &fec; 53*724ba675SRob Herring lcdif-23bit-pins-a = &pinctrl_disp0_1; 54*724ba675SRob Herring lcdif-24bit-pins-a = &pinctrl_disp0_2; 55*724ba675SRob Herring pwm0 = &pwm1; 56*724ba675SRob Herring pwm1 = &pwm2; 57*724ba675SRob Herring reg-can-xcvr = ®_can_xcvr; 58*724ba675SRob Herring stk5led = &user_led; 59*724ba675SRob Herring usbotg = &usbotg; 60*724ba675SRob Herring sdhc0 = &usdhc1; 61*724ba675SRob Herring sdhc1 = &usdhc2; 62*724ba675SRob Herring }; 63*724ba675SRob Herring 64*724ba675SRob Herring memory@10000000 { 65*724ba675SRob Herring device_type = "memory"; 66*724ba675SRob Herring reg = <0x10000000 0>; /* will be filled by U-Boot */ 67*724ba675SRob Herring }; 68*724ba675SRob Herring 69*724ba675SRob Herring clocks { 70*724ba675SRob Herring #address-cells = <1>; 71*724ba675SRob Herring #size-cells = <0>; 72*724ba675SRob Herring 73*724ba675SRob Herring mclk: clock@0 { 74*724ba675SRob Herring compatible = "fixed-clock"; 75*724ba675SRob Herring reg = <0>; 76*724ba675SRob Herring #clock-cells = <0>; 77*724ba675SRob Herring clock-frequency = <26000000>; 78*724ba675SRob Herring }; 79*724ba675SRob Herring }; 80*724ba675SRob Herring 81*724ba675SRob Herring gpio-keys { 82*724ba675SRob Herring compatible = "gpio-keys"; 83*724ba675SRob Herring 84*724ba675SRob Herring power { 85*724ba675SRob Herring label = "Power Button"; 86*724ba675SRob Herring gpios = <&gpio5 2 GPIO_ACTIVE_HIGH>; 87*724ba675SRob Herring linux,code = <KEY_POWER>; 88*724ba675SRob Herring wakeup-source; 89*724ba675SRob Herring }; 90*724ba675SRob Herring }; 91*724ba675SRob Herring 92*724ba675SRob Herring leds { 93*724ba675SRob Herring compatible = "gpio-leds"; 94*724ba675SRob Herring 95*724ba675SRob Herring user_led: led-user { 96*724ba675SRob Herring label = "Heartbeat"; 97*724ba675SRob Herring pinctrl-names = "default"; 98*724ba675SRob Herring pinctrl-0 = <&pinctrl_user_led>; 99*724ba675SRob Herring gpios = <&gpio2 20 GPIO_ACTIVE_HIGH>; 100*724ba675SRob Herring linux,default-trigger = "heartbeat"; 101*724ba675SRob Herring }; 102*724ba675SRob Herring }; 103*724ba675SRob Herring 104*724ba675SRob Herring reg_3v3_etn: regulator-3v3-etn { 105*724ba675SRob Herring compatible = "regulator-fixed"; 106*724ba675SRob Herring regulator-name = "3V3_ETN"; 107*724ba675SRob Herring regulator-min-microvolt = <3300000>; 108*724ba675SRob Herring regulator-max-microvolt = <3300000>; 109*724ba675SRob Herring pinctrl-names = "default"; 110*724ba675SRob Herring pinctrl-0 = <&pinctrl_etnphy_power>; 111*724ba675SRob Herring gpio = <&gpio3 20 GPIO_ACTIVE_HIGH>; 112*724ba675SRob Herring enable-active-high; 113*724ba675SRob Herring }; 114*724ba675SRob Herring 115*724ba675SRob Herring reg_2v5: regulator-2v5 { 116*724ba675SRob Herring compatible = "regulator-fixed"; 117*724ba675SRob Herring regulator-name = "2V5"; 118*724ba675SRob Herring regulator-min-microvolt = <2500000>; 119*724ba675SRob Herring regulator-max-microvolt = <2500000>; 120*724ba675SRob Herring regulator-always-on; 121*724ba675SRob Herring }; 122*724ba675SRob Herring 123*724ba675SRob Herring reg_3v3: regulator-3v3 { 124*724ba675SRob Herring compatible = "regulator-fixed"; 125*724ba675SRob Herring regulator-name = "3V3"; 126*724ba675SRob Herring regulator-min-microvolt = <3300000>; 127*724ba675SRob Herring regulator-max-microvolt = <3300000>; 128*724ba675SRob Herring regulator-always-on; 129*724ba675SRob Herring }; 130*724ba675SRob Herring 131*724ba675SRob Herring reg_can_xcvr: regulator-can-xcvr { 132*724ba675SRob Herring compatible = "regulator-fixed"; 133*724ba675SRob Herring regulator-name = "CAN XCVR"; 134*724ba675SRob Herring regulator-min-microvolt = <3300000>; 135*724ba675SRob Herring regulator-max-microvolt = <3300000>; 136*724ba675SRob Herring pinctrl-names = "default"; 137*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan_xcvr>; 138*724ba675SRob Herring gpio = <&gpio4 21 GPIO_ACTIVE_LOW>; 139*724ba675SRob Herring }; 140*724ba675SRob Herring 141*724ba675SRob Herring reg_lcd0_pwr: regulator-lcd0-pwr { 142*724ba675SRob Herring compatible = "regulator-fixed"; 143*724ba675SRob Herring regulator-name = "LCD0 POWER"; 144*724ba675SRob Herring regulator-min-microvolt = <3300000>; 145*724ba675SRob Herring regulator-max-microvolt = <3300000>; 146*724ba675SRob Herring pinctrl-names = "default"; 147*724ba675SRob Herring pinctrl-0 = <&pinctrl_lcd0_pwr>; 148*724ba675SRob Herring gpio = <&gpio3 29 GPIO_ACTIVE_HIGH>; 149*724ba675SRob Herring enable-active-high; 150*724ba675SRob Herring status = "disabled"; 151*724ba675SRob Herring }; 152*724ba675SRob Herring 153*724ba675SRob Herring reg_lcd1_pwr: regulator-lcd1-pwr { 154*724ba675SRob Herring compatible = "regulator-fixed"; 155*724ba675SRob Herring regulator-name = "LCD1 POWER"; 156*724ba675SRob Herring regulator-min-microvolt = <3300000>; 157*724ba675SRob Herring regulator-max-microvolt = <3300000>; 158*724ba675SRob Herring pinctrl-names = "default"; 159*724ba675SRob Herring pinctrl-0 = <&pinctrl_lcd1_pwr>; 160*724ba675SRob Herring gpio = <&gpio2 31 GPIO_ACTIVE_HIGH>; 161*724ba675SRob Herring enable-active-high; 162*724ba675SRob Herring status = "disabled"; 163*724ba675SRob Herring }; 164*724ba675SRob Herring 165*724ba675SRob Herring reg_usbh1_vbus: regulator-usbh1-vbus { 166*724ba675SRob Herring compatible = "regulator-fixed"; 167*724ba675SRob Herring regulator-name = "usbh1_vbus"; 168*724ba675SRob Herring regulator-min-microvolt = <5000000>; 169*724ba675SRob Herring regulator-max-microvolt = <5000000>; 170*724ba675SRob Herring pinctrl-names = "default"; 171*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbh1_vbus>; 172*724ba675SRob Herring gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>; 173*724ba675SRob Herring enable-active-high; 174*724ba675SRob Herring }; 175*724ba675SRob Herring 176*724ba675SRob Herring reg_usbotg_vbus: regulator-usbotg-vbus { 177*724ba675SRob Herring compatible = "regulator-fixed"; 178*724ba675SRob Herring regulator-name = "usbotg_vbus"; 179*724ba675SRob Herring regulator-min-microvolt = <5000000>; 180*724ba675SRob Herring regulator-max-microvolt = <5000000>; 181*724ba675SRob Herring pinctrl-names = "default"; 182*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg_vbus>; 183*724ba675SRob Herring gpio = <&gpio1 7 GPIO_ACTIVE_HIGH>; 184*724ba675SRob Herring enable-active-high; 185*724ba675SRob Herring }; 186*724ba675SRob Herring 187*724ba675SRob Herring sound { 188*724ba675SRob Herring compatible = "karo,imx6qdl-tx6-sgtl5000", 189*724ba675SRob Herring "simple-audio-card"; 190*724ba675SRob Herring simple-audio-card,name = "imx6qdl-tx6-sgtl5000-audio"; 191*724ba675SRob Herring pinctrl-names = "default"; 192*724ba675SRob Herring pinctrl-0 = <&pinctrl_audmux>; 193*724ba675SRob Herring simple-audio-card,format = "i2s"; 194*724ba675SRob Herring simple-audio-card,bitclock-master = <&codec_dai>; 195*724ba675SRob Herring simple-audio-card,frame-master = <&codec_dai>; 196*724ba675SRob Herring simple-audio-card,widgets = 197*724ba675SRob Herring "Microphone", "Mic Jack", 198*724ba675SRob Herring "Line", "Line In", 199*724ba675SRob Herring "Line", "Line Out", 200*724ba675SRob Herring "Headphone", "Headphone Jack"; 201*724ba675SRob Herring simple-audio-card,routing = 202*724ba675SRob Herring "MIC_IN", "Mic Jack", 203*724ba675SRob Herring "Mic Jack", "Mic Bias", 204*724ba675SRob Herring "Headphone Jack", "HP_OUT"; 205*724ba675SRob Herring 206*724ba675SRob Herring cpu_dai: simple-audio-card,cpu { 207*724ba675SRob Herring sound-dai = <&ssi1>; 208*724ba675SRob Herring }; 209*724ba675SRob Herring 210*724ba675SRob Herring codec_dai: simple-audio-card,codec { 211*724ba675SRob Herring sound-dai = <&sgtl5000>; 212*724ba675SRob Herring }; 213*724ba675SRob Herring }; 214*724ba675SRob Herring}; 215*724ba675SRob Herring 216*724ba675SRob Herring&audmux { 217*724ba675SRob Herring status = "okay"; 218*724ba675SRob Herring 219*724ba675SRob Herring mux-ssi1 { 220*724ba675SRob Herring fsl,audmux-port = <0>; 221*724ba675SRob Herring fsl,port-config = < 222*724ba675SRob Herring (IMX_AUDMUX_V2_PTCR_SYN | 223*724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TFSEL(4) | 224*724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TCSEL(4) | 225*724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TFSDIR | 226*724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TCLKDIR) 227*724ba675SRob Herring IMX_AUDMUX_V2_PDCR_RXDSEL(4) 228*724ba675SRob Herring >; 229*724ba675SRob Herring }; 230*724ba675SRob Herring 231*724ba675SRob Herring mux-pins5 { 232*724ba675SRob Herring fsl,audmux-port = <4>; 233*724ba675SRob Herring fsl,port-config = < 234*724ba675SRob Herring IMX_AUDMUX_V2_PTCR_SYN 235*724ba675SRob Herring IMX_AUDMUX_V2_PDCR_RXDSEL(0) 236*724ba675SRob Herring >; 237*724ba675SRob Herring }; 238*724ba675SRob Herring}; 239*724ba675SRob Herring 240*724ba675SRob Herring&can1 { 241*724ba675SRob Herring pinctrl-names = "default"; 242*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan1>; 243*724ba675SRob Herring xceiver-supply = <®_can_xcvr>; 244*724ba675SRob Herring status = "okay"; 245*724ba675SRob Herring}; 246*724ba675SRob Herring 247*724ba675SRob Herring&can2 { 248*724ba675SRob Herring pinctrl-names = "default"; 249*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan2>; 250*724ba675SRob Herring xceiver-supply = <®_can_xcvr>; 251*724ba675SRob Herring status = "okay"; 252*724ba675SRob Herring}; 253*724ba675SRob Herring 254*724ba675SRob Herring&ecspi1 { 255*724ba675SRob Herring pinctrl-names = "default"; 256*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi1>; 257*724ba675SRob Herring cs-gpios = < 258*724ba675SRob Herring &gpio2 30 GPIO_ACTIVE_HIGH 259*724ba675SRob Herring &gpio3 19 GPIO_ACTIVE_HIGH 260*724ba675SRob Herring >; 261*724ba675SRob Herring status = "disabled"; 262*724ba675SRob Herring}; 263*724ba675SRob Herring 264*724ba675SRob Herring&fec { 265*724ba675SRob Herring pinctrl-names = "default"; 266*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet &pinctrl_enet_mdio &pinctrl_etnphy_rst>; 267*724ba675SRob Herring phy-mode = "rmii"; 268*724ba675SRob Herring phy-reset-gpios = <&gpio7 6 GPIO_ACTIVE_LOW>; 269*724ba675SRob Herring phy-reset-post-delay = <10>; 270*724ba675SRob Herring phy-handle = <&etnphy>; 271*724ba675SRob Herring phy-supply = <®_3v3_etn>; 272*724ba675SRob Herring status = "okay"; 273*724ba675SRob Herring 274*724ba675SRob Herring mdio { 275*724ba675SRob Herring #address-cells = <1>; 276*724ba675SRob Herring #size-cells = <0>; 277*724ba675SRob Herring 278*724ba675SRob Herring etnphy: ethernet-phy@0 { 279*724ba675SRob Herring compatible = "ethernet-phy-ieee802.3-c22"; 280*724ba675SRob Herring reg = <0>; 281*724ba675SRob Herring pinctrl-names = "default"; 282*724ba675SRob Herring pinctrl-0 = <&pinctrl_etnphy_int>; 283*724ba675SRob Herring interrupt-parent = <&gpio7>; 284*724ba675SRob Herring interrupts = <1 IRQ_TYPE_EDGE_FALLING>; 285*724ba675SRob Herring }; 286*724ba675SRob Herring }; 287*724ba675SRob Herring}; 288*724ba675SRob Herring 289*724ba675SRob Herring&gpmi { 290*724ba675SRob Herring pinctrl-names = "default"; 291*724ba675SRob Herring pinctrl-0 = <&pinctrl_gpmi_nand>; 292*724ba675SRob Herring nand-on-flash-bbt; 293*724ba675SRob Herring fsl,no-blockmark-swap; 294*724ba675SRob Herring status = "okay"; 295*724ba675SRob Herring}; 296*724ba675SRob Herring 297*724ba675SRob Herring&i2c1 { 298*724ba675SRob Herring pinctrl-names = "default", "gpio"; 299*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 300*724ba675SRob Herring pinctrl-1 = <&pinctrl_i2c1_gpio>; 301*724ba675SRob Herring scl-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH>; 302*724ba675SRob Herring sda-gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>; 303*724ba675SRob Herring clock-frequency = <400000>; 304*724ba675SRob Herring status = "okay"; 305*724ba675SRob Herring 306*724ba675SRob Herring ds1339: rtc@68 { 307*724ba675SRob Herring compatible = "dallas,ds1339"; 308*724ba675SRob Herring reg = <0x68>; 309*724ba675SRob Herring trickle-resistor-ohms = <250>; 310*724ba675SRob Herring trickle-diode-disable; 311*724ba675SRob Herring }; 312*724ba675SRob Herring}; 313*724ba675SRob Herring 314*724ba675SRob Herring&i2c3 { 315*724ba675SRob Herring pinctrl-names = "default", "gpio"; 316*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c3>; 317*724ba675SRob Herring pinctrl-1 = <&pinctrl_i2c3_gpio>; 318*724ba675SRob Herring scl-gpios = <&gpio1 3 GPIO_ACTIVE_HIGH>; 319*724ba675SRob Herring sda-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>; 320*724ba675SRob Herring clock-frequency = <400000>; 321*724ba675SRob Herring status = "okay"; 322*724ba675SRob Herring 323*724ba675SRob Herring sgtl5000: sgtl5000@a { 324*724ba675SRob Herring compatible = "fsl,sgtl5000"; 325*724ba675SRob Herring #sound-dai-cells = <0>; 326*724ba675SRob Herring reg = <0x0a>; 327*724ba675SRob Herring VDDA-supply = <®_2v5>; 328*724ba675SRob Herring VDDIO-supply = <®_3v3>; 329*724ba675SRob Herring clocks = <&mclk>; 330*724ba675SRob Herring }; 331*724ba675SRob Herring 332*724ba675SRob Herring polytouch: edt-ft5x06@38 { 333*724ba675SRob Herring compatible = "edt,edt-ft5x06"; 334*724ba675SRob Herring reg = <0x38>; 335*724ba675SRob Herring pinctrl-names = "default"; 336*724ba675SRob Herring pinctrl-0 = <&pinctrl_edt_ft5x06>; 337*724ba675SRob Herring interrupt-parent = <&gpio6>; 338*724ba675SRob Herring interrupts = <15 IRQ_TYPE_EDGE_FALLING>; 339*724ba675SRob Herring reset-gpios = <&gpio2 22 GPIO_ACTIVE_LOW>; 340*724ba675SRob Herring wake-gpios = <&gpio2 21 GPIO_ACTIVE_HIGH>; 341*724ba675SRob Herring wakeup-source; 342*724ba675SRob Herring }; 343*724ba675SRob Herring 344*724ba675SRob Herring touchscreen: tsc2007@48 { 345*724ba675SRob Herring compatible = "ti,tsc2007"; 346*724ba675SRob Herring reg = <0x48>; 347*724ba675SRob Herring pinctrl-names = "default"; 348*724ba675SRob Herring pinctrl-0 = <&pinctrl_tsc2007>; 349*724ba675SRob Herring interrupt-parent = <&gpio3>; 350*724ba675SRob Herring interrupts = <26 0>; 351*724ba675SRob Herring gpios = <&gpio3 26 GPIO_ACTIVE_LOW>; 352*724ba675SRob Herring ti,x-plate-ohms = <660>; 353*724ba675SRob Herring wakeup-source; 354*724ba675SRob Herring }; 355*724ba675SRob Herring}; 356*724ba675SRob Herring 357*724ba675SRob Herring&iomuxc { 358*724ba675SRob Herring pinctrl-names = "default"; 359*724ba675SRob Herring pinctrl-0 = <&pinctrl_hog>; 360*724ba675SRob Herring 361*724ba675SRob Herring pinctrl_hog: hoggrp { 362*724ba675SRob Herring fsl,pins = < 363*724ba675SRob Herring MX6QDL_PAD_EIM_A25__GPIO5_IO02 0x1b0b1 /* PWR BTN */ 364*724ba675SRob Herring >; 365*724ba675SRob Herring }; 366*724ba675SRob Herring 367*724ba675SRob Herring pinctrl_audmux: audmuxgrp { 368*724ba675SRob Herring fsl,pins = < 369*724ba675SRob Herring MX6QDL_PAD_KEY_ROW1__AUD5_RXD 0x130b0 /* SSI1_RXD */ 370*724ba675SRob Herring MX6QDL_PAD_KEY_ROW0__AUD5_TXD 0x110b0 /* SSI1_TXD */ 371*724ba675SRob Herring MX6QDL_PAD_KEY_COL0__AUD5_TXC 0x130b0 /* SSI1_CLK */ 372*724ba675SRob Herring MX6QDL_PAD_KEY_COL1__AUD5_TXFS 0x130b0 /* SSI1_FS */ 373*724ba675SRob Herring >; 374*724ba675SRob Herring }; 375*724ba675SRob Herring 376*724ba675SRob Herring pinctrl_disp0_1: disp0grp-1 { 377*724ba675SRob Herring fsl,pins = < 378*724ba675SRob Herring MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10 379*724ba675SRob Herring MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10 380*724ba675SRob Herring MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10 381*724ba675SRob Herring MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10 382*724ba675SRob Herring /* PAD DISP0_DAT0 is used for the Flexcan transceiver control */ 383*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10 384*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10 385*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10 386*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10 387*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10 388*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10 389*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10 390*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10 391*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10 392*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10 393*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10 394*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10 395*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10 396*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10 397*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10 398*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10 399*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10 400*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10 401*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10 402*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10 403*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10 404*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10 405*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10 406*724ba675SRob Herring >; 407*724ba675SRob Herring }; 408*724ba675SRob Herring 409*724ba675SRob Herring pinctrl_disp0_2: disp0grp-2 { 410*724ba675SRob Herring fsl,pins = < 411*724ba675SRob Herring MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10 412*724ba675SRob Herring MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10 413*724ba675SRob Herring MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10 414*724ba675SRob Herring MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10 415*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10 416*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10 417*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10 418*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10 419*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10 420*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10 421*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10 422*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10 423*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10 424*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10 425*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10 426*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10 427*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10 428*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10 429*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10 430*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10 431*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10 432*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10 433*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10 434*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10 435*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10 436*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10 437*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10 438*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10 439*724ba675SRob Herring >; 440*724ba675SRob Herring }; 441*724ba675SRob Herring 442*724ba675SRob Herring pinctrl_ecspi1: ecspi1grp { 443*724ba675SRob Herring fsl,pins = < 444*724ba675SRob Herring MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x0b0b0 445*724ba675SRob Herring MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x0b0b0 446*724ba675SRob Herring MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x0b0b0 447*724ba675SRob Herring MX6QDL_PAD_GPIO_19__ECSPI1_RDY 0x0b0b0 448*724ba675SRob Herring MX6QDL_PAD_EIM_EB2__GPIO2_IO30 0x0b0b0 /* SPI CS0 */ 449*724ba675SRob Herring MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x0b0b0 /* SPI CS1 */ 450*724ba675SRob Herring >; 451*724ba675SRob Herring }; 452*724ba675SRob Herring 453*724ba675SRob Herring pinctrl_edt_ft5x06: edt-ft5x06grp { 454*724ba675SRob Herring fsl,pins = < 455*724ba675SRob Herring MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x1b0b0 /* Interrupt */ 456*724ba675SRob Herring MX6QDL_PAD_EIM_A16__GPIO2_IO22 0x1b0b0 /* Reset */ 457*724ba675SRob Herring MX6QDL_PAD_EIM_A17__GPIO2_IO21 0x1b0b0 /* Wake */ 458*724ba675SRob Herring >; 459*724ba675SRob Herring }; 460*724ba675SRob Herring 461*724ba675SRob Herring pinctrl_enet: enetgrp { 462*724ba675SRob Herring fsl,pins = < 463*724ba675SRob Herring MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x1b0b0 464*724ba675SRob Herring MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x1b0b0 465*724ba675SRob Herring MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x1b0b0 466*724ba675SRob Herring MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0 467*724ba675SRob Herring MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x1b0b0 468*724ba675SRob Herring MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x1b0b0 469*724ba675SRob Herring MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x1b0b0 470*724ba675SRob Herring >; 471*724ba675SRob Herring }; 472*724ba675SRob Herring 473*724ba675SRob Herring pinctrl_enet_mdio: enet-mdiogrp { 474*724ba675SRob Herring fsl,pins = < 475*724ba675SRob Herring MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 476*724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 477*724ba675SRob Herring >; 478*724ba675SRob Herring }; 479*724ba675SRob Herring 480*724ba675SRob Herring pinctrl_etnphy_int: etnphy-intgrp { 481*724ba675SRob Herring fsl,pins = < 482*724ba675SRob Herring MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x1b0b1 /* ETN PHY INT */ 483*724ba675SRob Herring >; 484*724ba675SRob Herring }; 485*724ba675SRob Herring 486*724ba675SRob Herring pinctrl_etnphy_power: etnphy-pwrgrp { 487*724ba675SRob Herring fsl,pins = < 488*724ba675SRob Herring MX6QDL_PAD_EIM_D20__GPIO3_IO20 0x1b0b1 /* ETN PHY POWER */ 489*724ba675SRob Herring >; 490*724ba675SRob Herring }; 491*724ba675SRob Herring 492*724ba675SRob Herring pinctrl_etnphy_rst: etnphy-rstgrp { 493*724ba675SRob Herring fsl,pins = < 494*724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__GPIO7_IO06 0x1b0b1 /* ETN PHY RESET */ 495*724ba675SRob Herring >; 496*724ba675SRob Herring }; 497*724ba675SRob Herring 498*724ba675SRob Herring pinctrl_flexcan1: flexcan1grp { 499*724ba675SRob Herring fsl,pins = < 500*724ba675SRob Herring MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x1b0b0 501*724ba675SRob Herring MX6QDL_PAD_GPIO_8__FLEXCAN1_RX 0x1b0b0 502*724ba675SRob Herring >; 503*724ba675SRob Herring }; 504*724ba675SRob Herring 505*724ba675SRob Herring pinctrl_flexcan2: flexcan2grp { 506*724ba675SRob Herring fsl,pins = < 507*724ba675SRob Herring MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x1b0b0 508*724ba675SRob Herring MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x1b0b0 509*724ba675SRob Herring >; 510*724ba675SRob Herring }; 511*724ba675SRob Herring 512*724ba675SRob Herring pinctrl_flexcan_xcvr: flexcan-xcvrgrp { 513*724ba675SRob Herring fsl,pins = < 514*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT0__GPIO4_IO21 0x1b0b0 /* Flexcan XCVR enable */ 515*724ba675SRob Herring >; 516*724ba675SRob Herring }; 517*724ba675SRob Herring 518*724ba675SRob Herring pinctrl_gpmi_nand: gpminandgrp { 519*724ba675SRob Herring fsl,pins = < 520*724ba675SRob Herring MX6QDL_PAD_NANDF_CLE__NAND_CLE 0x0b0b1 521*724ba675SRob Herring MX6QDL_PAD_NANDF_ALE__NAND_ALE 0x0b0b1 522*724ba675SRob Herring MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0x0b0b1 523*724ba675SRob Herring MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0x0b000 524*724ba675SRob Herring MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0x0b0b1 525*724ba675SRob Herring MX6QDL_PAD_SD4_CMD__NAND_RE_B 0x0b0b1 526*724ba675SRob Herring MX6QDL_PAD_SD4_CLK__NAND_WE_B 0x0b0b1 527*724ba675SRob Herring MX6QDL_PAD_NANDF_D0__NAND_DATA00 0x0b0b1 528*724ba675SRob Herring MX6QDL_PAD_NANDF_D1__NAND_DATA01 0x0b0b1 529*724ba675SRob Herring MX6QDL_PAD_NANDF_D2__NAND_DATA02 0x0b0b1 530*724ba675SRob Herring MX6QDL_PAD_NANDF_D3__NAND_DATA03 0x0b0b1 531*724ba675SRob Herring MX6QDL_PAD_NANDF_D4__NAND_DATA04 0x0b0b1 532*724ba675SRob Herring MX6QDL_PAD_NANDF_D5__NAND_DATA05 0x0b0b1 533*724ba675SRob Herring MX6QDL_PAD_NANDF_D6__NAND_DATA06 0x0b0b1 534*724ba675SRob Herring MX6QDL_PAD_NANDF_D7__NAND_DATA07 0x0b0b1 535*724ba675SRob Herring >; 536*724ba675SRob Herring }; 537*724ba675SRob Herring 538*724ba675SRob Herring pinctrl_i2c1: i2c1grp { 539*724ba675SRob Herring fsl,pins = < 540*724ba675SRob Herring MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 541*724ba675SRob Herring MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 542*724ba675SRob Herring >; 543*724ba675SRob Herring }; 544*724ba675SRob Herring 545*724ba675SRob Herring pinctrl_i2c1_gpio: i2c1-gpiogrp { 546*724ba675SRob Herring fsl,pins = < 547*724ba675SRob Herring MX6QDL_PAD_EIM_D21__GPIO3_IO21 0x4001b8b1 548*724ba675SRob Herring MX6QDL_PAD_EIM_D28__GPIO3_IO28 0x4001b8b1 549*724ba675SRob Herring >; 550*724ba675SRob Herring }; 551*724ba675SRob Herring 552*724ba675SRob Herring pinctrl_i2c3: i2c3grp { 553*724ba675SRob Herring fsl,pins = < 554*724ba675SRob Herring MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 555*724ba675SRob Herring MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 556*724ba675SRob Herring >; 557*724ba675SRob Herring }; 558*724ba675SRob Herring 559*724ba675SRob Herring pinctrl_i2c3_gpio: i2c3-gpiogrp { 560*724ba675SRob Herring fsl,pins = < 561*724ba675SRob Herring MX6QDL_PAD_GPIO_3__GPIO1_IO03 0x4001b8b1 562*724ba675SRob Herring MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x4001b8b1 563*724ba675SRob Herring >; 564*724ba675SRob Herring }; 565*724ba675SRob Herring 566*724ba675SRob Herring pinctrl_kpp: kppgrp { 567*724ba675SRob Herring fsl,pins = < 568*724ba675SRob Herring MX6QDL_PAD_GPIO_9__KEY_COL6 0x1b0b1 569*724ba675SRob Herring MX6QDL_PAD_GPIO_4__KEY_COL7 0x1b0b1 570*724ba675SRob Herring MX6QDL_PAD_KEY_COL2__KEY_COL2 0x1b0b1 571*724ba675SRob Herring MX6QDL_PAD_KEY_COL3__KEY_COL3 0x1b0b1 572*724ba675SRob Herring MX6QDL_PAD_GPIO_2__KEY_ROW6 0x1b0b1 573*724ba675SRob Herring MX6QDL_PAD_GPIO_5__KEY_ROW7 0x1b0b1 574*724ba675SRob Herring MX6QDL_PAD_KEY_ROW2__KEY_ROW2 0x1b0b1 575*724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__KEY_ROW3 0x1b0b1 576*724ba675SRob Herring >; 577*724ba675SRob Herring }; 578*724ba675SRob Herring 579*724ba675SRob Herring pinctrl_lcd0_pwr: lcd0-pwrgrp { 580*724ba675SRob Herring fsl,pins = < 581*724ba675SRob Herring MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x1b0b1 /* LCD Reset */ 582*724ba675SRob Herring >; 583*724ba675SRob Herring }; 584*724ba675SRob Herring 585*724ba675SRob Herring pinctrl_lcd1_pwr: lcd-pwrgrp { 586*724ba675SRob Herring fsl,pins = < 587*724ba675SRob Herring MX6QDL_PAD_EIM_EB3__GPIO2_IO31 0x1b0b1 /* LCD Power Enable */ 588*724ba675SRob Herring >; 589*724ba675SRob Herring }; 590*724ba675SRob Herring 591*724ba675SRob Herring pinctrl_pwm1: pwm1grp { 592*724ba675SRob Herring fsl,pins = < 593*724ba675SRob Herring MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b1 594*724ba675SRob Herring >; 595*724ba675SRob Herring }; 596*724ba675SRob Herring 597*724ba675SRob Herring pinctrl_pwm2: pwm2grp { 598*724ba675SRob Herring fsl,pins = < 599*724ba675SRob Herring MX6QDL_PAD_GPIO_1__PWM2_OUT 0x1b0b1 600*724ba675SRob Herring >; 601*724ba675SRob Herring }; 602*724ba675SRob Herring 603*724ba675SRob Herring pinctrl_tsc2007: tsc2007grp { 604*724ba675SRob Herring fsl,pins = < 605*724ba675SRob Herring MX6QDL_PAD_EIM_D26__GPIO3_IO26 0x1b0b0 /* Interrupt */ 606*724ba675SRob Herring >; 607*724ba675SRob Herring }; 608*724ba675SRob Herring 609*724ba675SRob Herring pinctrl_uart1: uart1grp { 610*724ba675SRob Herring fsl,pins = < 611*724ba675SRob Herring MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 612*724ba675SRob Herring MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 613*724ba675SRob Herring >; 614*724ba675SRob Herring }; 615*724ba675SRob Herring 616*724ba675SRob Herring pinctrl_uart1_rtscts: uart1_rtsctsgrp { 617*724ba675SRob Herring fsl,pins = < 618*724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__UART1_RTS_B 0x1b0b1 619*724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__UART1_CTS_B 0x1b0b1 620*724ba675SRob Herring >; 621*724ba675SRob Herring }; 622*724ba675SRob Herring 623*724ba675SRob Herring pinctrl_uart2: uart2grp { 624*724ba675SRob Herring fsl,pins = < 625*724ba675SRob Herring MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 626*724ba675SRob Herring MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 627*724ba675SRob Herring >; 628*724ba675SRob Herring }; 629*724ba675SRob Herring 630*724ba675SRob Herring pinctrl_uart2_rtscts: uart2_rtsctsgrp { 631*724ba675SRob Herring fsl,pins = < 632*724ba675SRob Herring MX6QDL_PAD_SD4_DAT5__UART2_RTS_B 0x1b0b1 633*724ba675SRob Herring MX6QDL_PAD_SD4_DAT6__UART2_CTS_B 0x1b0b1 634*724ba675SRob Herring >; 635*724ba675SRob Herring }; 636*724ba675SRob Herring 637*724ba675SRob Herring pinctrl_uart3: uart3grp { 638*724ba675SRob Herring fsl,pins = < 639*724ba675SRob Herring MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 640*724ba675SRob Herring MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 641*724ba675SRob Herring >; 642*724ba675SRob Herring }; 643*724ba675SRob Herring 644*724ba675SRob Herring pinctrl_uart3_rtscts: uart3_rtsctsgrp { 645*724ba675SRob Herring fsl,pins = < 646*724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__UART3_CTS_B 0x1b0b1 647*724ba675SRob Herring MX6QDL_PAD_SD3_RST__UART3_RTS_B 0x1b0b1 648*724ba675SRob Herring >; 649*724ba675SRob Herring }; 650*724ba675SRob Herring 651*724ba675SRob Herring pinctrl_usbh1_vbus: usbh1-vbusgrp { 652*724ba675SRob Herring fsl,pins = < 653*724ba675SRob Herring MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x1b0b0 /* USBH1_VBUSEN */ 654*724ba675SRob Herring >; 655*724ba675SRob Herring }; 656*724ba675SRob Herring 657*724ba675SRob Herring pinctrl_usbotg: usbotggrp { 658*724ba675SRob Herring fsl,pins = < 659*724ba675SRob Herring MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x17059 660*724ba675SRob Herring >; 661*724ba675SRob Herring }; 662*724ba675SRob Herring 663*724ba675SRob Herring pinctrl_usbotg_vbus: usbotg-vbusgrp { 664*724ba675SRob Herring fsl,pins = < 665*724ba675SRob Herring MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0 /* USBOTG_VBUSEN */ 666*724ba675SRob Herring >; 667*724ba675SRob Herring }; 668*724ba675SRob Herring 669*724ba675SRob Herring pinctrl_usdhc1: usdhc1grp { 670*724ba675SRob Herring fsl,pins = < 671*724ba675SRob Herring MX6QDL_PAD_SD1_CMD__SD1_CMD 0x070b1 672*724ba675SRob Herring MX6QDL_PAD_SD1_CLK__SD1_CLK 0x070b1 673*724ba675SRob Herring MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x070b1 674*724ba675SRob Herring MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x070b1 675*724ba675SRob Herring MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x070b1 676*724ba675SRob Herring MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x070b1 677*724ba675SRob Herring MX6QDL_PAD_SD3_CMD__GPIO7_IO02 0x170b0 /* SD1 CD */ 678*724ba675SRob Herring >; 679*724ba675SRob Herring }; 680*724ba675SRob Herring 681*724ba675SRob Herring pinctrl_usdhc2: usdhc2grp { 682*724ba675SRob Herring fsl,pins = < 683*724ba675SRob Herring MX6QDL_PAD_SD2_CMD__SD2_CMD 0x070b1 684*724ba675SRob Herring MX6QDL_PAD_SD2_CLK__SD2_CLK 0x070b1 685*724ba675SRob Herring MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x070b1 686*724ba675SRob Herring MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x070b1 687*724ba675SRob Herring MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x070b1 688*724ba675SRob Herring MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x070b1 689*724ba675SRob Herring MX6QDL_PAD_SD3_CLK__GPIO7_IO03 0x170b0 /* SD2 CD */ 690*724ba675SRob Herring >; 691*724ba675SRob Herring }; 692*724ba675SRob Herring 693*724ba675SRob Herring pinctrl_user_led: user-ledgrp { 694*724ba675SRob Herring fsl,pins = < 695*724ba675SRob Herring MX6QDL_PAD_EIM_A18__GPIO2_IO20 0x1b0b1 /* LED */ 696*724ba675SRob Herring >; 697*724ba675SRob Herring }; 698*724ba675SRob Herring}; 699*724ba675SRob Herring 700*724ba675SRob Herring&kpp { 701*724ba675SRob Herring pinctrl-names = "default"; 702*724ba675SRob Herring pinctrl-0 = <&pinctrl_kpp>; 703*724ba675SRob Herring /* sample keymap */ 704*724ba675SRob Herring /* row/col 0,1 are mapped to KPP row/col 6,7 */ 705*724ba675SRob Herring linux,keymap = < 706*724ba675SRob Herring MATRIX_KEY(6, 6, KEY_POWER) /* 0x06060074 */ 707*724ba675SRob Herring MATRIX_KEY(6, 7, KEY_KP0) /* 0x06070052 */ 708*724ba675SRob Herring MATRIX_KEY(6, 2, KEY_KP1) /* 0x0602004f */ 709*724ba675SRob Herring MATRIX_KEY(6, 3, KEY_KP2) /* 0x06030050 */ 710*724ba675SRob Herring MATRIX_KEY(7, 6, KEY_KP3) /* 0x07060051 */ 711*724ba675SRob Herring MATRIX_KEY(7, 7, KEY_KP4) /* 0x0707004b */ 712*724ba675SRob Herring MATRIX_KEY(7, 2, KEY_KP5) /* 0x0702004c */ 713*724ba675SRob Herring MATRIX_KEY(7, 3, KEY_KP6) /* 0x0703004d */ 714*724ba675SRob Herring MATRIX_KEY(2, 6, KEY_KP7) /* 0x02060047 */ 715*724ba675SRob Herring MATRIX_KEY(2, 7, KEY_KP8) /* 0x02070048 */ 716*724ba675SRob Herring MATRIX_KEY(2, 2, KEY_KP9) /* 0x02020049 */ 717*724ba675SRob Herring >; 718*724ba675SRob Herring status = "okay"; 719*724ba675SRob Herring}; 720*724ba675SRob Herring 721*724ba675SRob Herring&pwm1 { 722*724ba675SRob Herring pinctrl-names = "default"; 723*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm1>; 724*724ba675SRob Herring status = "disabled"; 725*724ba675SRob Herring}; 726*724ba675SRob Herring 727*724ba675SRob Herring&pwm2 { 728*724ba675SRob Herring pinctrl-names = "default"; 729*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm2>; 730*724ba675SRob Herring status = "okay"; 731*724ba675SRob Herring}; 732*724ba675SRob Herring 733*724ba675SRob Herring&ssi1 { 734*724ba675SRob Herring status = "okay"; 735*724ba675SRob Herring}; 736*724ba675SRob Herring 737*724ba675SRob Herring&uart1 { 738*724ba675SRob Herring pinctrl-names = "default"; 739*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1 &pinctrl_uart1_rtscts>; 740*724ba675SRob Herring uart-has-rtscts; 741*724ba675SRob Herring status = "okay"; 742*724ba675SRob Herring}; 743*724ba675SRob Herring 744*724ba675SRob Herring&uart2 { 745*724ba675SRob Herring pinctrl-names = "default"; 746*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2 &pinctrl_uart2_rtscts>; 747*724ba675SRob Herring uart-has-rtscts; 748*724ba675SRob Herring status = "okay"; 749*724ba675SRob Herring}; 750*724ba675SRob Herring 751*724ba675SRob Herring&uart3 { 752*724ba675SRob Herring pinctrl-names = "default"; 753*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3 &pinctrl_uart3_rtscts>; 754*724ba675SRob Herring uart-has-rtscts; 755*724ba675SRob Herring status = "okay"; 756*724ba675SRob Herring}; 757*724ba675SRob Herring 758*724ba675SRob Herring&usbh1 { 759*724ba675SRob Herring vbus-supply = <®_usbh1_vbus>; 760*724ba675SRob Herring dr_mode = "host"; 761*724ba675SRob Herring disable-over-current; 762*724ba675SRob Herring status = "okay"; 763*724ba675SRob Herring}; 764*724ba675SRob Herring 765*724ba675SRob Herring&usbotg { 766*724ba675SRob Herring vbus-supply = <®_usbotg_vbus>; 767*724ba675SRob Herring pinctrl-names = "default"; 768*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg>; 769*724ba675SRob Herring dr_mode = "peripheral"; 770*724ba675SRob Herring disable-over-current; 771*724ba675SRob Herring status = "okay"; 772*724ba675SRob Herring}; 773*724ba675SRob Herring 774*724ba675SRob Herring&usdhc1 { 775*724ba675SRob Herring pinctrl-names = "default"; 776*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc1>; 777*724ba675SRob Herring bus-width = <4>; 778*724ba675SRob Herring no-1-8-v; 779*724ba675SRob Herring cd-gpios = <&gpio7 2 GPIO_ACTIVE_LOW>; 780*724ba675SRob Herring fsl,wp-controller; 781*724ba675SRob Herring status = "okay"; 782*724ba675SRob Herring}; 783*724ba675SRob Herring 784*724ba675SRob Herring&usdhc2 { 785*724ba675SRob Herring pinctrl-names = "default"; 786*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 787*724ba675SRob Herring bus-width = <4>; 788*724ba675SRob Herring no-1-8-v; 789*724ba675SRob Herring cd-gpios = <&gpio7 3 GPIO_ACTIVE_LOW>; 790*724ba675SRob Herring fsl,wp-controller; 791*724ba675SRob Herring status = "okay"; 792*724ba675SRob Herring}; 793