1*724ba675SRob Herring/* 2*724ba675SRob Herring * Copyright 2015 Technologic Systems 3*724ba675SRob Herring * Copyright 2017 Savoir-Faire Linux 4*724ba675SRob Herring * 5*724ba675SRob Herring * This file is dual-licensed: you can use it either under the terms 6*724ba675SRob Herring * of the GPL or the X11 license, at your option. Note that this dual 7*724ba675SRob Herring * licensing only applies to this file, and not this project as a 8*724ba675SRob Herring * whole. 9*724ba675SRob Herring * 10*724ba675SRob Herring * a) This file is free software; you can redistribute it and/or 11*724ba675SRob Herring * modify it under the terms of the GNU General Public License 12*724ba675SRob Herring * version 2 as published by the Free Software Foundation. 13*724ba675SRob Herring * 14*724ba675SRob Herring * This file is distributed in the hope that it will be useful, 15*724ba675SRob Herring * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*724ba675SRob Herring * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*724ba675SRob Herring * GNU General Public License for more details. 18*724ba675SRob Herring * 19*724ba675SRob Herring * Or, alternatively, 20*724ba675SRob Herring * 21*724ba675SRob Herring * b) Permission is hereby granted, free of charge, to any person 22*724ba675SRob Herring * obtaining a copy of this software and associated documentation 23*724ba675SRob Herring * files (the "Software"), to deal in the Software without 24*724ba675SRob Herring * restriction, including without limitation the rights to use, 25*724ba675SRob Herring * copy, modify, merge, publish, distribute, sublicense, and/or 26*724ba675SRob Herring * sell copies of the Software, and to permit persons to whom the 27*724ba675SRob Herring * Software is furnished to do so, subject to the following 28*724ba675SRob Herring * conditions: 29*724ba675SRob Herring * 30*724ba675SRob Herring * The above copyright notice and this permission notice shall be 31*724ba675SRob Herring * included in all copies or substantial portions of the Software. 32*724ba675SRob Herring * 33*724ba675SRob Herring * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 34*724ba675SRob Herring * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 35*724ba675SRob Herring * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 36*724ba675SRob Herring * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 37*724ba675SRob Herring * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 38*724ba675SRob Herring * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 39*724ba675SRob Herring * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 40*724ba675SRob Herring * OTHER DEALINGS IN THE SOFTWARE. 41*724ba675SRob Herring */ 42*724ba675SRob Herring 43*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 44*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 45*724ba675SRob Herring 46*724ba675SRob Herring/ { 47*724ba675SRob Herring leds { 48*724ba675SRob Herring pinctrl-names = "default"; 49*724ba675SRob Herring pinctrl-0 = <&pinctrl_leds1>; 50*724ba675SRob Herring compatible = "gpio-leds"; 51*724ba675SRob Herring 52*724ba675SRob Herring green-led { 53*724ba675SRob Herring label = "green-led"; 54*724ba675SRob Herring gpios = <&gpio3 27 GPIO_ACTIVE_LOW>; 55*724ba675SRob Herring default-state = "on"; 56*724ba675SRob Herring }; 57*724ba675SRob Herring 58*724ba675SRob Herring red-led { 59*724ba675SRob Herring label = "red-led"; 60*724ba675SRob Herring gpios = <&gpio1 2 GPIO_ACTIVE_LOW>; 61*724ba675SRob Herring default-state = "off"; 62*724ba675SRob Herring }; 63*724ba675SRob Herring 64*724ba675SRob Herring yel-led { 65*724ba675SRob Herring label = "yellow-led"; 66*724ba675SRob Herring gpios = <&gpio1 9 GPIO_ACTIVE_LOW>; 67*724ba675SRob Herring default-state = "off"; 68*724ba675SRob Herring }; 69*724ba675SRob Herring 70*724ba675SRob Herring blue-led { 71*724ba675SRob Herring label = "blue-led"; 72*724ba675SRob Herring gpios = <&gpio4 25 GPIO_ACTIVE_LOW>; 73*724ba675SRob Herring default-state = "off"; 74*724ba675SRob Herring }; 75*724ba675SRob Herring 76*724ba675SRob Herring en-usb-5v-led { 77*724ba675SRob Herring label = "en-usb-5v"; 78*724ba675SRob Herring gpios = <&gpio2 22 GPIO_ACTIVE_HIGH>; 79*724ba675SRob Herring default-state = "on"; 80*724ba675SRob Herring }; 81*724ba675SRob Herring 82*724ba675SRob Herring sel-dc-usb-led { 83*724ba675SRob Herring label = "sel_dc_usb"; 84*724ba675SRob Herring gpios = <&gpio5 17 GPIO_ACTIVE_HIGH>; 85*724ba675SRob Herring default-state = "off"; 86*724ba675SRob Herring }; 87*724ba675SRob Herring 88*724ba675SRob Herring }; 89*724ba675SRob Herring 90*724ba675SRob Herring reg_3p3v: regulator-3p3v { 91*724ba675SRob Herring compatible = "regulator-fixed"; 92*724ba675SRob Herring regulator-name = "3p3v"; 93*724ba675SRob Herring regulator-min-microvolt = <3300000>; 94*724ba675SRob Herring regulator-max-microvolt = <3300000>; 95*724ba675SRob Herring regulator-always-on; 96*724ba675SRob Herring }; 97*724ba675SRob Herring 98*724ba675SRob Herring reg_can1_3v3: reg_can1_3v3 { 99*724ba675SRob Herring compatible = "regulator-fixed"; 100*724ba675SRob Herring regulator-name = "reg_can1_3v3"; 101*724ba675SRob Herring regulator-min-microvolt = <3300000>; 102*724ba675SRob Herring regulator-max-microvolt = <3300000>; 103*724ba675SRob Herring gpio = <&gpio4 21 GPIO_ACTIVE_HIGH>; 104*724ba675SRob Herring enable-active-high; 105*724ba675SRob Herring }; 106*724ba675SRob Herring 107*724ba675SRob Herring reg_can2_3v3: en-reg_can2_3v3 { 108*724ba675SRob Herring compatible = "regulator-fixed"; 109*724ba675SRob Herring regulator-name = "reg_can2_3v3"; 110*724ba675SRob Herring regulator-min-microvolt = <3300000>; 111*724ba675SRob Herring regulator-max-microvolt = <3300000>; 112*724ba675SRob Herring gpio = <&gpio6 31 GPIO_ACTIVE_HIGH>; 113*724ba675SRob Herring enable-active-high; 114*724ba675SRob Herring }; 115*724ba675SRob Herring 116*724ba675SRob Herring reg_usb_otg_vbus: regulator-usb-otg-vbus { 117*724ba675SRob Herring compatible = "regulator-fixed"; 118*724ba675SRob Herring regulator-name = "usb_otg_vbus"; 119*724ba675SRob Herring regulator-min-microvolt = <5000000>; 120*724ba675SRob Herring regulator-max-microvolt = <5000000>; 121*724ba675SRob Herring gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 122*724ba675SRob Herring enable-active-high; 123*724ba675SRob Herring }; 124*724ba675SRob Herring 125*724ba675SRob Herring reg_wlan_vmmc: regulator_wlan_vmmc { 126*724ba675SRob Herring compatible = "regulator-fixed"; 127*724ba675SRob Herring regulator-name = "wlan_vmmc"; 128*724ba675SRob Herring regulator-min-microvolt = <1800000>; 129*724ba675SRob Herring regulator-max-microvolt = <1800000>; 130*724ba675SRob Herring gpio = <&gpio8 14 GPIO_ACTIVE_HIGH>; 131*724ba675SRob Herring startup-delay-us = <70000>; 132*724ba675SRob Herring enable-active-high; 133*724ba675SRob Herring }; 134*724ba675SRob Herring 135*724ba675SRob Herring sound-sgtl5000 { 136*724ba675SRob Herring audio-codec = <&sgtl5000>; 137*724ba675SRob Herring audio-routing = 138*724ba675SRob Herring "MIC_IN", "Mic Jack", 139*724ba675SRob Herring "Mic Jack", "Mic Bias", 140*724ba675SRob Herring "Headphone Jack", "HP_OUT"; 141*724ba675SRob Herring compatible = "fsl,imx-audio-sgtl5000"; 142*724ba675SRob Herring model = "On-board Codec"; 143*724ba675SRob Herring mux-ext-port = <3>; 144*724ba675SRob Herring mux-int-port = <1>; 145*724ba675SRob Herring ssi-controller = <&ssi1>; 146*724ba675SRob Herring }; 147*724ba675SRob Herring}; 148*724ba675SRob Herring 149*724ba675SRob Herring&audmux { 150*724ba675SRob Herring status = "okay"; 151*724ba675SRob Herring}; 152*724ba675SRob Herring 153*724ba675SRob Herring&can1 { 154*724ba675SRob Herring pinctrl-names = "default"; 155*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan1>; 156*724ba675SRob Herring xceiver-supply = <®_can1_3v3>; 157*724ba675SRob Herring status = "okay"; 158*724ba675SRob Herring}; 159*724ba675SRob Herring 160*724ba675SRob Herring&can2 { 161*724ba675SRob Herring pinctrl-names = "default"; 162*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan2>; 163*724ba675SRob Herring xceiver-supply = <®_can2_3v3>; 164*724ba675SRob Herring status = "okay"; 165*724ba675SRob Herring}; 166*724ba675SRob Herring 167*724ba675SRob Herring&ecspi1 { 168*724ba675SRob Herring cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>; 169*724ba675SRob Herring pinctrl-names = "default"; 170*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi1>; 171*724ba675SRob Herring status = "okay"; 172*724ba675SRob Herring 173*724ba675SRob Herring n25q064: flash@0 { 174*724ba675SRob Herring compatible = "micron,n25q064", "jedec,spi-nor"; 175*724ba675SRob Herring reg = <0>; 176*724ba675SRob Herring spi-max-frequency = <20000000>; 177*724ba675SRob Herring }; 178*724ba675SRob Herring}; 179*724ba675SRob Herring 180*724ba675SRob Herring&ecspi2 { 181*724ba675SRob Herring cs-gpios = < 182*724ba675SRob Herring &gpio5 31 GPIO_ACTIVE_LOW 183*724ba675SRob Herring &gpio7 12 GPIO_ACTIVE_LOW 184*724ba675SRob Herring &gpio5 18 GPIO_ACTIVE_LOW 185*724ba675SRob Herring >; 186*724ba675SRob Herring pinctrl-names = "default"; 187*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi2>; 188*724ba675SRob Herring status = "okay"; 189*724ba675SRob Herring}; 190*724ba675SRob Herring 191*724ba675SRob Herring&fec { 192*724ba675SRob Herring pinctrl-names = "default"; 193*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet>; 194*724ba675SRob Herring phy-mode = "rgmii"; 195*724ba675SRob Herring /delete-property/ interrupts; 196*724ba675SRob Herring interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>, 197*724ba675SRob Herring <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>; 198*724ba675SRob Herring fsl,err006687-workaround-present; 199*724ba675SRob Herring status = "okay"; 200*724ba675SRob Herring}; 201*724ba675SRob Herring 202*724ba675SRob Herring&hdmi { 203*724ba675SRob Herring status = "okay"; 204*724ba675SRob Herring}; 205*724ba675SRob Herring 206*724ba675SRob Herring&i2c1 { 207*724ba675SRob Herring clock-frequency = <100000>; 208*724ba675SRob Herring pinctrl-names = "default", "gpio"; 209*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 210*724ba675SRob Herring pinctrl-1 = <&pinctrl_i2c1_gpio>; 211*724ba675SRob Herring scl-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH>; 212*724ba675SRob Herring sda-gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>; 213*724ba675SRob Herring status = "okay"; 214*724ba675SRob Herring 215*724ba675SRob Herring m41t00s: rtc@68 { 216*724ba675SRob Herring compatible = "m41t00"; 217*724ba675SRob Herring reg = <0x68>; 218*724ba675SRob Herring }; 219*724ba675SRob Herring 220*724ba675SRob Herring isl12022: rtc@6f { 221*724ba675SRob Herring compatible = "isl,isl12022"; 222*724ba675SRob Herring reg = <0x6f>; 223*724ba675SRob Herring }; 224*724ba675SRob Herring 225*724ba675SRob Herring gpio8: gpio@28 { 226*724ba675SRob Herring compatible = "technologic,ts7970-gpio"; 227*724ba675SRob Herring reg = <0x28>; 228*724ba675SRob Herring #gpio-cells = <2>; 229*724ba675SRob Herring gpio-controller; 230*724ba675SRob Herring ngpios = <62>; 231*724ba675SRob Herring }; 232*724ba675SRob Herring 233*724ba675SRob Herring sgtl5000: codec@a { 234*724ba675SRob Herring compatible = "fsl,sgtl5000"; 235*724ba675SRob Herring pinctrl-names = "default"; 236*724ba675SRob Herring pinctrl-0 = <&pinctrl_sgtl5000>; 237*724ba675SRob Herring reg = <0x0a>; 238*724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_CKO>; 239*724ba675SRob Herring VDDA-supply = <®_3p3v>; 240*724ba675SRob Herring VDDIO-supply = <®_3p3v>; 241*724ba675SRob Herring }; 242*724ba675SRob Herring}; 243*724ba675SRob Herring 244*724ba675SRob Herring&i2c2 { 245*724ba675SRob Herring clock-frequency = <100000>; 246*724ba675SRob Herring pinctrl-names = "default", "gpio"; 247*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c2>; 248*724ba675SRob Herring pinctrl-1 = <&pinctrl_i2c2_gpio>; 249*724ba675SRob Herring scl-gpios = <&gpio4 12 GPIO_ACTIVE_HIGH>; 250*724ba675SRob Herring sda-gpios = <&gpio4 13 GPIO_ACTIVE_HIGH>; 251*724ba675SRob Herring status = "okay"; 252*724ba675SRob Herring}; 253*724ba675SRob Herring 254*724ba675SRob Herring&iomuxc { 255*724ba675SRob Herring pinctrl-names = "default"; 256*724ba675SRob Herring pinctrl-0 = <&pinctrl_hog>; 257*724ba675SRob Herring 258*724ba675SRob Herring pinctrl_ecspi1: ecspi1grp { 259*724ba675SRob Herring fsl,pins = < 260*724ba675SRob Herring MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 261*724ba675SRob Herring MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 262*724ba675SRob Herring MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 263*724ba675SRob Herring MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x100b1 /* Onboard Flash CS */ 264*724ba675SRob Herring >; 265*724ba675SRob Herring }; 266*724ba675SRob Herring 267*724ba675SRob Herring pinctrl_ecspi2: ecspi2 { 268*724ba675SRob Herring fsl,pins = < 269*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT8__ECSPI2_SCLK 0x100b1 270*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT9__ECSPI2_MOSI 0x100b1 271*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x100b1 272*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT13__GPIO5_IO31 0x100b1 /* FPGA_SPI_CS0 */ 273*724ba675SRob Herring MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x100b1 /* FPGA_SPI_CS1 */ 274*724ba675SRob Herring MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x100b1 /* HD1_SPI_CS */ 275*724ba675SRob Herring MX6QDL_PAD_CSI0_VSYNC__GPIO5_IO21 0x1b088 /* FPGA_RESET */ 276*724ba675SRob Herring MX6QDL_PAD_GPIO_3__XTALOSC_REF_CLK_24M 0x10 /* FPGA 24MHZ */ 277*724ba675SRob Herring MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20 0x1b088 /* FPGA_IRQ_0 */ 278*724ba675SRob Herring MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b088 /* FPGA_IRQ_1 */ 279*724ba675SRob Herring >; 280*724ba675SRob Herring }; 281*724ba675SRob Herring 282*724ba675SRob Herring pinctrl_enet: enet { 283*724ba675SRob Herring fsl,pins = < 284*724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 285*724ba675SRob Herring MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 286*724ba675SRob Herring MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 287*724ba675SRob Herring MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 288*724ba675SRob Herring MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 289*724ba675SRob Herring MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 290*724ba675SRob Herring MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 291*724ba675SRob Herring MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 292*724ba675SRob Herring MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 293*724ba675SRob Herring MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 294*724ba675SRob Herring MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 295*724ba675SRob Herring MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 296*724ba675SRob Herring MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 297*724ba675SRob Herring MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 298*724ba675SRob Herring MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 299*724ba675SRob Herring MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b088 300*724ba675SRob Herring MX6QDL_PAD_DI0_PIN4__GPIO4_IO20 0x1b088 /* ETH_PHY_RESET */ 301*724ba675SRob Herring MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1 302*724ba675SRob Herring >; 303*724ba675SRob Herring }; 304*724ba675SRob Herring 305*724ba675SRob Herring pinctrl_flexcan1: flexcan1grp { 306*724ba675SRob Herring fsl,pins = < 307*724ba675SRob Herring MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b088 308*724ba675SRob Herring MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b088 309*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT0__GPIO4_IO21 0x1b088 /* EN_CAN_1 */ 310*724ba675SRob Herring >; 311*724ba675SRob Herring }; 312*724ba675SRob Herring 313*724ba675SRob Herring pinctrl_flexcan2: flexcan2grp { 314*724ba675SRob Herring fsl,pins = < 315*724ba675SRob Herring MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x1b088 316*724ba675SRob Herring MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x1b088 317*724ba675SRob Herring MX6QDL_PAD_EIM_BCLK__GPIO6_IO31 0x1b088 /* EN_CAN_2 */ 318*724ba675SRob Herring >; 319*724ba675SRob Herring }; 320*724ba675SRob Herring 321*724ba675SRob Herring pinctrl_hog: hoggrp { 322*724ba675SRob Herring fsl,pins = < 323*724ba675SRob Herring /* Onboard */ 324*724ba675SRob Herring MX6QDL_PAD_SD4_DAT3__GPIO2_IO11 0x1b088 /* USB_HUB_RESET */ 325*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17 0x1b088 /* SEL_DC_USB */ 326*724ba675SRob Herring MX6QDL_PAD_EIM_A16__GPIO2_IO22 0x1b088 /* EN_USB_5V */ 327*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT14__GPIO5_IO08 0x1b088 /* JTAG_FPGA_TMS */ 328*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT17__GPIO5_IO11 0x1b088 /* JTAG_FPGA_TCK */ 329*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x1b088 /* JTAG_FPGA_TDO */ 330*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16 0x1b088 /* JTAG_FPGA_TDI */ 331*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT20__GPIO5_IO14 0x1b088 /* GYRO_INT */ 332*724ba675SRob Herring MX6QDL_PAD_EIM_OE__GPIO2_IO25 0x1b088 /* MODBUS_FAULT */ 333*724ba675SRob Herring MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x1b088 /* BUS_DIR/JP_SD_BOOT */ 334*724ba675SRob Herring MX6QDL_PAD_EIM_A19__GPIO2_IO19 0x1b088 /* EN_MODBUS_24V */ 335*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26 0x1b088 /* EN_MODBUS_3V */ 336*724ba675SRob Herring MX6QDL_PAD_EIM_A17__GPIO2_IO21 0x1b088 /* I210_RESET */ 337*724ba675SRob Herring MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x1b088 /* EN_RTC_PWR */ 338*724ba675SRob Herring MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x1b088 /* REVSTRAP1 */ 339*724ba675SRob Herring 340*724ba675SRob Herring /* Offboard */ 341*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT7__GPIO4_IO28 0x1b088 /* LCD_D09 */ 342*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT9__GPIO4_IO30 0x1b088 /* HD1_IRQ */ 343*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT10__GPIO4_IO31 0x1b088 /* LCD_D10 */ 344*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT11__GPIO5_IO05 0x1b088 /* LCD_D11 */ 345*724ba675SRob Herring MX6QDL_PAD_EIM_EB1__GPIO2_IO29 0x1b088 /* BUS_BHE */ 346*724ba675SRob Herring MX6QDL_PAD_EIM_LBA__GPIO2_IO27 0x1b088 /* BUS_ALE */ 347*724ba675SRob Herring MX6QDL_PAD_EIM_CS0__GPIO2_IO23 0x1b088 /* BUS_CS */ 348*724ba675SRob Herring MX6QDL_PAD_EIM_A24__GPIO5_IO04 0x1b088 /* DIO_20 */ 349*724ba675SRob Herring MX6QDL_PAD_EIM_WAIT__GPIO5_IO00 0x1b088 /* BUS_WAIT */ 350*724ba675SRob Herring MX6QDL_PAD_EIM_DA0__GPIO3_IO00 0x1b088 /* MUX_AD_00 */ 351*724ba675SRob Herring MX6QDL_PAD_EIM_DA1__GPIO3_IO01 0x1b088 /* MUX_AD_01 */ 352*724ba675SRob Herring MX6QDL_PAD_EIM_DA2__GPIO3_IO02 0x1b088 /* MUX_AD_02 */ 353*724ba675SRob Herring MX6QDL_PAD_EIM_DA3__GPIO3_IO03 0x1b088 /* MUX_AD_03 */ 354*724ba675SRob Herring MX6QDL_PAD_EIM_DA4__GPIO3_IO04 0x1b088 /* MUX_AD_04 */ 355*724ba675SRob Herring MX6QDL_PAD_EIM_DA5__GPIO3_IO05 0x1b088 /* MUX_AD_05 */ 356*724ba675SRob Herring MX6QDL_PAD_EIM_DA6__GPIO3_IO06 0x1b088 /* MUX_AD_06 */ 357*724ba675SRob Herring MX6QDL_PAD_EIM_DA7__GPIO3_IO07 0x1b088 /* MUX_AD_07 */ 358*724ba675SRob Herring MX6QDL_PAD_EIM_DA8__GPIO3_IO08 0x1b088 /* MUX_AD_08 */ 359*724ba675SRob Herring MX6QDL_PAD_EIM_DA9__GPIO3_IO09 0x1b088 /* MUX_AD_09 */ 360*724ba675SRob Herring MX6QDL_PAD_EIM_DA10__GPIO3_IO10 0x1b088 /* MUX_AD_10 */ 361*724ba675SRob Herring MX6QDL_PAD_EIM_DA11__GPIO3_IO11 0x1b088 /* MUX_AD_11 */ 362*724ba675SRob Herring MX6QDL_PAD_EIM_DA12__GPIO3_IO12 0x1b088 /* MUX_AD_12 */ 363*724ba675SRob Herring MX6QDL_PAD_EIM_DA13__GPIO3_IO13 0x1b088 /* MUX_AD_13 */ 364*724ba675SRob Herring MX6QDL_PAD_EIM_DA14__GPIO3_IO14 0x1b088 /* MUX_AD_14 */ 365*724ba675SRob Herring MX6QDL_PAD_EIM_DA15__GPIO3_IO15 0x1b088 /* MUX_AD_15 */ 366*724ba675SRob Herring 367*724ba675SRob Herring /* Strapping only */ 368*724ba675SRob Herring MX6QDL_PAD_EIM_A18__GPIO2_IO20 0x1b088 369*724ba675SRob Herring MX6QDL_PAD_EIM_A21__GPIO2_IO17 0x1b088 370*724ba675SRob Herring >; 371*724ba675SRob Herring }; 372*724ba675SRob Herring 373*724ba675SRob Herring pinctrl_i2c1: i2c1grp { 374*724ba675SRob Herring fsl,pins = < 375*724ba675SRob Herring MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 376*724ba675SRob Herring MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 377*724ba675SRob Herring >; 378*724ba675SRob Herring }; 379*724ba675SRob Herring 380*724ba675SRob Herring pinctrl_i2c1_gpio: i2c1gpiogrp { 381*724ba675SRob Herring fsl,pins = < 382*724ba675SRob Herring MX6QDL_PAD_EIM_D21__GPIO3_IO21 0x4001b8b1 383*724ba675SRob Herring MX6QDL_PAD_EIM_D28__GPIO3_IO28 0x4001b8b1 384*724ba675SRob Herring >; 385*724ba675SRob Herring }; 386*724ba675SRob Herring 387*724ba675SRob Herring pinctrl_i2c2: i2c2grp { 388*724ba675SRob Herring fsl,pins = < 389*724ba675SRob Herring MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 390*724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 391*724ba675SRob Herring >; 392*724ba675SRob Herring }; 393*724ba675SRob Herring 394*724ba675SRob Herring pinctrl_i2c2_gpio: i2c2gpiogrp { 395*724ba675SRob Herring fsl,pins = < 396*724ba675SRob Herring MX6QDL_PAD_KEY_COL3__GPIO4_IO12 0x4001b8b1 397*724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__GPIO4_IO13 0x4001b8b1 398*724ba675SRob Herring >; 399*724ba675SRob Herring }; 400*724ba675SRob Herring 401*724ba675SRob Herring pinctrl_leds1: leds1grp { 402*724ba675SRob Herring fsl,pins = < 403*724ba675SRob Herring MX6QDL_PAD_EIM_D27__GPIO3_IO27 0x1b088 /* GREEN_LED */ 404*724ba675SRob Herring MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b088 /* RED_LED */ 405*724ba675SRob Herring MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x1b088 /* YEL_LED */ 406*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25 0x1b088 /* IMX6_BLUE_LED */ 407*724ba675SRob Herring >; 408*724ba675SRob Herring }; 409*724ba675SRob Herring 410*724ba675SRob Herring pinctrl_sgtl5000: sgtl5000grp { 411*724ba675SRob Herring fsl,pins = < 412*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0 413*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0 414*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0 415*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0 416*724ba675SRob Herring MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* Audio CLK */ 417*724ba675SRob Herring >; 418*724ba675SRob Herring }; 419*724ba675SRob Herring 420*724ba675SRob Herring pinctrl_uart1: uart1grp { 421*724ba675SRob Herring fsl,pins = < 422*724ba675SRob Herring MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b088 423*724ba675SRob Herring MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b088 424*724ba675SRob Herring >; 425*724ba675SRob Herring }; 426*724ba675SRob Herring 427*724ba675SRob Herring pinctrl_uart2: uart2grp { 428*724ba675SRob Herring fsl,pins = < 429*724ba675SRob Herring MX6QDL_PAD_GPIO_7__UART2_TX_DATA 0x1b088 430*724ba675SRob Herring MX6QDL_PAD_GPIO_8__UART2_RX_DATA 0x1b088 431*724ba675SRob Herring MX6QDL_PAD_SD4_DAT6__UART2_CTS_B 0x1b088 432*724ba675SRob Herring MX6QDL_PAD_SD4_DAT5__UART2_RTS_B 0x1b088 433*724ba675SRob Herring >; 434*724ba675SRob Herring }; 435*724ba675SRob Herring 436*724ba675SRob Herring pinctrl_uart3: uart3grp { 437*724ba675SRob Herring fsl,pins = < 438*724ba675SRob Herring MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b088 439*724ba675SRob Herring MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b088 440*724ba675SRob Herring MX6QDL_PAD_EIM_D30__UART3_RTS_B 0x1b088 441*724ba675SRob Herring MX6QDL_PAD_EIM_D31__UART3_CTS_B 0x1b088 442*724ba675SRob Herring >; 443*724ba675SRob Herring }; 444*724ba675SRob Herring 445*724ba675SRob Herring pinctrl_uart4: uart4grp { 446*724ba675SRob Herring fsl,pins = < 447*724ba675SRob Herring MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b088 448*724ba675SRob Herring MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b088 449*724ba675SRob Herring >; 450*724ba675SRob Herring }; 451*724ba675SRob Herring 452*724ba675SRob Herring pinctrl_uart5: uart5grp { 453*724ba675SRob Herring fsl,pins = < 454*724ba675SRob Herring MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b088 455*724ba675SRob Herring MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b088 456*724ba675SRob Herring >; 457*724ba675SRob Herring }; 458*724ba675SRob Herring 459*724ba675SRob Herring pinctrl_usbotg: usbotggrp { 460*724ba675SRob Herring fsl,pins = < 461*724ba675SRob Herring MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 462*724ba675SRob Herring >; 463*724ba675SRob Herring }; 464*724ba675SRob Herring 465*724ba675SRob Herring pinctrl_usdhc1: usdhc1grp { 466*724ba675SRob Herring fsl,pins = < 467*724ba675SRob Herring MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059 468*724ba675SRob Herring MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059 469*724ba675SRob Herring MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059 470*724ba675SRob Herring MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059 471*724ba675SRob Herring MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059 472*724ba675SRob Herring MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059 473*724ba675SRob Herring MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x17059 /* WIFI IRQ */ 474*724ba675SRob Herring >; 475*724ba675SRob Herring }; 476*724ba675SRob Herring 477*724ba675SRob Herring pinctrl_usdhc2: usdhc2grp { 478*724ba675SRob Herring fsl,pins = < 479*724ba675SRob Herring MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 480*724ba675SRob Herring MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 481*724ba675SRob Herring MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 482*724ba675SRob Herring MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 483*724ba675SRob Herring MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 484*724ba675SRob Herring MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 485*724ba675SRob Herring MX6QDL_PAD_EIM_EB0__GPIO2_IO28 0x1b088 /* EN_SD_POWER */ 486*724ba675SRob Herring >; 487*724ba675SRob Herring }; 488*724ba675SRob Herring 489*724ba675SRob Herring pinctrl_usdhc3: usdhc3grp { 490*724ba675SRob Herring fsl,pins = < 491*724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 492*724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 493*724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 494*724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 495*724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 496*724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 497*724ba675SRob Herring >; 498*724ba675SRob Herring }; 499*724ba675SRob Herring}; 500*724ba675SRob Herring 501*724ba675SRob Herring&pcie { 502*724ba675SRob Herring status = "okay"; 503*724ba675SRob Herring}; 504*724ba675SRob Herring 505*724ba675SRob Herring&snvs_rtc { 506*724ba675SRob Herring status = "disabled"; 507*724ba675SRob Herring}; 508*724ba675SRob Herring 509*724ba675SRob Herring&ssi1 { 510*724ba675SRob Herring status = "okay"; 511*724ba675SRob Herring}; 512*724ba675SRob Herring 513*724ba675SRob Herring&uart1 { 514*724ba675SRob Herring pinctrl-names = "default"; 515*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1>; 516*724ba675SRob Herring status = "okay"; 517*724ba675SRob Herring}; 518*724ba675SRob Herring 519*724ba675SRob Herring&uart2 { 520*724ba675SRob Herring pinctrl-names = "default"; 521*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2>; 522*724ba675SRob Herring uart-has-rtscts; 523*724ba675SRob Herring status = "okay"; 524*724ba675SRob Herring}; 525*724ba675SRob Herring 526*724ba675SRob Herring&uart3 { 527*724ba675SRob Herring pinctrl-names = "default"; 528*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3>; 529*724ba675SRob Herring status = "okay"; 530*724ba675SRob Herring}; 531*724ba675SRob Herring 532*724ba675SRob Herring&uart4 { 533*724ba675SRob Herring pinctrl-names = "default"; 534*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart4>; 535*724ba675SRob Herring status = "okay"; 536*724ba675SRob Herring}; 537*724ba675SRob Herring 538*724ba675SRob Herring&uart5 { 539*724ba675SRob Herring pinctrl-names = "default"; 540*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart5>; 541*724ba675SRob Herring status = "okay"; 542*724ba675SRob Herring}; 543*724ba675SRob Herring 544*724ba675SRob Herring&usbh1 { 545*724ba675SRob Herring status = "okay"; 546*724ba675SRob Herring}; 547*724ba675SRob Herring 548*724ba675SRob Herring&usbotg { 549*724ba675SRob Herring vbus-supply = <®_usb_otg_vbus>; 550*724ba675SRob Herring pinctrl-names = "default"; 551*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg>; 552*724ba675SRob Herring disable-over-current; 553*724ba675SRob Herring status = "okay"; 554*724ba675SRob Herring}; 555*724ba675SRob Herring 556*724ba675SRob Herring/* WIFI */ 557*724ba675SRob Herring&usdhc1 { 558*724ba675SRob Herring pinctrl-names = "default"; 559*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc1>; 560*724ba675SRob Herring vmmc-supply = <®_wlan_vmmc>; 561*724ba675SRob Herring bus-width = <4>; 562*724ba675SRob Herring non-removable; 563*724ba675SRob Herring #address-cells = <1>; 564*724ba675SRob Herring #size-cells = <0>; 565*724ba675SRob Herring status = "okay"; 566*724ba675SRob Herring 567*724ba675SRob Herring wlcore: wlcore@2 { 568*724ba675SRob Herring compatible = "ti,wl1271"; 569*724ba675SRob Herring reg = <2>; 570*724ba675SRob Herring interrupt-parent = <&gpio1>; 571*724ba675SRob Herring interrupts = <26 IRQ_TYPE_LEVEL_HIGH>; 572*724ba675SRob Herring ref-clock-frequency = <38400000>; 573*724ba675SRob Herring }; 574*724ba675SRob Herring}; 575*724ba675SRob Herring 576*724ba675SRob Herring/* SD */ 577*724ba675SRob Herring&usdhc2 { 578*724ba675SRob Herring pinctrl-names = "default"; 579*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 580*724ba675SRob Herring vmmc-supply = <®_3p3v>; 581*724ba675SRob Herring bus-width = <4>; 582*724ba675SRob Herring fsl,wp-controller; 583*724ba675SRob Herring status = "okay"; 584*724ba675SRob Herring}; 585*724ba675SRob Herring 586*724ba675SRob Herring/* eMMC */ 587*724ba675SRob Herring&usdhc3 { 588*724ba675SRob Herring pinctrl-names = "default"; 589*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 590*724ba675SRob Herring vmmc-supply = <®_3p3v>; 591*724ba675SRob Herring bus-width = <4>; 592*724ba675SRob Herring non-removable; 593*724ba675SRob Herring status = "okay"; 594*724ba675SRob Herring}; 595