1*724ba675SRob Herring/* 2*724ba675SRob Herring * Copyright (C) 2013,2014 Russell King 3*724ba675SRob Herring * 4*724ba675SRob Herring * This file is dual-licensed: you can use it either under the terms 5*724ba675SRob Herring * of the GPL or the X11 license, at your option. Note that this dual 6*724ba675SRob Herring * licensing only applies to this file, and not this project as a 7*724ba675SRob Herring * whole. 8*724ba675SRob Herring * 9*724ba675SRob Herring * a) This file is free software; you can redistribute it and/or 10*724ba675SRob Herring * modify it under the terms of the GNU General Public License 11*724ba675SRob Herring * version 2 as published by the Free Software Foundation. 12*724ba675SRob Herring * 13*724ba675SRob Herring * This file is distributed in the hope that it will be useful, 14*724ba675SRob Herring * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*724ba675SRob Herring * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*724ba675SRob Herring * GNU General Public License for more details. 17*724ba675SRob Herring * 18*724ba675SRob Herring * Or, alternatively, 19*724ba675SRob Herring * 20*724ba675SRob Herring * b) Permission is hereby granted, free of charge, to any person 21*724ba675SRob Herring * obtaining a copy of this software and associated documentation 22*724ba675SRob Herring * files (the "Software"), to deal in the Software without 23*724ba675SRob Herring * restriction, including without limitation the rights to use, 24*724ba675SRob Herring * copy, modify, merge, publish, distribute, sublicense, and/or 25*724ba675SRob Herring * sell copies of the Software, and to permit persons to whom the 26*724ba675SRob Herring * Software is furnished to do so, subject to the following 27*724ba675SRob Herring * conditions: 28*724ba675SRob Herring * 29*724ba675SRob Herring * The above copyright notice and this permission notice shall be 30*724ba675SRob Herring * included in all copies or substantial portions of the Software. 31*724ba675SRob Herring * 32*724ba675SRob Herring * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 33*724ba675SRob Herring * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 34*724ba675SRob Herring * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 35*724ba675SRob Herring * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 36*724ba675SRob Herring * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 37*724ba675SRob Herring * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 38*724ba675SRob Herring * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 39*724ba675SRob Herring * OTHER DEALINGS IN THE SOFTWARE. 40*724ba675SRob Herring */ 41*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 42*724ba675SRob Herring 43*724ba675SRob Herring/ { 44*724ba675SRob Herring vcc_3v3: regulator-vcc-3v3 { 45*724ba675SRob Herring compatible = "regulator-fixed"; 46*724ba675SRob Herring regulator-always-on; 47*724ba675SRob Herring regulator-name = "vcc_3v3"; 48*724ba675SRob Herring regulator-min-microvolt = <3300000>; 49*724ba675SRob Herring regulator-max-microvolt = <3300000>; 50*724ba675SRob Herring }; 51*724ba675SRob Herring}; 52*724ba675SRob Herring 53*724ba675SRob Herring&fec { 54*724ba675SRob Herring pinctrl-names = "default"; 55*724ba675SRob Herring pinctrl-0 = <&pinctrl_microsom_enet_ar8035>; 56*724ba675SRob Herring phy-mode = "rgmii-id"; 57*724ba675SRob Herring 58*724ba675SRob Herring /* 59*724ba675SRob Herring * The PHY seems to require a long-enough reset duration to avoid 60*724ba675SRob Herring * some rare issues where the PHY gets stuck in an inconsistent and 61*724ba675SRob Herring * non-functional state at boot-up. 10ms proved to be fine . 62*724ba675SRob Herring */ 63*724ba675SRob Herring phy-reset-duration = <10>; 64*724ba675SRob Herring phy-reset-gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; 65*724ba675SRob Herring status = "okay"; 66*724ba675SRob Herring 67*724ba675SRob Herring mdio { 68*724ba675SRob Herring #address-cells = <1>; 69*724ba675SRob Herring #size-cells = <0>; 70*724ba675SRob Herring 71*724ba675SRob Herring /* 72*724ba675SRob Herring * The PHY can appear at either address 0 or 4 due to the 73*724ba675SRob Herring * configuration (LED) pin not being pulled sufficiently. 74*724ba675SRob Herring */ 75*724ba675SRob Herring ethernet-phy@0 { 76*724ba675SRob Herring reg = <0>; 77*724ba675SRob Herring qca,clk-out-frequency = <125000000>; 78*724ba675SRob Herring qca,smarteee-tw-us-1g = <24>; 79*724ba675SRob Herring }; 80*724ba675SRob Herring 81*724ba675SRob Herring ethernet-phy@4 { 82*724ba675SRob Herring reg = <4>; 83*724ba675SRob Herring qca,clk-out-frequency = <125000000>; 84*724ba675SRob Herring qca,smarteee-tw-us-1g = <24>; 85*724ba675SRob Herring }; 86*724ba675SRob Herring 87*724ba675SRob Herring /* 88*724ba675SRob Herring * ADIN1300 (som rev 1.9 or later) is always at address 1. It 89*724ba675SRob Herring * will be enabled automatically by U-Boot if detected. 90*724ba675SRob Herring */ 91*724ba675SRob Herring ethernet-phy@1 { 92*724ba675SRob Herring reg = <1>; 93*724ba675SRob Herring adi,phy-output-clock = "125mhz-free-running"; 94*724ba675SRob Herring status = "disabled"; 95*724ba675SRob Herring }; 96*724ba675SRob Herring }; 97*724ba675SRob Herring}; 98*724ba675SRob Herring 99*724ba675SRob Herring&iomuxc { 100*724ba675SRob Herring microsom { 101*724ba675SRob Herring pinctrl_microsom_enet_ar8035: microsom-enet-ar8035 { 102*724ba675SRob Herring fsl,pins = < 103*724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b8b0 104*724ba675SRob Herring MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 105*724ba675SRob Herring /* AR8035 reset */ 106*724ba675SRob Herring MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x130b0 107*724ba675SRob Herring /* AR8035 interrupt */ 108*724ba675SRob Herring MX6QDL_PAD_DI0_PIN2__GPIO4_IO18 0x1b0b0 109*724ba675SRob Herring /* GPIO16 -> AR8035 25MHz */ 110*724ba675SRob Herring MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0b0 111*724ba675SRob Herring MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x13030 112*724ba675SRob Herring MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030 113*724ba675SRob Herring MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030 114*724ba675SRob Herring MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030 115*724ba675SRob Herring MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030 116*724ba675SRob Herring MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030 117*724ba675SRob Herring /* AR8035 CLK_25M --> ENET_REF_CLK (V22) */ 118*724ba675SRob Herring MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x0a0b1 119*724ba675SRob Herring /* AR8035 pin strapping: IO voltage: pull up */ 120*724ba675SRob Herring MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 121*724ba675SRob Herring /* AR8035 pin strapping: PHYADDR#0: pull down */ 122*724ba675SRob Herring MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x13030 123*724ba675SRob Herring /* AR8035 pin strapping: PHYADDR#1: pull down */ 124*724ba675SRob Herring MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x13030 125*724ba675SRob Herring /* AR8035 pin strapping: MODE#1: pull up */ 126*724ba675SRob Herring MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 127*724ba675SRob Herring /* AR8035 pin strapping: MODE#3: pull up */ 128*724ba675SRob Herring MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 129*724ba675SRob Herring /* AR8035 pin strapping: MODE#0: pull down */ 130*724ba675SRob Herring MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x13030 131*724ba675SRob Herring 132*724ba675SRob Herring /* 133*724ba675SRob Herring * As the RMII pins are also connected to RGMII 134*724ba675SRob Herring * so that an AR8030 can be placed, set these 135*724ba675SRob Herring * to high-z with the same pulls as above. 136*724ba675SRob Herring * Use the GPIO settings to avoid changing the 137*724ba675SRob Herring * input select registers. 138*724ba675SRob Herring */ 139*724ba675SRob Herring MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x03000 140*724ba675SRob Herring MX6QDL_PAD_ENET_RXD0__GPIO1_IO27 0x03000 141*724ba675SRob Herring MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x03000 142*724ba675SRob Herring >; 143*724ba675SRob Herring }; 144*724ba675SRob Herring 145*724ba675SRob Herring pinctrl_microsom_uart1: microsom-uart1 { 146*724ba675SRob Herring fsl,pins = < 147*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1 148*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1 149*724ba675SRob Herring >; 150*724ba675SRob Herring }; 151*724ba675SRob Herring }; 152*724ba675SRob Herring}; 153*724ba675SRob Herring 154*724ba675SRob Herring&uart1 { 155*724ba675SRob Herring pinctrl-names = "default"; 156*724ba675SRob Herring pinctrl-0 = <&pinctrl_microsom_uart1>; 157*724ba675SRob Herring status = "okay"; 158*724ba675SRob Herring}; 159