xref: /linux/scripts/dtc/include-prefixes/arm/nxp/imx/imx6qdl-sr-som.dtsi (revision c771600c6af14749609b49565ffb4cac2959710d)
1724ba675SRob Herring/*
2724ba675SRob Herring * Copyright (C) 2013,2014 Russell King
3724ba675SRob Herring *
4724ba675SRob Herring * This file is dual-licensed: you can use it either under the terms
5724ba675SRob Herring * of the GPL or the X11 license, at your option. Note that this dual
6724ba675SRob Herring * licensing only applies to this file, and not this project as a
7724ba675SRob Herring * whole.
8724ba675SRob Herring *
9724ba675SRob Herring *  a) This file is free software; you can redistribute it and/or
10724ba675SRob Herring *     modify it under the terms of the GNU General Public License
11724ba675SRob Herring *     version 2 as published by the Free Software Foundation.
12724ba675SRob Herring *
13724ba675SRob Herring *     This file is distributed in the hope that it will be useful,
14724ba675SRob Herring *     but WITHOUT ANY WARRANTY; without even the implied warranty of
15724ba675SRob Herring *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16724ba675SRob Herring *     GNU General Public License for more details.
17724ba675SRob Herring *
18724ba675SRob Herring * Or, alternatively,
19724ba675SRob Herring *
20724ba675SRob Herring *  b) Permission is hereby granted, free of charge, to any person
21724ba675SRob Herring *     obtaining a copy of this software and associated documentation
22724ba675SRob Herring *     files (the "Software"), to deal in the Software without
23724ba675SRob Herring *     restriction, including without limitation the rights to use,
24724ba675SRob Herring *     copy, modify, merge, publish, distribute, sublicense, and/or
25724ba675SRob Herring *     sell copies of the Software, and to permit persons to whom the
26724ba675SRob Herring *     Software is furnished to do so, subject to the following
27724ba675SRob Herring *     conditions:
28724ba675SRob Herring *
29724ba675SRob Herring *     The above copyright notice and this permission notice shall be
30724ba675SRob Herring *     included in all copies or substantial portions of the Software.
31724ba675SRob Herring *
32724ba675SRob Herring *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
33724ba675SRob Herring *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34724ba675SRob Herring *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35724ba675SRob Herring *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
36724ba675SRob Herring *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
37724ba675SRob Herring *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38724ba675SRob Herring *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39724ba675SRob Herring *     OTHER DEALINGS IN THE SOFTWARE.
40724ba675SRob Herring */
41724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
42724ba675SRob Herring
43724ba675SRob Herring/ {
44724ba675SRob Herring	vcc_3v3: regulator-vcc-3v3 {
45724ba675SRob Herring		compatible = "regulator-fixed";
46724ba675SRob Herring		regulator-always-on;
47724ba675SRob Herring		regulator-name = "vcc_3v3";
48724ba675SRob Herring		regulator-min-microvolt = <3300000>;
49724ba675SRob Herring		regulator-max-microvolt = <3300000>;
50724ba675SRob Herring	};
51724ba675SRob Herring};
52724ba675SRob Herring
53724ba675SRob Herring&fec {
54724ba675SRob Herring	pinctrl-names = "default";
55724ba675SRob Herring	pinctrl-0 = <&pinctrl_microsom_enet_ar8035>;
56724ba675SRob Herring	phy-mode = "rgmii-id";
57724ba675SRob Herring
58724ba675SRob Herring	/*
59724ba675SRob Herring	 * The PHY seems to require a long-enough reset duration to avoid
60724ba675SRob Herring	 * some rare issues where the PHY gets stuck in an inconsistent and
61724ba675SRob Herring	 * non-functional state at boot-up. 10ms proved to be fine .
62724ba675SRob Herring	 */
63724ba675SRob Herring	phy-reset-duration = <10>;
64724ba675SRob Herring	phy-reset-gpios = <&gpio4 15 GPIO_ACTIVE_LOW>;
65724ba675SRob Herring	status = "okay";
66724ba675SRob Herring
67724ba675SRob Herring	mdio {
68724ba675SRob Herring		#address-cells = <1>;
69724ba675SRob Herring		#size-cells = <0>;
70724ba675SRob Herring
71724ba675SRob Herring		/*
72724ba675SRob Herring		 * The PHY can appear at either address 0 or 4 due to the
73724ba675SRob Herring		 * configuration (LED) pin not being pulled sufficiently.
74724ba675SRob Herring		 */
75724ba675SRob Herring		ethernet-phy@0 {
76724ba675SRob Herring			reg = <0>;
77724ba675SRob Herring			qca,clk-out-frequency = <125000000>;
78724ba675SRob Herring			qca,smarteee-tw-us-1g = <24>;
79724ba675SRob Herring		};
80724ba675SRob Herring
81724ba675SRob Herring		ethernet-phy@4 {
82724ba675SRob Herring			reg = <4>;
83724ba675SRob Herring			qca,clk-out-frequency = <125000000>;
84724ba675SRob Herring			qca,smarteee-tw-us-1g = <24>;
85724ba675SRob Herring		};
86724ba675SRob Herring
87724ba675SRob Herring		/*
88724ba675SRob Herring		 * ADIN1300 (som rev 1.9 or later) is always at address 1. It
89724ba675SRob Herring		 * will be enabled automatically by U-Boot if detected.
90724ba675SRob Herring		 */
91724ba675SRob Herring		ethernet-phy@1 {
92724ba675SRob Herring			reg = <1>;
93724ba675SRob Herring			adi,phy-output-clock = "125mhz-free-running";
94724ba675SRob Herring			status = "disabled";
95724ba675SRob Herring		};
96724ba675SRob Herring	};
97724ba675SRob Herring};
98724ba675SRob Herring
99724ba675SRob Herring&iomuxc {
100*63ba0df2SMarek Vasut	pinctrl_microsom_enet_ar8035: microsom-enet-ar8035grp {
101724ba675SRob Herring		fsl,pins = <
102724ba675SRob Herring			MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x1b8b0
103724ba675SRob Herring			MX6QDL_PAD_ENET_MDC__ENET_MDC		0x1b0b0
104724ba675SRob Herring			/* AR8035 reset */
105724ba675SRob Herring			MX6QDL_PAD_KEY_ROW4__GPIO4_IO15		0x130b0
106724ba675SRob Herring			/* AR8035 interrupt */
107724ba675SRob Herring			MX6QDL_PAD_DI0_PIN2__GPIO4_IO18		0x1b0b0
108724ba675SRob Herring			/* GPIO16 -> AR8035 25MHz */
109724ba675SRob Herring			MX6QDL_PAD_GPIO_16__ENET_REF_CLK	0x4001b0b0
110724ba675SRob Herring			MX6QDL_PAD_RGMII_TXC__RGMII_TXC		0x13030
111724ba675SRob Herring			MX6QDL_PAD_RGMII_TD0__RGMII_TD0		0x1b030
112724ba675SRob Herring			MX6QDL_PAD_RGMII_TD1__RGMII_TD1		0x1b030
113724ba675SRob Herring			MX6QDL_PAD_RGMII_TD2__RGMII_TD2		0x1b030
114724ba675SRob Herring			MX6QDL_PAD_RGMII_TD3__RGMII_TD3		0x1b030
115724ba675SRob Herring			MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL	0x1b030
116724ba675SRob Herring			/* AR8035 CLK_25M --> ENET_REF_CLK (V22) */
117724ba675SRob Herring			MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK	0x0a0b1
118724ba675SRob Herring			/* AR8035 pin strapping: IO voltage: pull up */
119724ba675SRob Herring			MX6QDL_PAD_RGMII_RXC__RGMII_RXC		0x1b030
120724ba675SRob Herring			/* AR8035 pin strapping: PHYADDR#0: pull down */
121724ba675SRob Herring			MX6QDL_PAD_RGMII_RD0__RGMII_RD0		0x13030
122724ba675SRob Herring			/* AR8035 pin strapping: PHYADDR#1: pull down */
123724ba675SRob Herring			MX6QDL_PAD_RGMII_RD1__RGMII_RD1		0x13030
124724ba675SRob Herring			/* AR8035 pin strapping: MODE#1: pull up */
125724ba675SRob Herring			MX6QDL_PAD_RGMII_RD2__RGMII_RD2		0x1b030
126724ba675SRob Herring			/* AR8035 pin strapping: MODE#3: pull up */
127724ba675SRob Herring			MX6QDL_PAD_RGMII_RD3__RGMII_RD3		0x1b030
128724ba675SRob Herring			/* AR8035 pin strapping: MODE#0: pull down */
129724ba675SRob Herring			MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL	0x13030
130724ba675SRob Herring
131724ba675SRob Herring			/*
132724ba675SRob Herring			 * As the RMII pins are also connected to RGMII
133724ba675SRob Herring			 * so that an AR8030 can be placed, set these
134724ba675SRob Herring			 * to high-z with the same pulls as above.
135724ba675SRob Herring			 * Use the GPIO settings to avoid changing the
136724ba675SRob Herring			 * input select registers.
137724ba675SRob Herring			 */
138724ba675SRob Herring			MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25	0x03000
139724ba675SRob Herring			MX6QDL_PAD_ENET_RXD0__GPIO1_IO27	0x03000
140724ba675SRob Herring			MX6QDL_PAD_ENET_RXD1__GPIO1_IO26	0x03000
141724ba675SRob Herring		>;
142724ba675SRob Herring	};
143724ba675SRob Herring
144*63ba0df2SMarek Vasut	pinctrl_microsom_uart1: microsom-uart1grp {
145724ba675SRob Herring		fsl,pins = <
146724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA	0x1b0b1
147724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA	0x1b0b1
148724ba675SRob Herring		>;
149724ba675SRob Herring	};
150724ba675SRob Herring};
151724ba675SRob Herring
152724ba675SRob Herring&uart1 {
153724ba675SRob Herring	pinctrl-names = "default";
154724ba675SRob Herring	pinctrl-0 = <&pinctrl_microsom_uart1>;
155724ba675SRob Herring	status = "okay";
156724ba675SRob Herring};
157